xref: /OK3568_Linux_fs/kernel/drivers/video/fbdev/pm2fb.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Permedia2 framebuffer driver.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * 2.5/2.6 driver:
5*4882a593Smuzhiyun  * Copyright (c) 2003 Jim Hague (jim.hague@acm.org)
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * based on 2.4 driver:
8*4882a593Smuzhiyun  * Copyright (c) 1998-2000 Ilario Nardinocchi (nardinoc@CS.UniBO.IT)
9*4882a593Smuzhiyun  * Copyright (c) 1999 Jakub Jelinek (jakub@redhat.com)
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * and additional input from James Simmon's port of Hannu Mallat's tdfx
12*4882a593Smuzhiyun  * driver.
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  * I have a Creative Graphics Blaster Exxtreme card - pm2fb on x86. I
15*4882a593Smuzhiyun  * have no access to other pm2fb implementations. Sparc (and thus
16*4882a593Smuzhiyun  * hopefully other big-endian) devices now work, thanks to a lot of
17*4882a593Smuzhiyun  * testing work by Ron Murray. I have no access to CVision hardware,
18*4882a593Smuzhiyun  * and therefore for now I am omitting the CVision code.
19*4882a593Smuzhiyun  *
20*4882a593Smuzhiyun  * Multiple boards support has been on the TODO list for ages.
21*4882a593Smuzhiyun  * Don't expect this to change.
22*4882a593Smuzhiyun  *
23*4882a593Smuzhiyun  * This file is subject to the terms and conditions of the GNU General Public
24*4882a593Smuzhiyun  * License. See the file COPYING in the main directory of this archive for
25*4882a593Smuzhiyun  * more details.
26*4882a593Smuzhiyun  *
27*4882a593Smuzhiyun  *
28*4882a593Smuzhiyun  */
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #include <linux/module.h>
31*4882a593Smuzhiyun #include <linux/moduleparam.h>
32*4882a593Smuzhiyun #include <linux/kernel.h>
33*4882a593Smuzhiyun #include <linux/errno.h>
34*4882a593Smuzhiyun #include <linux/string.h>
35*4882a593Smuzhiyun #include <linux/mm.h>
36*4882a593Smuzhiyun #include <linux/slab.h>
37*4882a593Smuzhiyun #include <linux/delay.h>
38*4882a593Smuzhiyun #include <linux/fb.h>
39*4882a593Smuzhiyun #include <linux/init.h>
40*4882a593Smuzhiyun #include <linux/pci.h>
41*4882a593Smuzhiyun #include <video/permedia2.h>
42*4882a593Smuzhiyun #include <video/cvisionppc.h>
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun #if !defined(__LITTLE_ENDIAN) && !defined(__BIG_ENDIAN)
45*4882a593Smuzhiyun #error	"The endianness of the target host has not been defined."
46*4882a593Smuzhiyun #endif
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun #if !defined(CONFIG_PCI)
49*4882a593Smuzhiyun #error "Only generic PCI cards supported."
50*4882a593Smuzhiyun #endif
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun #undef PM2FB_MASTER_DEBUG
53*4882a593Smuzhiyun #ifdef PM2FB_MASTER_DEBUG
54*4882a593Smuzhiyun #define DPRINTK(a, b...)	\
55*4882a593Smuzhiyun 	printk(KERN_DEBUG "pm2fb: %s: " a, __func__ , ## b)
56*4882a593Smuzhiyun #else
57*4882a593Smuzhiyun #define DPRINTK(a, b...)	no_printk(a, ##b)
58*4882a593Smuzhiyun #endif
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun #define PM2_PIXMAP_SIZE	(1600 * 4)
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun /*
63*4882a593Smuzhiyun  * Driver data
64*4882a593Smuzhiyun  */
65*4882a593Smuzhiyun static int hwcursor = 1;
66*4882a593Smuzhiyun static char *mode_option;
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun /*
69*4882a593Smuzhiyun  * The XFree GLINT driver will (I think to implement hardware cursor
70*4882a593Smuzhiyun  * support on TVP4010 and similar where there is no RAMDAC - see
71*4882a593Smuzhiyun  * comment in set_video) always request +ve sync regardless of what
72*4882a593Smuzhiyun  * the mode requires. This screws me because I have a Sun
73*4882a593Smuzhiyun  * fixed-frequency monitor which absolutely has to have -ve sync. So
74*4882a593Smuzhiyun  * these flags allow the user to specify that requests for +ve sync
75*4882a593Smuzhiyun  * should be silently turned in -ve sync.
76*4882a593Smuzhiyun  */
77*4882a593Smuzhiyun static bool lowhsync;
78*4882a593Smuzhiyun static bool lowvsync;
79*4882a593Smuzhiyun static bool noaccel;
80*4882a593Smuzhiyun static bool nomtrr;
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun /*
83*4882a593Smuzhiyun  * The hardware state of the graphics card that isn't part of the
84*4882a593Smuzhiyun  * screeninfo.
85*4882a593Smuzhiyun  */
86*4882a593Smuzhiyun struct pm2fb_par
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun 	pm2type_t	type;		/* Board type */
89*4882a593Smuzhiyun 	unsigned char	__iomem *v_regs;/* virtual address of p_regs */
90*4882a593Smuzhiyun 	u32		memclock;	/* memclock */
91*4882a593Smuzhiyun 	u32		video;		/* video flags before blanking */
92*4882a593Smuzhiyun 	u32		mem_config;	/* MemConfig reg at probe */
93*4882a593Smuzhiyun 	u32		mem_control;	/* MemControl reg at probe */
94*4882a593Smuzhiyun 	u32		boot_address;	/* BootAddress reg at probe */
95*4882a593Smuzhiyun 	u32		palette[16];
96*4882a593Smuzhiyun 	int		wc_cookie;
97*4882a593Smuzhiyun };
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun /*
100*4882a593Smuzhiyun  * Here we define the default structs fb_fix_screeninfo and fb_var_screeninfo
101*4882a593Smuzhiyun  * if we don't use modedb.
102*4882a593Smuzhiyun  */
103*4882a593Smuzhiyun static struct fb_fix_screeninfo pm2fb_fix = {
104*4882a593Smuzhiyun 	.id =		"",
105*4882a593Smuzhiyun 	.type =		FB_TYPE_PACKED_PIXELS,
106*4882a593Smuzhiyun 	.visual =	FB_VISUAL_PSEUDOCOLOR,
107*4882a593Smuzhiyun 	.xpanstep =	1,
108*4882a593Smuzhiyun 	.ypanstep =	1,
109*4882a593Smuzhiyun 	.ywrapstep =	0,
110*4882a593Smuzhiyun 	.accel =	FB_ACCEL_3DLABS_PERMEDIA2,
111*4882a593Smuzhiyun };
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun /*
114*4882a593Smuzhiyun  * Default video mode. In case the modedb doesn't work.
115*4882a593Smuzhiyun  */
116*4882a593Smuzhiyun static const struct fb_var_screeninfo pm2fb_var = {
117*4882a593Smuzhiyun 	/* "640x480, 8 bpp @ 60 Hz */
118*4882a593Smuzhiyun 	.xres =			640,
119*4882a593Smuzhiyun 	.yres =			480,
120*4882a593Smuzhiyun 	.xres_virtual =		640,
121*4882a593Smuzhiyun 	.yres_virtual =		480,
122*4882a593Smuzhiyun 	.bits_per_pixel =	8,
123*4882a593Smuzhiyun 	.red =			{0, 8, 0},
124*4882a593Smuzhiyun 	.blue =			{0, 8, 0},
125*4882a593Smuzhiyun 	.green =		{0, 8, 0},
126*4882a593Smuzhiyun 	.activate =		FB_ACTIVATE_NOW,
127*4882a593Smuzhiyun 	.height =		-1,
128*4882a593Smuzhiyun 	.width =		-1,
129*4882a593Smuzhiyun 	.accel_flags =		0,
130*4882a593Smuzhiyun 	.pixclock =		39721,
131*4882a593Smuzhiyun 	.left_margin =		40,
132*4882a593Smuzhiyun 	.right_margin =		24,
133*4882a593Smuzhiyun 	.upper_margin =		32,
134*4882a593Smuzhiyun 	.lower_margin =		11,
135*4882a593Smuzhiyun 	.hsync_len =		96,
136*4882a593Smuzhiyun 	.vsync_len =		2,
137*4882a593Smuzhiyun 	.vmode =		FB_VMODE_NONINTERLACED
138*4882a593Smuzhiyun };
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun /*
141*4882a593Smuzhiyun  * Utility functions
142*4882a593Smuzhiyun  */
143*4882a593Smuzhiyun 
pm2_RD(struct pm2fb_par * p,s32 off)144*4882a593Smuzhiyun static inline u32 pm2_RD(struct pm2fb_par *p, s32 off)
145*4882a593Smuzhiyun {
146*4882a593Smuzhiyun 	return fb_readl(p->v_regs + off);
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun 
pm2_WR(struct pm2fb_par * p,s32 off,u32 v)149*4882a593Smuzhiyun static inline void pm2_WR(struct pm2fb_par *p, s32 off, u32 v)
150*4882a593Smuzhiyun {
151*4882a593Smuzhiyun 	fb_writel(v, p->v_regs + off);
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun 
pm2_RDAC_RD(struct pm2fb_par * p,s32 idx)154*4882a593Smuzhiyun static inline u32 pm2_RDAC_RD(struct pm2fb_par *p, s32 idx)
155*4882a593Smuzhiyun {
156*4882a593Smuzhiyun 	pm2_WR(p, PM2R_RD_PALETTE_WRITE_ADDRESS, idx);
157*4882a593Smuzhiyun 	mb();
158*4882a593Smuzhiyun 	return pm2_RD(p, PM2R_RD_INDEXED_DATA);
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun 
pm2v_RDAC_RD(struct pm2fb_par * p,s32 idx)161*4882a593Smuzhiyun static inline u32 pm2v_RDAC_RD(struct pm2fb_par *p, s32 idx)
162*4882a593Smuzhiyun {
163*4882a593Smuzhiyun 	pm2_WR(p, PM2VR_RD_INDEX_LOW, idx & 0xff);
164*4882a593Smuzhiyun 	mb();
165*4882a593Smuzhiyun 	return pm2_RD(p,  PM2VR_RD_INDEXED_DATA);
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun 
pm2_RDAC_WR(struct pm2fb_par * p,s32 idx,u32 v)168*4882a593Smuzhiyun static inline void pm2_RDAC_WR(struct pm2fb_par *p, s32 idx, u32 v)
169*4882a593Smuzhiyun {
170*4882a593Smuzhiyun 	pm2_WR(p, PM2R_RD_PALETTE_WRITE_ADDRESS, idx);
171*4882a593Smuzhiyun 	wmb();
172*4882a593Smuzhiyun 	pm2_WR(p, PM2R_RD_INDEXED_DATA, v);
173*4882a593Smuzhiyun 	wmb();
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun 
pm2v_RDAC_WR(struct pm2fb_par * p,s32 idx,u32 v)176*4882a593Smuzhiyun static inline void pm2v_RDAC_WR(struct pm2fb_par *p, s32 idx, u32 v)
177*4882a593Smuzhiyun {
178*4882a593Smuzhiyun 	pm2_WR(p, PM2VR_RD_INDEX_LOW, idx & 0xff);
179*4882a593Smuzhiyun 	wmb();
180*4882a593Smuzhiyun 	pm2_WR(p, PM2VR_RD_INDEXED_DATA, v);
181*4882a593Smuzhiyun 	wmb();
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun #ifdef CONFIG_FB_PM2_FIFO_DISCONNECT
185*4882a593Smuzhiyun #define WAIT_FIFO(p, a)
186*4882a593Smuzhiyun #else
WAIT_FIFO(struct pm2fb_par * p,u32 a)187*4882a593Smuzhiyun static inline void WAIT_FIFO(struct pm2fb_par *p, u32 a)
188*4882a593Smuzhiyun {
189*4882a593Smuzhiyun 	while (pm2_RD(p, PM2R_IN_FIFO_SPACE) < a)
190*4882a593Smuzhiyun 		cpu_relax();
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun #endif
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun /*
195*4882a593Smuzhiyun  * partial products for the supported horizontal resolutions.
196*4882a593Smuzhiyun  */
197*4882a593Smuzhiyun #define PACKPP(p0, p1, p2)	(((p2) << 6) | ((p1) << 3) | (p0))
198*4882a593Smuzhiyun static const struct {
199*4882a593Smuzhiyun 	u16 width;
200*4882a593Smuzhiyun 	u16 pp;
201*4882a593Smuzhiyun } pp_table[] = {
202*4882a593Smuzhiyun 	{ 32,	PACKPP(1, 0, 0) }, { 64,	PACKPP(1, 1, 0) },
203*4882a593Smuzhiyun 	{ 96,	PACKPP(1, 1, 1) }, { 128,	PACKPP(2, 1, 1) },
204*4882a593Smuzhiyun 	{ 160,	PACKPP(2, 2, 1) }, { 192,	PACKPP(2, 2, 2) },
205*4882a593Smuzhiyun 	{ 224,	PACKPP(3, 2, 1) }, { 256,	PACKPP(3, 2, 2) },
206*4882a593Smuzhiyun 	{ 288,	PACKPP(3, 3, 1) }, { 320,	PACKPP(3, 3, 2) },
207*4882a593Smuzhiyun 	{ 384,	PACKPP(3, 3, 3) }, { 416,	PACKPP(4, 3, 1) },
208*4882a593Smuzhiyun 	{ 448,	PACKPP(4, 3, 2) }, { 512,	PACKPP(4, 3, 3) },
209*4882a593Smuzhiyun 	{ 544,	PACKPP(4, 4, 1) }, { 576,	PACKPP(4, 4, 2) },
210*4882a593Smuzhiyun 	{ 640,	PACKPP(4, 4, 3) }, { 768,	PACKPP(4, 4, 4) },
211*4882a593Smuzhiyun 	{ 800,	PACKPP(5, 4, 1) }, { 832,	PACKPP(5, 4, 2) },
212*4882a593Smuzhiyun 	{ 896,	PACKPP(5, 4, 3) }, { 1024,	PACKPP(5, 4, 4) },
213*4882a593Smuzhiyun 	{ 1056,	PACKPP(5, 5, 1) }, { 1088,	PACKPP(5, 5, 2) },
214*4882a593Smuzhiyun 	{ 1152,	PACKPP(5, 5, 3) }, { 1280,	PACKPP(5, 5, 4) },
215*4882a593Smuzhiyun 	{ 1536,	PACKPP(5, 5, 5) }, { 1568,	PACKPP(6, 5, 1) },
216*4882a593Smuzhiyun 	{ 1600,	PACKPP(6, 5, 2) }, { 1664,	PACKPP(6, 5, 3) },
217*4882a593Smuzhiyun 	{ 1792,	PACKPP(6, 5, 4) }, { 2048,	PACKPP(6, 5, 5) },
218*4882a593Smuzhiyun 	{ 0,	0 } };
219*4882a593Smuzhiyun 
partprod(u32 xres)220*4882a593Smuzhiyun static u32 partprod(u32 xres)
221*4882a593Smuzhiyun {
222*4882a593Smuzhiyun 	int i;
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	for (i = 0; pp_table[i].width && pp_table[i].width != xres; i++)
225*4882a593Smuzhiyun 		;
226*4882a593Smuzhiyun 	if (pp_table[i].width == 0)
227*4882a593Smuzhiyun 		DPRINTK("invalid width %u\n", xres);
228*4882a593Smuzhiyun 	return pp_table[i].pp;
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun 
to3264(u32 timing,int bpp,int is64)231*4882a593Smuzhiyun static u32 to3264(u32 timing, int bpp, int is64)
232*4882a593Smuzhiyun {
233*4882a593Smuzhiyun 	switch (bpp) {
234*4882a593Smuzhiyun 	case 24:
235*4882a593Smuzhiyun 		timing *= 3;
236*4882a593Smuzhiyun 		fallthrough;
237*4882a593Smuzhiyun 	case 8:
238*4882a593Smuzhiyun 		timing >>= 1;
239*4882a593Smuzhiyun 		fallthrough;
240*4882a593Smuzhiyun 	case 16:
241*4882a593Smuzhiyun 		timing >>= 1;
242*4882a593Smuzhiyun 	case 32:
243*4882a593Smuzhiyun 		break;
244*4882a593Smuzhiyun 	}
245*4882a593Smuzhiyun 	if (is64)
246*4882a593Smuzhiyun 		timing >>= 1;
247*4882a593Smuzhiyun 	return timing;
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun 
pm2_mnp(u32 clk,unsigned char * mm,unsigned char * nn,unsigned char * pp)250*4882a593Smuzhiyun static void pm2_mnp(u32 clk, unsigned char *mm, unsigned char *nn,
251*4882a593Smuzhiyun 		    unsigned char *pp)
252*4882a593Smuzhiyun {
253*4882a593Smuzhiyun 	unsigned char m;
254*4882a593Smuzhiyun 	unsigned char n;
255*4882a593Smuzhiyun 	unsigned char p;
256*4882a593Smuzhiyun 	u32 f;
257*4882a593Smuzhiyun 	s32 curr;
258*4882a593Smuzhiyun 	s32 delta = 100000;
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	*mm = *nn = *pp = 0;
261*4882a593Smuzhiyun 	for (n = 2; n < 15; n++) {
262*4882a593Smuzhiyun 		for (m = 2; m; m++) {
263*4882a593Smuzhiyun 			f = PM2_REFERENCE_CLOCK * m / n;
264*4882a593Smuzhiyun 			if (f >= 150000 && f <= 300000) {
265*4882a593Smuzhiyun 				for (p = 0; p < 5; p++, f >>= 1) {
266*4882a593Smuzhiyun 					curr = (clk > f) ? clk - f : f - clk;
267*4882a593Smuzhiyun 					if (curr < delta) {
268*4882a593Smuzhiyun 						delta = curr;
269*4882a593Smuzhiyun 						*mm = m;
270*4882a593Smuzhiyun 						*nn = n;
271*4882a593Smuzhiyun 						*pp = p;
272*4882a593Smuzhiyun 					}
273*4882a593Smuzhiyun 				}
274*4882a593Smuzhiyun 			}
275*4882a593Smuzhiyun 		}
276*4882a593Smuzhiyun 	}
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun 
pm2v_mnp(u32 clk,unsigned char * mm,unsigned char * nn,unsigned char * pp)279*4882a593Smuzhiyun static void pm2v_mnp(u32 clk, unsigned char *mm, unsigned char *nn,
280*4882a593Smuzhiyun 		     unsigned char *pp)
281*4882a593Smuzhiyun {
282*4882a593Smuzhiyun 	unsigned char m;
283*4882a593Smuzhiyun 	unsigned char n;
284*4882a593Smuzhiyun 	unsigned char p;
285*4882a593Smuzhiyun 	u32 f;
286*4882a593Smuzhiyun 	s32 delta = 1000;
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	*mm = *nn = *pp = 0;
289*4882a593Smuzhiyun 	for (m = 1; m < 128; m++) {
290*4882a593Smuzhiyun 		for (n = 2 * m + 1; n; n++) {
291*4882a593Smuzhiyun 			for (p = 0; p < 2; p++) {
292*4882a593Smuzhiyun 				f = (PM2_REFERENCE_CLOCK >> (p + 1)) * n / m;
293*4882a593Smuzhiyun 				if (clk > f - delta && clk < f + delta) {
294*4882a593Smuzhiyun 					delta = (clk > f) ? clk - f : f - clk;
295*4882a593Smuzhiyun 					*mm = m;
296*4882a593Smuzhiyun 					*nn = n;
297*4882a593Smuzhiyun 					*pp = p;
298*4882a593Smuzhiyun 				}
299*4882a593Smuzhiyun 			}
300*4882a593Smuzhiyun 		}
301*4882a593Smuzhiyun 	}
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun 
clear_palette(struct pm2fb_par * p)304*4882a593Smuzhiyun static void clear_palette(struct pm2fb_par *p)
305*4882a593Smuzhiyun {
306*4882a593Smuzhiyun 	int i = 256;
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	WAIT_FIFO(p, 1);
309*4882a593Smuzhiyun 	pm2_WR(p, PM2R_RD_PALETTE_WRITE_ADDRESS, 0);
310*4882a593Smuzhiyun 	wmb();
311*4882a593Smuzhiyun 	while (i--) {
312*4882a593Smuzhiyun 		WAIT_FIFO(p, 3);
313*4882a593Smuzhiyun 		pm2_WR(p, PM2R_RD_PALETTE_DATA, 0);
314*4882a593Smuzhiyun 		pm2_WR(p, PM2R_RD_PALETTE_DATA, 0);
315*4882a593Smuzhiyun 		pm2_WR(p, PM2R_RD_PALETTE_DATA, 0);
316*4882a593Smuzhiyun 	}
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun 
reset_card(struct pm2fb_par * p)319*4882a593Smuzhiyun static void reset_card(struct pm2fb_par *p)
320*4882a593Smuzhiyun {
321*4882a593Smuzhiyun 	if (p->type == PM2_TYPE_PERMEDIA2V)
322*4882a593Smuzhiyun 		pm2_WR(p, PM2VR_RD_INDEX_HIGH, 0);
323*4882a593Smuzhiyun 	pm2_WR(p, PM2R_RESET_STATUS, 0);
324*4882a593Smuzhiyun 	mb();
325*4882a593Smuzhiyun 	while (pm2_RD(p, PM2R_RESET_STATUS) & PM2F_BEING_RESET)
326*4882a593Smuzhiyun 		cpu_relax();
327*4882a593Smuzhiyun 	mb();
328*4882a593Smuzhiyun #ifdef CONFIG_FB_PM2_FIFO_DISCONNECT
329*4882a593Smuzhiyun 	DPRINTK("FIFO disconnect enabled\n");
330*4882a593Smuzhiyun 	pm2_WR(p, PM2R_FIFO_DISCON, 1);
331*4882a593Smuzhiyun 	mb();
332*4882a593Smuzhiyun #endif
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	/* Restore stashed memory config information from probe */
335*4882a593Smuzhiyun 	WAIT_FIFO(p, 3);
336*4882a593Smuzhiyun 	pm2_WR(p, PM2R_MEM_CONTROL, p->mem_control);
337*4882a593Smuzhiyun 	pm2_WR(p, PM2R_BOOT_ADDRESS, p->boot_address);
338*4882a593Smuzhiyun 	wmb();
339*4882a593Smuzhiyun 	pm2_WR(p, PM2R_MEM_CONFIG, p->mem_config);
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun 
reset_config(struct pm2fb_par * p)342*4882a593Smuzhiyun static void reset_config(struct pm2fb_par *p)
343*4882a593Smuzhiyun {
344*4882a593Smuzhiyun 	WAIT_FIFO(p, 53);
345*4882a593Smuzhiyun 	pm2_WR(p, PM2R_CHIP_CONFIG, pm2_RD(p, PM2R_CHIP_CONFIG) &
346*4882a593Smuzhiyun 			~(PM2F_VGA_ENABLE | PM2F_VGA_FIXED));
347*4882a593Smuzhiyun 	pm2_WR(p, PM2R_BYPASS_WRITE_MASK, ~(0L));
348*4882a593Smuzhiyun 	pm2_WR(p, PM2R_FRAMEBUFFER_WRITE_MASK, ~(0L));
349*4882a593Smuzhiyun 	pm2_WR(p, PM2R_FIFO_CONTROL, 0);
350*4882a593Smuzhiyun 	pm2_WR(p, PM2R_APERTURE_ONE, 0);
351*4882a593Smuzhiyun 	pm2_WR(p, PM2R_APERTURE_TWO, 0);
352*4882a593Smuzhiyun 	pm2_WR(p, PM2R_RASTERIZER_MODE, 0);
353*4882a593Smuzhiyun 	pm2_WR(p, PM2R_DELTA_MODE, PM2F_DELTA_ORDER_RGB);
354*4882a593Smuzhiyun 	pm2_WR(p, PM2R_LB_READ_FORMAT, 0);
355*4882a593Smuzhiyun 	pm2_WR(p, PM2R_LB_WRITE_FORMAT, 0);
356*4882a593Smuzhiyun 	pm2_WR(p, PM2R_LB_READ_MODE, 0);
357*4882a593Smuzhiyun 	pm2_WR(p, PM2R_LB_SOURCE_OFFSET, 0);
358*4882a593Smuzhiyun 	pm2_WR(p, PM2R_FB_SOURCE_OFFSET, 0);
359*4882a593Smuzhiyun 	pm2_WR(p, PM2R_FB_PIXEL_OFFSET, 0);
360*4882a593Smuzhiyun 	pm2_WR(p, PM2R_FB_WINDOW_BASE, 0);
361*4882a593Smuzhiyun 	pm2_WR(p, PM2R_LB_WINDOW_BASE, 0);
362*4882a593Smuzhiyun 	pm2_WR(p, PM2R_FB_SOFT_WRITE_MASK, ~(0L));
363*4882a593Smuzhiyun 	pm2_WR(p, PM2R_FB_HARD_WRITE_MASK, ~(0L));
364*4882a593Smuzhiyun 	pm2_WR(p, PM2R_FB_READ_PIXEL, 0);
365*4882a593Smuzhiyun 	pm2_WR(p, PM2R_DITHER_MODE, 0);
366*4882a593Smuzhiyun 	pm2_WR(p, PM2R_AREA_STIPPLE_MODE, 0);
367*4882a593Smuzhiyun 	pm2_WR(p, PM2R_DEPTH_MODE, 0);
368*4882a593Smuzhiyun 	pm2_WR(p, PM2R_STENCIL_MODE, 0);
369*4882a593Smuzhiyun 	pm2_WR(p, PM2R_TEXTURE_ADDRESS_MODE, 0);
370*4882a593Smuzhiyun 	pm2_WR(p, PM2R_TEXTURE_READ_MODE, 0);
371*4882a593Smuzhiyun 	pm2_WR(p, PM2R_TEXEL_LUT_MODE, 0);
372*4882a593Smuzhiyun 	pm2_WR(p, PM2R_YUV_MODE, 0);
373*4882a593Smuzhiyun 	pm2_WR(p, PM2R_COLOR_DDA_MODE, 0);
374*4882a593Smuzhiyun 	pm2_WR(p, PM2R_TEXTURE_COLOR_MODE, 0);
375*4882a593Smuzhiyun 	pm2_WR(p, PM2R_FOG_MODE, 0);
376*4882a593Smuzhiyun 	pm2_WR(p, PM2R_ALPHA_BLEND_MODE, 0);
377*4882a593Smuzhiyun 	pm2_WR(p, PM2R_LOGICAL_OP_MODE, 0);
378*4882a593Smuzhiyun 	pm2_WR(p, PM2R_STATISTICS_MODE, 0);
379*4882a593Smuzhiyun 	pm2_WR(p, PM2R_SCISSOR_MODE, 0);
380*4882a593Smuzhiyun 	pm2_WR(p, PM2R_FILTER_MODE, PM2F_SYNCHRONIZATION);
381*4882a593Smuzhiyun 	pm2_WR(p, PM2R_RD_PIXEL_MASK, 0xff);
382*4882a593Smuzhiyun 	switch (p->type) {
383*4882a593Smuzhiyun 	case PM2_TYPE_PERMEDIA2:
384*4882a593Smuzhiyun 		pm2_RDAC_WR(p, PM2I_RD_MODE_CONTROL, 0); /* no overlay */
385*4882a593Smuzhiyun 		pm2_RDAC_WR(p, PM2I_RD_CURSOR_CONTROL, 0);
386*4882a593Smuzhiyun 		pm2_RDAC_WR(p, PM2I_RD_MISC_CONTROL, PM2F_RD_PALETTE_WIDTH_8);
387*4882a593Smuzhiyun 		pm2_RDAC_WR(p, PM2I_RD_COLOR_KEY_CONTROL, 0);
388*4882a593Smuzhiyun 		pm2_RDAC_WR(p, PM2I_RD_OVERLAY_KEY, 0);
389*4882a593Smuzhiyun 		pm2_RDAC_WR(p, PM2I_RD_RED_KEY, 0);
390*4882a593Smuzhiyun 		pm2_RDAC_WR(p, PM2I_RD_GREEN_KEY, 0);
391*4882a593Smuzhiyun 		pm2_RDAC_WR(p, PM2I_RD_BLUE_KEY, 0);
392*4882a593Smuzhiyun 		break;
393*4882a593Smuzhiyun 	case PM2_TYPE_PERMEDIA2V:
394*4882a593Smuzhiyun 		pm2v_RDAC_WR(p, PM2VI_RD_MISC_CONTROL, 1); /* 8bit */
395*4882a593Smuzhiyun 		break;
396*4882a593Smuzhiyun 	}
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun 
set_aperture(struct pm2fb_par * p,u32 depth)399*4882a593Smuzhiyun static void set_aperture(struct pm2fb_par *p, u32 depth)
400*4882a593Smuzhiyun {
401*4882a593Smuzhiyun 	/*
402*4882a593Smuzhiyun 	 * The hardware is little-endian. When used in big-endian
403*4882a593Smuzhiyun 	 * hosts, the on-chip aperture settings are used where
404*4882a593Smuzhiyun 	 * possible to translate from host to card byte order.
405*4882a593Smuzhiyun 	 */
406*4882a593Smuzhiyun 	WAIT_FIFO(p, 2);
407*4882a593Smuzhiyun #ifdef __LITTLE_ENDIAN
408*4882a593Smuzhiyun 	pm2_WR(p, PM2R_APERTURE_ONE, PM2F_APERTURE_STANDARD);
409*4882a593Smuzhiyun #else
410*4882a593Smuzhiyun 	switch (depth) {
411*4882a593Smuzhiyun 	case 24:	/* RGB->BGR */
412*4882a593Smuzhiyun 		/*
413*4882a593Smuzhiyun 		 * We can't use the aperture to translate host to
414*4882a593Smuzhiyun 		 * card byte order here, so we switch to BGR mode
415*4882a593Smuzhiyun 		 * in pm2fb_set_par().
416*4882a593Smuzhiyun 		 */
417*4882a593Smuzhiyun 	case 8:		/* B->B */
418*4882a593Smuzhiyun 		pm2_WR(p, PM2R_APERTURE_ONE, PM2F_APERTURE_STANDARD);
419*4882a593Smuzhiyun 		break;
420*4882a593Smuzhiyun 	case 16:	/* HL->LH */
421*4882a593Smuzhiyun 		pm2_WR(p, PM2R_APERTURE_ONE, PM2F_APERTURE_HALFWORDSWAP);
422*4882a593Smuzhiyun 		break;
423*4882a593Smuzhiyun 	case 32:	/* RGBA->ABGR */
424*4882a593Smuzhiyun 		pm2_WR(p, PM2R_APERTURE_ONE, PM2F_APERTURE_BYTESWAP);
425*4882a593Smuzhiyun 		break;
426*4882a593Smuzhiyun 	}
427*4882a593Smuzhiyun #endif
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 	/* We don't use aperture two, so this may be superflous */
430*4882a593Smuzhiyun 	pm2_WR(p, PM2R_APERTURE_TWO, PM2F_APERTURE_STANDARD);
431*4882a593Smuzhiyun }
432*4882a593Smuzhiyun 
set_color(struct pm2fb_par * p,unsigned char regno,unsigned char r,unsigned char g,unsigned char b)433*4882a593Smuzhiyun static void set_color(struct pm2fb_par *p, unsigned char regno,
434*4882a593Smuzhiyun 		      unsigned char r, unsigned char g, unsigned char b)
435*4882a593Smuzhiyun {
436*4882a593Smuzhiyun 	WAIT_FIFO(p, 4);
437*4882a593Smuzhiyun 	pm2_WR(p, PM2R_RD_PALETTE_WRITE_ADDRESS, regno);
438*4882a593Smuzhiyun 	wmb();
439*4882a593Smuzhiyun 	pm2_WR(p, PM2R_RD_PALETTE_DATA, r);
440*4882a593Smuzhiyun 	wmb();
441*4882a593Smuzhiyun 	pm2_WR(p, PM2R_RD_PALETTE_DATA, g);
442*4882a593Smuzhiyun 	wmb();
443*4882a593Smuzhiyun 	pm2_WR(p, PM2R_RD_PALETTE_DATA, b);
444*4882a593Smuzhiyun }
445*4882a593Smuzhiyun 
set_memclock(struct pm2fb_par * par,u32 clk)446*4882a593Smuzhiyun static void set_memclock(struct pm2fb_par *par, u32 clk)
447*4882a593Smuzhiyun {
448*4882a593Smuzhiyun 	int i;
449*4882a593Smuzhiyun 	unsigned char m, n, p;
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 	switch (par->type) {
452*4882a593Smuzhiyun 	case PM2_TYPE_PERMEDIA2V:
453*4882a593Smuzhiyun 		pm2v_mnp(clk/2, &m, &n, &p);
454*4882a593Smuzhiyun 		WAIT_FIFO(par, 12);
455*4882a593Smuzhiyun 		pm2_WR(par, PM2VR_RD_INDEX_HIGH, PM2VI_RD_MCLK_CONTROL >> 8);
456*4882a593Smuzhiyun 		pm2v_RDAC_WR(par, PM2VI_RD_MCLK_CONTROL, 0);
457*4882a593Smuzhiyun 		pm2v_RDAC_WR(par, PM2VI_RD_MCLK_PRESCALE, m);
458*4882a593Smuzhiyun 		pm2v_RDAC_WR(par, PM2VI_RD_MCLK_FEEDBACK, n);
459*4882a593Smuzhiyun 		pm2v_RDAC_WR(par, PM2VI_RD_MCLK_POSTSCALE, p);
460*4882a593Smuzhiyun 		pm2v_RDAC_WR(par, PM2VI_RD_MCLK_CONTROL, 1);
461*4882a593Smuzhiyun 		rmb();
462*4882a593Smuzhiyun 		for (i = 256; i; i--)
463*4882a593Smuzhiyun 			if (pm2v_RDAC_RD(par, PM2VI_RD_MCLK_CONTROL) & 2)
464*4882a593Smuzhiyun 				break;
465*4882a593Smuzhiyun 		pm2_WR(par, PM2VR_RD_INDEX_HIGH, 0);
466*4882a593Smuzhiyun 		break;
467*4882a593Smuzhiyun 	case PM2_TYPE_PERMEDIA2:
468*4882a593Smuzhiyun 		pm2_mnp(clk, &m, &n, &p);
469*4882a593Smuzhiyun 		WAIT_FIFO(par, 10);
470*4882a593Smuzhiyun 		pm2_RDAC_WR(par, PM2I_RD_MEMORY_CLOCK_3, 6);
471*4882a593Smuzhiyun 		pm2_RDAC_WR(par, PM2I_RD_MEMORY_CLOCK_1, m);
472*4882a593Smuzhiyun 		pm2_RDAC_WR(par, PM2I_RD_MEMORY_CLOCK_2, n);
473*4882a593Smuzhiyun 		pm2_RDAC_WR(par, PM2I_RD_MEMORY_CLOCK_3, 8|p);
474*4882a593Smuzhiyun 		pm2_RDAC_RD(par, PM2I_RD_MEMORY_CLOCK_STATUS);
475*4882a593Smuzhiyun 		rmb();
476*4882a593Smuzhiyun 		for (i = 256; i; i--)
477*4882a593Smuzhiyun 			if (pm2_RD(par, PM2R_RD_INDEXED_DATA) & PM2F_PLL_LOCKED)
478*4882a593Smuzhiyun 				break;
479*4882a593Smuzhiyun 		break;
480*4882a593Smuzhiyun 	}
481*4882a593Smuzhiyun }
482*4882a593Smuzhiyun 
set_pixclock(struct pm2fb_par * par,u32 clk)483*4882a593Smuzhiyun static void set_pixclock(struct pm2fb_par *par, u32 clk)
484*4882a593Smuzhiyun {
485*4882a593Smuzhiyun 	int i;
486*4882a593Smuzhiyun 	unsigned char m, n, p;
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun 	switch (par->type) {
489*4882a593Smuzhiyun 	case PM2_TYPE_PERMEDIA2:
490*4882a593Smuzhiyun 		pm2_mnp(clk, &m, &n, &p);
491*4882a593Smuzhiyun 		WAIT_FIFO(par, 10);
492*4882a593Smuzhiyun 		pm2_RDAC_WR(par, PM2I_RD_PIXEL_CLOCK_A3, 0);
493*4882a593Smuzhiyun 		pm2_RDAC_WR(par, PM2I_RD_PIXEL_CLOCK_A1, m);
494*4882a593Smuzhiyun 		pm2_RDAC_WR(par, PM2I_RD_PIXEL_CLOCK_A2, n);
495*4882a593Smuzhiyun 		pm2_RDAC_WR(par, PM2I_RD_PIXEL_CLOCK_A3, 8|p);
496*4882a593Smuzhiyun 		pm2_RDAC_RD(par, PM2I_RD_PIXEL_CLOCK_STATUS);
497*4882a593Smuzhiyun 		rmb();
498*4882a593Smuzhiyun 		for (i = 256; i; i--)
499*4882a593Smuzhiyun 			if (pm2_RD(par, PM2R_RD_INDEXED_DATA) & PM2F_PLL_LOCKED)
500*4882a593Smuzhiyun 				break;
501*4882a593Smuzhiyun 		break;
502*4882a593Smuzhiyun 	case PM2_TYPE_PERMEDIA2V:
503*4882a593Smuzhiyun 		pm2v_mnp(clk/2, &m, &n, &p);
504*4882a593Smuzhiyun 		WAIT_FIFO(par, 8);
505*4882a593Smuzhiyun 		pm2_WR(par, PM2VR_RD_INDEX_HIGH, PM2VI_RD_CLK0_PRESCALE >> 8);
506*4882a593Smuzhiyun 		pm2v_RDAC_WR(par, PM2VI_RD_CLK0_PRESCALE, m);
507*4882a593Smuzhiyun 		pm2v_RDAC_WR(par, PM2VI_RD_CLK0_FEEDBACK, n);
508*4882a593Smuzhiyun 		pm2v_RDAC_WR(par, PM2VI_RD_CLK0_POSTSCALE, p);
509*4882a593Smuzhiyun 		pm2_WR(par, PM2VR_RD_INDEX_HIGH, 0);
510*4882a593Smuzhiyun 		break;
511*4882a593Smuzhiyun 	}
512*4882a593Smuzhiyun }
513*4882a593Smuzhiyun 
set_video(struct pm2fb_par * p,u32 video)514*4882a593Smuzhiyun static void set_video(struct pm2fb_par *p, u32 video)
515*4882a593Smuzhiyun {
516*4882a593Smuzhiyun 	u32 tmp;
517*4882a593Smuzhiyun 	u32 vsync = video;
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun 	DPRINTK("video = 0x%x\n", video);
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 	/*
522*4882a593Smuzhiyun 	 * The hardware cursor needs +vsync to recognise vert retrace.
523*4882a593Smuzhiyun 	 * We may not be using the hardware cursor, but the X Glint
524*4882a593Smuzhiyun 	 * driver may well. So always set +hsync/+vsync and then set
525*4882a593Smuzhiyun 	 * the RAMDAC to invert the sync if necessary.
526*4882a593Smuzhiyun 	 */
527*4882a593Smuzhiyun 	vsync &= ~(PM2F_HSYNC_MASK | PM2F_VSYNC_MASK);
528*4882a593Smuzhiyun 	vsync |= PM2F_HSYNC_ACT_HIGH | PM2F_VSYNC_ACT_HIGH;
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun 	WAIT_FIFO(p, 3);
531*4882a593Smuzhiyun 	pm2_WR(p, PM2R_VIDEO_CONTROL, vsync);
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun 	switch (p->type) {
534*4882a593Smuzhiyun 	case PM2_TYPE_PERMEDIA2:
535*4882a593Smuzhiyun 		tmp = PM2F_RD_PALETTE_WIDTH_8;
536*4882a593Smuzhiyun 		if ((video & PM2F_HSYNC_MASK) == PM2F_HSYNC_ACT_LOW)
537*4882a593Smuzhiyun 			tmp |= 4; /* invert hsync */
538*4882a593Smuzhiyun 		if ((video & PM2F_VSYNC_MASK) == PM2F_VSYNC_ACT_LOW)
539*4882a593Smuzhiyun 			tmp |= 8; /* invert vsync */
540*4882a593Smuzhiyun 		pm2_RDAC_WR(p, PM2I_RD_MISC_CONTROL, tmp);
541*4882a593Smuzhiyun 		break;
542*4882a593Smuzhiyun 	case PM2_TYPE_PERMEDIA2V:
543*4882a593Smuzhiyun 		tmp = 0;
544*4882a593Smuzhiyun 		if ((video & PM2F_HSYNC_MASK) == PM2F_HSYNC_ACT_LOW)
545*4882a593Smuzhiyun 			tmp |= 1; /* invert hsync */
546*4882a593Smuzhiyun 		if ((video & PM2F_VSYNC_MASK) == PM2F_VSYNC_ACT_LOW)
547*4882a593Smuzhiyun 			tmp |= 4; /* invert vsync */
548*4882a593Smuzhiyun 		pm2v_RDAC_WR(p, PM2VI_RD_SYNC_CONTROL, tmp);
549*4882a593Smuzhiyun 		break;
550*4882a593Smuzhiyun 	}
551*4882a593Smuzhiyun }
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun /*
554*4882a593Smuzhiyun  *	pm2fb_check_var - Optional function. Validates a var passed in.
555*4882a593Smuzhiyun  *	@var: frame buffer variable screen structure
556*4882a593Smuzhiyun  *	@info: frame buffer structure that represents a single frame buffer
557*4882a593Smuzhiyun  *
558*4882a593Smuzhiyun  *	Checks to see if the hardware supports the state requested by
559*4882a593Smuzhiyun  *	var passed in.
560*4882a593Smuzhiyun  *
561*4882a593Smuzhiyun  *	Returns negative errno on error, or zero on success.
562*4882a593Smuzhiyun  */
pm2fb_check_var(struct fb_var_screeninfo * var,struct fb_info * info)563*4882a593Smuzhiyun static int pm2fb_check_var(struct fb_var_screeninfo *var, struct fb_info *info)
564*4882a593Smuzhiyun {
565*4882a593Smuzhiyun 	u32 lpitch;
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun 	if (var->bits_per_pixel != 8  && var->bits_per_pixel != 16 &&
568*4882a593Smuzhiyun 	    var->bits_per_pixel != 24 && var->bits_per_pixel != 32) {
569*4882a593Smuzhiyun 		DPRINTK("depth not supported: %u\n", var->bits_per_pixel);
570*4882a593Smuzhiyun 		return -EINVAL;
571*4882a593Smuzhiyun 	}
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun 	if (var->xres != var->xres_virtual) {
574*4882a593Smuzhiyun 		DPRINTK("virtual x resolution != "
575*4882a593Smuzhiyun 			"physical x resolution not supported\n");
576*4882a593Smuzhiyun 		return -EINVAL;
577*4882a593Smuzhiyun 	}
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun 	if (var->yres > var->yres_virtual) {
580*4882a593Smuzhiyun 		DPRINTK("virtual y resolution < "
581*4882a593Smuzhiyun 			"physical y resolution not possible\n");
582*4882a593Smuzhiyun 		return -EINVAL;
583*4882a593Smuzhiyun 	}
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun 	/* permedia cannot blit over 2048 */
586*4882a593Smuzhiyun 	if (var->yres_virtual > 2047) {
587*4882a593Smuzhiyun 		var->yres_virtual = 2047;
588*4882a593Smuzhiyun 	}
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun 	if (var->xoffset) {
591*4882a593Smuzhiyun 		DPRINTK("xoffset not supported\n");
592*4882a593Smuzhiyun 		return -EINVAL;
593*4882a593Smuzhiyun 	}
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun 	if ((var->vmode & FB_VMODE_MASK) == FB_VMODE_INTERLACED) {
596*4882a593Smuzhiyun 		DPRINTK("interlace not supported\n");
597*4882a593Smuzhiyun 		return -EINVAL;
598*4882a593Smuzhiyun 	}
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun 	var->xres = (var->xres + 15) & ~15; /* could sometimes be 8 */
601*4882a593Smuzhiyun 	lpitch = var->xres * ((var->bits_per_pixel + 7) >> 3);
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun 	if (var->xres < 320 || var->xres > 1600) {
604*4882a593Smuzhiyun 		DPRINTK("width not supported: %u\n", var->xres);
605*4882a593Smuzhiyun 		return -EINVAL;
606*4882a593Smuzhiyun 	}
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun 	if (var->yres < 200 || var->yres > 1200) {
609*4882a593Smuzhiyun 		DPRINTK("height not supported: %u\n", var->yres);
610*4882a593Smuzhiyun 		return -EINVAL;
611*4882a593Smuzhiyun 	}
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun 	if (lpitch * var->yres_virtual > info->fix.smem_len) {
614*4882a593Smuzhiyun 		DPRINTK("no memory for screen (%ux%ux%u)\n",
615*4882a593Smuzhiyun 			var->xres, var->yres_virtual, var->bits_per_pixel);
616*4882a593Smuzhiyun 		return -EINVAL;
617*4882a593Smuzhiyun 	}
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun 	if (!var->pixclock) {
620*4882a593Smuzhiyun 		DPRINTK("pixclock is zero\n");
621*4882a593Smuzhiyun 		return -EINVAL;
622*4882a593Smuzhiyun 	}
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun 	if (PICOS2KHZ(var->pixclock) > PM2_MAX_PIXCLOCK) {
625*4882a593Smuzhiyun 		DPRINTK("pixclock too high (%ldKHz)\n",
626*4882a593Smuzhiyun 			PICOS2KHZ(var->pixclock));
627*4882a593Smuzhiyun 		return -EINVAL;
628*4882a593Smuzhiyun 	}
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun 	var->transp.offset = 0;
631*4882a593Smuzhiyun 	var->transp.length = 0;
632*4882a593Smuzhiyun 	switch (var->bits_per_pixel) {
633*4882a593Smuzhiyun 	case 8:
634*4882a593Smuzhiyun 		var->red.length = 8;
635*4882a593Smuzhiyun 		var->green.length = 8;
636*4882a593Smuzhiyun 		var->blue.length = 8;
637*4882a593Smuzhiyun 		break;
638*4882a593Smuzhiyun 	case 16:
639*4882a593Smuzhiyun 		var->red.offset   = 11;
640*4882a593Smuzhiyun 		var->red.length   = 5;
641*4882a593Smuzhiyun 		var->green.offset = 5;
642*4882a593Smuzhiyun 		var->green.length = 6;
643*4882a593Smuzhiyun 		var->blue.offset  = 0;
644*4882a593Smuzhiyun 		var->blue.length  = 5;
645*4882a593Smuzhiyun 		break;
646*4882a593Smuzhiyun 	case 32:
647*4882a593Smuzhiyun 		var->transp.offset = 24;
648*4882a593Smuzhiyun 		var->transp.length = 8;
649*4882a593Smuzhiyun 		var->red.offset	  = 16;
650*4882a593Smuzhiyun 		var->green.offset = 8;
651*4882a593Smuzhiyun 		var->blue.offset  = 0;
652*4882a593Smuzhiyun 		var->red.length = 8;
653*4882a593Smuzhiyun 		var->green.length = 8;
654*4882a593Smuzhiyun 		var->blue.length = 8;
655*4882a593Smuzhiyun 		break;
656*4882a593Smuzhiyun 	case 24:
657*4882a593Smuzhiyun #ifdef __BIG_ENDIAN
658*4882a593Smuzhiyun 		var->red.offset   = 0;
659*4882a593Smuzhiyun 		var->blue.offset  = 16;
660*4882a593Smuzhiyun #else
661*4882a593Smuzhiyun 		var->red.offset   = 16;
662*4882a593Smuzhiyun 		var->blue.offset  = 0;
663*4882a593Smuzhiyun #endif
664*4882a593Smuzhiyun 		var->green.offset = 8;
665*4882a593Smuzhiyun 		var->red.length = 8;
666*4882a593Smuzhiyun 		var->green.length = 8;
667*4882a593Smuzhiyun 		var->blue.length = 8;
668*4882a593Smuzhiyun 		break;
669*4882a593Smuzhiyun 	}
670*4882a593Smuzhiyun 	var->height = -1;
671*4882a593Smuzhiyun 	var->width = -1;
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun 	var->accel_flags = 0;	/* Can't mmap if this is on */
674*4882a593Smuzhiyun 
675*4882a593Smuzhiyun 	DPRINTK("Checking graphics mode at %dx%d depth %d\n",
676*4882a593Smuzhiyun 		var->xres, var->yres, var->bits_per_pixel);
677*4882a593Smuzhiyun 	return 0;
678*4882a593Smuzhiyun }
679*4882a593Smuzhiyun 
680*4882a593Smuzhiyun /**
681*4882a593Smuzhiyun  *	pm2fb_set_par - Alters the hardware state.
682*4882a593Smuzhiyun  *	@info: frame buffer structure that represents a single frame buffer
683*4882a593Smuzhiyun  *
684*4882a593Smuzhiyun  *	Using the fb_var_screeninfo in fb_info we set the resolution of the
685*4882a593Smuzhiyun  *	this particular framebuffer.
686*4882a593Smuzhiyun  */
pm2fb_set_par(struct fb_info * info)687*4882a593Smuzhiyun static int pm2fb_set_par(struct fb_info *info)
688*4882a593Smuzhiyun {
689*4882a593Smuzhiyun 	struct pm2fb_par *par = info->par;
690*4882a593Smuzhiyun 	u32 pixclock;
691*4882a593Smuzhiyun 	u32 width = (info->var.xres_virtual + 7) & ~7;
692*4882a593Smuzhiyun 	u32 height = info->var.yres_virtual;
693*4882a593Smuzhiyun 	u32 depth = (info->var.bits_per_pixel + 7) & ~7;
694*4882a593Smuzhiyun 	u32 hsstart, hsend, hbend, htotal;
695*4882a593Smuzhiyun 	u32 vsstart, vsend, vbend, vtotal;
696*4882a593Smuzhiyun 	u32 stride;
697*4882a593Smuzhiyun 	u32 base;
698*4882a593Smuzhiyun 	u32 video = 0;
699*4882a593Smuzhiyun 	u32 clrmode = PM2F_RD_COLOR_MODE_RGB | PM2F_RD_GUI_ACTIVE;
700*4882a593Smuzhiyun 	u32 txtmap = 0;
701*4882a593Smuzhiyun 	u32 pixsize = 0;
702*4882a593Smuzhiyun 	u32 clrformat = 0;
703*4882a593Smuzhiyun 	u32 misc = 1; /* 8-bit DAC */
704*4882a593Smuzhiyun 	u32 xres = (info->var.xres + 31) & ~31;
705*4882a593Smuzhiyun 	int data64;
706*4882a593Smuzhiyun 
707*4882a593Smuzhiyun 	reset_card(par);
708*4882a593Smuzhiyun 	reset_config(par);
709*4882a593Smuzhiyun 	clear_palette(par);
710*4882a593Smuzhiyun 	if (par->memclock)
711*4882a593Smuzhiyun 		set_memclock(par, par->memclock);
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun 	depth = (depth > 32) ? 32 : depth;
714*4882a593Smuzhiyun 	data64 = depth > 8 || par->type == PM2_TYPE_PERMEDIA2V;
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun 	pixclock = PICOS2KHZ(info->var.pixclock);
717*4882a593Smuzhiyun 	if (pixclock > PM2_MAX_PIXCLOCK) {
718*4882a593Smuzhiyun 		DPRINTK("pixclock too high (%uKHz)\n", pixclock);
719*4882a593Smuzhiyun 		return -EINVAL;
720*4882a593Smuzhiyun 	}
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun 	hsstart = to3264(info->var.right_margin, depth, data64);
723*4882a593Smuzhiyun 	hsend = hsstart + to3264(info->var.hsync_len, depth, data64);
724*4882a593Smuzhiyun 	hbend = hsend + to3264(info->var.left_margin, depth, data64);
725*4882a593Smuzhiyun 	htotal = to3264(xres, depth, data64) + hbend - 1;
726*4882a593Smuzhiyun 	vsstart = (info->var.lower_margin)
727*4882a593Smuzhiyun 		? info->var.lower_margin - 1
728*4882a593Smuzhiyun 		: 0;	/* FIXME! */
729*4882a593Smuzhiyun 	vsend = info->var.lower_margin + info->var.vsync_len - 1;
730*4882a593Smuzhiyun 	vbend = info->var.lower_margin + info->var.vsync_len +
731*4882a593Smuzhiyun 		info->var.upper_margin;
732*4882a593Smuzhiyun 	vtotal = info->var.yres + vbend - 1;
733*4882a593Smuzhiyun 	stride = to3264(width, depth, 1);
734*4882a593Smuzhiyun 	base = to3264(info->var.yoffset * xres + info->var.xoffset, depth, 1);
735*4882a593Smuzhiyun 	if (data64)
736*4882a593Smuzhiyun 		video |= PM2F_DATA_64_ENABLE;
737*4882a593Smuzhiyun 
738*4882a593Smuzhiyun 	if (info->var.sync & FB_SYNC_HOR_HIGH_ACT) {
739*4882a593Smuzhiyun 		if (lowhsync) {
740*4882a593Smuzhiyun 			DPRINTK("ignoring +hsync, using -hsync.\n");
741*4882a593Smuzhiyun 			video |= PM2F_HSYNC_ACT_LOW;
742*4882a593Smuzhiyun 		} else
743*4882a593Smuzhiyun 			video |= PM2F_HSYNC_ACT_HIGH;
744*4882a593Smuzhiyun 	} else
745*4882a593Smuzhiyun 		video |= PM2F_HSYNC_ACT_LOW;
746*4882a593Smuzhiyun 
747*4882a593Smuzhiyun 	if (info->var.sync & FB_SYNC_VERT_HIGH_ACT) {
748*4882a593Smuzhiyun 		if (lowvsync) {
749*4882a593Smuzhiyun 			DPRINTK("ignoring +vsync, using -vsync.\n");
750*4882a593Smuzhiyun 			video |= PM2F_VSYNC_ACT_LOW;
751*4882a593Smuzhiyun 		} else
752*4882a593Smuzhiyun 			video |= PM2F_VSYNC_ACT_HIGH;
753*4882a593Smuzhiyun 	} else
754*4882a593Smuzhiyun 		video |= PM2F_VSYNC_ACT_LOW;
755*4882a593Smuzhiyun 
756*4882a593Smuzhiyun 	if ((info->var.vmode & FB_VMODE_MASK) == FB_VMODE_INTERLACED) {
757*4882a593Smuzhiyun 		DPRINTK("interlaced not supported\n");
758*4882a593Smuzhiyun 		return -EINVAL;
759*4882a593Smuzhiyun 	}
760*4882a593Smuzhiyun 	if ((info->var.vmode & FB_VMODE_MASK) == FB_VMODE_DOUBLE)
761*4882a593Smuzhiyun 		video |= PM2F_LINE_DOUBLE;
762*4882a593Smuzhiyun 	if ((info->var.activate & FB_ACTIVATE_MASK) == FB_ACTIVATE_NOW)
763*4882a593Smuzhiyun 		video |= PM2F_VIDEO_ENABLE;
764*4882a593Smuzhiyun 	par->video = video;
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun 	info->fix.visual =
767*4882a593Smuzhiyun 		(depth == 8) ? FB_VISUAL_PSEUDOCOLOR : FB_VISUAL_TRUECOLOR;
768*4882a593Smuzhiyun 	info->fix.line_length = info->var.xres * depth / 8;
769*4882a593Smuzhiyun 	info->cmap.len = 256;
770*4882a593Smuzhiyun 
771*4882a593Smuzhiyun 	/*
772*4882a593Smuzhiyun 	 * Settings calculated. Now write them out.
773*4882a593Smuzhiyun 	 */
774*4882a593Smuzhiyun 	if (par->type == PM2_TYPE_PERMEDIA2V) {
775*4882a593Smuzhiyun 		WAIT_FIFO(par, 1);
776*4882a593Smuzhiyun 		pm2_WR(par, PM2VR_RD_INDEX_HIGH, 0);
777*4882a593Smuzhiyun 	}
778*4882a593Smuzhiyun 
779*4882a593Smuzhiyun 	set_aperture(par, depth);
780*4882a593Smuzhiyun 
781*4882a593Smuzhiyun 	mb();
782*4882a593Smuzhiyun 	WAIT_FIFO(par, 19);
783*4882a593Smuzhiyun 	switch (depth) {
784*4882a593Smuzhiyun 	case 8:
785*4882a593Smuzhiyun 		pm2_WR(par, PM2R_FB_READ_PIXEL, 0);
786*4882a593Smuzhiyun 		clrformat = 0x2e;
787*4882a593Smuzhiyun 		break;
788*4882a593Smuzhiyun 	case 16:
789*4882a593Smuzhiyun 		pm2_WR(par, PM2R_FB_READ_PIXEL, 1);
790*4882a593Smuzhiyun 		clrmode |= PM2F_RD_TRUECOLOR | PM2F_RD_PIXELFORMAT_RGB565;
791*4882a593Smuzhiyun 		txtmap = PM2F_TEXTEL_SIZE_16;
792*4882a593Smuzhiyun 		pixsize = 1;
793*4882a593Smuzhiyun 		clrformat = 0x70;
794*4882a593Smuzhiyun 		misc |= 8;
795*4882a593Smuzhiyun 		break;
796*4882a593Smuzhiyun 	case 32:
797*4882a593Smuzhiyun 		pm2_WR(par, PM2R_FB_READ_PIXEL, 2);
798*4882a593Smuzhiyun 		clrmode |= PM2F_RD_TRUECOLOR | PM2F_RD_PIXELFORMAT_RGBA8888;
799*4882a593Smuzhiyun 		txtmap = PM2F_TEXTEL_SIZE_32;
800*4882a593Smuzhiyun 		pixsize = 2;
801*4882a593Smuzhiyun 		clrformat = 0x20;
802*4882a593Smuzhiyun 		misc |= 8;
803*4882a593Smuzhiyun 		break;
804*4882a593Smuzhiyun 	case 24:
805*4882a593Smuzhiyun 		pm2_WR(par, PM2R_FB_READ_PIXEL, 4);
806*4882a593Smuzhiyun 		clrmode |= PM2F_RD_TRUECOLOR | PM2F_RD_PIXELFORMAT_RGB888;
807*4882a593Smuzhiyun 		txtmap = PM2F_TEXTEL_SIZE_24;
808*4882a593Smuzhiyun 		pixsize = 4;
809*4882a593Smuzhiyun 		clrformat = 0x20;
810*4882a593Smuzhiyun 		misc |= 8;
811*4882a593Smuzhiyun 		break;
812*4882a593Smuzhiyun 	}
813*4882a593Smuzhiyun 	pm2_WR(par, PM2R_FB_WRITE_MODE, PM2F_FB_WRITE_ENABLE);
814*4882a593Smuzhiyun 	pm2_WR(par, PM2R_FB_READ_MODE, partprod(xres));
815*4882a593Smuzhiyun 	pm2_WR(par, PM2R_LB_READ_MODE, partprod(xres));
816*4882a593Smuzhiyun 	pm2_WR(par, PM2R_TEXTURE_MAP_FORMAT, txtmap | partprod(xres));
817*4882a593Smuzhiyun 	pm2_WR(par, PM2R_H_TOTAL, htotal);
818*4882a593Smuzhiyun 	pm2_WR(par, PM2R_HS_START, hsstart);
819*4882a593Smuzhiyun 	pm2_WR(par, PM2R_HS_END, hsend);
820*4882a593Smuzhiyun 	pm2_WR(par, PM2R_HG_END, hbend);
821*4882a593Smuzhiyun 	pm2_WR(par, PM2R_HB_END, hbend);
822*4882a593Smuzhiyun 	pm2_WR(par, PM2R_V_TOTAL, vtotal);
823*4882a593Smuzhiyun 	pm2_WR(par, PM2R_VS_START, vsstart);
824*4882a593Smuzhiyun 	pm2_WR(par, PM2R_VS_END, vsend);
825*4882a593Smuzhiyun 	pm2_WR(par, PM2R_VB_END, vbend);
826*4882a593Smuzhiyun 	pm2_WR(par, PM2R_SCREEN_STRIDE, stride);
827*4882a593Smuzhiyun 	wmb();
828*4882a593Smuzhiyun 	pm2_WR(par, PM2R_WINDOW_ORIGIN, 0);
829*4882a593Smuzhiyun 	pm2_WR(par, PM2R_SCREEN_SIZE, (height << 16) | width);
830*4882a593Smuzhiyun 	pm2_WR(par, PM2R_SCISSOR_MODE, PM2F_SCREEN_SCISSOR_ENABLE);
831*4882a593Smuzhiyun 	wmb();
832*4882a593Smuzhiyun 	pm2_WR(par, PM2R_SCREEN_BASE, base);
833*4882a593Smuzhiyun 	wmb();
834*4882a593Smuzhiyun 	set_video(par, video);
835*4882a593Smuzhiyun 	WAIT_FIFO(par, 10);
836*4882a593Smuzhiyun 	switch (par->type) {
837*4882a593Smuzhiyun 	case PM2_TYPE_PERMEDIA2:
838*4882a593Smuzhiyun 		pm2_RDAC_WR(par, PM2I_RD_COLOR_MODE, clrmode);
839*4882a593Smuzhiyun 		pm2_RDAC_WR(par, PM2I_RD_COLOR_KEY_CONTROL,
840*4882a593Smuzhiyun 				(depth == 8) ? 0 : PM2F_COLOR_KEY_TEST_OFF);
841*4882a593Smuzhiyun 		break;
842*4882a593Smuzhiyun 	case PM2_TYPE_PERMEDIA2V:
843*4882a593Smuzhiyun 		pm2v_RDAC_WR(par, PM2VI_RD_DAC_CONTROL, 0);
844*4882a593Smuzhiyun 		pm2v_RDAC_WR(par, PM2VI_RD_PIXEL_SIZE, pixsize);
845*4882a593Smuzhiyun 		pm2v_RDAC_WR(par, PM2VI_RD_COLOR_FORMAT, clrformat);
846*4882a593Smuzhiyun 		pm2v_RDAC_WR(par, PM2VI_RD_MISC_CONTROL, misc);
847*4882a593Smuzhiyun 		pm2v_RDAC_WR(par, PM2VI_RD_OVERLAY_KEY, 0);
848*4882a593Smuzhiyun 		break;
849*4882a593Smuzhiyun 	}
850*4882a593Smuzhiyun 	set_pixclock(par, pixclock);
851*4882a593Smuzhiyun 	DPRINTK("Setting graphics mode at %dx%d depth %d\n",
852*4882a593Smuzhiyun 		info->var.xres, info->var.yres, info->var.bits_per_pixel);
853*4882a593Smuzhiyun 	return 0;
854*4882a593Smuzhiyun }
855*4882a593Smuzhiyun 
856*4882a593Smuzhiyun /**
857*4882a593Smuzhiyun  *	pm2fb_setcolreg - Sets a color register.
858*4882a593Smuzhiyun  *	@regno: boolean, 0 copy local, 1 get_user() function
859*4882a593Smuzhiyun  *	@red: frame buffer colormap structure
860*4882a593Smuzhiyun  *	@green: The green value which can be up to 16 bits wide
861*4882a593Smuzhiyun  *	@blue:  The blue value which can be up to 16 bits wide.
862*4882a593Smuzhiyun  *	@transp: If supported the alpha value which can be up to 16 bits wide.
863*4882a593Smuzhiyun  *	@info: frame buffer info structure
864*4882a593Smuzhiyun  *
865*4882a593Smuzhiyun  *	Set a single color register. The values supplied have a 16 bit
866*4882a593Smuzhiyun  *	magnitude which needs to be scaled in this function for the hardware.
867*4882a593Smuzhiyun  *	Pretty much a direct lift from tdfxfb.c.
868*4882a593Smuzhiyun  *
869*4882a593Smuzhiyun  *	Returns negative errno on error, or zero on success.
870*4882a593Smuzhiyun  */
pm2fb_setcolreg(unsigned regno,unsigned red,unsigned green,unsigned blue,unsigned transp,struct fb_info * info)871*4882a593Smuzhiyun static int pm2fb_setcolreg(unsigned regno, unsigned red, unsigned green,
872*4882a593Smuzhiyun 			   unsigned blue, unsigned transp,
873*4882a593Smuzhiyun 			   struct fb_info *info)
874*4882a593Smuzhiyun {
875*4882a593Smuzhiyun 	struct pm2fb_par *par = info->par;
876*4882a593Smuzhiyun 
877*4882a593Smuzhiyun 	if (regno >= info->cmap.len)  /* no. of hw registers */
878*4882a593Smuzhiyun 		return -EINVAL;
879*4882a593Smuzhiyun 	/*
880*4882a593Smuzhiyun 	 * Program hardware... do anything you want with transp
881*4882a593Smuzhiyun 	 */
882*4882a593Smuzhiyun 
883*4882a593Smuzhiyun 	/* grayscale works only partially under directcolor */
884*4882a593Smuzhiyun 	/* grayscale = 0.30*R + 0.59*G + 0.11*B */
885*4882a593Smuzhiyun 	if (info->var.grayscale)
886*4882a593Smuzhiyun 		red = green = blue = (red * 77 + green * 151 + blue * 28) >> 8;
887*4882a593Smuzhiyun 
888*4882a593Smuzhiyun 	/* Directcolor:
889*4882a593Smuzhiyun 	 *   var->{color}.offset contains start of bitfield
890*4882a593Smuzhiyun 	 *   var->{color}.length contains length of bitfield
891*4882a593Smuzhiyun 	 *   {hardwarespecific} contains width of DAC
892*4882a593Smuzhiyun 	 *   cmap[X] is programmed to
893*4882a593Smuzhiyun 	 *   (X << red.offset) | (X << green.offset) | (X << blue.offset)
894*4882a593Smuzhiyun 	 *   RAMDAC[X] is programmed to (red, green, blue)
895*4882a593Smuzhiyun 	 *
896*4882a593Smuzhiyun 	 * Pseudocolor:
897*4882a593Smuzhiyun 	 *    uses offset = 0 && length = DAC register width.
898*4882a593Smuzhiyun 	 *    var->{color}.offset is 0
899*4882a593Smuzhiyun 	 *    var->{color}.length contains width of DAC
900*4882a593Smuzhiyun 	 *    cmap is not used
901*4882a593Smuzhiyun 	 *    DAC[X] is programmed to (red, green, blue)
902*4882a593Smuzhiyun 	 * Truecolor:
903*4882a593Smuzhiyun 	 *    does not use RAMDAC (usually has 3 of them).
904*4882a593Smuzhiyun 	 *    var->{color}.offset contains start of bitfield
905*4882a593Smuzhiyun 	 *    var->{color}.length contains length of bitfield
906*4882a593Smuzhiyun 	 *    cmap is programmed to
907*4882a593Smuzhiyun 	 *    (red << red.offset) | (green << green.offset) |
908*4882a593Smuzhiyun 	 *    (blue << blue.offset) | (transp << transp.offset)
909*4882a593Smuzhiyun 	 *    RAMDAC does not exist
910*4882a593Smuzhiyun 	 */
911*4882a593Smuzhiyun #define CNVT_TOHW(val, width) ((((val) << (width)) + 0x7FFF -(val)) >> 16)
912*4882a593Smuzhiyun 	switch (info->fix.visual) {
913*4882a593Smuzhiyun 	case FB_VISUAL_TRUECOLOR:
914*4882a593Smuzhiyun 	case FB_VISUAL_PSEUDOCOLOR:
915*4882a593Smuzhiyun 		red = CNVT_TOHW(red, info->var.red.length);
916*4882a593Smuzhiyun 		green = CNVT_TOHW(green, info->var.green.length);
917*4882a593Smuzhiyun 		blue = CNVT_TOHW(blue, info->var.blue.length);
918*4882a593Smuzhiyun 		transp = CNVT_TOHW(transp, info->var.transp.length);
919*4882a593Smuzhiyun 		break;
920*4882a593Smuzhiyun 	case FB_VISUAL_DIRECTCOLOR:
921*4882a593Smuzhiyun 		/* example here assumes 8 bit DAC. Might be different
922*4882a593Smuzhiyun 		 * for your hardware */
923*4882a593Smuzhiyun 		red = CNVT_TOHW(red, 8);
924*4882a593Smuzhiyun 		green = CNVT_TOHW(green, 8);
925*4882a593Smuzhiyun 		blue = CNVT_TOHW(blue, 8);
926*4882a593Smuzhiyun 		/* hey, there is bug in transp handling... */
927*4882a593Smuzhiyun 		transp = CNVT_TOHW(transp, 8);
928*4882a593Smuzhiyun 		break;
929*4882a593Smuzhiyun 	}
930*4882a593Smuzhiyun #undef CNVT_TOHW
931*4882a593Smuzhiyun 	/* Truecolor has hardware independent palette */
932*4882a593Smuzhiyun 	if (info->fix.visual == FB_VISUAL_TRUECOLOR) {
933*4882a593Smuzhiyun 		u32 v;
934*4882a593Smuzhiyun 
935*4882a593Smuzhiyun 		if (regno >= 16)
936*4882a593Smuzhiyun 			return -EINVAL;
937*4882a593Smuzhiyun 
938*4882a593Smuzhiyun 		v = (red << info->var.red.offset) |
939*4882a593Smuzhiyun 			(green << info->var.green.offset) |
940*4882a593Smuzhiyun 			(blue << info->var.blue.offset) |
941*4882a593Smuzhiyun 			(transp << info->var.transp.offset);
942*4882a593Smuzhiyun 
943*4882a593Smuzhiyun 		switch (info->var.bits_per_pixel) {
944*4882a593Smuzhiyun 		case 8:
945*4882a593Smuzhiyun 			break;
946*4882a593Smuzhiyun 		case 16:
947*4882a593Smuzhiyun 		case 24:
948*4882a593Smuzhiyun 		case 32:
949*4882a593Smuzhiyun 			par->palette[regno] = v;
950*4882a593Smuzhiyun 			break;
951*4882a593Smuzhiyun 		}
952*4882a593Smuzhiyun 		return 0;
953*4882a593Smuzhiyun 	} else if (info->fix.visual == FB_VISUAL_PSEUDOCOLOR)
954*4882a593Smuzhiyun 		set_color(par, regno, red, green, blue);
955*4882a593Smuzhiyun 
956*4882a593Smuzhiyun 	return 0;
957*4882a593Smuzhiyun }
958*4882a593Smuzhiyun 
959*4882a593Smuzhiyun /**
960*4882a593Smuzhiyun  *	pm2fb_pan_display - Pans the display.
961*4882a593Smuzhiyun  *	@var: frame buffer variable screen structure
962*4882a593Smuzhiyun  *	@info: frame buffer structure that represents a single frame buffer
963*4882a593Smuzhiyun  *
964*4882a593Smuzhiyun  *	Pan (or wrap, depending on the `vmode' field) the display using the
965*4882a593Smuzhiyun  *	`xoffset' and `yoffset' fields of the `var' structure.
966*4882a593Smuzhiyun  *	If the values don't fit, return -EINVAL.
967*4882a593Smuzhiyun  *
968*4882a593Smuzhiyun  *	Returns negative errno on error, or zero on success.
969*4882a593Smuzhiyun  *
970*4882a593Smuzhiyun  */
pm2fb_pan_display(struct fb_var_screeninfo * var,struct fb_info * info)971*4882a593Smuzhiyun static int pm2fb_pan_display(struct fb_var_screeninfo *var,
972*4882a593Smuzhiyun 			     struct fb_info *info)
973*4882a593Smuzhiyun {
974*4882a593Smuzhiyun 	struct pm2fb_par *p = info->par;
975*4882a593Smuzhiyun 	u32 base;
976*4882a593Smuzhiyun 	u32 depth = (info->var.bits_per_pixel + 7) & ~7;
977*4882a593Smuzhiyun 	u32 xres = (info->var.xres + 31) & ~31;
978*4882a593Smuzhiyun 
979*4882a593Smuzhiyun 	depth = (depth > 32) ? 32 : depth;
980*4882a593Smuzhiyun 	base = to3264(var->yoffset * xres + var->xoffset, depth, 1);
981*4882a593Smuzhiyun 	WAIT_FIFO(p, 1);
982*4882a593Smuzhiyun 	pm2_WR(p, PM2R_SCREEN_BASE, base);
983*4882a593Smuzhiyun 	return 0;
984*4882a593Smuzhiyun }
985*4882a593Smuzhiyun 
986*4882a593Smuzhiyun /**
987*4882a593Smuzhiyun  *	pm2fb_blank - Blanks the display.
988*4882a593Smuzhiyun  *	@blank_mode: the blank mode we want.
989*4882a593Smuzhiyun  *	@info: frame buffer structure that represents a single frame buffer
990*4882a593Smuzhiyun  *
991*4882a593Smuzhiyun  *	Blank the screen if blank_mode != 0, else unblank. Return 0 if
992*4882a593Smuzhiyun  *	blanking succeeded, != 0 if un-/blanking failed due to e.g. a
993*4882a593Smuzhiyun  *	video mode which doesn't support it. Implements VESA suspend
994*4882a593Smuzhiyun  *	and powerdown modes on hardware that supports disabling hsync/vsync:
995*4882a593Smuzhiyun  *	blank_mode == 2: suspend vsync
996*4882a593Smuzhiyun  *	blank_mode == 3: suspend hsync
997*4882a593Smuzhiyun  *	blank_mode == 4: powerdown
998*4882a593Smuzhiyun  *
999*4882a593Smuzhiyun  *	Returns negative errno on error, or zero on success.
1000*4882a593Smuzhiyun  *
1001*4882a593Smuzhiyun  */
pm2fb_blank(int blank_mode,struct fb_info * info)1002*4882a593Smuzhiyun static int pm2fb_blank(int blank_mode, struct fb_info *info)
1003*4882a593Smuzhiyun {
1004*4882a593Smuzhiyun 	struct pm2fb_par *par = info->par;
1005*4882a593Smuzhiyun 	u32 video = par->video;
1006*4882a593Smuzhiyun 
1007*4882a593Smuzhiyun 	DPRINTK("blank_mode %d\n", blank_mode);
1008*4882a593Smuzhiyun 
1009*4882a593Smuzhiyun 	switch (blank_mode) {
1010*4882a593Smuzhiyun 	case FB_BLANK_UNBLANK:
1011*4882a593Smuzhiyun 		/* Screen: On */
1012*4882a593Smuzhiyun 		video |= PM2F_VIDEO_ENABLE;
1013*4882a593Smuzhiyun 		break;
1014*4882a593Smuzhiyun 	case FB_BLANK_NORMAL:
1015*4882a593Smuzhiyun 		/* Screen: Off */
1016*4882a593Smuzhiyun 		video &= ~PM2F_VIDEO_ENABLE;
1017*4882a593Smuzhiyun 		break;
1018*4882a593Smuzhiyun 	case FB_BLANK_VSYNC_SUSPEND:
1019*4882a593Smuzhiyun 		/* VSync: Off */
1020*4882a593Smuzhiyun 		video &= ~(PM2F_VSYNC_MASK | PM2F_BLANK_LOW);
1021*4882a593Smuzhiyun 		break;
1022*4882a593Smuzhiyun 	case FB_BLANK_HSYNC_SUSPEND:
1023*4882a593Smuzhiyun 		/* HSync: Off */
1024*4882a593Smuzhiyun 		video &= ~(PM2F_HSYNC_MASK | PM2F_BLANK_LOW);
1025*4882a593Smuzhiyun 		break;
1026*4882a593Smuzhiyun 	case FB_BLANK_POWERDOWN:
1027*4882a593Smuzhiyun 		/* HSync: Off, VSync: Off */
1028*4882a593Smuzhiyun 		video &= ~(PM2F_VSYNC_MASK | PM2F_HSYNC_MASK | PM2F_BLANK_LOW);
1029*4882a593Smuzhiyun 		break;
1030*4882a593Smuzhiyun 	}
1031*4882a593Smuzhiyun 	set_video(par, video);
1032*4882a593Smuzhiyun 	return 0;
1033*4882a593Smuzhiyun }
1034*4882a593Smuzhiyun 
pm2fb_sync(struct fb_info * info)1035*4882a593Smuzhiyun static int pm2fb_sync(struct fb_info *info)
1036*4882a593Smuzhiyun {
1037*4882a593Smuzhiyun 	struct pm2fb_par *par = info->par;
1038*4882a593Smuzhiyun 
1039*4882a593Smuzhiyun 	WAIT_FIFO(par, 1);
1040*4882a593Smuzhiyun 	pm2_WR(par, PM2R_SYNC, 0);
1041*4882a593Smuzhiyun 	mb();
1042*4882a593Smuzhiyun 	do {
1043*4882a593Smuzhiyun 		while (pm2_RD(par, PM2R_OUT_FIFO_WORDS) == 0)
1044*4882a593Smuzhiyun 			cpu_relax();
1045*4882a593Smuzhiyun 	} while (pm2_RD(par, PM2R_OUT_FIFO) != PM2TAG(PM2R_SYNC));
1046*4882a593Smuzhiyun 
1047*4882a593Smuzhiyun 	return 0;
1048*4882a593Smuzhiyun }
1049*4882a593Smuzhiyun 
pm2fb_fillrect(struct fb_info * info,const struct fb_fillrect * region)1050*4882a593Smuzhiyun static void pm2fb_fillrect(struct fb_info *info,
1051*4882a593Smuzhiyun 				const struct fb_fillrect *region)
1052*4882a593Smuzhiyun {
1053*4882a593Smuzhiyun 	struct pm2fb_par *par = info->par;
1054*4882a593Smuzhiyun 	struct fb_fillrect modded;
1055*4882a593Smuzhiyun 	int vxres, vyres;
1056*4882a593Smuzhiyun 	u32 color = (info->fix.visual == FB_VISUAL_TRUECOLOR) ?
1057*4882a593Smuzhiyun 		((u32 *)info->pseudo_palette)[region->color] : region->color;
1058*4882a593Smuzhiyun 
1059*4882a593Smuzhiyun 	if (info->state != FBINFO_STATE_RUNNING)
1060*4882a593Smuzhiyun 		return;
1061*4882a593Smuzhiyun 	if ((info->flags & FBINFO_HWACCEL_DISABLED) ||
1062*4882a593Smuzhiyun 		region->rop != ROP_COPY ) {
1063*4882a593Smuzhiyun 		cfb_fillrect(info, region);
1064*4882a593Smuzhiyun 		return;
1065*4882a593Smuzhiyun 	}
1066*4882a593Smuzhiyun 
1067*4882a593Smuzhiyun 	vxres = info->var.xres_virtual;
1068*4882a593Smuzhiyun 	vyres = info->var.yres_virtual;
1069*4882a593Smuzhiyun 
1070*4882a593Smuzhiyun 	memcpy(&modded, region, sizeof(struct fb_fillrect));
1071*4882a593Smuzhiyun 
1072*4882a593Smuzhiyun 	if (!modded.width || !modded.height ||
1073*4882a593Smuzhiyun 	    modded.dx >= vxres || modded.dy >= vyres)
1074*4882a593Smuzhiyun 		return;
1075*4882a593Smuzhiyun 
1076*4882a593Smuzhiyun 	if (modded.dx + modded.width  > vxres)
1077*4882a593Smuzhiyun 		modded.width  = vxres - modded.dx;
1078*4882a593Smuzhiyun 	if (modded.dy + modded.height > vyres)
1079*4882a593Smuzhiyun 		modded.height = vyres - modded.dy;
1080*4882a593Smuzhiyun 
1081*4882a593Smuzhiyun 	if (info->var.bits_per_pixel == 8)
1082*4882a593Smuzhiyun 		color |= color << 8;
1083*4882a593Smuzhiyun 	if (info->var.bits_per_pixel <= 16)
1084*4882a593Smuzhiyun 		color |= color << 16;
1085*4882a593Smuzhiyun 
1086*4882a593Smuzhiyun 	WAIT_FIFO(par, 3);
1087*4882a593Smuzhiyun 	pm2_WR(par, PM2R_CONFIG, PM2F_CONFIG_FB_WRITE_ENABLE);
1088*4882a593Smuzhiyun 	pm2_WR(par, PM2R_RECTANGLE_ORIGIN, (modded.dy << 16) | modded.dx);
1089*4882a593Smuzhiyun 	pm2_WR(par, PM2R_RECTANGLE_SIZE, (modded.height << 16) | modded.width);
1090*4882a593Smuzhiyun 	if (info->var.bits_per_pixel != 24) {
1091*4882a593Smuzhiyun 		WAIT_FIFO(par, 2);
1092*4882a593Smuzhiyun 		pm2_WR(par, PM2R_FB_BLOCK_COLOR, color);
1093*4882a593Smuzhiyun 		wmb();
1094*4882a593Smuzhiyun 		pm2_WR(par, PM2R_RENDER,
1095*4882a593Smuzhiyun 				PM2F_RENDER_RECTANGLE | PM2F_RENDER_FASTFILL);
1096*4882a593Smuzhiyun 	} else {
1097*4882a593Smuzhiyun 		WAIT_FIFO(par, 4);
1098*4882a593Smuzhiyun 		pm2_WR(par, PM2R_COLOR_DDA_MODE, 1);
1099*4882a593Smuzhiyun 		pm2_WR(par, PM2R_CONSTANT_COLOR, color);
1100*4882a593Smuzhiyun 		wmb();
1101*4882a593Smuzhiyun 		pm2_WR(par, PM2R_RENDER,
1102*4882a593Smuzhiyun 				PM2F_RENDER_RECTANGLE |
1103*4882a593Smuzhiyun 				PM2F_INCREASE_X | PM2F_INCREASE_Y );
1104*4882a593Smuzhiyun 		pm2_WR(par, PM2R_COLOR_DDA_MODE, 0);
1105*4882a593Smuzhiyun 	}
1106*4882a593Smuzhiyun }
1107*4882a593Smuzhiyun 
pm2fb_copyarea(struct fb_info * info,const struct fb_copyarea * area)1108*4882a593Smuzhiyun static void pm2fb_copyarea(struct fb_info *info,
1109*4882a593Smuzhiyun 				const struct fb_copyarea *area)
1110*4882a593Smuzhiyun {
1111*4882a593Smuzhiyun 	struct pm2fb_par *par = info->par;
1112*4882a593Smuzhiyun 	struct fb_copyarea modded;
1113*4882a593Smuzhiyun 	u32 vxres, vyres;
1114*4882a593Smuzhiyun 
1115*4882a593Smuzhiyun 	if (info->state != FBINFO_STATE_RUNNING)
1116*4882a593Smuzhiyun 		return;
1117*4882a593Smuzhiyun 	if (info->flags & FBINFO_HWACCEL_DISABLED) {
1118*4882a593Smuzhiyun 		cfb_copyarea(info, area);
1119*4882a593Smuzhiyun 		return;
1120*4882a593Smuzhiyun 	}
1121*4882a593Smuzhiyun 
1122*4882a593Smuzhiyun 	memcpy(&modded, area, sizeof(struct fb_copyarea));
1123*4882a593Smuzhiyun 
1124*4882a593Smuzhiyun 	vxres = info->var.xres_virtual;
1125*4882a593Smuzhiyun 	vyres = info->var.yres_virtual;
1126*4882a593Smuzhiyun 
1127*4882a593Smuzhiyun 	if (!modded.width || !modded.height ||
1128*4882a593Smuzhiyun 	    modded.sx >= vxres || modded.sy >= vyres ||
1129*4882a593Smuzhiyun 	    modded.dx >= vxres || modded.dy >= vyres)
1130*4882a593Smuzhiyun 		return;
1131*4882a593Smuzhiyun 
1132*4882a593Smuzhiyun 	if (modded.sx + modded.width > vxres)
1133*4882a593Smuzhiyun 		modded.width = vxres - modded.sx;
1134*4882a593Smuzhiyun 	if (modded.dx + modded.width > vxres)
1135*4882a593Smuzhiyun 		modded.width = vxres - modded.dx;
1136*4882a593Smuzhiyun 	if (modded.sy + modded.height > vyres)
1137*4882a593Smuzhiyun 		modded.height = vyres - modded.sy;
1138*4882a593Smuzhiyun 	if (modded.dy + modded.height > vyres)
1139*4882a593Smuzhiyun 		modded.height = vyres - modded.dy;
1140*4882a593Smuzhiyun 
1141*4882a593Smuzhiyun 	WAIT_FIFO(par, 5);
1142*4882a593Smuzhiyun 	pm2_WR(par, PM2R_CONFIG, PM2F_CONFIG_FB_WRITE_ENABLE |
1143*4882a593Smuzhiyun 		PM2F_CONFIG_FB_READ_SOURCE_ENABLE);
1144*4882a593Smuzhiyun 	pm2_WR(par, PM2R_FB_SOURCE_DELTA,
1145*4882a593Smuzhiyun 			((modded.sy - modded.dy) & 0xfff) << 16 |
1146*4882a593Smuzhiyun 			((modded.sx - modded.dx) & 0xfff));
1147*4882a593Smuzhiyun 	pm2_WR(par, PM2R_RECTANGLE_ORIGIN, (modded.dy << 16) | modded.dx);
1148*4882a593Smuzhiyun 	pm2_WR(par, PM2R_RECTANGLE_SIZE, (modded.height << 16) | modded.width);
1149*4882a593Smuzhiyun 	wmb();
1150*4882a593Smuzhiyun 	pm2_WR(par, PM2R_RENDER, PM2F_RENDER_RECTANGLE |
1151*4882a593Smuzhiyun 				(modded.dx < modded.sx ? PM2F_INCREASE_X : 0) |
1152*4882a593Smuzhiyun 				(modded.dy < modded.sy ? PM2F_INCREASE_Y : 0));
1153*4882a593Smuzhiyun }
1154*4882a593Smuzhiyun 
pm2fb_imageblit(struct fb_info * info,const struct fb_image * image)1155*4882a593Smuzhiyun static void pm2fb_imageblit(struct fb_info *info, const struct fb_image *image)
1156*4882a593Smuzhiyun {
1157*4882a593Smuzhiyun 	struct pm2fb_par *par = info->par;
1158*4882a593Smuzhiyun 	u32 height = image->height;
1159*4882a593Smuzhiyun 	u32 fgx, bgx;
1160*4882a593Smuzhiyun 	const u32 *src = (const u32 *)image->data;
1161*4882a593Smuzhiyun 	u32 xres = (info->var.xres + 31) & ~31;
1162*4882a593Smuzhiyun 	int raster_mode = 1; /* invert bits */
1163*4882a593Smuzhiyun 
1164*4882a593Smuzhiyun #ifdef __LITTLE_ENDIAN
1165*4882a593Smuzhiyun 	raster_mode |= 3 << 7; /* reverse byte order */
1166*4882a593Smuzhiyun #endif
1167*4882a593Smuzhiyun 
1168*4882a593Smuzhiyun 	if (info->state != FBINFO_STATE_RUNNING)
1169*4882a593Smuzhiyun 		return;
1170*4882a593Smuzhiyun 	if (info->flags & FBINFO_HWACCEL_DISABLED || image->depth != 1) {
1171*4882a593Smuzhiyun 		cfb_imageblit(info, image);
1172*4882a593Smuzhiyun 		return;
1173*4882a593Smuzhiyun 	}
1174*4882a593Smuzhiyun 	switch (info->fix.visual) {
1175*4882a593Smuzhiyun 	case FB_VISUAL_PSEUDOCOLOR:
1176*4882a593Smuzhiyun 		fgx = image->fg_color;
1177*4882a593Smuzhiyun 		bgx = image->bg_color;
1178*4882a593Smuzhiyun 		break;
1179*4882a593Smuzhiyun 	case FB_VISUAL_TRUECOLOR:
1180*4882a593Smuzhiyun 	default:
1181*4882a593Smuzhiyun 		fgx = par->palette[image->fg_color];
1182*4882a593Smuzhiyun 		bgx = par->palette[image->bg_color];
1183*4882a593Smuzhiyun 		break;
1184*4882a593Smuzhiyun 	}
1185*4882a593Smuzhiyun 	if (info->var.bits_per_pixel == 8) {
1186*4882a593Smuzhiyun 		fgx |= fgx << 8;
1187*4882a593Smuzhiyun 		bgx |= bgx << 8;
1188*4882a593Smuzhiyun 	}
1189*4882a593Smuzhiyun 	if (info->var.bits_per_pixel <= 16) {
1190*4882a593Smuzhiyun 		fgx |= fgx << 16;
1191*4882a593Smuzhiyun 		bgx |= bgx << 16;
1192*4882a593Smuzhiyun 	}
1193*4882a593Smuzhiyun 
1194*4882a593Smuzhiyun 	WAIT_FIFO(par, 13);
1195*4882a593Smuzhiyun 	pm2_WR(par, PM2R_FB_READ_MODE, partprod(xres));
1196*4882a593Smuzhiyun 	pm2_WR(par, PM2R_SCISSOR_MIN_XY,
1197*4882a593Smuzhiyun 			((image->dy & 0xfff) << 16) | (image->dx & 0x0fff));
1198*4882a593Smuzhiyun 	pm2_WR(par, PM2R_SCISSOR_MAX_XY,
1199*4882a593Smuzhiyun 			(((image->dy + image->height) & 0x0fff) << 16) |
1200*4882a593Smuzhiyun 			((image->dx + image->width) & 0x0fff));
1201*4882a593Smuzhiyun 	pm2_WR(par, PM2R_SCISSOR_MODE, 1);
1202*4882a593Smuzhiyun 	/* GXcopy & UNIT_ENABLE */
1203*4882a593Smuzhiyun 	pm2_WR(par, PM2R_LOGICAL_OP_MODE, (0x3 << 1) | 1);
1204*4882a593Smuzhiyun 	pm2_WR(par, PM2R_RECTANGLE_ORIGIN,
1205*4882a593Smuzhiyun 			((image->dy & 0xfff) << 16) | (image->dx & 0x0fff));
1206*4882a593Smuzhiyun 	pm2_WR(par, PM2R_RECTANGLE_SIZE,
1207*4882a593Smuzhiyun 			((image->height & 0x0fff) << 16) |
1208*4882a593Smuzhiyun 			((image->width) & 0x0fff));
1209*4882a593Smuzhiyun 	if (info->var.bits_per_pixel == 24) {
1210*4882a593Smuzhiyun 		pm2_WR(par, PM2R_COLOR_DDA_MODE, 1);
1211*4882a593Smuzhiyun 		/* clear area */
1212*4882a593Smuzhiyun 		pm2_WR(par, PM2R_CONSTANT_COLOR, bgx);
1213*4882a593Smuzhiyun 		pm2_WR(par, PM2R_RENDER,
1214*4882a593Smuzhiyun 			PM2F_RENDER_RECTANGLE |
1215*4882a593Smuzhiyun 			PM2F_INCREASE_X | PM2F_INCREASE_Y);
1216*4882a593Smuzhiyun 		/* BitMapPackEachScanline */
1217*4882a593Smuzhiyun 		pm2_WR(par, PM2R_RASTERIZER_MODE, raster_mode | (1 << 9));
1218*4882a593Smuzhiyun 		pm2_WR(par, PM2R_CONSTANT_COLOR, fgx);
1219*4882a593Smuzhiyun 		pm2_WR(par, PM2R_RENDER,
1220*4882a593Smuzhiyun 			PM2F_RENDER_RECTANGLE |
1221*4882a593Smuzhiyun 			PM2F_INCREASE_X | PM2F_INCREASE_Y |
1222*4882a593Smuzhiyun 			PM2F_RENDER_SYNC_ON_BIT_MASK);
1223*4882a593Smuzhiyun 	} else {
1224*4882a593Smuzhiyun 		pm2_WR(par, PM2R_COLOR_DDA_MODE, 0);
1225*4882a593Smuzhiyun 		/* clear area */
1226*4882a593Smuzhiyun 		pm2_WR(par, PM2R_FB_BLOCK_COLOR, bgx);
1227*4882a593Smuzhiyun 		pm2_WR(par, PM2R_RENDER,
1228*4882a593Smuzhiyun 			PM2F_RENDER_RECTANGLE |
1229*4882a593Smuzhiyun 			PM2F_RENDER_FASTFILL |
1230*4882a593Smuzhiyun 			PM2F_INCREASE_X | PM2F_INCREASE_Y);
1231*4882a593Smuzhiyun 		pm2_WR(par, PM2R_RASTERIZER_MODE, raster_mode);
1232*4882a593Smuzhiyun 		pm2_WR(par, PM2R_FB_BLOCK_COLOR, fgx);
1233*4882a593Smuzhiyun 		pm2_WR(par, PM2R_RENDER,
1234*4882a593Smuzhiyun 			PM2F_RENDER_RECTANGLE |
1235*4882a593Smuzhiyun 			PM2F_INCREASE_X | PM2F_INCREASE_Y |
1236*4882a593Smuzhiyun 			PM2F_RENDER_FASTFILL |
1237*4882a593Smuzhiyun 			PM2F_RENDER_SYNC_ON_BIT_MASK);
1238*4882a593Smuzhiyun 	}
1239*4882a593Smuzhiyun 
1240*4882a593Smuzhiyun 	while (height--) {
1241*4882a593Smuzhiyun 		int width = ((image->width + 7) >> 3)
1242*4882a593Smuzhiyun 				+ info->pixmap.scan_align - 1;
1243*4882a593Smuzhiyun 		width >>= 2;
1244*4882a593Smuzhiyun 		WAIT_FIFO(par, width);
1245*4882a593Smuzhiyun 		while (width--) {
1246*4882a593Smuzhiyun 			pm2_WR(par, PM2R_BIT_MASK_PATTERN, *src);
1247*4882a593Smuzhiyun 			src++;
1248*4882a593Smuzhiyun 		}
1249*4882a593Smuzhiyun 	}
1250*4882a593Smuzhiyun 	WAIT_FIFO(par, 3);
1251*4882a593Smuzhiyun 	pm2_WR(par, PM2R_RASTERIZER_MODE, 0);
1252*4882a593Smuzhiyun 	pm2_WR(par, PM2R_COLOR_DDA_MODE, 0);
1253*4882a593Smuzhiyun 	pm2_WR(par, PM2R_SCISSOR_MODE, 0);
1254*4882a593Smuzhiyun }
1255*4882a593Smuzhiyun 
1256*4882a593Smuzhiyun /*
1257*4882a593Smuzhiyun  *	Hardware cursor support.
1258*4882a593Smuzhiyun  */
1259*4882a593Smuzhiyun static const u8 cursor_bits_lookup[16] = {
1260*4882a593Smuzhiyun 	0x00, 0x40, 0x10, 0x50, 0x04, 0x44, 0x14, 0x54,
1261*4882a593Smuzhiyun 	0x01, 0x41, 0x11, 0x51, 0x05, 0x45, 0x15, 0x55
1262*4882a593Smuzhiyun };
1263*4882a593Smuzhiyun 
pm2vfb_cursor(struct fb_info * info,struct fb_cursor * cursor)1264*4882a593Smuzhiyun static int pm2vfb_cursor(struct fb_info *info, struct fb_cursor *cursor)
1265*4882a593Smuzhiyun {
1266*4882a593Smuzhiyun 	struct pm2fb_par *par = info->par;
1267*4882a593Smuzhiyun 	u8 mode = PM2F_CURSORMODE_TYPE_X;
1268*4882a593Smuzhiyun 	int x = cursor->image.dx - info->var.xoffset;
1269*4882a593Smuzhiyun 	int y = cursor->image.dy - info->var.yoffset;
1270*4882a593Smuzhiyun 
1271*4882a593Smuzhiyun 	if (cursor->enable)
1272*4882a593Smuzhiyun 		mode |= PM2F_CURSORMODE_CURSOR_ENABLE;
1273*4882a593Smuzhiyun 
1274*4882a593Smuzhiyun 	pm2v_RDAC_WR(par, PM2VI_RD_CURSOR_MODE, mode);
1275*4882a593Smuzhiyun 
1276*4882a593Smuzhiyun 	if (!cursor->enable)
1277*4882a593Smuzhiyun 		x = 2047;	/* push it outside display */
1278*4882a593Smuzhiyun 	pm2v_RDAC_WR(par, PM2VI_RD_CURSOR_X_LOW, x & 0xff);
1279*4882a593Smuzhiyun 	pm2v_RDAC_WR(par, PM2VI_RD_CURSOR_X_HIGH, (x >> 8) & 0xf);
1280*4882a593Smuzhiyun 	pm2v_RDAC_WR(par, PM2VI_RD_CURSOR_Y_LOW, y & 0xff);
1281*4882a593Smuzhiyun 	pm2v_RDAC_WR(par, PM2VI_RD_CURSOR_Y_HIGH, (y >> 8) & 0xf);
1282*4882a593Smuzhiyun 
1283*4882a593Smuzhiyun 	/*
1284*4882a593Smuzhiyun 	 * If the cursor is not be changed this means either we want the
1285*4882a593Smuzhiyun 	 * current cursor state (if enable is set) or we want to query what
1286*4882a593Smuzhiyun 	 * we can do with the cursor (if enable is not set)
1287*4882a593Smuzhiyun 	 */
1288*4882a593Smuzhiyun 	if (!cursor->set)
1289*4882a593Smuzhiyun 		return 0;
1290*4882a593Smuzhiyun 
1291*4882a593Smuzhiyun 	if (cursor->set & FB_CUR_SETHOT) {
1292*4882a593Smuzhiyun 		pm2v_RDAC_WR(par, PM2VI_RD_CURSOR_X_HOT,
1293*4882a593Smuzhiyun 			     cursor->hot.x & 0x3f);
1294*4882a593Smuzhiyun 		pm2v_RDAC_WR(par, PM2VI_RD_CURSOR_Y_HOT,
1295*4882a593Smuzhiyun 			     cursor->hot.y & 0x3f);
1296*4882a593Smuzhiyun 	}
1297*4882a593Smuzhiyun 
1298*4882a593Smuzhiyun 	if (cursor->set & FB_CUR_SETCMAP) {
1299*4882a593Smuzhiyun 		u32 fg_idx = cursor->image.fg_color;
1300*4882a593Smuzhiyun 		u32 bg_idx = cursor->image.bg_color;
1301*4882a593Smuzhiyun 		struct fb_cmap cmap = info->cmap;
1302*4882a593Smuzhiyun 
1303*4882a593Smuzhiyun 		/* the X11 driver says one should use these color registers */
1304*4882a593Smuzhiyun 		pm2_WR(par, PM2VR_RD_INDEX_HIGH, PM2VI_RD_CURSOR_PALETTE >> 8);
1305*4882a593Smuzhiyun 		pm2v_RDAC_WR(par, PM2VI_RD_CURSOR_PALETTE + 0,
1306*4882a593Smuzhiyun 			     cmap.red[bg_idx] >> 8 );
1307*4882a593Smuzhiyun 		pm2v_RDAC_WR(par, PM2VI_RD_CURSOR_PALETTE + 1,
1308*4882a593Smuzhiyun 			     cmap.green[bg_idx] >> 8 );
1309*4882a593Smuzhiyun 		pm2v_RDAC_WR(par, PM2VI_RD_CURSOR_PALETTE + 2,
1310*4882a593Smuzhiyun 			     cmap.blue[bg_idx] >> 8 );
1311*4882a593Smuzhiyun 
1312*4882a593Smuzhiyun 		pm2v_RDAC_WR(par, PM2VI_RD_CURSOR_PALETTE + 3,
1313*4882a593Smuzhiyun 			     cmap.red[fg_idx] >> 8 );
1314*4882a593Smuzhiyun 		pm2v_RDAC_WR(par, PM2VI_RD_CURSOR_PALETTE + 4,
1315*4882a593Smuzhiyun 			     cmap.green[fg_idx] >> 8 );
1316*4882a593Smuzhiyun 		pm2v_RDAC_WR(par, PM2VI_RD_CURSOR_PALETTE + 5,
1317*4882a593Smuzhiyun 			     cmap.blue[fg_idx] >> 8 );
1318*4882a593Smuzhiyun 		pm2_WR(par, PM2VR_RD_INDEX_HIGH, 0);
1319*4882a593Smuzhiyun 	}
1320*4882a593Smuzhiyun 
1321*4882a593Smuzhiyun 	if (cursor->set & (FB_CUR_SETSHAPE | FB_CUR_SETIMAGE)) {
1322*4882a593Smuzhiyun 		u8 *bitmap = (u8 *)cursor->image.data;
1323*4882a593Smuzhiyun 		u8 *mask = (u8 *)cursor->mask;
1324*4882a593Smuzhiyun 		int i;
1325*4882a593Smuzhiyun 		int pos = PM2VI_RD_CURSOR_PATTERN;
1326*4882a593Smuzhiyun 
1327*4882a593Smuzhiyun 		for (i = 0; i < cursor->image.height; i++) {
1328*4882a593Smuzhiyun 			int j = (cursor->image.width + 7) >> 3;
1329*4882a593Smuzhiyun 			int k = 8 - j;
1330*4882a593Smuzhiyun 
1331*4882a593Smuzhiyun 			pm2_WR(par, PM2VR_RD_INDEX_HIGH, pos >> 8);
1332*4882a593Smuzhiyun 
1333*4882a593Smuzhiyun 			for (; j > 0; j--) {
1334*4882a593Smuzhiyun 				u8 data = *bitmap ^ *mask;
1335*4882a593Smuzhiyun 
1336*4882a593Smuzhiyun 				if (cursor->rop == ROP_COPY)
1337*4882a593Smuzhiyun 					data = *mask & *bitmap;
1338*4882a593Smuzhiyun 				/* Upper 4 bits of bitmap data */
1339*4882a593Smuzhiyun 				pm2v_RDAC_WR(par, pos++,
1340*4882a593Smuzhiyun 					cursor_bits_lookup[data >> 4] |
1341*4882a593Smuzhiyun 					(cursor_bits_lookup[*mask >> 4] << 1));
1342*4882a593Smuzhiyun 				/* Lower 4 bits of bitmap */
1343*4882a593Smuzhiyun 				pm2v_RDAC_WR(par, pos++,
1344*4882a593Smuzhiyun 					cursor_bits_lookup[data & 0xf] |
1345*4882a593Smuzhiyun 					(cursor_bits_lookup[*mask & 0xf] << 1));
1346*4882a593Smuzhiyun 				bitmap++;
1347*4882a593Smuzhiyun 				mask++;
1348*4882a593Smuzhiyun 			}
1349*4882a593Smuzhiyun 			for (; k > 0; k--) {
1350*4882a593Smuzhiyun 				pm2v_RDAC_WR(par, pos++, 0);
1351*4882a593Smuzhiyun 				pm2v_RDAC_WR(par, pos++, 0);
1352*4882a593Smuzhiyun 			}
1353*4882a593Smuzhiyun 		}
1354*4882a593Smuzhiyun 
1355*4882a593Smuzhiyun 		while (pos < (1024 + PM2VI_RD_CURSOR_PATTERN)) {
1356*4882a593Smuzhiyun 			pm2_WR(par, PM2VR_RD_INDEX_HIGH, pos >> 8);
1357*4882a593Smuzhiyun 			pm2v_RDAC_WR(par, pos++, 0);
1358*4882a593Smuzhiyun 		}
1359*4882a593Smuzhiyun 
1360*4882a593Smuzhiyun 		pm2_WR(par, PM2VR_RD_INDEX_HIGH, 0);
1361*4882a593Smuzhiyun 	}
1362*4882a593Smuzhiyun 	return 0;
1363*4882a593Smuzhiyun }
1364*4882a593Smuzhiyun 
pm2fb_cursor(struct fb_info * info,struct fb_cursor * cursor)1365*4882a593Smuzhiyun static int pm2fb_cursor(struct fb_info *info, struct fb_cursor *cursor)
1366*4882a593Smuzhiyun {
1367*4882a593Smuzhiyun 	struct pm2fb_par *par = info->par;
1368*4882a593Smuzhiyun 	u8 mode;
1369*4882a593Smuzhiyun 
1370*4882a593Smuzhiyun 	if (!hwcursor)
1371*4882a593Smuzhiyun 		return -EINVAL;	/* just to force soft_cursor() call */
1372*4882a593Smuzhiyun 
1373*4882a593Smuzhiyun 	/* Too large of a cursor or wrong bpp :-( */
1374*4882a593Smuzhiyun 	if (cursor->image.width > 64 ||
1375*4882a593Smuzhiyun 	    cursor->image.height > 64 ||
1376*4882a593Smuzhiyun 	    cursor->image.depth > 1)
1377*4882a593Smuzhiyun 		return -EINVAL;
1378*4882a593Smuzhiyun 
1379*4882a593Smuzhiyun 	if (par->type == PM2_TYPE_PERMEDIA2V)
1380*4882a593Smuzhiyun 		return pm2vfb_cursor(info, cursor);
1381*4882a593Smuzhiyun 
1382*4882a593Smuzhiyun 	mode = 0x40;
1383*4882a593Smuzhiyun 	if (cursor->enable)
1384*4882a593Smuzhiyun 		 mode = 0x43;
1385*4882a593Smuzhiyun 
1386*4882a593Smuzhiyun 	pm2_RDAC_WR(par, PM2I_RD_CURSOR_CONTROL, mode);
1387*4882a593Smuzhiyun 
1388*4882a593Smuzhiyun 	/*
1389*4882a593Smuzhiyun 	 * If the cursor is not be changed this means either we want the
1390*4882a593Smuzhiyun 	 * current cursor state (if enable is set) or we want to query what
1391*4882a593Smuzhiyun 	 * we can do with the cursor (if enable is not set)
1392*4882a593Smuzhiyun 	 */
1393*4882a593Smuzhiyun 	if (!cursor->set)
1394*4882a593Smuzhiyun 		return 0;
1395*4882a593Smuzhiyun 
1396*4882a593Smuzhiyun 	if (cursor->set & FB_CUR_SETPOS) {
1397*4882a593Smuzhiyun 		int x = cursor->image.dx - info->var.xoffset + 63;
1398*4882a593Smuzhiyun 		int y = cursor->image.dy - info->var.yoffset + 63;
1399*4882a593Smuzhiyun 
1400*4882a593Smuzhiyun 		WAIT_FIFO(par, 4);
1401*4882a593Smuzhiyun 		pm2_WR(par, PM2R_RD_CURSOR_X_LSB, x & 0xff);
1402*4882a593Smuzhiyun 		pm2_WR(par, PM2R_RD_CURSOR_X_MSB, (x >> 8) & 0x7);
1403*4882a593Smuzhiyun 		pm2_WR(par, PM2R_RD_CURSOR_Y_LSB, y & 0xff);
1404*4882a593Smuzhiyun 		pm2_WR(par, PM2R_RD_CURSOR_Y_MSB, (y >> 8) & 0x7);
1405*4882a593Smuzhiyun 	}
1406*4882a593Smuzhiyun 
1407*4882a593Smuzhiyun 	if (cursor->set & FB_CUR_SETCMAP) {
1408*4882a593Smuzhiyun 		u32 fg_idx = cursor->image.fg_color;
1409*4882a593Smuzhiyun 		u32 bg_idx = cursor->image.bg_color;
1410*4882a593Smuzhiyun 
1411*4882a593Smuzhiyun 		WAIT_FIFO(par, 7);
1412*4882a593Smuzhiyun 		pm2_WR(par, PM2R_RD_CURSOR_COLOR_ADDRESS, 1);
1413*4882a593Smuzhiyun 		pm2_WR(par, PM2R_RD_CURSOR_COLOR_DATA,
1414*4882a593Smuzhiyun 			info->cmap.red[bg_idx] >> 8);
1415*4882a593Smuzhiyun 		pm2_WR(par, PM2R_RD_CURSOR_COLOR_DATA,
1416*4882a593Smuzhiyun 			info->cmap.green[bg_idx] >> 8);
1417*4882a593Smuzhiyun 		pm2_WR(par, PM2R_RD_CURSOR_COLOR_DATA,
1418*4882a593Smuzhiyun 			info->cmap.blue[bg_idx] >> 8);
1419*4882a593Smuzhiyun 
1420*4882a593Smuzhiyun 		pm2_WR(par, PM2R_RD_CURSOR_COLOR_DATA,
1421*4882a593Smuzhiyun 			info->cmap.red[fg_idx] >> 8);
1422*4882a593Smuzhiyun 		pm2_WR(par, PM2R_RD_CURSOR_COLOR_DATA,
1423*4882a593Smuzhiyun 			info->cmap.green[fg_idx] >> 8);
1424*4882a593Smuzhiyun 		pm2_WR(par, PM2R_RD_CURSOR_COLOR_DATA,
1425*4882a593Smuzhiyun 			info->cmap.blue[fg_idx] >> 8);
1426*4882a593Smuzhiyun 	}
1427*4882a593Smuzhiyun 
1428*4882a593Smuzhiyun 	if (cursor->set & (FB_CUR_SETSHAPE | FB_CUR_SETIMAGE)) {
1429*4882a593Smuzhiyun 		u8 *bitmap = (u8 *)cursor->image.data;
1430*4882a593Smuzhiyun 		u8 *mask = (u8 *)cursor->mask;
1431*4882a593Smuzhiyun 		int i;
1432*4882a593Smuzhiyun 
1433*4882a593Smuzhiyun 		WAIT_FIFO(par, 1);
1434*4882a593Smuzhiyun 		pm2_WR(par, PM2R_RD_PALETTE_WRITE_ADDRESS, 0);
1435*4882a593Smuzhiyun 
1436*4882a593Smuzhiyun 		for (i = 0; i < cursor->image.height; i++) {
1437*4882a593Smuzhiyun 			int j = (cursor->image.width + 7) >> 3;
1438*4882a593Smuzhiyun 			int k = 8 - j;
1439*4882a593Smuzhiyun 
1440*4882a593Smuzhiyun 			WAIT_FIFO(par, 8);
1441*4882a593Smuzhiyun 			for (; j > 0; j--) {
1442*4882a593Smuzhiyun 				u8 data = *bitmap ^ *mask;
1443*4882a593Smuzhiyun 
1444*4882a593Smuzhiyun 				if (cursor->rop == ROP_COPY)
1445*4882a593Smuzhiyun 					data = *mask & *bitmap;
1446*4882a593Smuzhiyun 				/* bitmap data */
1447*4882a593Smuzhiyun 				pm2_WR(par, PM2R_RD_CURSOR_DATA, data);
1448*4882a593Smuzhiyun 				bitmap++;
1449*4882a593Smuzhiyun 				mask++;
1450*4882a593Smuzhiyun 			}
1451*4882a593Smuzhiyun 			for (; k > 0; k--)
1452*4882a593Smuzhiyun 				pm2_WR(par, PM2R_RD_CURSOR_DATA, 0);
1453*4882a593Smuzhiyun 		}
1454*4882a593Smuzhiyun 		for (; i < 64; i++) {
1455*4882a593Smuzhiyun 			int j = 8;
1456*4882a593Smuzhiyun 			WAIT_FIFO(par, 8);
1457*4882a593Smuzhiyun 			while (j-- > 0)
1458*4882a593Smuzhiyun 				pm2_WR(par, PM2R_RD_CURSOR_DATA, 0);
1459*4882a593Smuzhiyun 		}
1460*4882a593Smuzhiyun 
1461*4882a593Smuzhiyun 		mask = (u8 *)cursor->mask;
1462*4882a593Smuzhiyun 		for (i = 0; i < cursor->image.height; i++) {
1463*4882a593Smuzhiyun 			int j = (cursor->image.width + 7) >> 3;
1464*4882a593Smuzhiyun 			int k = 8 - j;
1465*4882a593Smuzhiyun 
1466*4882a593Smuzhiyun 			WAIT_FIFO(par, 8);
1467*4882a593Smuzhiyun 			for (; j > 0; j--) {
1468*4882a593Smuzhiyun 				/* mask */
1469*4882a593Smuzhiyun 				pm2_WR(par, PM2R_RD_CURSOR_DATA, *mask);
1470*4882a593Smuzhiyun 				mask++;
1471*4882a593Smuzhiyun 			}
1472*4882a593Smuzhiyun 			for (; k > 0; k--)
1473*4882a593Smuzhiyun 				pm2_WR(par, PM2R_RD_CURSOR_DATA, 0);
1474*4882a593Smuzhiyun 		}
1475*4882a593Smuzhiyun 		for (; i < 64; i++) {
1476*4882a593Smuzhiyun 			int j = 8;
1477*4882a593Smuzhiyun 			WAIT_FIFO(par, 8);
1478*4882a593Smuzhiyun 			while (j-- > 0)
1479*4882a593Smuzhiyun 				pm2_WR(par, PM2R_RD_CURSOR_DATA, 0);
1480*4882a593Smuzhiyun 		}
1481*4882a593Smuzhiyun 	}
1482*4882a593Smuzhiyun 	return 0;
1483*4882a593Smuzhiyun }
1484*4882a593Smuzhiyun 
1485*4882a593Smuzhiyun /* ------------ Hardware Independent Functions ------------ */
1486*4882a593Smuzhiyun 
1487*4882a593Smuzhiyun /*
1488*4882a593Smuzhiyun  *  Frame buffer operations
1489*4882a593Smuzhiyun  */
1490*4882a593Smuzhiyun 
1491*4882a593Smuzhiyun static const struct fb_ops pm2fb_ops = {
1492*4882a593Smuzhiyun 	.owner		= THIS_MODULE,
1493*4882a593Smuzhiyun 	.fb_check_var	= pm2fb_check_var,
1494*4882a593Smuzhiyun 	.fb_set_par	= pm2fb_set_par,
1495*4882a593Smuzhiyun 	.fb_setcolreg	= pm2fb_setcolreg,
1496*4882a593Smuzhiyun 	.fb_blank	= pm2fb_blank,
1497*4882a593Smuzhiyun 	.fb_pan_display	= pm2fb_pan_display,
1498*4882a593Smuzhiyun 	.fb_fillrect	= pm2fb_fillrect,
1499*4882a593Smuzhiyun 	.fb_copyarea	= pm2fb_copyarea,
1500*4882a593Smuzhiyun 	.fb_imageblit	= pm2fb_imageblit,
1501*4882a593Smuzhiyun 	.fb_sync	= pm2fb_sync,
1502*4882a593Smuzhiyun 	.fb_cursor	= pm2fb_cursor,
1503*4882a593Smuzhiyun };
1504*4882a593Smuzhiyun 
1505*4882a593Smuzhiyun /*
1506*4882a593Smuzhiyun  * PCI stuff
1507*4882a593Smuzhiyun  */
1508*4882a593Smuzhiyun 
1509*4882a593Smuzhiyun 
1510*4882a593Smuzhiyun /**
1511*4882a593Smuzhiyun  * Device initialisation
1512*4882a593Smuzhiyun  *
1513*4882a593Smuzhiyun  * Initialise and allocate resource for PCI device.
1514*4882a593Smuzhiyun  *
1515*4882a593Smuzhiyun  * @param	pdev	PCI device.
1516*4882a593Smuzhiyun  * @param	id	PCI device ID.
1517*4882a593Smuzhiyun  */
pm2fb_probe(struct pci_dev * pdev,const struct pci_device_id * id)1518*4882a593Smuzhiyun static int pm2fb_probe(struct pci_dev *pdev, const struct pci_device_id *id)
1519*4882a593Smuzhiyun {
1520*4882a593Smuzhiyun 	struct pm2fb_par *default_par;
1521*4882a593Smuzhiyun 	struct fb_info *info;
1522*4882a593Smuzhiyun 	int err;
1523*4882a593Smuzhiyun 	int retval = -ENXIO;
1524*4882a593Smuzhiyun 
1525*4882a593Smuzhiyun 	err = pci_enable_device(pdev);
1526*4882a593Smuzhiyun 	if (err) {
1527*4882a593Smuzhiyun 		printk(KERN_WARNING "pm2fb: Can't enable pdev: %d\n", err);
1528*4882a593Smuzhiyun 		return err;
1529*4882a593Smuzhiyun 	}
1530*4882a593Smuzhiyun 
1531*4882a593Smuzhiyun 	info = framebuffer_alloc(sizeof(struct pm2fb_par), &pdev->dev);
1532*4882a593Smuzhiyun 	if (!info)
1533*4882a593Smuzhiyun 		return -ENOMEM;
1534*4882a593Smuzhiyun 	default_par = info->par;
1535*4882a593Smuzhiyun 
1536*4882a593Smuzhiyun 	switch (pdev->device) {
1537*4882a593Smuzhiyun 	case  PCI_DEVICE_ID_TI_TVP4020:
1538*4882a593Smuzhiyun 		strcpy(pm2fb_fix.id, "TVP4020");
1539*4882a593Smuzhiyun 		default_par->type = PM2_TYPE_PERMEDIA2;
1540*4882a593Smuzhiyun 		break;
1541*4882a593Smuzhiyun 	case  PCI_DEVICE_ID_3DLABS_PERMEDIA2:
1542*4882a593Smuzhiyun 		strcpy(pm2fb_fix.id, "Permedia2");
1543*4882a593Smuzhiyun 		default_par->type = PM2_TYPE_PERMEDIA2;
1544*4882a593Smuzhiyun 		break;
1545*4882a593Smuzhiyun 	case  PCI_DEVICE_ID_3DLABS_PERMEDIA2V:
1546*4882a593Smuzhiyun 		strcpy(pm2fb_fix.id, "Permedia2v");
1547*4882a593Smuzhiyun 		default_par->type = PM2_TYPE_PERMEDIA2V;
1548*4882a593Smuzhiyun 		break;
1549*4882a593Smuzhiyun 	}
1550*4882a593Smuzhiyun 
1551*4882a593Smuzhiyun 	pm2fb_fix.mmio_start = pci_resource_start(pdev, 0);
1552*4882a593Smuzhiyun 	pm2fb_fix.mmio_len = PM2_REGS_SIZE;
1553*4882a593Smuzhiyun 
1554*4882a593Smuzhiyun #if defined(__BIG_ENDIAN)
1555*4882a593Smuzhiyun 	/*
1556*4882a593Smuzhiyun 	 * PM2 has a 64k register file, mapped twice in 128k. Lower
1557*4882a593Smuzhiyun 	 * map is little-endian, upper map is big-endian.
1558*4882a593Smuzhiyun 	 */
1559*4882a593Smuzhiyun 	pm2fb_fix.mmio_start += PM2_REGS_SIZE;
1560*4882a593Smuzhiyun 	DPRINTK("Adjusting register base for big-endian.\n");
1561*4882a593Smuzhiyun #endif
1562*4882a593Smuzhiyun 	DPRINTK("Register base at 0x%lx\n", pm2fb_fix.mmio_start);
1563*4882a593Smuzhiyun 
1564*4882a593Smuzhiyun 	/* Registers - request region and map it. */
1565*4882a593Smuzhiyun 	if (!request_mem_region(pm2fb_fix.mmio_start, pm2fb_fix.mmio_len,
1566*4882a593Smuzhiyun 				"pm2fb regbase")) {
1567*4882a593Smuzhiyun 		printk(KERN_WARNING "pm2fb: Can't reserve regbase.\n");
1568*4882a593Smuzhiyun 		goto err_exit_neither;
1569*4882a593Smuzhiyun 	}
1570*4882a593Smuzhiyun 	default_par->v_regs =
1571*4882a593Smuzhiyun 		ioremap(pm2fb_fix.mmio_start, pm2fb_fix.mmio_len);
1572*4882a593Smuzhiyun 	if (!default_par->v_regs) {
1573*4882a593Smuzhiyun 		printk(KERN_WARNING "pm2fb: Can't remap %s register area.\n",
1574*4882a593Smuzhiyun 		       pm2fb_fix.id);
1575*4882a593Smuzhiyun 		release_mem_region(pm2fb_fix.mmio_start, pm2fb_fix.mmio_len);
1576*4882a593Smuzhiyun 		goto err_exit_neither;
1577*4882a593Smuzhiyun 	}
1578*4882a593Smuzhiyun 
1579*4882a593Smuzhiyun 	/* Stash away memory register info for use when we reset the board */
1580*4882a593Smuzhiyun 	default_par->mem_control = pm2_RD(default_par, PM2R_MEM_CONTROL);
1581*4882a593Smuzhiyun 	default_par->boot_address = pm2_RD(default_par, PM2R_BOOT_ADDRESS);
1582*4882a593Smuzhiyun 	default_par->mem_config = pm2_RD(default_par, PM2R_MEM_CONFIG);
1583*4882a593Smuzhiyun 	DPRINTK("MemControl 0x%x BootAddress 0x%x MemConfig 0x%x\n",
1584*4882a593Smuzhiyun 		default_par->mem_control, default_par->boot_address,
1585*4882a593Smuzhiyun 		default_par->mem_config);
1586*4882a593Smuzhiyun 
1587*4882a593Smuzhiyun 	if (default_par->mem_control == 0 &&
1588*4882a593Smuzhiyun 		default_par->boot_address == 0x31 &&
1589*4882a593Smuzhiyun 		default_par->mem_config == 0x259fffff) {
1590*4882a593Smuzhiyun 		default_par->memclock = CVPPC_MEMCLOCK;
1591*4882a593Smuzhiyun 		default_par->mem_control = 0;
1592*4882a593Smuzhiyun 		default_par->boot_address = 0x20;
1593*4882a593Smuzhiyun 		default_par->mem_config = 0xe6002021;
1594*4882a593Smuzhiyun 		if (pdev->subsystem_vendor == 0x1048 &&
1595*4882a593Smuzhiyun 			pdev->subsystem_device == 0x0a31) {
1596*4882a593Smuzhiyun 			DPRINTK("subsystem_vendor: %04x, "
1597*4882a593Smuzhiyun 				"subsystem_device: %04x\n",
1598*4882a593Smuzhiyun 				pdev->subsystem_vendor, pdev->subsystem_device);
1599*4882a593Smuzhiyun 			DPRINTK("We have not been initialized by VGA BIOS and "
1600*4882a593Smuzhiyun 				"are running on an Elsa Winner 2000 Office\n");
1601*4882a593Smuzhiyun 			DPRINTK("Initializing card timings manually...\n");
1602*4882a593Smuzhiyun 			default_par->memclock = 100000;
1603*4882a593Smuzhiyun 		}
1604*4882a593Smuzhiyun 		if (pdev->subsystem_vendor == 0x3d3d &&
1605*4882a593Smuzhiyun 			pdev->subsystem_device == 0x0100) {
1606*4882a593Smuzhiyun 			DPRINTK("subsystem_vendor: %04x, "
1607*4882a593Smuzhiyun 				"subsystem_device: %04x\n",
1608*4882a593Smuzhiyun 				pdev->subsystem_vendor, pdev->subsystem_device);
1609*4882a593Smuzhiyun 			DPRINTK("We have not been initialized by VGA BIOS and "
1610*4882a593Smuzhiyun 				"are running on an 3dlabs reference board\n");
1611*4882a593Smuzhiyun 			DPRINTK("Initializing card timings manually...\n");
1612*4882a593Smuzhiyun 			default_par->memclock = 74894;
1613*4882a593Smuzhiyun 		}
1614*4882a593Smuzhiyun 	}
1615*4882a593Smuzhiyun 
1616*4882a593Smuzhiyun 	/* Now work out how big lfb is going to be. */
1617*4882a593Smuzhiyun 	switch (default_par->mem_config & PM2F_MEM_CONFIG_RAM_MASK) {
1618*4882a593Smuzhiyun 	case PM2F_MEM_BANKS_1:
1619*4882a593Smuzhiyun 		pm2fb_fix.smem_len = 0x200000;
1620*4882a593Smuzhiyun 		break;
1621*4882a593Smuzhiyun 	case PM2F_MEM_BANKS_2:
1622*4882a593Smuzhiyun 		pm2fb_fix.smem_len = 0x400000;
1623*4882a593Smuzhiyun 		break;
1624*4882a593Smuzhiyun 	case PM2F_MEM_BANKS_3:
1625*4882a593Smuzhiyun 		pm2fb_fix.smem_len = 0x600000;
1626*4882a593Smuzhiyun 		break;
1627*4882a593Smuzhiyun 	case PM2F_MEM_BANKS_4:
1628*4882a593Smuzhiyun 		pm2fb_fix.smem_len = 0x800000;
1629*4882a593Smuzhiyun 		break;
1630*4882a593Smuzhiyun 	}
1631*4882a593Smuzhiyun 	pm2fb_fix.smem_start = pci_resource_start(pdev, 1);
1632*4882a593Smuzhiyun 
1633*4882a593Smuzhiyun 	/* Linear frame buffer - request region and map it. */
1634*4882a593Smuzhiyun 	if (!request_mem_region(pm2fb_fix.smem_start, pm2fb_fix.smem_len,
1635*4882a593Smuzhiyun 				"pm2fb smem")) {
1636*4882a593Smuzhiyun 		printk(KERN_WARNING "pm2fb: Can't reserve smem.\n");
1637*4882a593Smuzhiyun 		goto err_exit_mmio;
1638*4882a593Smuzhiyun 	}
1639*4882a593Smuzhiyun 	info->screen_base =
1640*4882a593Smuzhiyun 		ioremap_wc(pm2fb_fix.smem_start, pm2fb_fix.smem_len);
1641*4882a593Smuzhiyun 	if (!info->screen_base) {
1642*4882a593Smuzhiyun 		printk(KERN_WARNING "pm2fb: Can't ioremap smem area.\n");
1643*4882a593Smuzhiyun 		release_mem_region(pm2fb_fix.smem_start, pm2fb_fix.smem_len);
1644*4882a593Smuzhiyun 		goto err_exit_mmio;
1645*4882a593Smuzhiyun 	}
1646*4882a593Smuzhiyun 
1647*4882a593Smuzhiyun 	if (!nomtrr)
1648*4882a593Smuzhiyun 		default_par->wc_cookie = arch_phys_wc_add(pm2fb_fix.smem_start,
1649*4882a593Smuzhiyun 							  pm2fb_fix.smem_len);
1650*4882a593Smuzhiyun 
1651*4882a593Smuzhiyun 	info->fbops		= &pm2fb_ops;
1652*4882a593Smuzhiyun 	info->fix		= pm2fb_fix;
1653*4882a593Smuzhiyun 	info->pseudo_palette	= default_par->palette;
1654*4882a593Smuzhiyun 	info->flags		= FBINFO_DEFAULT |
1655*4882a593Smuzhiyun 				  FBINFO_HWACCEL_YPAN |
1656*4882a593Smuzhiyun 				  FBINFO_HWACCEL_COPYAREA |
1657*4882a593Smuzhiyun 				  FBINFO_HWACCEL_IMAGEBLIT |
1658*4882a593Smuzhiyun 				  FBINFO_HWACCEL_FILLRECT;
1659*4882a593Smuzhiyun 
1660*4882a593Smuzhiyun 	info->pixmap.addr = kmalloc(PM2_PIXMAP_SIZE, GFP_KERNEL);
1661*4882a593Smuzhiyun 	if (!info->pixmap.addr) {
1662*4882a593Smuzhiyun 		retval = -ENOMEM;
1663*4882a593Smuzhiyun 		goto err_exit_pixmap;
1664*4882a593Smuzhiyun 	}
1665*4882a593Smuzhiyun 	info->pixmap.size = PM2_PIXMAP_SIZE;
1666*4882a593Smuzhiyun 	info->pixmap.buf_align = 4;
1667*4882a593Smuzhiyun 	info->pixmap.scan_align = 4;
1668*4882a593Smuzhiyun 	info->pixmap.access_align = 32;
1669*4882a593Smuzhiyun 	info->pixmap.flags = FB_PIXMAP_SYSTEM;
1670*4882a593Smuzhiyun 
1671*4882a593Smuzhiyun 	if (noaccel) {
1672*4882a593Smuzhiyun 		printk(KERN_DEBUG "disabling acceleration\n");
1673*4882a593Smuzhiyun 		info->flags |= FBINFO_HWACCEL_DISABLED;
1674*4882a593Smuzhiyun 		info->pixmap.scan_align = 1;
1675*4882a593Smuzhiyun 	}
1676*4882a593Smuzhiyun 
1677*4882a593Smuzhiyun 	if (!mode_option)
1678*4882a593Smuzhiyun 		mode_option = "640x480@60";
1679*4882a593Smuzhiyun 
1680*4882a593Smuzhiyun 	err = fb_find_mode(&info->var, info, mode_option, NULL, 0, NULL, 8);
1681*4882a593Smuzhiyun 	if (!err || err == 4)
1682*4882a593Smuzhiyun 		info->var = pm2fb_var;
1683*4882a593Smuzhiyun 
1684*4882a593Smuzhiyun 	retval = fb_alloc_cmap(&info->cmap, 256, 0);
1685*4882a593Smuzhiyun 	if (retval < 0)
1686*4882a593Smuzhiyun 		goto err_exit_both;
1687*4882a593Smuzhiyun 
1688*4882a593Smuzhiyun 	retval = register_framebuffer(info);
1689*4882a593Smuzhiyun 	if (retval < 0)
1690*4882a593Smuzhiyun 		goto err_exit_all;
1691*4882a593Smuzhiyun 
1692*4882a593Smuzhiyun 	fb_info(info, "%s frame buffer device, memory = %dK\n",
1693*4882a593Smuzhiyun 		info->fix.id, pm2fb_fix.smem_len / 1024);
1694*4882a593Smuzhiyun 
1695*4882a593Smuzhiyun 	/*
1696*4882a593Smuzhiyun 	 * Our driver data
1697*4882a593Smuzhiyun 	 */
1698*4882a593Smuzhiyun 	pci_set_drvdata(pdev, info);
1699*4882a593Smuzhiyun 
1700*4882a593Smuzhiyun 	return 0;
1701*4882a593Smuzhiyun 
1702*4882a593Smuzhiyun  err_exit_all:
1703*4882a593Smuzhiyun 	fb_dealloc_cmap(&info->cmap);
1704*4882a593Smuzhiyun  err_exit_both:
1705*4882a593Smuzhiyun 	kfree(info->pixmap.addr);
1706*4882a593Smuzhiyun  err_exit_pixmap:
1707*4882a593Smuzhiyun 	iounmap(info->screen_base);
1708*4882a593Smuzhiyun 	release_mem_region(pm2fb_fix.smem_start, pm2fb_fix.smem_len);
1709*4882a593Smuzhiyun  err_exit_mmio:
1710*4882a593Smuzhiyun 	iounmap(default_par->v_regs);
1711*4882a593Smuzhiyun 	release_mem_region(pm2fb_fix.mmio_start, pm2fb_fix.mmio_len);
1712*4882a593Smuzhiyun  err_exit_neither:
1713*4882a593Smuzhiyun 	framebuffer_release(info);
1714*4882a593Smuzhiyun 	return retval;
1715*4882a593Smuzhiyun }
1716*4882a593Smuzhiyun 
1717*4882a593Smuzhiyun /**
1718*4882a593Smuzhiyun  * Device removal.
1719*4882a593Smuzhiyun  *
1720*4882a593Smuzhiyun  * Release all device resources.
1721*4882a593Smuzhiyun  *
1722*4882a593Smuzhiyun  * @param	pdev	PCI device to clean up.
1723*4882a593Smuzhiyun  */
pm2fb_remove(struct pci_dev * pdev)1724*4882a593Smuzhiyun static void pm2fb_remove(struct pci_dev *pdev)
1725*4882a593Smuzhiyun {
1726*4882a593Smuzhiyun 	struct fb_info *info = pci_get_drvdata(pdev);
1727*4882a593Smuzhiyun 	struct fb_fix_screeninfo *fix = &info->fix;
1728*4882a593Smuzhiyun 	struct pm2fb_par *par = info->par;
1729*4882a593Smuzhiyun 
1730*4882a593Smuzhiyun 	unregister_framebuffer(info);
1731*4882a593Smuzhiyun 	arch_phys_wc_del(par->wc_cookie);
1732*4882a593Smuzhiyun 	iounmap(info->screen_base);
1733*4882a593Smuzhiyun 	release_mem_region(fix->smem_start, fix->smem_len);
1734*4882a593Smuzhiyun 	iounmap(par->v_regs);
1735*4882a593Smuzhiyun 	release_mem_region(fix->mmio_start, fix->mmio_len);
1736*4882a593Smuzhiyun 
1737*4882a593Smuzhiyun 	fb_dealloc_cmap(&info->cmap);
1738*4882a593Smuzhiyun 	kfree(info->pixmap.addr);
1739*4882a593Smuzhiyun 	framebuffer_release(info);
1740*4882a593Smuzhiyun }
1741*4882a593Smuzhiyun 
1742*4882a593Smuzhiyun static const struct pci_device_id pm2fb_id_table[] = {
1743*4882a593Smuzhiyun 	{ PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_TVP4020,
1744*4882a593Smuzhiyun 	  PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
1745*4882a593Smuzhiyun 	{ PCI_VENDOR_ID_3DLABS, PCI_DEVICE_ID_3DLABS_PERMEDIA2,
1746*4882a593Smuzhiyun 	  PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
1747*4882a593Smuzhiyun 	{ PCI_VENDOR_ID_3DLABS, PCI_DEVICE_ID_3DLABS_PERMEDIA2V,
1748*4882a593Smuzhiyun 	  PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
1749*4882a593Smuzhiyun 	{ 0, }
1750*4882a593Smuzhiyun };
1751*4882a593Smuzhiyun 
1752*4882a593Smuzhiyun static struct pci_driver pm2fb_driver = {
1753*4882a593Smuzhiyun 	.name		= "pm2fb",
1754*4882a593Smuzhiyun 	.id_table	= pm2fb_id_table,
1755*4882a593Smuzhiyun 	.probe		= pm2fb_probe,
1756*4882a593Smuzhiyun 	.remove		= pm2fb_remove,
1757*4882a593Smuzhiyun };
1758*4882a593Smuzhiyun 
1759*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, pm2fb_id_table);
1760*4882a593Smuzhiyun 
1761*4882a593Smuzhiyun 
1762*4882a593Smuzhiyun #ifndef MODULE
1763*4882a593Smuzhiyun /**
1764*4882a593Smuzhiyun  * Parse user specified options.
1765*4882a593Smuzhiyun  *
1766*4882a593Smuzhiyun  * This is, comma-separated options following `video=pm2fb:'.
1767*4882a593Smuzhiyun  */
pm2fb_setup(char * options)1768*4882a593Smuzhiyun static int __init pm2fb_setup(char *options)
1769*4882a593Smuzhiyun {
1770*4882a593Smuzhiyun 	char *this_opt;
1771*4882a593Smuzhiyun 
1772*4882a593Smuzhiyun 	if (!options || !*options)
1773*4882a593Smuzhiyun 		return 0;
1774*4882a593Smuzhiyun 
1775*4882a593Smuzhiyun 	while ((this_opt = strsep(&options, ",")) != NULL) {
1776*4882a593Smuzhiyun 		if (!*this_opt)
1777*4882a593Smuzhiyun 			continue;
1778*4882a593Smuzhiyun 		if (!strcmp(this_opt, "lowhsync"))
1779*4882a593Smuzhiyun 			lowhsync = 1;
1780*4882a593Smuzhiyun 		else if (!strcmp(this_opt, "lowvsync"))
1781*4882a593Smuzhiyun 			lowvsync = 1;
1782*4882a593Smuzhiyun 		else if (!strncmp(this_opt, "hwcursor=", 9))
1783*4882a593Smuzhiyun 			hwcursor = simple_strtoul(this_opt + 9, NULL, 0);
1784*4882a593Smuzhiyun 		else if (!strncmp(this_opt, "nomtrr", 6))
1785*4882a593Smuzhiyun 			nomtrr = 1;
1786*4882a593Smuzhiyun 		else if (!strncmp(this_opt, "noaccel", 7))
1787*4882a593Smuzhiyun 			noaccel = 1;
1788*4882a593Smuzhiyun 		else
1789*4882a593Smuzhiyun 			mode_option = this_opt;
1790*4882a593Smuzhiyun 	}
1791*4882a593Smuzhiyun 	return 0;
1792*4882a593Smuzhiyun }
1793*4882a593Smuzhiyun #endif
1794*4882a593Smuzhiyun 
1795*4882a593Smuzhiyun 
pm2fb_init(void)1796*4882a593Smuzhiyun static int __init pm2fb_init(void)
1797*4882a593Smuzhiyun {
1798*4882a593Smuzhiyun #ifndef MODULE
1799*4882a593Smuzhiyun 	char *option = NULL;
1800*4882a593Smuzhiyun 
1801*4882a593Smuzhiyun 	if (fb_get_options("pm2fb", &option))
1802*4882a593Smuzhiyun 		return -ENODEV;
1803*4882a593Smuzhiyun 	pm2fb_setup(option);
1804*4882a593Smuzhiyun #endif
1805*4882a593Smuzhiyun 
1806*4882a593Smuzhiyun 	return pci_register_driver(&pm2fb_driver);
1807*4882a593Smuzhiyun }
1808*4882a593Smuzhiyun 
1809*4882a593Smuzhiyun module_init(pm2fb_init);
1810*4882a593Smuzhiyun 
1811*4882a593Smuzhiyun #ifdef MODULE
1812*4882a593Smuzhiyun /*
1813*4882a593Smuzhiyun  *  Cleanup
1814*4882a593Smuzhiyun  */
1815*4882a593Smuzhiyun 
pm2fb_exit(void)1816*4882a593Smuzhiyun static void __exit pm2fb_exit(void)
1817*4882a593Smuzhiyun {
1818*4882a593Smuzhiyun 	pci_unregister_driver(&pm2fb_driver);
1819*4882a593Smuzhiyun }
1820*4882a593Smuzhiyun #endif
1821*4882a593Smuzhiyun 
1822*4882a593Smuzhiyun #ifdef MODULE
1823*4882a593Smuzhiyun module_exit(pm2fb_exit);
1824*4882a593Smuzhiyun 
1825*4882a593Smuzhiyun module_param(mode_option, charp, 0);
1826*4882a593Smuzhiyun MODULE_PARM_DESC(mode_option, "Initial video mode e.g. '648x480-8@60'");
1827*4882a593Smuzhiyun module_param_named(mode, mode_option, charp, 0);
1828*4882a593Smuzhiyun MODULE_PARM_DESC(mode, "Initial video mode e.g. '648x480-8@60' (deprecated)");
1829*4882a593Smuzhiyun module_param(lowhsync, bool, 0);
1830*4882a593Smuzhiyun MODULE_PARM_DESC(lowhsync, "Force horizontal sync low regardless of mode");
1831*4882a593Smuzhiyun module_param(lowvsync, bool, 0);
1832*4882a593Smuzhiyun MODULE_PARM_DESC(lowvsync, "Force vertical sync low regardless of mode");
1833*4882a593Smuzhiyun module_param(noaccel, bool, 0);
1834*4882a593Smuzhiyun MODULE_PARM_DESC(noaccel, "Disable acceleration");
1835*4882a593Smuzhiyun module_param(hwcursor, int, 0644);
1836*4882a593Smuzhiyun MODULE_PARM_DESC(hwcursor, "Enable hardware cursor "
1837*4882a593Smuzhiyun 			"(1=enable, 0=disable, default=1)");
1838*4882a593Smuzhiyun module_param(nomtrr, bool, 0);
1839*4882a593Smuzhiyun MODULE_PARM_DESC(nomtrr, "Disable MTRR support (0 or 1=disabled) (default=0)");
1840*4882a593Smuzhiyun 
1841*4882a593Smuzhiyun MODULE_AUTHOR("Jim Hague <jim.hague@acm.org>");
1842*4882a593Smuzhiyun MODULE_DESCRIPTION("Permedia2 framebuffer device driver");
1843*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1844*4882a593Smuzhiyun #endif
1845