xref: /OK3568_Linux_fs/kernel/drivers/video/fbdev/omap2/omapfb/dss/video-pll.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2014 Texas Instruments Ltd
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <linux/clk.h>
7*4882a593Smuzhiyun #include <linux/delay.h>
8*4882a593Smuzhiyun #include <linux/err.h>
9*4882a593Smuzhiyun #include <linux/io.h>
10*4882a593Smuzhiyun #include <linux/kernel.h>
11*4882a593Smuzhiyun #include <linux/platform_device.h>
12*4882a593Smuzhiyun #include <linux/sched.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include <video/omapfb_dss.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include "dss.h"
17*4882a593Smuzhiyun #include "dss_features.h"
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun struct dss_video_pll {
20*4882a593Smuzhiyun 	struct dss_pll pll;
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun 	struct device *dev;
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun 	void __iomem *clkctrl_base;
25*4882a593Smuzhiyun };
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #define REG_MOD(reg, val, start, end) \
28*4882a593Smuzhiyun 	writel_relaxed(FLD_MOD(readl_relaxed(reg), val, start, end), reg)
29*4882a593Smuzhiyun 
dss_dpll_enable_scp_clk(struct dss_video_pll * vpll)30*4882a593Smuzhiyun static void dss_dpll_enable_scp_clk(struct dss_video_pll *vpll)
31*4882a593Smuzhiyun {
32*4882a593Smuzhiyun 	REG_MOD(vpll->clkctrl_base, 1, 14, 14); /* CIO_CLK_ICG */
33*4882a593Smuzhiyun }
34*4882a593Smuzhiyun 
dss_dpll_disable_scp_clk(struct dss_video_pll * vpll)35*4882a593Smuzhiyun static void dss_dpll_disable_scp_clk(struct dss_video_pll *vpll)
36*4882a593Smuzhiyun {
37*4882a593Smuzhiyun 	REG_MOD(vpll->clkctrl_base, 0, 14, 14); /* CIO_CLK_ICG */
38*4882a593Smuzhiyun }
39*4882a593Smuzhiyun 
dss_dpll_power_enable(struct dss_video_pll * vpll)40*4882a593Smuzhiyun static void dss_dpll_power_enable(struct dss_video_pll *vpll)
41*4882a593Smuzhiyun {
42*4882a593Smuzhiyun 	REG_MOD(vpll->clkctrl_base, 2, 31, 30); /* PLL_POWER_ON_ALL */
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun 	/*
45*4882a593Smuzhiyun 	 * DRA7x PLL CTRL's PLL_PWR_STATUS seems to always return 0,
46*4882a593Smuzhiyun 	 * so we have to use fixed delay here.
47*4882a593Smuzhiyun 	 */
48*4882a593Smuzhiyun 	msleep(1);
49*4882a593Smuzhiyun }
50*4882a593Smuzhiyun 
dss_dpll_power_disable(struct dss_video_pll * vpll)51*4882a593Smuzhiyun static void dss_dpll_power_disable(struct dss_video_pll *vpll)
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun 	REG_MOD(vpll->clkctrl_base, 0, 31, 30);	/* PLL_POWER_OFF */
54*4882a593Smuzhiyun }
55*4882a593Smuzhiyun 
dss_video_pll_enable(struct dss_pll * pll)56*4882a593Smuzhiyun static int dss_video_pll_enable(struct dss_pll *pll)
57*4882a593Smuzhiyun {
58*4882a593Smuzhiyun 	struct dss_video_pll *vpll = container_of(pll, struct dss_video_pll, pll);
59*4882a593Smuzhiyun 	int r;
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun 	r = dss_runtime_get();
62*4882a593Smuzhiyun 	if (r)
63*4882a593Smuzhiyun 		return r;
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun 	dss_ctrl_pll_enable(pll->id, true);
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	dss_dpll_enable_scp_clk(vpll);
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun 	r = dss_pll_wait_reset_done(pll);
70*4882a593Smuzhiyun 	if (r)
71*4882a593Smuzhiyun 		goto err_reset;
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun 	dss_dpll_power_enable(vpll);
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	return 0;
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun err_reset:
78*4882a593Smuzhiyun 	dss_dpll_disable_scp_clk(vpll);
79*4882a593Smuzhiyun 	dss_ctrl_pll_enable(pll->id, false);
80*4882a593Smuzhiyun 	dss_runtime_put();
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun 	return r;
83*4882a593Smuzhiyun }
84*4882a593Smuzhiyun 
dss_video_pll_disable(struct dss_pll * pll)85*4882a593Smuzhiyun static void dss_video_pll_disable(struct dss_pll *pll)
86*4882a593Smuzhiyun {
87*4882a593Smuzhiyun 	struct dss_video_pll *vpll = container_of(pll, struct dss_video_pll, pll);
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	dss_dpll_power_disable(vpll);
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	dss_dpll_disable_scp_clk(vpll);
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	dss_ctrl_pll_enable(pll->id, false);
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	dss_runtime_put();
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun static const struct dss_pll_ops dss_pll_ops = {
99*4882a593Smuzhiyun 	.enable = dss_video_pll_enable,
100*4882a593Smuzhiyun 	.disable = dss_video_pll_disable,
101*4882a593Smuzhiyun 	.set_config = dss_pll_write_config_type_a,
102*4882a593Smuzhiyun };
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun static const struct dss_pll_hw dss_dra7_video_pll_hw = {
105*4882a593Smuzhiyun 	.n_max = (1 << 8) - 1,
106*4882a593Smuzhiyun 	.m_max = (1 << 12) - 1,
107*4882a593Smuzhiyun 	.mX_max = (1 << 5) - 1,
108*4882a593Smuzhiyun 	.fint_min = 500000,
109*4882a593Smuzhiyun 	.fint_max = 2500000,
110*4882a593Smuzhiyun 	.clkdco_max = 1800000000,
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	.n_msb = 8,
113*4882a593Smuzhiyun 	.n_lsb = 1,
114*4882a593Smuzhiyun 	.m_msb = 20,
115*4882a593Smuzhiyun 	.m_lsb = 9,
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	.mX_msb[0] = 25,
118*4882a593Smuzhiyun 	.mX_lsb[0] = 21,
119*4882a593Smuzhiyun 	.mX_msb[1] = 30,
120*4882a593Smuzhiyun 	.mX_lsb[1] = 26,
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	.has_refsel = true,
123*4882a593Smuzhiyun };
124*4882a593Smuzhiyun 
dss_video_pll_init(struct platform_device * pdev,int id,struct regulator * regulator)125*4882a593Smuzhiyun struct dss_pll *dss_video_pll_init(struct platform_device *pdev, int id,
126*4882a593Smuzhiyun 	struct regulator *regulator)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun 	const char * const reg_name[] = { "pll1", "pll2" };
129*4882a593Smuzhiyun 	const char * const clkctrl_name[] = { "pll1_clkctrl", "pll2_clkctrl" };
130*4882a593Smuzhiyun 	const char * const clkin_name[] = { "video1_clk", "video2_clk" };
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	struct resource *res;
133*4882a593Smuzhiyun 	struct dss_video_pll *vpll;
134*4882a593Smuzhiyun 	void __iomem *pll_base, *clkctrl_base;
135*4882a593Smuzhiyun 	struct clk *clk;
136*4882a593Smuzhiyun 	struct dss_pll *pll;
137*4882a593Smuzhiyun 	int r;
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	/* PLL CONTROL */
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	res = platform_get_resource_byname(pdev, IORESOURCE_MEM, reg_name[id]);
142*4882a593Smuzhiyun 	if (!res) {
143*4882a593Smuzhiyun 		dev_err(&pdev->dev,
144*4882a593Smuzhiyun 			"missing platform resource data for pll%d\n", id);
145*4882a593Smuzhiyun 		return ERR_PTR(-ENODEV);
146*4882a593Smuzhiyun 	}
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	pll_base = devm_ioremap_resource(&pdev->dev, res);
149*4882a593Smuzhiyun 	if (IS_ERR(pll_base)) {
150*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to ioremap pll%d reg_name\n", id);
151*4882a593Smuzhiyun 		return ERR_CAST(pll_base);
152*4882a593Smuzhiyun 	}
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	/* CLOCK CONTROL */
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	res = platform_get_resource_byname(pdev, IORESOURCE_MEM,
157*4882a593Smuzhiyun 		clkctrl_name[id]);
158*4882a593Smuzhiyun 	if (!res) {
159*4882a593Smuzhiyun 		dev_err(&pdev->dev,
160*4882a593Smuzhiyun 			"missing platform resource data for pll%d\n", id);
161*4882a593Smuzhiyun 		return ERR_PTR(-ENODEV);
162*4882a593Smuzhiyun 	}
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	clkctrl_base = devm_ioremap_resource(&pdev->dev, res);
165*4882a593Smuzhiyun 	if (IS_ERR(clkctrl_base)) {
166*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to ioremap pll%d clkctrl\n", id);
167*4882a593Smuzhiyun 		return ERR_CAST(clkctrl_base);
168*4882a593Smuzhiyun 	}
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	/* CLKIN */
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	clk = devm_clk_get(&pdev->dev, clkin_name[id]);
173*4882a593Smuzhiyun 	if (IS_ERR(clk)) {
174*4882a593Smuzhiyun 		DSSERR("can't get video pll clkin\n");
175*4882a593Smuzhiyun 		return ERR_CAST(clk);
176*4882a593Smuzhiyun 	}
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	vpll = devm_kzalloc(&pdev->dev, sizeof(*vpll), GFP_KERNEL);
179*4882a593Smuzhiyun 	if (!vpll)
180*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	vpll->dev = &pdev->dev;
183*4882a593Smuzhiyun 	vpll->clkctrl_base = clkctrl_base;
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	pll = &vpll->pll;
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	pll->name = id == 0 ? "video0" : "video1";
188*4882a593Smuzhiyun 	pll->id = id == 0 ? DSS_PLL_VIDEO1 : DSS_PLL_VIDEO2;
189*4882a593Smuzhiyun 	pll->clkin = clk;
190*4882a593Smuzhiyun 	pll->regulator = regulator;
191*4882a593Smuzhiyun 	pll->base = pll_base;
192*4882a593Smuzhiyun 	pll->hw = &dss_dra7_video_pll_hw;
193*4882a593Smuzhiyun 	pll->ops = &dss_pll_ops;
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	r = dss_pll_register(pll);
196*4882a593Smuzhiyun 	if (r)
197*4882a593Smuzhiyun 		return ERR_PTR(r);
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	return pll;
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun 
dss_video_pll_uninit(struct dss_pll * pll)202*4882a593Smuzhiyun void dss_video_pll_uninit(struct dss_pll *pll)
203*4882a593Smuzhiyun {
204*4882a593Smuzhiyun 	dss_pll_unregister(pll);
205*4882a593Smuzhiyun }
206