1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2014 Texas Instruments Incorporated
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #define DSS_SUBSYS_NAME "PLL"
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/clk.h>
9*4882a593Smuzhiyun #include <linux/io.h>
10*4882a593Smuzhiyun #include <linux/kernel.h>
11*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
12*4882a593Smuzhiyun #include <linux/sched.h>
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include <video/omapfb_dss.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include "dss.h"
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #define PLL_CONTROL 0x0000
19*4882a593Smuzhiyun #define PLL_STATUS 0x0004
20*4882a593Smuzhiyun #define PLL_GO 0x0008
21*4882a593Smuzhiyun #define PLL_CONFIGURATION1 0x000C
22*4882a593Smuzhiyun #define PLL_CONFIGURATION2 0x0010
23*4882a593Smuzhiyun #define PLL_CONFIGURATION3 0x0014
24*4882a593Smuzhiyun #define PLL_SSC_CONFIGURATION1 0x0018
25*4882a593Smuzhiyun #define PLL_SSC_CONFIGURATION2 0x001C
26*4882a593Smuzhiyun #define PLL_CONFIGURATION4 0x0020
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun static struct dss_pll *dss_plls[4];
29*4882a593Smuzhiyun
dss_pll_register(struct dss_pll * pll)30*4882a593Smuzhiyun int dss_pll_register(struct dss_pll *pll)
31*4882a593Smuzhiyun {
32*4882a593Smuzhiyun int i;
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(dss_plls); ++i) {
35*4882a593Smuzhiyun if (!dss_plls[i]) {
36*4882a593Smuzhiyun dss_plls[i] = pll;
37*4882a593Smuzhiyun return 0;
38*4882a593Smuzhiyun }
39*4882a593Smuzhiyun }
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun return -EBUSY;
42*4882a593Smuzhiyun }
43*4882a593Smuzhiyun
dss_pll_unregister(struct dss_pll * pll)44*4882a593Smuzhiyun void dss_pll_unregister(struct dss_pll *pll)
45*4882a593Smuzhiyun {
46*4882a593Smuzhiyun int i;
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(dss_plls); ++i) {
49*4882a593Smuzhiyun if (dss_plls[i] == pll) {
50*4882a593Smuzhiyun dss_plls[i] = NULL;
51*4882a593Smuzhiyun return;
52*4882a593Smuzhiyun }
53*4882a593Smuzhiyun }
54*4882a593Smuzhiyun }
55*4882a593Smuzhiyun
dss_pll_find(const char * name)56*4882a593Smuzhiyun struct dss_pll *dss_pll_find(const char *name)
57*4882a593Smuzhiyun {
58*4882a593Smuzhiyun int i;
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(dss_plls); ++i) {
61*4882a593Smuzhiyun if (dss_plls[i] && strcmp(dss_plls[i]->name, name) == 0)
62*4882a593Smuzhiyun return dss_plls[i];
63*4882a593Smuzhiyun }
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun return NULL;
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun
dss_pll_enable(struct dss_pll * pll)68*4882a593Smuzhiyun int dss_pll_enable(struct dss_pll *pll)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun int r;
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun r = clk_prepare_enable(pll->clkin);
73*4882a593Smuzhiyun if (r)
74*4882a593Smuzhiyun return r;
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun if (pll->regulator) {
77*4882a593Smuzhiyun r = regulator_enable(pll->regulator);
78*4882a593Smuzhiyun if (r)
79*4882a593Smuzhiyun goto err_reg;
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun r = pll->ops->enable(pll);
83*4882a593Smuzhiyun if (r)
84*4882a593Smuzhiyun goto err_enable;
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun return 0;
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun err_enable:
89*4882a593Smuzhiyun if (pll->regulator)
90*4882a593Smuzhiyun regulator_disable(pll->regulator);
91*4882a593Smuzhiyun err_reg:
92*4882a593Smuzhiyun clk_disable_unprepare(pll->clkin);
93*4882a593Smuzhiyun return r;
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun
dss_pll_disable(struct dss_pll * pll)96*4882a593Smuzhiyun void dss_pll_disable(struct dss_pll *pll)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun pll->ops->disable(pll);
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun if (pll->regulator)
101*4882a593Smuzhiyun regulator_disable(pll->regulator);
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun clk_disable_unprepare(pll->clkin);
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun memset(&pll->cinfo, 0, sizeof(pll->cinfo));
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun
dss_pll_set_config(struct dss_pll * pll,const struct dss_pll_clock_info * cinfo)108*4882a593Smuzhiyun int dss_pll_set_config(struct dss_pll *pll, const struct dss_pll_clock_info *cinfo)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun int r;
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun r = pll->ops->set_config(pll, cinfo);
113*4882a593Smuzhiyun if (r)
114*4882a593Smuzhiyun return r;
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun pll->cinfo = *cinfo;
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun return 0;
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun
dss_pll_hsdiv_calc(const struct dss_pll * pll,unsigned long clkdco,unsigned long out_min,unsigned long out_max,dss_hsdiv_calc_func func,void * data)121*4882a593Smuzhiyun bool dss_pll_hsdiv_calc(const struct dss_pll *pll, unsigned long clkdco,
122*4882a593Smuzhiyun unsigned long out_min, unsigned long out_max,
123*4882a593Smuzhiyun dss_hsdiv_calc_func func, void *data)
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun const struct dss_pll_hw *hw = pll->hw;
126*4882a593Smuzhiyun int m, m_start, m_stop;
127*4882a593Smuzhiyun unsigned long out;
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun out_min = out_min ? out_min : 1;
130*4882a593Smuzhiyun out_max = out_max ? out_max : ULONG_MAX;
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun m_start = max(DIV_ROUND_UP(clkdco, out_max), 1ul);
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun m_stop = min((unsigned)(clkdco / out_min), hw->mX_max);
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun for (m = m_start; m <= m_stop; ++m) {
137*4882a593Smuzhiyun out = clkdco / m;
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun if (func(m, out, data))
140*4882a593Smuzhiyun return true;
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun return false;
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun
dss_pll_calc(const struct dss_pll * pll,unsigned long clkin,unsigned long pll_min,unsigned long pll_max,dss_pll_calc_func func,void * data)146*4882a593Smuzhiyun bool dss_pll_calc(const struct dss_pll *pll, unsigned long clkin,
147*4882a593Smuzhiyun unsigned long pll_min, unsigned long pll_max,
148*4882a593Smuzhiyun dss_pll_calc_func func, void *data)
149*4882a593Smuzhiyun {
150*4882a593Smuzhiyun const struct dss_pll_hw *hw = pll->hw;
151*4882a593Smuzhiyun int n, n_start, n_stop;
152*4882a593Smuzhiyun int m, m_start, m_stop;
153*4882a593Smuzhiyun unsigned long fint, clkdco;
154*4882a593Smuzhiyun unsigned long pll_hw_max;
155*4882a593Smuzhiyun unsigned long fint_hw_min, fint_hw_max;
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun pll_hw_max = hw->clkdco_max;
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun fint_hw_min = hw->fint_min;
160*4882a593Smuzhiyun fint_hw_max = hw->fint_max;
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun n_start = max(DIV_ROUND_UP(clkin, fint_hw_max), 1ul);
163*4882a593Smuzhiyun n_stop = min((unsigned)(clkin / fint_hw_min), hw->n_max);
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun pll_max = pll_max ? pll_max : ULONG_MAX;
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun for (n = n_start; n <= n_stop; ++n) {
168*4882a593Smuzhiyun fint = clkin / n;
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun m_start = max(DIV_ROUND_UP(DIV_ROUND_UP(pll_min, fint), 2),
171*4882a593Smuzhiyun 1ul);
172*4882a593Smuzhiyun m_stop = min3((unsigned)(pll_max / fint / 2),
173*4882a593Smuzhiyun (unsigned)(pll_hw_max / fint / 2),
174*4882a593Smuzhiyun hw->m_max);
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun for (m = m_start; m <= m_stop; ++m) {
177*4882a593Smuzhiyun clkdco = 2 * m * fint;
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun if (func(n, m, fint, clkdco, data))
180*4882a593Smuzhiyun return true;
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun return false;
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun
wait_for_bit_change(void __iomem * reg,int bitnum,int value)187*4882a593Smuzhiyun static int wait_for_bit_change(void __iomem *reg, int bitnum, int value)
188*4882a593Smuzhiyun {
189*4882a593Smuzhiyun unsigned long timeout;
190*4882a593Smuzhiyun ktime_t wait;
191*4882a593Smuzhiyun int t;
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun /* first busyloop to see if the bit changes right away */
194*4882a593Smuzhiyun t = 100;
195*4882a593Smuzhiyun while (t-- > 0) {
196*4882a593Smuzhiyun if (FLD_GET(readl_relaxed(reg), bitnum, bitnum) == value)
197*4882a593Smuzhiyun return value;
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun /* then loop for 500ms, sleeping for 1ms in between */
201*4882a593Smuzhiyun timeout = jiffies + msecs_to_jiffies(500);
202*4882a593Smuzhiyun while (time_before(jiffies, timeout)) {
203*4882a593Smuzhiyun if (FLD_GET(readl_relaxed(reg), bitnum, bitnum) == value)
204*4882a593Smuzhiyun return value;
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun wait = ns_to_ktime(1000 * 1000);
207*4882a593Smuzhiyun set_current_state(TASK_UNINTERRUPTIBLE);
208*4882a593Smuzhiyun schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun return !value;
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun
dss_pll_wait_reset_done(struct dss_pll * pll)214*4882a593Smuzhiyun int dss_pll_wait_reset_done(struct dss_pll *pll)
215*4882a593Smuzhiyun {
216*4882a593Smuzhiyun void __iomem *base = pll->base;
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun if (wait_for_bit_change(base + PLL_STATUS, 0, 1) != 1)
219*4882a593Smuzhiyun return -ETIMEDOUT;
220*4882a593Smuzhiyun else
221*4882a593Smuzhiyun return 0;
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun
dss_wait_hsdiv_ack(struct dss_pll * pll,u32 hsdiv_ack_mask)224*4882a593Smuzhiyun static int dss_wait_hsdiv_ack(struct dss_pll *pll, u32 hsdiv_ack_mask)
225*4882a593Smuzhiyun {
226*4882a593Smuzhiyun int t = 100;
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun while (t-- > 0) {
229*4882a593Smuzhiyun u32 v = readl_relaxed(pll->base + PLL_STATUS);
230*4882a593Smuzhiyun v &= hsdiv_ack_mask;
231*4882a593Smuzhiyun if (v == hsdiv_ack_mask)
232*4882a593Smuzhiyun return 0;
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun return -ETIMEDOUT;
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun
dss_pll_write_config_type_a(struct dss_pll * pll,const struct dss_pll_clock_info * cinfo)238*4882a593Smuzhiyun int dss_pll_write_config_type_a(struct dss_pll *pll,
239*4882a593Smuzhiyun const struct dss_pll_clock_info *cinfo)
240*4882a593Smuzhiyun {
241*4882a593Smuzhiyun const struct dss_pll_hw *hw = pll->hw;
242*4882a593Smuzhiyun void __iomem *base = pll->base;
243*4882a593Smuzhiyun int r = 0;
244*4882a593Smuzhiyun u32 l;
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun l = 0;
247*4882a593Smuzhiyun if (hw->has_stopmode)
248*4882a593Smuzhiyun l = FLD_MOD(l, 1, 0, 0); /* PLL_STOPMODE */
249*4882a593Smuzhiyun l = FLD_MOD(l, cinfo->n - 1, hw->n_msb, hw->n_lsb); /* PLL_REGN */
250*4882a593Smuzhiyun l = FLD_MOD(l, cinfo->m, hw->m_msb, hw->m_lsb); /* PLL_REGM */
251*4882a593Smuzhiyun /* M4 */
252*4882a593Smuzhiyun l = FLD_MOD(l, cinfo->mX[0] ? cinfo->mX[0] - 1 : 0,
253*4882a593Smuzhiyun hw->mX_msb[0], hw->mX_lsb[0]);
254*4882a593Smuzhiyun /* M5 */
255*4882a593Smuzhiyun l = FLD_MOD(l, cinfo->mX[1] ? cinfo->mX[1] - 1 : 0,
256*4882a593Smuzhiyun hw->mX_msb[1], hw->mX_lsb[1]);
257*4882a593Smuzhiyun writel_relaxed(l, base + PLL_CONFIGURATION1);
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun l = 0;
260*4882a593Smuzhiyun /* M6 */
261*4882a593Smuzhiyun l = FLD_MOD(l, cinfo->mX[2] ? cinfo->mX[2] - 1 : 0,
262*4882a593Smuzhiyun hw->mX_msb[2], hw->mX_lsb[2]);
263*4882a593Smuzhiyun /* M7 */
264*4882a593Smuzhiyun l = FLD_MOD(l, cinfo->mX[3] ? cinfo->mX[3] - 1 : 0,
265*4882a593Smuzhiyun hw->mX_msb[3], hw->mX_lsb[3]);
266*4882a593Smuzhiyun writel_relaxed(l, base + PLL_CONFIGURATION3);
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun l = readl_relaxed(base + PLL_CONFIGURATION2);
269*4882a593Smuzhiyun if (hw->has_freqsel) {
270*4882a593Smuzhiyun u32 f = cinfo->fint < 1000000 ? 0x3 :
271*4882a593Smuzhiyun cinfo->fint < 1250000 ? 0x4 :
272*4882a593Smuzhiyun cinfo->fint < 1500000 ? 0x5 :
273*4882a593Smuzhiyun cinfo->fint < 1750000 ? 0x6 :
274*4882a593Smuzhiyun 0x7;
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun l = FLD_MOD(l, f, 4, 1); /* PLL_FREQSEL */
277*4882a593Smuzhiyun } else if (hw->has_selfreqdco) {
278*4882a593Smuzhiyun u32 f = cinfo->clkdco < hw->clkdco_low ? 0x2 : 0x4;
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun l = FLD_MOD(l, f, 3, 1); /* PLL_SELFREQDCO */
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun l = FLD_MOD(l, 1, 13, 13); /* PLL_REFEN */
283*4882a593Smuzhiyun l = FLD_MOD(l, 0, 14, 14); /* PHY_CLKINEN */
284*4882a593Smuzhiyun l = FLD_MOD(l, 0, 16, 16); /* M4_CLOCK_EN */
285*4882a593Smuzhiyun l = FLD_MOD(l, 0, 18, 18); /* M5_CLOCK_EN */
286*4882a593Smuzhiyun l = FLD_MOD(l, 1, 20, 20); /* HSDIVBYPASS */
287*4882a593Smuzhiyun if (hw->has_refsel)
288*4882a593Smuzhiyun l = FLD_MOD(l, 3, 22, 21); /* REFSEL = sysclk */
289*4882a593Smuzhiyun l = FLD_MOD(l, 0, 23, 23); /* M6_CLOCK_EN */
290*4882a593Smuzhiyun l = FLD_MOD(l, 0, 25, 25); /* M7_CLOCK_EN */
291*4882a593Smuzhiyun writel_relaxed(l, base + PLL_CONFIGURATION2);
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun writel_relaxed(1, base + PLL_GO); /* PLL_GO */
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun if (wait_for_bit_change(base + PLL_GO, 0, 0) != 0) {
296*4882a593Smuzhiyun DSSERR("DSS DPLL GO bit not going down.\n");
297*4882a593Smuzhiyun r = -EIO;
298*4882a593Smuzhiyun goto err;
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun if (wait_for_bit_change(base + PLL_STATUS, 1, 1) != 1) {
302*4882a593Smuzhiyun DSSERR("cannot lock DSS DPLL\n");
303*4882a593Smuzhiyun r = -EIO;
304*4882a593Smuzhiyun goto err;
305*4882a593Smuzhiyun }
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun l = readl_relaxed(base + PLL_CONFIGURATION2);
308*4882a593Smuzhiyun l = FLD_MOD(l, 1, 14, 14); /* PHY_CLKINEN */
309*4882a593Smuzhiyun l = FLD_MOD(l, cinfo->mX[0] ? 1 : 0, 16, 16); /* M4_CLOCK_EN */
310*4882a593Smuzhiyun l = FLD_MOD(l, cinfo->mX[1] ? 1 : 0, 18, 18); /* M5_CLOCK_EN */
311*4882a593Smuzhiyun l = FLD_MOD(l, 0, 20, 20); /* HSDIVBYPASS */
312*4882a593Smuzhiyun l = FLD_MOD(l, cinfo->mX[2] ? 1 : 0, 23, 23); /* M6_CLOCK_EN */
313*4882a593Smuzhiyun l = FLD_MOD(l, cinfo->mX[3] ? 1 : 0, 25, 25); /* M7_CLOCK_EN */
314*4882a593Smuzhiyun writel_relaxed(l, base + PLL_CONFIGURATION2);
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun r = dss_wait_hsdiv_ack(pll,
317*4882a593Smuzhiyun (cinfo->mX[0] ? BIT(7) : 0) |
318*4882a593Smuzhiyun (cinfo->mX[1] ? BIT(8) : 0) |
319*4882a593Smuzhiyun (cinfo->mX[2] ? BIT(10) : 0) |
320*4882a593Smuzhiyun (cinfo->mX[3] ? BIT(11) : 0));
321*4882a593Smuzhiyun if (r) {
322*4882a593Smuzhiyun DSSERR("failed to enable HSDIV clocks\n");
323*4882a593Smuzhiyun goto err;
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun err:
327*4882a593Smuzhiyun return r;
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun
dss_pll_write_config_type_b(struct dss_pll * pll,const struct dss_pll_clock_info * cinfo)330*4882a593Smuzhiyun int dss_pll_write_config_type_b(struct dss_pll *pll,
331*4882a593Smuzhiyun const struct dss_pll_clock_info *cinfo)
332*4882a593Smuzhiyun {
333*4882a593Smuzhiyun const struct dss_pll_hw *hw = pll->hw;
334*4882a593Smuzhiyun void __iomem *base = pll->base;
335*4882a593Smuzhiyun u32 l;
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun l = 0;
338*4882a593Smuzhiyun l = FLD_MOD(l, cinfo->m, 20, 9); /* PLL_REGM */
339*4882a593Smuzhiyun l = FLD_MOD(l, cinfo->n - 1, 8, 1); /* PLL_REGN */
340*4882a593Smuzhiyun writel_relaxed(l, base + PLL_CONFIGURATION1);
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun l = readl_relaxed(base + PLL_CONFIGURATION2);
343*4882a593Smuzhiyun l = FLD_MOD(l, 0x0, 12, 12); /* PLL_HIGHFREQ divide by 2 */
344*4882a593Smuzhiyun l = FLD_MOD(l, 0x1, 13, 13); /* PLL_REFEN */
345*4882a593Smuzhiyun l = FLD_MOD(l, 0x0, 14, 14); /* PHY_CLKINEN */
346*4882a593Smuzhiyun if (hw->has_refsel)
347*4882a593Smuzhiyun l = FLD_MOD(l, 0x3, 22, 21); /* REFSEL = SYSCLK */
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun /* PLL_SELFREQDCO */
350*4882a593Smuzhiyun if (cinfo->clkdco > hw->clkdco_low)
351*4882a593Smuzhiyun l = FLD_MOD(l, 0x4, 3, 1);
352*4882a593Smuzhiyun else
353*4882a593Smuzhiyun l = FLD_MOD(l, 0x2, 3, 1);
354*4882a593Smuzhiyun writel_relaxed(l, base + PLL_CONFIGURATION2);
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun l = readl_relaxed(base + PLL_CONFIGURATION3);
357*4882a593Smuzhiyun l = FLD_MOD(l, cinfo->sd, 17, 10); /* PLL_REGSD */
358*4882a593Smuzhiyun writel_relaxed(l, base + PLL_CONFIGURATION3);
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun l = readl_relaxed(base + PLL_CONFIGURATION4);
361*4882a593Smuzhiyun l = FLD_MOD(l, cinfo->mX[0], 24, 18); /* PLL_REGM2 */
362*4882a593Smuzhiyun l = FLD_MOD(l, cinfo->mf, 17, 0); /* PLL_REGM_F */
363*4882a593Smuzhiyun writel_relaxed(l, base + PLL_CONFIGURATION4);
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun writel_relaxed(1, base + PLL_GO); /* PLL_GO */
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun if (wait_for_bit_change(base + PLL_GO, 0, 0) != 0) {
368*4882a593Smuzhiyun DSSERR("DSS DPLL GO bit not going down.\n");
369*4882a593Smuzhiyun return -EIO;
370*4882a593Smuzhiyun }
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun if (wait_for_bit_change(base + PLL_STATUS, 1, 1) != 1) {
373*4882a593Smuzhiyun DSSERR("cannot lock DSS DPLL\n");
374*4882a593Smuzhiyun return -ETIMEDOUT;
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun return 0;
378*4882a593Smuzhiyun }
379