xref: /OK3568_Linux_fs/kernel/drivers/video/fbdev/omap2/omapfb/dss/hdmi.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * HDMI driver definition for TI OMAP4 Processor.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2010-2011 Texas Instruments Incorporated - https://www.ti.com/
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #ifndef _HDMI_H
9*4882a593Smuzhiyun #define _HDMI_H
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <linux/delay.h>
12*4882a593Smuzhiyun #include <linux/io.h>
13*4882a593Smuzhiyun #include <linux/platform_device.h>
14*4882a593Smuzhiyun #include <linux/hdmi.h>
15*4882a593Smuzhiyun #include <video/omapfb_dss.h>
16*4882a593Smuzhiyun #include <sound/omap-hdmi-audio.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #include "dss.h"
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun /* HDMI Wrapper */
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #define HDMI_WP_REVISION			0x0
23*4882a593Smuzhiyun #define HDMI_WP_SYSCONFIG			0x10
24*4882a593Smuzhiyun #define HDMI_WP_IRQSTATUS_RAW			0x24
25*4882a593Smuzhiyun #define HDMI_WP_IRQSTATUS			0x28
26*4882a593Smuzhiyun #define HDMI_WP_IRQENABLE_SET			0x2C
27*4882a593Smuzhiyun #define HDMI_WP_IRQENABLE_CLR			0x30
28*4882a593Smuzhiyun #define HDMI_WP_IRQWAKEEN			0x34
29*4882a593Smuzhiyun #define HDMI_WP_PWR_CTRL			0x40
30*4882a593Smuzhiyun #define HDMI_WP_DEBOUNCE			0x44
31*4882a593Smuzhiyun #define HDMI_WP_VIDEO_CFG			0x50
32*4882a593Smuzhiyun #define HDMI_WP_VIDEO_SIZE			0x60
33*4882a593Smuzhiyun #define HDMI_WP_VIDEO_TIMING_H			0x68
34*4882a593Smuzhiyun #define HDMI_WP_VIDEO_TIMING_V			0x6C
35*4882a593Smuzhiyun #define HDMI_WP_CLK				0x70
36*4882a593Smuzhiyun #define HDMI_WP_AUDIO_CFG			0x80
37*4882a593Smuzhiyun #define HDMI_WP_AUDIO_CFG2			0x84
38*4882a593Smuzhiyun #define HDMI_WP_AUDIO_CTRL			0x88
39*4882a593Smuzhiyun #define HDMI_WP_AUDIO_DATA			0x8C
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun /* HDMI WP IRQ flags */
42*4882a593Smuzhiyun #define HDMI_IRQ_CORE				(1 << 0)
43*4882a593Smuzhiyun #define HDMI_IRQ_OCP_TIMEOUT			(1 << 4)
44*4882a593Smuzhiyun #define HDMI_IRQ_AUDIO_FIFO_UNDERFLOW		(1 << 8)
45*4882a593Smuzhiyun #define HDMI_IRQ_AUDIO_FIFO_OVERFLOW		(1 << 9)
46*4882a593Smuzhiyun #define HDMI_IRQ_AUDIO_FIFO_SAMPLE_REQ		(1 << 10)
47*4882a593Smuzhiyun #define HDMI_IRQ_VIDEO_VSYNC			(1 << 16)
48*4882a593Smuzhiyun #define HDMI_IRQ_VIDEO_FRAME_DONE		(1 << 17)
49*4882a593Smuzhiyun #define HDMI_IRQ_PHY_LINE5V_ASSERT		(1 << 24)
50*4882a593Smuzhiyun #define HDMI_IRQ_LINK_CONNECT			(1 << 25)
51*4882a593Smuzhiyun #define HDMI_IRQ_LINK_DISCONNECT		(1 << 26)
52*4882a593Smuzhiyun #define HDMI_IRQ_PLL_LOCK			(1 << 29)
53*4882a593Smuzhiyun #define HDMI_IRQ_PLL_UNLOCK			(1 << 30)
54*4882a593Smuzhiyun #define HDMI_IRQ_PLL_RECAL			(1 << 31)
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun /* HDMI PLL */
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun #define PLLCTRL_PLL_CONTROL			0x0
59*4882a593Smuzhiyun #define PLLCTRL_PLL_STATUS			0x4
60*4882a593Smuzhiyun #define PLLCTRL_PLL_GO				0x8
61*4882a593Smuzhiyun #define PLLCTRL_CFG1				0xC
62*4882a593Smuzhiyun #define PLLCTRL_CFG2				0x10
63*4882a593Smuzhiyun #define PLLCTRL_CFG3				0x14
64*4882a593Smuzhiyun #define PLLCTRL_SSC_CFG1			0x18
65*4882a593Smuzhiyun #define PLLCTRL_SSC_CFG2			0x1C
66*4882a593Smuzhiyun #define PLLCTRL_CFG4				0x20
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun /* HDMI PHY */
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun #define HDMI_TXPHY_TX_CTRL			0x0
71*4882a593Smuzhiyun #define HDMI_TXPHY_DIGITAL_CTRL			0x4
72*4882a593Smuzhiyun #define HDMI_TXPHY_POWER_CTRL			0x8
73*4882a593Smuzhiyun #define HDMI_TXPHY_PAD_CFG_CTRL			0xC
74*4882a593Smuzhiyun #define HDMI_TXPHY_BIST_CONTROL			0x1C
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun enum hdmi_pll_pwr {
77*4882a593Smuzhiyun 	HDMI_PLLPWRCMD_ALLOFF = 0,
78*4882a593Smuzhiyun 	HDMI_PLLPWRCMD_PLLONLY = 1,
79*4882a593Smuzhiyun 	HDMI_PLLPWRCMD_BOTHON_ALLCLKS = 2,
80*4882a593Smuzhiyun 	HDMI_PLLPWRCMD_BOTHON_NOPHYCLK = 3
81*4882a593Smuzhiyun };
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun enum hdmi_phy_pwr {
84*4882a593Smuzhiyun 	HDMI_PHYPWRCMD_OFF = 0,
85*4882a593Smuzhiyun 	HDMI_PHYPWRCMD_LDOON = 1,
86*4882a593Smuzhiyun 	HDMI_PHYPWRCMD_TXON = 2
87*4882a593Smuzhiyun };
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun enum hdmi_core_hdmi_dvi {
90*4882a593Smuzhiyun 	HDMI_DVI = 0,
91*4882a593Smuzhiyun 	HDMI_HDMI = 1
92*4882a593Smuzhiyun };
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun enum hdmi_packing_mode {
95*4882a593Smuzhiyun 	HDMI_PACK_10b_RGB_YUV444 = 0,
96*4882a593Smuzhiyun 	HDMI_PACK_24b_RGB_YUV444_YUV422 = 1,
97*4882a593Smuzhiyun 	HDMI_PACK_20b_YUV422 = 2,
98*4882a593Smuzhiyun 	HDMI_PACK_ALREADYPACKED = 7
99*4882a593Smuzhiyun };
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun enum hdmi_stereo_channels {
102*4882a593Smuzhiyun 	HDMI_AUDIO_STEREO_NOCHANNELS = 0,
103*4882a593Smuzhiyun 	HDMI_AUDIO_STEREO_ONECHANNEL = 1,
104*4882a593Smuzhiyun 	HDMI_AUDIO_STEREO_TWOCHANNELS = 2,
105*4882a593Smuzhiyun 	HDMI_AUDIO_STEREO_THREECHANNELS = 3,
106*4882a593Smuzhiyun 	HDMI_AUDIO_STEREO_FOURCHANNELS = 4
107*4882a593Smuzhiyun };
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun enum hdmi_audio_type {
110*4882a593Smuzhiyun 	HDMI_AUDIO_TYPE_LPCM = 0,
111*4882a593Smuzhiyun 	HDMI_AUDIO_TYPE_IEC = 1
112*4882a593Smuzhiyun };
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun enum hdmi_audio_justify {
115*4882a593Smuzhiyun 	HDMI_AUDIO_JUSTIFY_LEFT = 0,
116*4882a593Smuzhiyun 	HDMI_AUDIO_JUSTIFY_RIGHT = 1
117*4882a593Smuzhiyun };
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun enum hdmi_audio_sample_order {
120*4882a593Smuzhiyun 	HDMI_AUDIO_SAMPLE_RIGHT_FIRST = 0,
121*4882a593Smuzhiyun 	HDMI_AUDIO_SAMPLE_LEFT_FIRST = 1
122*4882a593Smuzhiyun };
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun enum hdmi_audio_samples_perword {
125*4882a593Smuzhiyun 	HDMI_AUDIO_ONEWORD_ONESAMPLE = 0,
126*4882a593Smuzhiyun 	HDMI_AUDIO_ONEWORD_TWOSAMPLES = 1
127*4882a593Smuzhiyun };
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun enum hdmi_audio_sample_size_omap {
130*4882a593Smuzhiyun 	HDMI_AUDIO_SAMPLE_16BITS = 0,
131*4882a593Smuzhiyun 	HDMI_AUDIO_SAMPLE_24BITS = 1
132*4882a593Smuzhiyun };
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun enum hdmi_audio_transf_mode {
135*4882a593Smuzhiyun 	HDMI_AUDIO_TRANSF_DMA = 0,
136*4882a593Smuzhiyun 	HDMI_AUDIO_TRANSF_IRQ = 1
137*4882a593Smuzhiyun };
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun enum hdmi_audio_blk_strt_end_sig {
140*4882a593Smuzhiyun 	HDMI_AUDIO_BLOCK_SIG_STARTEND_ON = 0,
141*4882a593Smuzhiyun 	HDMI_AUDIO_BLOCK_SIG_STARTEND_OFF = 1
142*4882a593Smuzhiyun };
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun enum hdmi_core_audio_layout {
145*4882a593Smuzhiyun 	HDMI_AUDIO_LAYOUT_2CH = 0,
146*4882a593Smuzhiyun 	HDMI_AUDIO_LAYOUT_8CH = 1,
147*4882a593Smuzhiyun 	HDMI_AUDIO_LAYOUT_6CH = 2
148*4882a593Smuzhiyun };
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun enum hdmi_core_cts_mode {
151*4882a593Smuzhiyun 	HDMI_AUDIO_CTS_MODE_HW = 0,
152*4882a593Smuzhiyun 	HDMI_AUDIO_CTS_MODE_SW = 1
153*4882a593Smuzhiyun };
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun enum hdmi_audio_mclk_mode {
156*4882a593Smuzhiyun 	HDMI_AUDIO_MCLK_128FS = 0,
157*4882a593Smuzhiyun 	HDMI_AUDIO_MCLK_256FS = 1,
158*4882a593Smuzhiyun 	HDMI_AUDIO_MCLK_384FS = 2,
159*4882a593Smuzhiyun 	HDMI_AUDIO_MCLK_512FS = 3,
160*4882a593Smuzhiyun 	HDMI_AUDIO_MCLK_768FS = 4,
161*4882a593Smuzhiyun 	HDMI_AUDIO_MCLK_1024FS = 5,
162*4882a593Smuzhiyun 	HDMI_AUDIO_MCLK_1152FS = 6,
163*4882a593Smuzhiyun 	HDMI_AUDIO_MCLK_192FS = 7
164*4882a593Smuzhiyun };
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun struct hdmi_video_format {
167*4882a593Smuzhiyun 	enum hdmi_packing_mode	packing_mode;
168*4882a593Smuzhiyun 	u32			y_res;	/* Line per panel */
169*4882a593Smuzhiyun 	u32			x_res;	/* pixel per line */
170*4882a593Smuzhiyun };
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun struct hdmi_config {
173*4882a593Smuzhiyun 	struct omap_video_timings timings;
174*4882a593Smuzhiyun 	struct hdmi_avi_infoframe infoframe;
175*4882a593Smuzhiyun 	enum hdmi_core_hdmi_dvi hdmi_dvi_mode;
176*4882a593Smuzhiyun };
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun struct hdmi_audio_format {
179*4882a593Smuzhiyun 	enum hdmi_stereo_channels		stereo_channels;
180*4882a593Smuzhiyun 	u8					active_chnnls_msk;
181*4882a593Smuzhiyun 	enum hdmi_audio_type			type;
182*4882a593Smuzhiyun 	enum hdmi_audio_justify			justification;
183*4882a593Smuzhiyun 	enum hdmi_audio_sample_order		sample_order;
184*4882a593Smuzhiyun 	enum hdmi_audio_samples_perword		samples_per_word;
185*4882a593Smuzhiyun 	enum hdmi_audio_sample_size_omap	sample_size;
186*4882a593Smuzhiyun 	enum hdmi_audio_blk_strt_end_sig	en_sig_blk_strt_end;
187*4882a593Smuzhiyun };
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun struct hdmi_audio_dma {
190*4882a593Smuzhiyun 	u8				transfer_size;
191*4882a593Smuzhiyun 	u8				block_size;
192*4882a593Smuzhiyun 	enum hdmi_audio_transf_mode	mode;
193*4882a593Smuzhiyun 	u16				fifo_threshold;
194*4882a593Smuzhiyun };
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun struct hdmi_core_audio_i2s_config {
197*4882a593Smuzhiyun 	u8 in_length_bits;
198*4882a593Smuzhiyun 	u8 justification;
199*4882a593Smuzhiyun 	u8 sck_edge_mode;
200*4882a593Smuzhiyun 	u8 vbit;
201*4882a593Smuzhiyun 	u8 direction;
202*4882a593Smuzhiyun 	u8 shift;
203*4882a593Smuzhiyun 	u8 active_sds;
204*4882a593Smuzhiyun };
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun struct hdmi_core_audio_config {
207*4882a593Smuzhiyun 	struct hdmi_core_audio_i2s_config	i2s_cfg;
208*4882a593Smuzhiyun 	struct snd_aes_iec958			*iec60958_cfg;
209*4882a593Smuzhiyun 	bool					fs_override;
210*4882a593Smuzhiyun 	u32					n;
211*4882a593Smuzhiyun 	u32					cts;
212*4882a593Smuzhiyun 	u32					aud_par_busclk;
213*4882a593Smuzhiyun 	enum hdmi_core_audio_layout		layout;
214*4882a593Smuzhiyun 	enum hdmi_core_cts_mode			cts_mode;
215*4882a593Smuzhiyun 	bool					use_mclk;
216*4882a593Smuzhiyun 	enum hdmi_audio_mclk_mode		mclk_mode;
217*4882a593Smuzhiyun 	bool					en_acr_pkt;
218*4882a593Smuzhiyun 	bool					en_dsd_audio;
219*4882a593Smuzhiyun 	bool					en_parallel_aud_input;
220*4882a593Smuzhiyun 	bool					en_spdif;
221*4882a593Smuzhiyun };
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun struct hdmi_wp_data {
224*4882a593Smuzhiyun 	void __iomem *base;
225*4882a593Smuzhiyun 	phys_addr_t phys_base;
226*4882a593Smuzhiyun };
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun struct hdmi_pll_data {
229*4882a593Smuzhiyun 	struct dss_pll pll;
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	void __iomem *base;
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	struct hdmi_wp_data *wp;
234*4882a593Smuzhiyun };
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun struct hdmi_phy_data {
237*4882a593Smuzhiyun 	void __iomem *base;
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	u8 lane_function[4];
240*4882a593Smuzhiyun 	u8 lane_polarity[4];
241*4882a593Smuzhiyun };
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun struct hdmi_core_data {
244*4882a593Smuzhiyun 	void __iomem *base;
245*4882a593Smuzhiyun };
246*4882a593Smuzhiyun 
hdmi_write_reg(void __iomem * base_addr,const u32 idx,u32 val)247*4882a593Smuzhiyun static inline void hdmi_write_reg(void __iomem *base_addr, const u32 idx,
248*4882a593Smuzhiyun 		u32 val)
249*4882a593Smuzhiyun {
250*4882a593Smuzhiyun 	__raw_writel(val, base_addr + idx);
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun 
hdmi_read_reg(void __iomem * base_addr,const u32 idx)253*4882a593Smuzhiyun static inline u32 hdmi_read_reg(void __iomem *base_addr, const u32 idx)
254*4882a593Smuzhiyun {
255*4882a593Smuzhiyun 	return __raw_readl(base_addr + idx);
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun #define REG_FLD_MOD(base, idx, val, start, end) \
259*4882a593Smuzhiyun 	hdmi_write_reg(base, idx, FLD_MOD(hdmi_read_reg(base, idx),\
260*4882a593Smuzhiyun 							val, start, end))
261*4882a593Smuzhiyun #define REG_GET(base, idx, start, end) \
262*4882a593Smuzhiyun 	FLD_GET(hdmi_read_reg(base, idx), start, end)
263*4882a593Smuzhiyun 
hdmi_wait_for_bit_change(void __iomem * base_addr,const u32 idx,int b2,int b1,u32 val)264*4882a593Smuzhiyun static inline int hdmi_wait_for_bit_change(void __iomem *base_addr,
265*4882a593Smuzhiyun 		const u32 idx, int b2, int b1, u32 val)
266*4882a593Smuzhiyun {
267*4882a593Smuzhiyun 	u32 t = 0, v;
268*4882a593Smuzhiyun 	while (val != (v = REG_GET(base_addr, idx, b2, b1))) {
269*4882a593Smuzhiyun 		if (t++ > 10000)
270*4882a593Smuzhiyun 			return v;
271*4882a593Smuzhiyun 		udelay(1);
272*4882a593Smuzhiyun 	}
273*4882a593Smuzhiyun 	return v;
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun /* HDMI wrapper funcs */
277*4882a593Smuzhiyun int hdmi_wp_video_start(struct hdmi_wp_data *wp);
278*4882a593Smuzhiyun void hdmi_wp_video_stop(struct hdmi_wp_data *wp);
279*4882a593Smuzhiyun void hdmi_wp_dump(struct hdmi_wp_data *wp, struct seq_file *s);
280*4882a593Smuzhiyun u32 hdmi_wp_get_irqstatus(struct hdmi_wp_data *wp);
281*4882a593Smuzhiyun void hdmi_wp_set_irqstatus(struct hdmi_wp_data *wp, u32 irqstatus);
282*4882a593Smuzhiyun void hdmi_wp_set_irqenable(struct hdmi_wp_data *wp, u32 mask);
283*4882a593Smuzhiyun void hdmi_wp_clear_irqenable(struct hdmi_wp_data *wp, u32 mask);
284*4882a593Smuzhiyun int hdmi_wp_set_phy_pwr(struct hdmi_wp_data *wp, enum hdmi_phy_pwr val);
285*4882a593Smuzhiyun int hdmi_wp_set_pll_pwr(struct hdmi_wp_data *wp, enum hdmi_pll_pwr val);
286*4882a593Smuzhiyun void hdmi_wp_video_config_format(struct hdmi_wp_data *wp,
287*4882a593Smuzhiyun 		struct hdmi_video_format *video_fmt);
288*4882a593Smuzhiyun void hdmi_wp_video_config_interface(struct hdmi_wp_data *wp,
289*4882a593Smuzhiyun 		struct omap_video_timings *timings);
290*4882a593Smuzhiyun void hdmi_wp_video_config_timing(struct hdmi_wp_data *wp,
291*4882a593Smuzhiyun 		struct omap_video_timings *timings);
292*4882a593Smuzhiyun void hdmi_wp_init_vid_fmt_timings(struct hdmi_video_format *video_fmt,
293*4882a593Smuzhiyun 		struct omap_video_timings *timings, struct hdmi_config *param);
294*4882a593Smuzhiyun int hdmi_wp_init(struct platform_device *pdev, struct hdmi_wp_data *wp);
295*4882a593Smuzhiyun phys_addr_t hdmi_wp_get_audio_dma_addr(struct hdmi_wp_data *wp);
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun /* HDMI PLL funcs */
298*4882a593Smuzhiyun void hdmi_pll_dump(struct hdmi_pll_data *pll, struct seq_file *s);
299*4882a593Smuzhiyun void hdmi_pll_compute(struct hdmi_pll_data *pll,
300*4882a593Smuzhiyun 	unsigned long target_tmds, struct dss_pll_clock_info *pi);
301*4882a593Smuzhiyun int hdmi_pll_init(struct platform_device *pdev, struct hdmi_pll_data *pll,
302*4882a593Smuzhiyun 	struct hdmi_wp_data *wp);
303*4882a593Smuzhiyun void hdmi_pll_uninit(struct hdmi_pll_data *hpll);
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun /* HDMI PHY funcs */
306*4882a593Smuzhiyun int hdmi_phy_configure(struct hdmi_phy_data *phy, unsigned long hfbitclk,
307*4882a593Smuzhiyun 	unsigned long lfbitclk);
308*4882a593Smuzhiyun void hdmi_phy_dump(struct hdmi_phy_data *phy, struct seq_file *s);
309*4882a593Smuzhiyun int hdmi_phy_init(struct platform_device *pdev, struct hdmi_phy_data *phy);
310*4882a593Smuzhiyun int hdmi_phy_parse_lanes(struct hdmi_phy_data *phy, const u32 *lanes);
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun /* HDMI common funcs */
313*4882a593Smuzhiyun int hdmi_parse_lanes_of(struct platform_device *pdev, struct device_node *ep,
314*4882a593Smuzhiyun 	struct hdmi_phy_data *phy);
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun /* Audio funcs */
317*4882a593Smuzhiyun int hdmi_compute_acr(u32 pclk, u32 sample_freq, u32 *n, u32 *cts);
318*4882a593Smuzhiyun int hdmi_wp_audio_enable(struct hdmi_wp_data *wp, bool enable);
319*4882a593Smuzhiyun int hdmi_wp_audio_core_req_enable(struct hdmi_wp_data *wp, bool enable);
320*4882a593Smuzhiyun void hdmi_wp_audio_config_format(struct hdmi_wp_data *wp,
321*4882a593Smuzhiyun 		struct hdmi_audio_format *aud_fmt);
322*4882a593Smuzhiyun void hdmi_wp_audio_config_dma(struct hdmi_wp_data *wp,
323*4882a593Smuzhiyun 		struct hdmi_audio_dma *aud_dma);
hdmi_mode_has_audio(struct hdmi_config * cfg)324*4882a593Smuzhiyun static inline bool hdmi_mode_has_audio(struct hdmi_config *cfg)
325*4882a593Smuzhiyun {
326*4882a593Smuzhiyun 	return cfg->hdmi_dvi_mode == HDMI_HDMI ? true : false;
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun /* HDMI DRV data */
330*4882a593Smuzhiyun struct omap_hdmi {
331*4882a593Smuzhiyun 	struct mutex lock;
332*4882a593Smuzhiyun 	struct platform_device *pdev;
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	struct hdmi_wp_data	wp;
335*4882a593Smuzhiyun 	struct hdmi_pll_data	pll;
336*4882a593Smuzhiyun 	struct hdmi_phy_data	phy;
337*4882a593Smuzhiyun 	struct hdmi_core_data	core;
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	struct hdmi_config cfg;
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	struct regulator *vdda_reg;
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	bool core_enabled;
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	struct omap_dss_device output;
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	struct platform_device *audio_pdev;
348*4882a593Smuzhiyun 	void (*audio_abort_cb)(struct device *dev);
349*4882a593Smuzhiyun 	int wp_idlemode;
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	bool audio_configured;
352*4882a593Smuzhiyun 	struct omap_dss_audio audio_config;
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	/* This lock should be taken when booleans bellow are touched. */
355*4882a593Smuzhiyun 	spinlock_t audio_playing_lock;
356*4882a593Smuzhiyun 	bool audio_playing;
357*4882a593Smuzhiyun 	bool display_enabled;
358*4882a593Smuzhiyun };
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun #endif
361