1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * linux/drivers/video/omap2/dss/dss.h
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2009 Nokia Corporation
6*4882a593Smuzhiyun * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Some code and ideas taken from drivers/video/omap/ driver
9*4882a593Smuzhiyun * by Imre Deak.
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #ifndef __OMAP2_DSS_H
13*4882a593Smuzhiyun #define __OMAP2_DSS_H
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include <linux/interrupt.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #ifdef pr_fmt
18*4882a593Smuzhiyun #undef pr_fmt
19*4882a593Smuzhiyun #endif
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #ifdef DSS_SUBSYS_NAME
22*4882a593Smuzhiyun #define pr_fmt(fmt) DSS_SUBSYS_NAME ": " fmt
23*4882a593Smuzhiyun #else
24*4882a593Smuzhiyun #define pr_fmt(fmt) fmt
25*4882a593Smuzhiyun #endif
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #define DSSDBG(format, ...) \
28*4882a593Smuzhiyun pr_debug(format, ## __VA_ARGS__)
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #ifdef DSS_SUBSYS_NAME
31*4882a593Smuzhiyun #define DSSERR(format, ...) \
32*4882a593Smuzhiyun printk(KERN_ERR "omapdss " DSS_SUBSYS_NAME " error: " format, \
33*4882a593Smuzhiyun ## __VA_ARGS__)
34*4882a593Smuzhiyun #else
35*4882a593Smuzhiyun #define DSSERR(format, ...) \
36*4882a593Smuzhiyun printk(KERN_ERR "omapdss error: " format, ## __VA_ARGS__)
37*4882a593Smuzhiyun #endif
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #ifdef DSS_SUBSYS_NAME
40*4882a593Smuzhiyun #define DSSINFO(format, ...) \
41*4882a593Smuzhiyun printk(KERN_INFO "omapdss " DSS_SUBSYS_NAME ": " format, \
42*4882a593Smuzhiyun ## __VA_ARGS__)
43*4882a593Smuzhiyun #else
44*4882a593Smuzhiyun #define DSSINFO(format, ...) \
45*4882a593Smuzhiyun printk(KERN_INFO "omapdss: " format, ## __VA_ARGS__)
46*4882a593Smuzhiyun #endif
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun #ifdef DSS_SUBSYS_NAME
49*4882a593Smuzhiyun #define DSSWARN(format, ...) \
50*4882a593Smuzhiyun printk(KERN_WARNING "omapdss " DSS_SUBSYS_NAME ": " format, \
51*4882a593Smuzhiyun ## __VA_ARGS__)
52*4882a593Smuzhiyun #else
53*4882a593Smuzhiyun #define DSSWARN(format, ...) \
54*4882a593Smuzhiyun printk(KERN_WARNING "omapdss: " format, ## __VA_ARGS__)
55*4882a593Smuzhiyun #endif
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun /* OMAP TRM gives bitfields as start:end, where start is the higher bit
58*4882a593Smuzhiyun number. For example 7:0 */
59*4882a593Smuzhiyun #define FLD_MASK(start, end) (((1 << ((start) - (end) + 1)) - 1) << (end))
60*4882a593Smuzhiyun #define FLD_VAL(val, start, end) (((val) << (end)) & FLD_MASK(start, end))
61*4882a593Smuzhiyun #define FLD_GET(val, start, end) (((val) & FLD_MASK(start, end)) >> (end))
62*4882a593Smuzhiyun #define FLD_MOD(orig, val, start, end) \
63*4882a593Smuzhiyun (((orig) & ~FLD_MASK(start, end)) | FLD_VAL(val, start, end))
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun enum omap_dss_clk_source {
66*4882a593Smuzhiyun OMAP_DSS_CLK_SRC_FCK = 0, /* OMAP2/3: DSS1_ALWON_FCLK
67*4882a593Smuzhiyun * OMAP4: DSS_FCLK */
68*4882a593Smuzhiyun OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC, /* OMAP3: DSI1_PLL_FCLK
69*4882a593Smuzhiyun * OMAP4: PLL1_CLK1 */
70*4882a593Smuzhiyun OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI, /* OMAP3: DSI2_PLL_FCLK
71*4882a593Smuzhiyun * OMAP4: PLL1_CLK2 */
72*4882a593Smuzhiyun OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC, /* OMAP4: PLL2_CLK1 */
73*4882a593Smuzhiyun OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI, /* OMAP4: PLL2_CLK2 */
74*4882a593Smuzhiyun };
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun enum dss_io_pad_mode {
77*4882a593Smuzhiyun DSS_IO_PAD_MODE_RESET,
78*4882a593Smuzhiyun DSS_IO_PAD_MODE_RFBI,
79*4882a593Smuzhiyun DSS_IO_PAD_MODE_BYPASS,
80*4882a593Smuzhiyun };
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun enum dss_hdmi_venc_clk_source_select {
83*4882a593Smuzhiyun DSS_VENC_TV_CLK = 0,
84*4882a593Smuzhiyun DSS_HDMI_M_PCLK = 1,
85*4882a593Smuzhiyun };
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun enum dss_dsi_content_type {
88*4882a593Smuzhiyun DSS_DSI_CONTENT_DCS,
89*4882a593Smuzhiyun DSS_DSI_CONTENT_GENERIC,
90*4882a593Smuzhiyun };
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun enum dss_pll_id {
93*4882a593Smuzhiyun DSS_PLL_DSI1,
94*4882a593Smuzhiyun DSS_PLL_DSI2,
95*4882a593Smuzhiyun DSS_PLL_HDMI,
96*4882a593Smuzhiyun DSS_PLL_VIDEO1,
97*4882a593Smuzhiyun DSS_PLL_VIDEO2,
98*4882a593Smuzhiyun };
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun struct dss_pll;
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun #define DSS_PLL_MAX_HSDIVS 4
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun /*
105*4882a593Smuzhiyun * Type-A PLLs: clkout[]/mX[] refer to hsdiv outputs m4, m5, m6, m7.
106*4882a593Smuzhiyun * Type-B PLLs: clkout[0] refers to m2.
107*4882a593Smuzhiyun */
108*4882a593Smuzhiyun struct dss_pll_clock_info {
109*4882a593Smuzhiyun /* rates that we get with dividers below */
110*4882a593Smuzhiyun unsigned long fint;
111*4882a593Smuzhiyun unsigned long clkdco;
112*4882a593Smuzhiyun unsigned long clkout[DSS_PLL_MAX_HSDIVS];
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun /* dividers */
115*4882a593Smuzhiyun u16 n;
116*4882a593Smuzhiyun u16 m;
117*4882a593Smuzhiyun u32 mf;
118*4882a593Smuzhiyun u16 mX[DSS_PLL_MAX_HSDIVS];
119*4882a593Smuzhiyun u16 sd;
120*4882a593Smuzhiyun };
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun struct dss_pll_ops {
123*4882a593Smuzhiyun int (*enable)(struct dss_pll *pll);
124*4882a593Smuzhiyun void (*disable)(struct dss_pll *pll);
125*4882a593Smuzhiyun int (*set_config)(struct dss_pll *pll,
126*4882a593Smuzhiyun const struct dss_pll_clock_info *cinfo);
127*4882a593Smuzhiyun };
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun struct dss_pll_hw {
130*4882a593Smuzhiyun unsigned n_max;
131*4882a593Smuzhiyun unsigned m_min;
132*4882a593Smuzhiyun unsigned m_max;
133*4882a593Smuzhiyun unsigned mX_max;
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun unsigned long fint_min, fint_max;
136*4882a593Smuzhiyun unsigned long clkdco_min, clkdco_low, clkdco_max;
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun u8 n_msb, n_lsb;
139*4882a593Smuzhiyun u8 m_msb, m_lsb;
140*4882a593Smuzhiyun u8 mX_msb[DSS_PLL_MAX_HSDIVS], mX_lsb[DSS_PLL_MAX_HSDIVS];
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun bool has_stopmode;
143*4882a593Smuzhiyun bool has_freqsel;
144*4882a593Smuzhiyun bool has_selfreqdco;
145*4882a593Smuzhiyun bool has_refsel;
146*4882a593Smuzhiyun };
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun struct dss_pll {
149*4882a593Smuzhiyun const char *name;
150*4882a593Smuzhiyun enum dss_pll_id id;
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun struct clk *clkin;
153*4882a593Smuzhiyun struct regulator *regulator;
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun void __iomem *base;
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun const struct dss_pll_hw *hw;
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun const struct dss_pll_ops *ops;
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun struct dss_pll_clock_info cinfo;
162*4882a593Smuzhiyun };
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun struct dispc_clock_info {
165*4882a593Smuzhiyun /* rates that we get with dividers below */
166*4882a593Smuzhiyun unsigned long lck;
167*4882a593Smuzhiyun unsigned long pck;
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun /* dividers */
170*4882a593Smuzhiyun u16 lck_div;
171*4882a593Smuzhiyun u16 pck_div;
172*4882a593Smuzhiyun };
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun struct dss_lcd_mgr_config {
175*4882a593Smuzhiyun enum dss_io_pad_mode io_pad_mode;
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun bool stallmode;
178*4882a593Smuzhiyun bool fifohandcheck;
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun struct dispc_clock_info clock_info;
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun int video_port_width;
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun int lcden_sig_polarity;
185*4882a593Smuzhiyun };
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun struct seq_file;
188*4882a593Smuzhiyun struct platform_device;
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun /* core */
191*4882a593Smuzhiyun struct platform_device *dss_get_core_pdev(void);
192*4882a593Smuzhiyun int dss_dsi_enable_pads(int dsi_id, unsigned lane_mask);
193*4882a593Smuzhiyun void dss_dsi_disable_pads(int dsi_id, unsigned lane_mask);
194*4882a593Smuzhiyun int dss_set_min_bus_tput(struct device *dev, unsigned long tput);
195*4882a593Smuzhiyun void dss_debugfs_create_file(const char *name, void (*write)(struct seq_file *));
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun /* display */
198*4882a593Smuzhiyun int dss_suspend_all_devices(void);
199*4882a593Smuzhiyun int dss_resume_all_devices(void);
200*4882a593Smuzhiyun void dss_disable_all_devices(void);
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun int display_init_sysfs(struct platform_device *pdev);
203*4882a593Smuzhiyun void display_uninit_sysfs(struct platform_device *pdev);
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun /* manager */
206*4882a593Smuzhiyun int dss_init_overlay_managers(void);
207*4882a593Smuzhiyun void dss_uninit_overlay_managers(void);
208*4882a593Smuzhiyun int dss_init_overlay_managers_sysfs(struct platform_device *pdev);
209*4882a593Smuzhiyun void dss_uninit_overlay_managers_sysfs(struct platform_device *pdev);
210*4882a593Smuzhiyun int dss_mgr_simple_check(struct omap_overlay_manager *mgr,
211*4882a593Smuzhiyun const struct omap_overlay_manager_info *info);
212*4882a593Smuzhiyun int dss_mgr_check_timings(struct omap_overlay_manager *mgr,
213*4882a593Smuzhiyun const struct omap_video_timings *timings);
214*4882a593Smuzhiyun int dss_mgr_check(struct omap_overlay_manager *mgr,
215*4882a593Smuzhiyun struct omap_overlay_manager_info *info,
216*4882a593Smuzhiyun const struct omap_video_timings *mgr_timings,
217*4882a593Smuzhiyun const struct dss_lcd_mgr_config *config,
218*4882a593Smuzhiyun struct omap_overlay_info **overlay_infos);
219*4882a593Smuzhiyun
dss_mgr_is_lcd(enum omap_channel id)220*4882a593Smuzhiyun static inline bool dss_mgr_is_lcd(enum omap_channel id)
221*4882a593Smuzhiyun {
222*4882a593Smuzhiyun if (id == OMAP_DSS_CHANNEL_LCD || id == OMAP_DSS_CHANNEL_LCD2 ||
223*4882a593Smuzhiyun id == OMAP_DSS_CHANNEL_LCD3)
224*4882a593Smuzhiyun return true;
225*4882a593Smuzhiyun else
226*4882a593Smuzhiyun return false;
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun int dss_manager_kobj_init(struct omap_overlay_manager *mgr,
230*4882a593Smuzhiyun struct platform_device *pdev);
231*4882a593Smuzhiyun void dss_manager_kobj_uninit(struct omap_overlay_manager *mgr);
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun /* overlay */
234*4882a593Smuzhiyun void dss_init_overlays(struct platform_device *pdev);
235*4882a593Smuzhiyun void dss_uninit_overlays(struct platform_device *pdev);
236*4882a593Smuzhiyun void dss_overlay_setup_dispc_manager(struct omap_overlay_manager *mgr);
237*4882a593Smuzhiyun int dss_ovl_simple_check(struct omap_overlay *ovl,
238*4882a593Smuzhiyun const struct omap_overlay_info *info);
239*4882a593Smuzhiyun int dss_ovl_check(struct omap_overlay *ovl, struct omap_overlay_info *info,
240*4882a593Smuzhiyun const struct omap_video_timings *mgr_timings);
241*4882a593Smuzhiyun bool dss_ovl_use_replication(struct dss_lcd_mgr_config config,
242*4882a593Smuzhiyun enum omap_color_mode mode);
243*4882a593Smuzhiyun int dss_overlay_kobj_init(struct omap_overlay *ovl,
244*4882a593Smuzhiyun struct platform_device *pdev);
245*4882a593Smuzhiyun void dss_overlay_kobj_uninit(struct omap_overlay *ovl);
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun /* DSS */
248*4882a593Smuzhiyun int dss_init_platform_driver(void) __init;
249*4882a593Smuzhiyun void dss_uninit_platform_driver(void);
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun int dss_runtime_get(void);
252*4882a593Smuzhiyun void dss_runtime_put(void);
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun unsigned long dss_get_dispc_clk_rate(void);
255*4882a593Smuzhiyun int dss_dpi_select_source(int port, enum omap_channel channel);
256*4882a593Smuzhiyun void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select);
257*4882a593Smuzhiyun enum dss_hdmi_venc_clk_source_select dss_get_hdmi_venc_clk_source(void);
258*4882a593Smuzhiyun const char *dss_get_generic_clk_source_name(enum omap_dss_clk_source clk_src);
259*4882a593Smuzhiyun void dss_dump_clocks(struct seq_file *s);
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun /* DSS VIDEO PLL */
262*4882a593Smuzhiyun struct dss_pll *dss_video_pll_init(struct platform_device *pdev, int id,
263*4882a593Smuzhiyun struct regulator *regulator);
264*4882a593Smuzhiyun void dss_video_pll_uninit(struct dss_pll *pll);
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun /* dss-of */
267*4882a593Smuzhiyun struct device_node *dss_of_port_get_parent_device(struct device_node *port);
268*4882a593Smuzhiyun u32 dss_of_port_get_port_number(struct device_node *port);
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun #if defined(CONFIG_FB_OMAP2_DSS_DEBUGFS)
271*4882a593Smuzhiyun void dss_debug_dump_clocks(struct seq_file *s);
272*4882a593Smuzhiyun #endif
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun void dss_ctrl_pll_enable(enum dss_pll_id pll_id, bool enable);
275*4882a593Smuzhiyun void dss_ctrl_pll_set_control_mux(enum dss_pll_id pll_id,
276*4882a593Smuzhiyun enum omap_channel channel);
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun void dss_sdi_init(int datapairs);
279*4882a593Smuzhiyun int dss_sdi_enable(void);
280*4882a593Smuzhiyun void dss_sdi_disable(void);
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun void dss_select_dsi_clk_source(int dsi_module,
283*4882a593Smuzhiyun enum omap_dss_clk_source clk_src);
284*4882a593Smuzhiyun void dss_select_lcd_clk_source(enum omap_channel channel,
285*4882a593Smuzhiyun enum omap_dss_clk_source clk_src);
286*4882a593Smuzhiyun enum omap_dss_clk_source dss_get_dispc_clk_source(void);
287*4882a593Smuzhiyun enum omap_dss_clk_source dss_get_dsi_clk_source(int dsi_module);
288*4882a593Smuzhiyun enum omap_dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel);
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun void dss_set_venc_output(enum omap_dss_venc_type type);
291*4882a593Smuzhiyun void dss_set_dac_pwrdn_bgz(bool enable);
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun int dss_set_fck_rate(unsigned long rate);
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun typedef bool (*dss_div_calc_func)(unsigned long fck, void *data);
296*4882a593Smuzhiyun bool dss_div_calc(unsigned long pck, unsigned long fck_min,
297*4882a593Smuzhiyun dss_div_calc_func func, void *data);
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun /* SDI */
300*4882a593Smuzhiyun int sdi_init_platform_driver(void) __init;
301*4882a593Smuzhiyun void sdi_uninit_platform_driver(void);
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun #ifdef CONFIG_FB_OMAP2_DSS_SDI
304*4882a593Smuzhiyun int sdi_init_port(struct platform_device *pdev, struct device_node *port);
305*4882a593Smuzhiyun void sdi_uninit_port(struct device_node *port);
306*4882a593Smuzhiyun #else
sdi_init_port(struct platform_device * pdev,struct device_node * port)307*4882a593Smuzhiyun static inline int sdi_init_port(struct platform_device *pdev,
308*4882a593Smuzhiyun struct device_node *port)
309*4882a593Smuzhiyun {
310*4882a593Smuzhiyun return 0;
311*4882a593Smuzhiyun }
sdi_uninit_port(struct device_node * port)312*4882a593Smuzhiyun static inline void sdi_uninit_port(struct device_node *port)
313*4882a593Smuzhiyun {
314*4882a593Smuzhiyun }
315*4882a593Smuzhiyun #endif
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun /* DSI */
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun #ifdef CONFIG_FB_OMAP2_DSS_DSI
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun struct dentry;
322*4882a593Smuzhiyun struct file_operations;
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun int dsi_init_platform_driver(void) __init;
325*4882a593Smuzhiyun void dsi_uninit_platform_driver(void);
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun void dsi_dump_clocks(struct seq_file *s);
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun void dsi_irq_handler(void);
330*4882a593Smuzhiyun u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt);
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun #else
dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt)333*4882a593Smuzhiyun static inline u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt)
334*4882a593Smuzhiyun {
335*4882a593Smuzhiyun WARN(1, "%s: DSI not compiled in, returning pixel_size as 0\n",
336*4882a593Smuzhiyun __func__);
337*4882a593Smuzhiyun return 0;
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun #endif
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun /* DPI */
342*4882a593Smuzhiyun int dpi_init_platform_driver(void) __init;
343*4882a593Smuzhiyun void dpi_uninit_platform_driver(void);
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun #ifdef CONFIG_FB_OMAP2_DSS_DPI
346*4882a593Smuzhiyun int dpi_init_port(struct platform_device *pdev, struct device_node *port);
347*4882a593Smuzhiyun void dpi_uninit_port(struct device_node *port);
348*4882a593Smuzhiyun #else
dpi_init_port(struct platform_device * pdev,struct device_node * port)349*4882a593Smuzhiyun static inline int dpi_init_port(struct platform_device *pdev,
350*4882a593Smuzhiyun struct device_node *port)
351*4882a593Smuzhiyun {
352*4882a593Smuzhiyun return 0;
353*4882a593Smuzhiyun }
dpi_uninit_port(struct device_node * port)354*4882a593Smuzhiyun static inline void dpi_uninit_port(struct device_node *port)
355*4882a593Smuzhiyun {
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun #endif
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun /* DISPC */
360*4882a593Smuzhiyun int dispc_init_platform_driver(void) __init;
361*4882a593Smuzhiyun void dispc_uninit_platform_driver(void);
362*4882a593Smuzhiyun void dispc_dump_clocks(struct seq_file *s);
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun void dispc_enable_sidle(void);
365*4882a593Smuzhiyun void dispc_disable_sidle(void);
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun void dispc_lcd_enable_signal(bool enable);
368*4882a593Smuzhiyun void dispc_pck_free_enable(bool enable);
369*4882a593Smuzhiyun void dispc_enable_fifomerge(bool enable);
370*4882a593Smuzhiyun void dispc_enable_gamma_table(bool enable);
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun typedef bool (*dispc_div_calc_func)(int lckd, int pckd, unsigned long lck,
373*4882a593Smuzhiyun unsigned long pck, void *data);
374*4882a593Smuzhiyun bool dispc_div_calc(unsigned long dispc,
375*4882a593Smuzhiyun unsigned long pck_min, unsigned long pck_max,
376*4882a593Smuzhiyun dispc_div_calc_func func, void *data);
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun bool dispc_mgr_timings_ok(enum omap_channel channel,
379*4882a593Smuzhiyun const struct omap_video_timings *timings);
380*4882a593Smuzhiyun int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
381*4882a593Smuzhiyun struct dispc_clock_info *cinfo);
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high);
385*4882a593Smuzhiyun void dispc_ovl_compute_fifo_thresholds(enum omap_plane plane,
386*4882a593Smuzhiyun u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
387*4882a593Smuzhiyun bool manual_update);
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun void dispc_mgr_set_clock_div(enum omap_channel channel,
390*4882a593Smuzhiyun const struct dispc_clock_info *cinfo);
391*4882a593Smuzhiyun int dispc_mgr_get_clock_div(enum omap_channel channel,
392*4882a593Smuzhiyun struct dispc_clock_info *cinfo);
393*4882a593Smuzhiyun void dispc_set_tv_pclk(unsigned long pclk);
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun u32 dispc_read_irqstatus(void);
396*4882a593Smuzhiyun void dispc_clear_irqstatus(u32 mask);
397*4882a593Smuzhiyun u32 dispc_read_irqenable(void);
398*4882a593Smuzhiyun void dispc_write_irqenable(u32 mask);
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun int dispc_request_irq(irq_handler_t handler, void *dev_id);
401*4882a593Smuzhiyun void dispc_free_irq(void *dev_id);
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun int dispc_runtime_get(void);
404*4882a593Smuzhiyun void dispc_runtime_put(void);
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun void dispc_mgr_enable(enum omap_channel channel, bool enable);
407*4882a593Smuzhiyun bool dispc_mgr_is_enabled(enum omap_channel channel);
408*4882a593Smuzhiyun u32 dispc_mgr_get_vsync_irq(enum omap_channel channel);
409*4882a593Smuzhiyun u32 dispc_mgr_get_framedone_irq(enum omap_channel channel);
410*4882a593Smuzhiyun u32 dispc_mgr_get_sync_lost_irq(enum omap_channel channel);
411*4882a593Smuzhiyun bool dispc_mgr_go_busy(enum omap_channel channel);
412*4882a593Smuzhiyun void dispc_mgr_go(enum omap_channel channel);
413*4882a593Smuzhiyun void dispc_mgr_set_lcd_config(enum omap_channel channel,
414*4882a593Smuzhiyun const struct dss_lcd_mgr_config *config);
415*4882a593Smuzhiyun void dispc_mgr_set_timings(enum omap_channel channel,
416*4882a593Smuzhiyun const struct omap_video_timings *timings);
417*4882a593Smuzhiyun void dispc_mgr_setup(enum omap_channel channel,
418*4882a593Smuzhiyun const struct omap_overlay_manager_info *info);
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun int dispc_ovl_check(enum omap_plane plane, enum omap_channel channel,
421*4882a593Smuzhiyun const struct omap_overlay_info *oi,
422*4882a593Smuzhiyun const struct omap_video_timings *timings,
423*4882a593Smuzhiyun int *x_predecim, int *y_predecim);
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun int dispc_ovl_enable(enum omap_plane plane, bool enable);
426*4882a593Smuzhiyun bool dispc_ovl_enabled(enum omap_plane plane);
427*4882a593Smuzhiyun void dispc_ovl_set_channel_out(enum omap_plane plane,
428*4882a593Smuzhiyun enum omap_channel channel);
429*4882a593Smuzhiyun int dispc_ovl_setup(enum omap_plane plane, const struct omap_overlay_info *oi,
430*4882a593Smuzhiyun bool replication, const struct omap_video_timings *mgr_timings,
431*4882a593Smuzhiyun bool mem_to_mem);
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun /* VENC */
434*4882a593Smuzhiyun int venc_init_platform_driver(void) __init;
435*4882a593Smuzhiyun void venc_uninit_platform_driver(void);
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun /* HDMI */
438*4882a593Smuzhiyun int hdmi4_init_platform_driver(void) __init;
439*4882a593Smuzhiyun void hdmi4_uninit_platform_driver(void);
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun int hdmi5_init_platform_driver(void) __init;
442*4882a593Smuzhiyun void hdmi5_uninit_platform_driver(void);
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun #ifdef CONFIG_FB_OMAP2_DSS_COLLECT_IRQ_STATS
dss_collect_irq_stats(u32 irqstatus,unsigned * irq_arr)446*4882a593Smuzhiyun static inline void dss_collect_irq_stats(u32 irqstatus, unsigned *irq_arr)
447*4882a593Smuzhiyun {
448*4882a593Smuzhiyun int b;
449*4882a593Smuzhiyun for (b = 0; b < 32; ++b) {
450*4882a593Smuzhiyun if (irqstatus & (1 << b))
451*4882a593Smuzhiyun irq_arr[b]++;
452*4882a593Smuzhiyun }
453*4882a593Smuzhiyun }
454*4882a593Smuzhiyun #endif
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun /* PLL */
457*4882a593Smuzhiyun typedef bool (*dss_pll_calc_func)(int n, int m, unsigned long fint,
458*4882a593Smuzhiyun unsigned long clkdco, void *data);
459*4882a593Smuzhiyun typedef bool (*dss_hsdiv_calc_func)(int m_dispc, unsigned long dispc,
460*4882a593Smuzhiyun void *data);
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun int dss_pll_register(struct dss_pll *pll);
463*4882a593Smuzhiyun void dss_pll_unregister(struct dss_pll *pll);
464*4882a593Smuzhiyun struct dss_pll *dss_pll_find(const char *name);
465*4882a593Smuzhiyun int dss_pll_enable(struct dss_pll *pll);
466*4882a593Smuzhiyun void dss_pll_disable(struct dss_pll *pll);
467*4882a593Smuzhiyun int dss_pll_set_config(struct dss_pll *pll,
468*4882a593Smuzhiyun const struct dss_pll_clock_info *cinfo);
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun bool dss_pll_hsdiv_calc(const struct dss_pll *pll, unsigned long clkdco,
471*4882a593Smuzhiyun unsigned long out_min, unsigned long out_max,
472*4882a593Smuzhiyun dss_hsdiv_calc_func func, void *data);
473*4882a593Smuzhiyun bool dss_pll_calc(const struct dss_pll *pll, unsigned long clkin,
474*4882a593Smuzhiyun unsigned long pll_min, unsigned long pll_max,
475*4882a593Smuzhiyun dss_pll_calc_func func, void *data);
476*4882a593Smuzhiyun int dss_pll_write_config_type_a(struct dss_pll *pll,
477*4882a593Smuzhiyun const struct dss_pll_clock_info *cinfo);
478*4882a593Smuzhiyun int dss_pll_write_config_type_b(struct dss_pll *pll,
479*4882a593Smuzhiyun const struct dss_pll_clock_info *cinfo);
480*4882a593Smuzhiyun int dss_pll_wait_reset_done(struct dss_pll *pll);
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun /* compat */
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun struct dss_mgr_ops {
485*4882a593Smuzhiyun int (*connect)(struct omap_overlay_manager *mgr,
486*4882a593Smuzhiyun struct omap_dss_device *dst);
487*4882a593Smuzhiyun void (*disconnect)(struct omap_overlay_manager *mgr,
488*4882a593Smuzhiyun struct omap_dss_device *dst);
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun void (*start_update)(struct omap_overlay_manager *mgr);
491*4882a593Smuzhiyun int (*enable)(struct omap_overlay_manager *mgr);
492*4882a593Smuzhiyun void (*disable)(struct omap_overlay_manager *mgr);
493*4882a593Smuzhiyun void (*set_timings)(struct omap_overlay_manager *mgr,
494*4882a593Smuzhiyun const struct omap_video_timings *timings);
495*4882a593Smuzhiyun void (*set_lcd_config)(struct omap_overlay_manager *mgr,
496*4882a593Smuzhiyun const struct dss_lcd_mgr_config *config);
497*4882a593Smuzhiyun int (*register_framedone_handler)(struct omap_overlay_manager *mgr,
498*4882a593Smuzhiyun void (*handler)(void *), void *data);
499*4882a593Smuzhiyun void (*unregister_framedone_handler)(struct omap_overlay_manager *mgr,
500*4882a593Smuzhiyun void (*handler)(void *), void *data);
501*4882a593Smuzhiyun };
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun int dss_install_mgr_ops(const struct dss_mgr_ops *mgr_ops);
504*4882a593Smuzhiyun void dss_uninstall_mgr_ops(void);
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun int dss_mgr_connect(struct omap_overlay_manager *mgr,
507*4882a593Smuzhiyun struct omap_dss_device *dst);
508*4882a593Smuzhiyun void dss_mgr_disconnect(struct omap_overlay_manager *mgr,
509*4882a593Smuzhiyun struct omap_dss_device *dst);
510*4882a593Smuzhiyun void dss_mgr_set_timings(struct omap_overlay_manager *mgr,
511*4882a593Smuzhiyun const struct omap_video_timings *timings);
512*4882a593Smuzhiyun void dss_mgr_set_lcd_config(struct omap_overlay_manager *mgr,
513*4882a593Smuzhiyun const struct dss_lcd_mgr_config *config);
514*4882a593Smuzhiyun int dss_mgr_enable(struct omap_overlay_manager *mgr);
515*4882a593Smuzhiyun void dss_mgr_disable(struct omap_overlay_manager *mgr);
516*4882a593Smuzhiyun void dss_mgr_start_update(struct omap_overlay_manager *mgr);
517*4882a593Smuzhiyun int dss_mgr_register_framedone_handler(struct omap_overlay_manager *mgr,
518*4882a593Smuzhiyun void (*handler)(void *), void *data);
519*4882a593Smuzhiyun void dss_mgr_unregister_framedone_handler(struct omap_overlay_manager *mgr,
520*4882a593Smuzhiyun void (*handler)(void *), void *data);
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun #endif
523