xref: /OK3568_Linux_fs/kernel/drivers/video/fbdev/omap2/omapfb/dss/dpi.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * linux/drivers/video/omap2/dss/dpi.c
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2009 Nokia Corporation
6*4882a593Smuzhiyun  * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * Some code and ideas taken from drivers/video/omap/ driver
9*4882a593Smuzhiyun  * by Imre Deak.
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #define DSS_SUBSYS_NAME "DPI"
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include <linux/kernel.h>
15*4882a593Smuzhiyun #include <linux/delay.h>
16*4882a593Smuzhiyun #include <linux/export.h>
17*4882a593Smuzhiyun #include <linux/err.h>
18*4882a593Smuzhiyun #include <linux/errno.h>
19*4882a593Smuzhiyun #include <linux/platform_device.h>
20*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
21*4882a593Smuzhiyun #include <linux/string.h>
22*4882a593Smuzhiyun #include <linux/of.h>
23*4882a593Smuzhiyun #include <linux/clk.h>
24*4882a593Smuzhiyun #include <linux/component.h>
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #include <video/omapfb_dss.h>
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #include "dss.h"
29*4882a593Smuzhiyun #include "dss_features.h"
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #define HSDIV_DISPC	0
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun struct dpi_data {
34*4882a593Smuzhiyun 	struct platform_device *pdev;
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun 	struct regulator *vdds_dsi_reg;
37*4882a593Smuzhiyun 	struct dss_pll *pll;
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun 	struct mutex lock;
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun 	struct omap_video_timings timings;
42*4882a593Smuzhiyun 	struct dss_lcd_mgr_config mgr_config;
43*4882a593Smuzhiyun 	int data_lines;
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun 	struct omap_dss_device output;
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun 	bool port_initialized;
48*4882a593Smuzhiyun };
49*4882a593Smuzhiyun 
dpi_get_data_from_dssdev(struct omap_dss_device * dssdev)50*4882a593Smuzhiyun static struct dpi_data *dpi_get_data_from_dssdev(struct omap_dss_device *dssdev)
51*4882a593Smuzhiyun {
52*4882a593Smuzhiyun 	return container_of(dssdev, struct dpi_data, output);
53*4882a593Smuzhiyun }
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun /* only used in non-DT mode */
dpi_get_data_from_pdev(struct platform_device * pdev)56*4882a593Smuzhiyun static struct dpi_data *dpi_get_data_from_pdev(struct platform_device *pdev)
57*4882a593Smuzhiyun {
58*4882a593Smuzhiyun 	return dev_get_drvdata(&pdev->dev);
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun 
dpi_get_pll(enum omap_channel channel)61*4882a593Smuzhiyun static struct dss_pll *dpi_get_pll(enum omap_channel channel)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun 	/*
64*4882a593Smuzhiyun 	 * XXX we can't currently use DSI PLL for DPI with OMAP3, as the DSI PLL
65*4882a593Smuzhiyun 	 * would also be used for DISPC fclk. Meaning, when the DPI output is
66*4882a593Smuzhiyun 	 * disabled, DISPC clock will be disabled, and TV out will stop.
67*4882a593Smuzhiyun 	 */
68*4882a593Smuzhiyun 	switch (omapdss_get_version()) {
69*4882a593Smuzhiyun 	case OMAPDSS_VER_OMAP24xx:
70*4882a593Smuzhiyun 	case OMAPDSS_VER_OMAP34xx_ES1:
71*4882a593Smuzhiyun 	case OMAPDSS_VER_OMAP34xx_ES3:
72*4882a593Smuzhiyun 	case OMAPDSS_VER_OMAP3630:
73*4882a593Smuzhiyun 	case OMAPDSS_VER_AM35xx:
74*4882a593Smuzhiyun 	case OMAPDSS_VER_AM43xx:
75*4882a593Smuzhiyun 		return NULL;
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 	case OMAPDSS_VER_OMAP4430_ES1:
78*4882a593Smuzhiyun 	case OMAPDSS_VER_OMAP4430_ES2:
79*4882a593Smuzhiyun 	case OMAPDSS_VER_OMAP4:
80*4882a593Smuzhiyun 		switch (channel) {
81*4882a593Smuzhiyun 		case OMAP_DSS_CHANNEL_LCD:
82*4882a593Smuzhiyun 			return dss_pll_find("dsi0");
83*4882a593Smuzhiyun 		case OMAP_DSS_CHANNEL_LCD2:
84*4882a593Smuzhiyun 			return dss_pll_find("dsi1");
85*4882a593Smuzhiyun 		default:
86*4882a593Smuzhiyun 			return NULL;
87*4882a593Smuzhiyun 		}
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	case OMAPDSS_VER_OMAP5:
90*4882a593Smuzhiyun 		switch (channel) {
91*4882a593Smuzhiyun 		case OMAP_DSS_CHANNEL_LCD:
92*4882a593Smuzhiyun 			return dss_pll_find("dsi0");
93*4882a593Smuzhiyun 		case OMAP_DSS_CHANNEL_LCD3:
94*4882a593Smuzhiyun 			return dss_pll_find("dsi1");
95*4882a593Smuzhiyun 		default:
96*4882a593Smuzhiyun 			return NULL;
97*4882a593Smuzhiyun 		}
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	case OMAPDSS_VER_DRA7xx:
100*4882a593Smuzhiyun 		switch (channel) {
101*4882a593Smuzhiyun 		case OMAP_DSS_CHANNEL_LCD:
102*4882a593Smuzhiyun 		case OMAP_DSS_CHANNEL_LCD2:
103*4882a593Smuzhiyun 			return dss_pll_find("video0");
104*4882a593Smuzhiyun 		case OMAP_DSS_CHANNEL_LCD3:
105*4882a593Smuzhiyun 			return dss_pll_find("video1");
106*4882a593Smuzhiyun 		default:
107*4882a593Smuzhiyun 			return NULL;
108*4882a593Smuzhiyun 		}
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	default:
111*4882a593Smuzhiyun 		return NULL;
112*4882a593Smuzhiyun 	}
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun 
dpi_get_alt_clk_src(enum omap_channel channel)115*4882a593Smuzhiyun static enum omap_dss_clk_source dpi_get_alt_clk_src(enum omap_channel channel)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun 	switch (channel) {
118*4882a593Smuzhiyun 	case OMAP_DSS_CHANNEL_LCD:
119*4882a593Smuzhiyun 		return OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC;
120*4882a593Smuzhiyun 	case OMAP_DSS_CHANNEL_LCD2:
121*4882a593Smuzhiyun 		return OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC;
122*4882a593Smuzhiyun 	case OMAP_DSS_CHANNEL_LCD3:
123*4882a593Smuzhiyun 		return OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC;
124*4882a593Smuzhiyun 	default:
125*4882a593Smuzhiyun 		/* this shouldn't happen */
126*4882a593Smuzhiyun 		WARN_ON(1);
127*4882a593Smuzhiyun 		return OMAP_DSS_CLK_SRC_FCK;
128*4882a593Smuzhiyun 	}
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun struct dpi_clk_calc_ctx {
132*4882a593Smuzhiyun 	struct dss_pll *pll;
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	/* inputs */
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	unsigned long pck_min, pck_max;
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	/* outputs */
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	struct dss_pll_clock_info dsi_cinfo;
141*4882a593Smuzhiyun 	unsigned long fck;
142*4882a593Smuzhiyun 	struct dispc_clock_info dispc_cinfo;
143*4882a593Smuzhiyun };
144*4882a593Smuzhiyun 
dpi_calc_dispc_cb(int lckd,int pckd,unsigned long lck,unsigned long pck,void * data)145*4882a593Smuzhiyun static bool dpi_calc_dispc_cb(int lckd, int pckd, unsigned long lck,
146*4882a593Smuzhiyun 		unsigned long pck, void *data)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun 	struct dpi_clk_calc_ctx *ctx = data;
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	/*
151*4882a593Smuzhiyun 	 * Odd dividers give us uneven duty cycle, causing problem when level
152*4882a593Smuzhiyun 	 * shifted. So skip all odd dividers when the pixel clock is on the
153*4882a593Smuzhiyun 	 * higher side.
154*4882a593Smuzhiyun 	 */
155*4882a593Smuzhiyun 	if (ctx->pck_min >= 100000000) {
156*4882a593Smuzhiyun 		if (lckd > 1 && lckd % 2 != 0)
157*4882a593Smuzhiyun 			return false;
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 		if (pckd > 1 && pckd % 2 != 0)
160*4882a593Smuzhiyun 			return false;
161*4882a593Smuzhiyun 	}
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	ctx->dispc_cinfo.lck_div = lckd;
164*4882a593Smuzhiyun 	ctx->dispc_cinfo.pck_div = pckd;
165*4882a593Smuzhiyun 	ctx->dispc_cinfo.lck = lck;
166*4882a593Smuzhiyun 	ctx->dispc_cinfo.pck = pck;
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	return true;
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 
dpi_calc_hsdiv_cb(int m_dispc,unsigned long dispc,void * data)172*4882a593Smuzhiyun static bool dpi_calc_hsdiv_cb(int m_dispc, unsigned long dispc,
173*4882a593Smuzhiyun 		void *data)
174*4882a593Smuzhiyun {
175*4882a593Smuzhiyun 	struct dpi_clk_calc_ctx *ctx = data;
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	/*
178*4882a593Smuzhiyun 	 * Odd dividers give us uneven duty cycle, causing problem when level
179*4882a593Smuzhiyun 	 * shifted. So skip all odd dividers when the pixel clock is on the
180*4882a593Smuzhiyun 	 * higher side.
181*4882a593Smuzhiyun 	 */
182*4882a593Smuzhiyun 	if (m_dispc > 1 && m_dispc % 2 != 0 && ctx->pck_min >= 100000000)
183*4882a593Smuzhiyun 		return false;
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	ctx->dsi_cinfo.mX[HSDIV_DISPC] = m_dispc;
186*4882a593Smuzhiyun 	ctx->dsi_cinfo.clkout[HSDIV_DISPC] = dispc;
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	return dispc_div_calc(dispc, ctx->pck_min, ctx->pck_max,
189*4882a593Smuzhiyun 			dpi_calc_dispc_cb, ctx);
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 
dpi_calc_pll_cb(int n,int m,unsigned long fint,unsigned long clkdco,void * data)193*4882a593Smuzhiyun static bool dpi_calc_pll_cb(int n, int m, unsigned long fint,
194*4882a593Smuzhiyun 		unsigned long clkdco,
195*4882a593Smuzhiyun 		void *data)
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun 	struct dpi_clk_calc_ctx *ctx = data;
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	ctx->dsi_cinfo.n = n;
200*4882a593Smuzhiyun 	ctx->dsi_cinfo.m = m;
201*4882a593Smuzhiyun 	ctx->dsi_cinfo.fint = fint;
202*4882a593Smuzhiyun 	ctx->dsi_cinfo.clkdco = clkdco;
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	return dss_pll_hsdiv_calc(ctx->pll, clkdco,
205*4882a593Smuzhiyun 		ctx->pck_min, dss_feat_get_param_max(FEAT_PARAM_DSS_FCK),
206*4882a593Smuzhiyun 		dpi_calc_hsdiv_cb, ctx);
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun 
dpi_calc_dss_cb(unsigned long fck,void * data)209*4882a593Smuzhiyun static bool dpi_calc_dss_cb(unsigned long fck, void *data)
210*4882a593Smuzhiyun {
211*4882a593Smuzhiyun 	struct dpi_clk_calc_ctx *ctx = data;
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	ctx->fck = fck;
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	return dispc_div_calc(fck, ctx->pck_min, ctx->pck_max,
216*4882a593Smuzhiyun 			dpi_calc_dispc_cb, ctx);
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun 
dpi_dsi_clk_calc(struct dpi_data * dpi,unsigned long pck,struct dpi_clk_calc_ctx * ctx)219*4882a593Smuzhiyun static bool dpi_dsi_clk_calc(struct dpi_data *dpi, unsigned long pck,
220*4882a593Smuzhiyun 		struct dpi_clk_calc_ctx *ctx)
221*4882a593Smuzhiyun {
222*4882a593Smuzhiyun 	unsigned long clkin;
223*4882a593Smuzhiyun 	unsigned long pll_min, pll_max;
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	memset(ctx, 0, sizeof(*ctx));
226*4882a593Smuzhiyun 	ctx->pll = dpi->pll;
227*4882a593Smuzhiyun 	ctx->pck_min = pck - 1000;
228*4882a593Smuzhiyun 	ctx->pck_max = pck + 1000;
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	pll_min = 0;
231*4882a593Smuzhiyun 	pll_max = 0;
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	clkin = clk_get_rate(ctx->pll->clkin);
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	return dss_pll_calc(ctx->pll, clkin,
236*4882a593Smuzhiyun 			pll_min, pll_max,
237*4882a593Smuzhiyun 			dpi_calc_pll_cb, ctx);
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun 
dpi_dss_clk_calc(unsigned long pck,struct dpi_clk_calc_ctx * ctx)240*4882a593Smuzhiyun static bool dpi_dss_clk_calc(unsigned long pck, struct dpi_clk_calc_ctx *ctx)
241*4882a593Smuzhiyun {
242*4882a593Smuzhiyun 	int i;
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	/*
245*4882a593Smuzhiyun 	 * DSS fck gives us very few possibilities, so finding a good pixel
246*4882a593Smuzhiyun 	 * clock may not be possible. We try multiple times to find the clock,
247*4882a593Smuzhiyun 	 * each time widening the pixel clock range we look for, up to
248*4882a593Smuzhiyun 	 * +/- ~15MHz.
249*4882a593Smuzhiyun 	 */
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	for (i = 0; i < 25; ++i) {
252*4882a593Smuzhiyun 		bool ok;
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 		memset(ctx, 0, sizeof(*ctx));
255*4882a593Smuzhiyun 		if (pck > 1000 * i * i * i)
256*4882a593Smuzhiyun 			ctx->pck_min = max(pck - 1000 * i * i * i, 0lu);
257*4882a593Smuzhiyun 		else
258*4882a593Smuzhiyun 			ctx->pck_min = 0;
259*4882a593Smuzhiyun 		ctx->pck_max = pck + 1000 * i * i * i;
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 		ok = dss_div_calc(pck, ctx->pck_min, dpi_calc_dss_cb, ctx);
262*4882a593Smuzhiyun 		if (ok)
263*4882a593Smuzhiyun 			return ok;
264*4882a593Smuzhiyun 	}
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	return false;
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 
dpi_set_dsi_clk(struct dpi_data * dpi,enum omap_channel channel,unsigned long pck_req,unsigned long * fck,int * lck_div,int * pck_div)271*4882a593Smuzhiyun static int dpi_set_dsi_clk(struct dpi_data *dpi, enum omap_channel channel,
272*4882a593Smuzhiyun 		unsigned long pck_req, unsigned long *fck, int *lck_div,
273*4882a593Smuzhiyun 		int *pck_div)
274*4882a593Smuzhiyun {
275*4882a593Smuzhiyun 	struct dpi_clk_calc_ctx ctx;
276*4882a593Smuzhiyun 	int r;
277*4882a593Smuzhiyun 	bool ok;
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	ok = dpi_dsi_clk_calc(dpi, pck_req, &ctx);
280*4882a593Smuzhiyun 	if (!ok)
281*4882a593Smuzhiyun 		return -EINVAL;
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	r = dss_pll_set_config(dpi->pll, &ctx.dsi_cinfo);
284*4882a593Smuzhiyun 	if (r)
285*4882a593Smuzhiyun 		return r;
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 	dss_select_lcd_clk_source(channel,
288*4882a593Smuzhiyun 			dpi_get_alt_clk_src(channel));
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 	dpi->mgr_config.clock_info = ctx.dispc_cinfo;
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 	*fck = ctx.dsi_cinfo.clkout[HSDIV_DISPC];
293*4882a593Smuzhiyun 	*lck_div = ctx.dispc_cinfo.lck_div;
294*4882a593Smuzhiyun 	*pck_div = ctx.dispc_cinfo.pck_div;
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	return 0;
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun 
dpi_set_dispc_clk(struct dpi_data * dpi,unsigned long pck_req,unsigned long * fck,int * lck_div,int * pck_div)299*4882a593Smuzhiyun static int dpi_set_dispc_clk(struct dpi_data *dpi, unsigned long pck_req,
300*4882a593Smuzhiyun 		unsigned long *fck, int *lck_div, int *pck_div)
301*4882a593Smuzhiyun {
302*4882a593Smuzhiyun 	struct dpi_clk_calc_ctx ctx;
303*4882a593Smuzhiyun 	int r;
304*4882a593Smuzhiyun 	bool ok;
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 	ok = dpi_dss_clk_calc(pck_req, &ctx);
307*4882a593Smuzhiyun 	if (!ok)
308*4882a593Smuzhiyun 		return -EINVAL;
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	r = dss_set_fck_rate(ctx.fck);
311*4882a593Smuzhiyun 	if (r)
312*4882a593Smuzhiyun 		return r;
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 	dpi->mgr_config.clock_info = ctx.dispc_cinfo;
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	*fck = ctx.fck;
317*4882a593Smuzhiyun 	*lck_div = ctx.dispc_cinfo.lck_div;
318*4882a593Smuzhiyun 	*pck_div = ctx.dispc_cinfo.pck_div;
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	return 0;
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun 
dpi_set_mode(struct dpi_data * dpi)323*4882a593Smuzhiyun static int dpi_set_mode(struct dpi_data *dpi)
324*4882a593Smuzhiyun {
325*4882a593Smuzhiyun 	struct omap_dss_device *out = &dpi->output;
326*4882a593Smuzhiyun 	struct omap_overlay_manager *mgr = out->manager;
327*4882a593Smuzhiyun 	struct omap_video_timings *t = &dpi->timings;
328*4882a593Smuzhiyun 	int lck_div = 0, pck_div = 0;
329*4882a593Smuzhiyun 	unsigned long fck = 0;
330*4882a593Smuzhiyun 	unsigned long pck;
331*4882a593Smuzhiyun 	int r = 0;
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	if (dpi->pll)
334*4882a593Smuzhiyun 		r = dpi_set_dsi_clk(dpi, mgr->id, t->pixelclock, &fck,
335*4882a593Smuzhiyun 				&lck_div, &pck_div);
336*4882a593Smuzhiyun 	else
337*4882a593Smuzhiyun 		r = dpi_set_dispc_clk(dpi, t->pixelclock, &fck,
338*4882a593Smuzhiyun 				&lck_div, &pck_div);
339*4882a593Smuzhiyun 	if (r)
340*4882a593Smuzhiyun 		return r;
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 	pck = fck / lck_div / pck_div;
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	if (pck != t->pixelclock) {
345*4882a593Smuzhiyun 		DSSWARN("Could not find exact pixel clock. Requested %d Hz, got %lu Hz\n",
346*4882a593Smuzhiyun 			t->pixelclock, pck);
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 		t->pixelclock = pck;
349*4882a593Smuzhiyun 	}
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	dss_mgr_set_timings(mgr, t);
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 	return 0;
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun 
dpi_config_lcd_manager(struct dpi_data * dpi)356*4882a593Smuzhiyun static void dpi_config_lcd_manager(struct dpi_data *dpi)
357*4882a593Smuzhiyun {
358*4882a593Smuzhiyun 	struct omap_dss_device *out = &dpi->output;
359*4882a593Smuzhiyun 	struct omap_overlay_manager *mgr = out->manager;
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 	dpi->mgr_config.io_pad_mode = DSS_IO_PAD_MODE_BYPASS;
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 	dpi->mgr_config.stallmode = false;
364*4882a593Smuzhiyun 	dpi->mgr_config.fifohandcheck = false;
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	dpi->mgr_config.video_port_width = dpi->data_lines;
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	dpi->mgr_config.lcden_sig_polarity = 0;
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	dss_mgr_set_lcd_config(mgr, &dpi->mgr_config);
371*4882a593Smuzhiyun }
372*4882a593Smuzhiyun 
dpi_display_enable(struct omap_dss_device * dssdev)373*4882a593Smuzhiyun static int dpi_display_enable(struct omap_dss_device *dssdev)
374*4882a593Smuzhiyun {
375*4882a593Smuzhiyun 	struct dpi_data *dpi = dpi_get_data_from_dssdev(dssdev);
376*4882a593Smuzhiyun 	struct omap_dss_device *out = &dpi->output;
377*4882a593Smuzhiyun 	int r;
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	mutex_lock(&dpi->lock);
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	if (dss_has_feature(FEAT_DPI_USES_VDDS_DSI) && !dpi->vdds_dsi_reg) {
382*4882a593Smuzhiyun 		DSSERR("no VDSS_DSI regulator\n");
383*4882a593Smuzhiyun 		r = -ENODEV;
384*4882a593Smuzhiyun 		goto err_no_reg;
385*4882a593Smuzhiyun 	}
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 	if (out->manager == NULL) {
388*4882a593Smuzhiyun 		DSSERR("failed to enable display: no output/manager\n");
389*4882a593Smuzhiyun 		r = -ENODEV;
390*4882a593Smuzhiyun 		goto err_no_out_mgr;
391*4882a593Smuzhiyun 	}
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 	if (dss_has_feature(FEAT_DPI_USES_VDDS_DSI)) {
394*4882a593Smuzhiyun 		r = regulator_enable(dpi->vdds_dsi_reg);
395*4882a593Smuzhiyun 		if (r)
396*4882a593Smuzhiyun 			goto err_reg_enable;
397*4882a593Smuzhiyun 	}
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 	r = dispc_runtime_get();
400*4882a593Smuzhiyun 	if (r)
401*4882a593Smuzhiyun 		goto err_get_dispc;
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 	r = dss_dpi_select_source(out->port_num, out->manager->id);
404*4882a593Smuzhiyun 	if (r)
405*4882a593Smuzhiyun 		goto err_src_sel;
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 	if (dpi->pll) {
408*4882a593Smuzhiyun 		r = dss_pll_enable(dpi->pll);
409*4882a593Smuzhiyun 		if (r)
410*4882a593Smuzhiyun 			goto err_dsi_pll_init;
411*4882a593Smuzhiyun 	}
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	r = dpi_set_mode(dpi);
414*4882a593Smuzhiyun 	if (r)
415*4882a593Smuzhiyun 		goto err_set_mode;
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun 	dpi_config_lcd_manager(dpi);
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	mdelay(2);
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun 	r = dss_mgr_enable(out->manager);
422*4882a593Smuzhiyun 	if (r)
423*4882a593Smuzhiyun 		goto err_mgr_enable;
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 	mutex_unlock(&dpi->lock);
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 	return 0;
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun err_mgr_enable:
430*4882a593Smuzhiyun err_set_mode:
431*4882a593Smuzhiyun 	if (dpi->pll)
432*4882a593Smuzhiyun 		dss_pll_disable(dpi->pll);
433*4882a593Smuzhiyun err_dsi_pll_init:
434*4882a593Smuzhiyun err_src_sel:
435*4882a593Smuzhiyun 	dispc_runtime_put();
436*4882a593Smuzhiyun err_get_dispc:
437*4882a593Smuzhiyun 	if (dss_has_feature(FEAT_DPI_USES_VDDS_DSI))
438*4882a593Smuzhiyun 		regulator_disable(dpi->vdds_dsi_reg);
439*4882a593Smuzhiyun err_reg_enable:
440*4882a593Smuzhiyun err_no_out_mgr:
441*4882a593Smuzhiyun err_no_reg:
442*4882a593Smuzhiyun 	mutex_unlock(&dpi->lock);
443*4882a593Smuzhiyun 	return r;
444*4882a593Smuzhiyun }
445*4882a593Smuzhiyun 
dpi_display_disable(struct omap_dss_device * dssdev)446*4882a593Smuzhiyun static void dpi_display_disable(struct omap_dss_device *dssdev)
447*4882a593Smuzhiyun {
448*4882a593Smuzhiyun 	struct dpi_data *dpi = dpi_get_data_from_dssdev(dssdev);
449*4882a593Smuzhiyun 	struct omap_overlay_manager *mgr = dpi->output.manager;
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 	mutex_lock(&dpi->lock);
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	dss_mgr_disable(mgr);
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun 	if (dpi->pll) {
456*4882a593Smuzhiyun 		dss_select_lcd_clk_source(mgr->id, OMAP_DSS_CLK_SRC_FCK);
457*4882a593Smuzhiyun 		dss_pll_disable(dpi->pll);
458*4882a593Smuzhiyun 	}
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 	dispc_runtime_put();
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun 	if (dss_has_feature(FEAT_DPI_USES_VDDS_DSI))
463*4882a593Smuzhiyun 		regulator_disable(dpi->vdds_dsi_reg);
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 	mutex_unlock(&dpi->lock);
466*4882a593Smuzhiyun }
467*4882a593Smuzhiyun 
dpi_set_timings(struct omap_dss_device * dssdev,struct omap_video_timings * timings)468*4882a593Smuzhiyun static void dpi_set_timings(struct omap_dss_device *dssdev,
469*4882a593Smuzhiyun 		struct omap_video_timings *timings)
470*4882a593Smuzhiyun {
471*4882a593Smuzhiyun 	struct dpi_data *dpi = dpi_get_data_from_dssdev(dssdev);
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 	DSSDBG("dpi_set_timings\n");
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 	mutex_lock(&dpi->lock);
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun 	dpi->timings = *timings;
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun 	mutex_unlock(&dpi->lock);
480*4882a593Smuzhiyun }
481*4882a593Smuzhiyun 
dpi_get_timings(struct omap_dss_device * dssdev,struct omap_video_timings * timings)482*4882a593Smuzhiyun static void dpi_get_timings(struct omap_dss_device *dssdev,
483*4882a593Smuzhiyun 		struct omap_video_timings *timings)
484*4882a593Smuzhiyun {
485*4882a593Smuzhiyun 	struct dpi_data *dpi = dpi_get_data_from_dssdev(dssdev);
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun 	mutex_lock(&dpi->lock);
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun 	*timings = dpi->timings;
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 	mutex_unlock(&dpi->lock);
492*4882a593Smuzhiyun }
493*4882a593Smuzhiyun 
dpi_check_timings(struct omap_dss_device * dssdev,struct omap_video_timings * timings)494*4882a593Smuzhiyun static int dpi_check_timings(struct omap_dss_device *dssdev,
495*4882a593Smuzhiyun 			struct omap_video_timings *timings)
496*4882a593Smuzhiyun {
497*4882a593Smuzhiyun 	struct dpi_data *dpi = dpi_get_data_from_dssdev(dssdev);
498*4882a593Smuzhiyun 	struct omap_overlay_manager *mgr = dpi->output.manager;
499*4882a593Smuzhiyun 	int lck_div, pck_div;
500*4882a593Smuzhiyun 	unsigned long fck;
501*4882a593Smuzhiyun 	unsigned long pck;
502*4882a593Smuzhiyun 	struct dpi_clk_calc_ctx ctx;
503*4882a593Smuzhiyun 	bool ok;
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun 	if (mgr && !dispc_mgr_timings_ok(mgr->id, timings))
506*4882a593Smuzhiyun 		return -EINVAL;
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun 	if (timings->pixelclock == 0)
509*4882a593Smuzhiyun 		return -EINVAL;
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun 	if (dpi->pll) {
512*4882a593Smuzhiyun 		ok = dpi_dsi_clk_calc(dpi, timings->pixelclock, &ctx);
513*4882a593Smuzhiyun 		if (!ok)
514*4882a593Smuzhiyun 			return -EINVAL;
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun 		fck = ctx.dsi_cinfo.clkout[HSDIV_DISPC];
517*4882a593Smuzhiyun 	} else {
518*4882a593Smuzhiyun 		ok = dpi_dss_clk_calc(timings->pixelclock, &ctx);
519*4882a593Smuzhiyun 		if (!ok)
520*4882a593Smuzhiyun 			return -EINVAL;
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 		fck = ctx.fck;
523*4882a593Smuzhiyun 	}
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 	lck_div = ctx.dispc_cinfo.lck_div;
526*4882a593Smuzhiyun 	pck_div = ctx.dispc_cinfo.pck_div;
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun 	pck = fck / lck_div / pck_div;
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun 	timings->pixelclock = pck;
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun 	return 0;
533*4882a593Smuzhiyun }
534*4882a593Smuzhiyun 
dpi_set_data_lines(struct omap_dss_device * dssdev,int data_lines)535*4882a593Smuzhiyun static void dpi_set_data_lines(struct omap_dss_device *dssdev, int data_lines)
536*4882a593Smuzhiyun {
537*4882a593Smuzhiyun 	struct dpi_data *dpi = dpi_get_data_from_dssdev(dssdev);
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 	mutex_lock(&dpi->lock);
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun 	dpi->data_lines = data_lines;
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun 	mutex_unlock(&dpi->lock);
544*4882a593Smuzhiyun }
545*4882a593Smuzhiyun 
dpi_verify_dsi_pll(struct dss_pll * pll)546*4882a593Smuzhiyun static int dpi_verify_dsi_pll(struct dss_pll *pll)
547*4882a593Smuzhiyun {
548*4882a593Smuzhiyun 	int r;
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun 	/* do initial setup with the PLL to see if it is operational */
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun 	r = dss_pll_enable(pll);
553*4882a593Smuzhiyun 	if (r)
554*4882a593Smuzhiyun 		return r;
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 	dss_pll_disable(pll);
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun 	return 0;
559*4882a593Smuzhiyun }
560*4882a593Smuzhiyun 
dpi_init_regulator(struct dpi_data * dpi)561*4882a593Smuzhiyun static int dpi_init_regulator(struct dpi_data *dpi)
562*4882a593Smuzhiyun {
563*4882a593Smuzhiyun 	struct regulator *vdds_dsi;
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun 	if (!dss_has_feature(FEAT_DPI_USES_VDDS_DSI))
566*4882a593Smuzhiyun 		return 0;
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun 	if (dpi->vdds_dsi_reg)
569*4882a593Smuzhiyun 		return 0;
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun 	vdds_dsi = devm_regulator_get(&dpi->pdev->dev, "vdds_dsi");
572*4882a593Smuzhiyun 	if (IS_ERR(vdds_dsi)) {
573*4882a593Smuzhiyun 		if (PTR_ERR(vdds_dsi) != -EPROBE_DEFER)
574*4882a593Smuzhiyun 			DSSERR("can't get VDDS_DSI regulator\n");
575*4882a593Smuzhiyun 		return PTR_ERR(vdds_dsi);
576*4882a593Smuzhiyun 	}
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun 	dpi->vdds_dsi_reg = vdds_dsi;
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 	return 0;
581*4882a593Smuzhiyun }
582*4882a593Smuzhiyun 
dpi_init_pll(struct dpi_data * dpi)583*4882a593Smuzhiyun static void dpi_init_pll(struct dpi_data *dpi)
584*4882a593Smuzhiyun {
585*4882a593Smuzhiyun 	struct dss_pll *pll;
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun 	if (dpi->pll)
588*4882a593Smuzhiyun 		return;
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun 	pll = dpi_get_pll(dpi->output.dispc_channel);
591*4882a593Smuzhiyun 	if (!pll)
592*4882a593Smuzhiyun 		return;
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun 	/* On DRA7 we need to set a mux to use the PLL */
595*4882a593Smuzhiyun 	if (omapdss_get_version() == OMAPDSS_VER_DRA7xx)
596*4882a593Smuzhiyun 		dss_ctrl_pll_set_control_mux(pll->id, dpi->output.dispc_channel);
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun 	if (dpi_verify_dsi_pll(pll)) {
599*4882a593Smuzhiyun 		DSSWARN("DSI PLL not operational\n");
600*4882a593Smuzhiyun 		return;
601*4882a593Smuzhiyun 	}
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun 	dpi->pll = pll;
604*4882a593Smuzhiyun }
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun /*
607*4882a593Smuzhiyun  * Return a hardcoded channel for the DPI output. This should work for
608*4882a593Smuzhiyun  * current use cases, but this can be later expanded to either resolve
609*4882a593Smuzhiyun  * the channel in some more dynamic manner, or get the channel as a user
610*4882a593Smuzhiyun  * parameter.
611*4882a593Smuzhiyun  */
dpi_get_channel(int port_num)612*4882a593Smuzhiyun static enum omap_channel dpi_get_channel(int port_num)
613*4882a593Smuzhiyun {
614*4882a593Smuzhiyun 	switch (omapdss_get_version()) {
615*4882a593Smuzhiyun 	case OMAPDSS_VER_OMAP24xx:
616*4882a593Smuzhiyun 	case OMAPDSS_VER_OMAP34xx_ES1:
617*4882a593Smuzhiyun 	case OMAPDSS_VER_OMAP34xx_ES3:
618*4882a593Smuzhiyun 	case OMAPDSS_VER_OMAP3630:
619*4882a593Smuzhiyun 	case OMAPDSS_VER_AM35xx:
620*4882a593Smuzhiyun 	case OMAPDSS_VER_AM43xx:
621*4882a593Smuzhiyun 		return OMAP_DSS_CHANNEL_LCD;
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun 	case OMAPDSS_VER_DRA7xx:
624*4882a593Smuzhiyun 		switch (port_num) {
625*4882a593Smuzhiyun 		case 2:
626*4882a593Smuzhiyun 			return OMAP_DSS_CHANNEL_LCD3;
627*4882a593Smuzhiyun 		case 1:
628*4882a593Smuzhiyun 			return OMAP_DSS_CHANNEL_LCD2;
629*4882a593Smuzhiyun 		case 0:
630*4882a593Smuzhiyun 		default:
631*4882a593Smuzhiyun 			return OMAP_DSS_CHANNEL_LCD;
632*4882a593Smuzhiyun 		}
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun 	case OMAPDSS_VER_OMAP4430_ES1:
635*4882a593Smuzhiyun 	case OMAPDSS_VER_OMAP4430_ES2:
636*4882a593Smuzhiyun 	case OMAPDSS_VER_OMAP4:
637*4882a593Smuzhiyun 		return OMAP_DSS_CHANNEL_LCD2;
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun 	case OMAPDSS_VER_OMAP5:
640*4882a593Smuzhiyun 		return OMAP_DSS_CHANNEL_LCD3;
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun 	default:
643*4882a593Smuzhiyun 		DSSWARN("unsupported DSS version\n");
644*4882a593Smuzhiyun 		return OMAP_DSS_CHANNEL_LCD;
645*4882a593Smuzhiyun 	}
646*4882a593Smuzhiyun }
647*4882a593Smuzhiyun 
dpi_connect(struct omap_dss_device * dssdev,struct omap_dss_device * dst)648*4882a593Smuzhiyun static int dpi_connect(struct omap_dss_device *dssdev,
649*4882a593Smuzhiyun 		struct omap_dss_device *dst)
650*4882a593Smuzhiyun {
651*4882a593Smuzhiyun 	struct dpi_data *dpi = dpi_get_data_from_dssdev(dssdev);
652*4882a593Smuzhiyun 	struct omap_overlay_manager *mgr;
653*4882a593Smuzhiyun 	int r;
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun 	r = dpi_init_regulator(dpi);
656*4882a593Smuzhiyun 	if (r)
657*4882a593Smuzhiyun 		return r;
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun 	dpi_init_pll(dpi);
660*4882a593Smuzhiyun 
661*4882a593Smuzhiyun 	mgr = omap_dss_get_overlay_manager(dssdev->dispc_channel);
662*4882a593Smuzhiyun 	if (!mgr)
663*4882a593Smuzhiyun 		return -ENODEV;
664*4882a593Smuzhiyun 
665*4882a593Smuzhiyun 	r = dss_mgr_connect(mgr, dssdev);
666*4882a593Smuzhiyun 	if (r)
667*4882a593Smuzhiyun 		return r;
668*4882a593Smuzhiyun 
669*4882a593Smuzhiyun 	r = omapdss_output_set_device(dssdev, dst);
670*4882a593Smuzhiyun 	if (r) {
671*4882a593Smuzhiyun 		DSSERR("failed to connect output to new device: %s\n",
672*4882a593Smuzhiyun 				dst->name);
673*4882a593Smuzhiyun 		dss_mgr_disconnect(mgr, dssdev);
674*4882a593Smuzhiyun 		return r;
675*4882a593Smuzhiyun 	}
676*4882a593Smuzhiyun 
677*4882a593Smuzhiyun 	return 0;
678*4882a593Smuzhiyun }
679*4882a593Smuzhiyun 
dpi_disconnect(struct omap_dss_device * dssdev,struct omap_dss_device * dst)680*4882a593Smuzhiyun static void dpi_disconnect(struct omap_dss_device *dssdev,
681*4882a593Smuzhiyun 		struct omap_dss_device *dst)
682*4882a593Smuzhiyun {
683*4882a593Smuzhiyun 	WARN_ON(dst != dssdev->dst);
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun 	if (dst != dssdev->dst)
686*4882a593Smuzhiyun 		return;
687*4882a593Smuzhiyun 
688*4882a593Smuzhiyun 	omapdss_output_unset_device(dssdev);
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun 	if (dssdev->manager)
691*4882a593Smuzhiyun 		dss_mgr_disconnect(dssdev->manager, dssdev);
692*4882a593Smuzhiyun }
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun static const struct omapdss_dpi_ops dpi_ops = {
695*4882a593Smuzhiyun 	.connect = dpi_connect,
696*4882a593Smuzhiyun 	.disconnect = dpi_disconnect,
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun 	.enable = dpi_display_enable,
699*4882a593Smuzhiyun 	.disable = dpi_display_disable,
700*4882a593Smuzhiyun 
701*4882a593Smuzhiyun 	.check_timings = dpi_check_timings,
702*4882a593Smuzhiyun 	.set_timings = dpi_set_timings,
703*4882a593Smuzhiyun 	.get_timings = dpi_get_timings,
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun 	.set_data_lines = dpi_set_data_lines,
706*4882a593Smuzhiyun };
707*4882a593Smuzhiyun 
dpi_init_output(struct platform_device * pdev)708*4882a593Smuzhiyun static void dpi_init_output(struct platform_device *pdev)
709*4882a593Smuzhiyun {
710*4882a593Smuzhiyun 	struct dpi_data *dpi = dpi_get_data_from_pdev(pdev);
711*4882a593Smuzhiyun 	struct omap_dss_device *out = &dpi->output;
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun 	out->dev = &pdev->dev;
714*4882a593Smuzhiyun 	out->id = OMAP_DSS_OUTPUT_DPI;
715*4882a593Smuzhiyun 	out->output_type = OMAP_DISPLAY_TYPE_DPI;
716*4882a593Smuzhiyun 	out->name = "dpi.0";
717*4882a593Smuzhiyun 	out->dispc_channel = dpi_get_channel(0);
718*4882a593Smuzhiyun 	out->ops.dpi = &dpi_ops;
719*4882a593Smuzhiyun 	out->owner = THIS_MODULE;
720*4882a593Smuzhiyun 
721*4882a593Smuzhiyun 	omapdss_register_output(out);
722*4882a593Smuzhiyun }
723*4882a593Smuzhiyun 
dpi_uninit_output(struct platform_device * pdev)724*4882a593Smuzhiyun static void dpi_uninit_output(struct platform_device *pdev)
725*4882a593Smuzhiyun {
726*4882a593Smuzhiyun 	struct dpi_data *dpi = dpi_get_data_from_pdev(pdev);
727*4882a593Smuzhiyun 	struct omap_dss_device *out = &dpi->output;
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun 	omapdss_unregister_output(out);
730*4882a593Smuzhiyun }
731*4882a593Smuzhiyun 
dpi_init_output_port(struct platform_device * pdev,struct device_node * port)732*4882a593Smuzhiyun static void dpi_init_output_port(struct platform_device *pdev,
733*4882a593Smuzhiyun 	struct device_node *port)
734*4882a593Smuzhiyun {
735*4882a593Smuzhiyun 	struct dpi_data *dpi = port->data;
736*4882a593Smuzhiyun 	struct omap_dss_device *out = &dpi->output;
737*4882a593Smuzhiyun 	int r;
738*4882a593Smuzhiyun 	u32 port_num;
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun 	r = of_property_read_u32(port, "reg", &port_num);
741*4882a593Smuzhiyun 	if (r)
742*4882a593Smuzhiyun 		port_num = 0;
743*4882a593Smuzhiyun 
744*4882a593Smuzhiyun 	switch (port_num) {
745*4882a593Smuzhiyun 	case 2:
746*4882a593Smuzhiyun 		out->name = "dpi.2";
747*4882a593Smuzhiyun 		break;
748*4882a593Smuzhiyun 	case 1:
749*4882a593Smuzhiyun 		out->name = "dpi.1";
750*4882a593Smuzhiyun 		break;
751*4882a593Smuzhiyun 	case 0:
752*4882a593Smuzhiyun 	default:
753*4882a593Smuzhiyun 		out->name = "dpi.0";
754*4882a593Smuzhiyun 		break;
755*4882a593Smuzhiyun 	}
756*4882a593Smuzhiyun 
757*4882a593Smuzhiyun 	out->dev = &pdev->dev;
758*4882a593Smuzhiyun 	out->id = OMAP_DSS_OUTPUT_DPI;
759*4882a593Smuzhiyun 	out->output_type = OMAP_DISPLAY_TYPE_DPI;
760*4882a593Smuzhiyun 	out->dispc_channel = dpi_get_channel(port_num);
761*4882a593Smuzhiyun 	out->port_num = port_num;
762*4882a593Smuzhiyun 	out->ops.dpi = &dpi_ops;
763*4882a593Smuzhiyun 	out->owner = THIS_MODULE;
764*4882a593Smuzhiyun 
765*4882a593Smuzhiyun 	omapdss_register_output(out);
766*4882a593Smuzhiyun }
767*4882a593Smuzhiyun 
dpi_uninit_output_port(struct device_node * port)768*4882a593Smuzhiyun static void dpi_uninit_output_port(struct device_node *port)
769*4882a593Smuzhiyun {
770*4882a593Smuzhiyun 	struct dpi_data *dpi = port->data;
771*4882a593Smuzhiyun 	struct omap_dss_device *out = &dpi->output;
772*4882a593Smuzhiyun 
773*4882a593Smuzhiyun 	omapdss_unregister_output(out);
774*4882a593Smuzhiyun }
775*4882a593Smuzhiyun 
dpi_bind(struct device * dev,struct device * master,void * data)776*4882a593Smuzhiyun static int dpi_bind(struct device *dev, struct device *master, void *data)
777*4882a593Smuzhiyun {
778*4882a593Smuzhiyun 	struct platform_device *pdev = to_platform_device(dev);
779*4882a593Smuzhiyun 	struct dpi_data *dpi;
780*4882a593Smuzhiyun 
781*4882a593Smuzhiyun 	dpi = devm_kzalloc(&pdev->dev, sizeof(*dpi), GFP_KERNEL);
782*4882a593Smuzhiyun 	if (!dpi)
783*4882a593Smuzhiyun 		return -ENOMEM;
784*4882a593Smuzhiyun 
785*4882a593Smuzhiyun 	dpi->pdev = pdev;
786*4882a593Smuzhiyun 
787*4882a593Smuzhiyun 	dev_set_drvdata(&pdev->dev, dpi);
788*4882a593Smuzhiyun 
789*4882a593Smuzhiyun 	mutex_init(&dpi->lock);
790*4882a593Smuzhiyun 
791*4882a593Smuzhiyun 	dpi_init_output(pdev);
792*4882a593Smuzhiyun 
793*4882a593Smuzhiyun 	return 0;
794*4882a593Smuzhiyun }
795*4882a593Smuzhiyun 
dpi_unbind(struct device * dev,struct device * master,void * data)796*4882a593Smuzhiyun static void dpi_unbind(struct device *dev, struct device *master, void *data)
797*4882a593Smuzhiyun {
798*4882a593Smuzhiyun 	struct platform_device *pdev = to_platform_device(dev);
799*4882a593Smuzhiyun 
800*4882a593Smuzhiyun 	dpi_uninit_output(pdev);
801*4882a593Smuzhiyun }
802*4882a593Smuzhiyun 
803*4882a593Smuzhiyun static const struct component_ops dpi_component_ops = {
804*4882a593Smuzhiyun 	.bind	= dpi_bind,
805*4882a593Smuzhiyun 	.unbind	= dpi_unbind,
806*4882a593Smuzhiyun };
807*4882a593Smuzhiyun 
dpi_probe(struct platform_device * pdev)808*4882a593Smuzhiyun static int dpi_probe(struct platform_device *pdev)
809*4882a593Smuzhiyun {
810*4882a593Smuzhiyun 	return component_add(&pdev->dev, &dpi_component_ops);
811*4882a593Smuzhiyun }
812*4882a593Smuzhiyun 
dpi_remove(struct platform_device * pdev)813*4882a593Smuzhiyun static int dpi_remove(struct platform_device *pdev)
814*4882a593Smuzhiyun {
815*4882a593Smuzhiyun 	component_del(&pdev->dev, &dpi_component_ops);
816*4882a593Smuzhiyun 	return 0;
817*4882a593Smuzhiyun }
818*4882a593Smuzhiyun 
819*4882a593Smuzhiyun static struct platform_driver omap_dpi_driver = {
820*4882a593Smuzhiyun 	.probe		= dpi_probe,
821*4882a593Smuzhiyun 	.remove		= dpi_remove,
822*4882a593Smuzhiyun 	.driver         = {
823*4882a593Smuzhiyun 		.name   = "omapdss_dpi",
824*4882a593Smuzhiyun 		.suppress_bind_attrs = true,
825*4882a593Smuzhiyun 	},
826*4882a593Smuzhiyun };
827*4882a593Smuzhiyun 
dpi_init_platform_driver(void)828*4882a593Smuzhiyun int __init dpi_init_platform_driver(void)
829*4882a593Smuzhiyun {
830*4882a593Smuzhiyun 	return platform_driver_register(&omap_dpi_driver);
831*4882a593Smuzhiyun }
832*4882a593Smuzhiyun 
dpi_uninit_platform_driver(void)833*4882a593Smuzhiyun void dpi_uninit_platform_driver(void)
834*4882a593Smuzhiyun {
835*4882a593Smuzhiyun 	platform_driver_unregister(&omap_dpi_driver);
836*4882a593Smuzhiyun }
837*4882a593Smuzhiyun 
dpi_init_port(struct platform_device * pdev,struct device_node * port)838*4882a593Smuzhiyun int dpi_init_port(struct platform_device *pdev, struct device_node *port)
839*4882a593Smuzhiyun {
840*4882a593Smuzhiyun 	struct dpi_data *dpi;
841*4882a593Smuzhiyun 	struct device_node *ep;
842*4882a593Smuzhiyun 	u32 datalines;
843*4882a593Smuzhiyun 	int r;
844*4882a593Smuzhiyun 
845*4882a593Smuzhiyun 	dpi = devm_kzalloc(&pdev->dev, sizeof(*dpi), GFP_KERNEL);
846*4882a593Smuzhiyun 	if (!dpi)
847*4882a593Smuzhiyun 		return -ENOMEM;
848*4882a593Smuzhiyun 
849*4882a593Smuzhiyun 	ep = omapdss_of_get_next_endpoint(port, NULL);
850*4882a593Smuzhiyun 	if (!ep)
851*4882a593Smuzhiyun 		return 0;
852*4882a593Smuzhiyun 
853*4882a593Smuzhiyun 	r = of_property_read_u32(ep, "data-lines", &datalines);
854*4882a593Smuzhiyun 	if (r) {
855*4882a593Smuzhiyun 		DSSERR("failed to parse datalines\n");
856*4882a593Smuzhiyun 		goto err_datalines;
857*4882a593Smuzhiyun 	}
858*4882a593Smuzhiyun 
859*4882a593Smuzhiyun 	dpi->data_lines = datalines;
860*4882a593Smuzhiyun 
861*4882a593Smuzhiyun 	of_node_put(ep);
862*4882a593Smuzhiyun 
863*4882a593Smuzhiyun 	dpi->pdev = pdev;
864*4882a593Smuzhiyun 	port->data = dpi;
865*4882a593Smuzhiyun 
866*4882a593Smuzhiyun 	mutex_init(&dpi->lock);
867*4882a593Smuzhiyun 
868*4882a593Smuzhiyun 	dpi_init_output_port(pdev, port);
869*4882a593Smuzhiyun 
870*4882a593Smuzhiyun 	dpi->port_initialized = true;
871*4882a593Smuzhiyun 
872*4882a593Smuzhiyun 	return 0;
873*4882a593Smuzhiyun 
874*4882a593Smuzhiyun err_datalines:
875*4882a593Smuzhiyun 	of_node_put(ep);
876*4882a593Smuzhiyun 
877*4882a593Smuzhiyun 	return r;
878*4882a593Smuzhiyun }
879*4882a593Smuzhiyun 
dpi_uninit_port(struct device_node * port)880*4882a593Smuzhiyun void dpi_uninit_port(struct device_node *port)
881*4882a593Smuzhiyun {
882*4882a593Smuzhiyun 	struct dpi_data *dpi = port->data;
883*4882a593Smuzhiyun 
884*4882a593Smuzhiyun 	if (!dpi->port_initialized)
885*4882a593Smuzhiyun 		return;
886*4882a593Smuzhiyun 
887*4882a593Smuzhiyun 	dpi_uninit_output_port(port);
888*4882a593Smuzhiyun }
889