xref: /OK3568_Linux_fs/kernel/drivers/video/fbdev/omap2/omapfb/dss/dispc.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * linux/drivers/video/omap2/dss/dispc.c
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2009 Nokia Corporation
6*4882a593Smuzhiyun  * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * Some code and ideas taken from drivers/video/omap/ driver
9*4882a593Smuzhiyun  * by Imre Deak.
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #define DSS_SUBSYS_NAME "DISPC"
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include <linux/kernel.h>
15*4882a593Smuzhiyun #include <linux/dma-mapping.h>
16*4882a593Smuzhiyun #include <linux/vmalloc.h>
17*4882a593Smuzhiyun #include <linux/export.h>
18*4882a593Smuzhiyun #include <linux/clk.h>
19*4882a593Smuzhiyun #include <linux/io.h>
20*4882a593Smuzhiyun #include <linux/jiffies.h>
21*4882a593Smuzhiyun #include <linux/seq_file.h>
22*4882a593Smuzhiyun #include <linux/delay.h>
23*4882a593Smuzhiyun #include <linux/workqueue.h>
24*4882a593Smuzhiyun #include <linux/hardirq.h>
25*4882a593Smuzhiyun #include <linux/platform_device.h>
26*4882a593Smuzhiyun #include <linux/pm_runtime.h>
27*4882a593Smuzhiyun #include <linux/sizes.h>
28*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
29*4882a593Smuzhiyun #include <linux/regmap.h>
30*4882a593Smuzhiyun #include <linux/of.h>
31*4882a593Smuzhiyun #include <linux/component.h>
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #include <video/omapfb_dss.h>
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #include "dss.h"
36*4882a593Smuzhiyun #include "dss_features.h"
37*4882a593Smuzhiyun #include "dispc.h"
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun /* DISPC */
40*4882a593Smuzhiyun #define DISPC_SZ_REGS			SZ_4K
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun enum omap_burst_size {
43*4882a593Smuzhiyun 	BURST_SIZE_X2 = 0,
44*4882a593Smuzhiyun 	BURST_SIZE_X4 = 1,
45*4882a593Smuzhiyun 	BURST_SIZE_X8 = 2,
46*4882a593Smuzhiyun };
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun #define REG_GET(idx, start, end) \
49*4882a593Smuzhiyun 	FLD_GET(dispc_read_reg(idx), start, end)
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun #define REG_FLD_MOD(idx, val, start, end)				\
52*4882a593Smuzhiyun 	dispc_write_reg(idx, FLD_MOD(dispc_read_reg(idx), val, start, end))
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun struct dispc_features {
55*4882a593Smuzhiyun 	u8 sw_start;
56*4882a593Smuzhiyun 	u8 fp_start;
57*4882a593Smuzhiyun 	u8 bp_start;
58*4882a593Smuzhiyun 	u16 sw_max;
59*4882a593Smuzhiyun 	u16 vp_max;
60*4882a593Smuzhiyun 	u16 hp_max;
61*4882a593Smuzhiyun 	u8 mgr_width_start;
62*4882a593Smuzhiyun 	u8 mgr_height_start;
63*4882a593Smuzhiyun 	u16 mgr_width_max;
64*4882a593Smuzhiyun 	u16 mgr_height_max;
65*4882a593Smuzhiyun 	unsigned long max_lcd_pclk;
66*4882a593Smuzhiyun 	unsigned long max_tv_pclk;
67*4882a593Smuzhiyun 	int (*calc_scaling) (unsigned long pclk, unsigned long lclk,
68*4882a593Smuzhiyun 		const struct omap_video_timings *mgr_timings,
69*4882a593Smuzhiyun 		u16 width, u16 height, u16 out_width, u16 out_height,
70*4882a593Smuzhiyun 		enum omap_color_mode color_mode, bool *five_taps,
71*4882a593Smuzhiyun 		int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
72*4882a593Smuzhiyun 		u16 pos_x, unsigned long *core_clk, bool mem_to_mem);
73*4882a593Smuzhiyun 	unsigned long (*calc_core_clk) (unsigned long pclk,
74*4882a593Smuzhiyun 		u16 width, u16 height, u16 out_width, u16 out_height,
75*4882a593Smuzhiyun 		bool mem_to_mem);
76*4882a593Smuzhiyun 	u8 num_fifos;
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	/* swap GFX & WB fifos */
79*4882a593Smuzhiyun 	bool gfx_fifo_workaround:1;
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun 	/* no DISPC_IRQ_FRAMEDONETV on this SoC */
82*4882a593Smuzhiyun 	bool no_framedone_tv:1;
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	/* revert to the OMAP4 mechanism of DISPC Smart Standby operation */
85*4882a593Smuzhiyun 	bool mstandby_workaround:1;
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 	bool set_max_preload:1;
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	/* PIXEL_INC is not added to the last pixel of a line */
90*4882a593Smuzhiyun 	bool last_pixel_inc_missing:1;
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	/* POL_FREQ has ALIGN bit */
93*4882a593Smuzhiyun 	bool supports_sync_align:1;
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	bool has_writeback:1;
96*4882a593Smuzhiyun };
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun #define DISPC_MAX_NR_FIFOS 5
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun static struct {
101*4882a593Smuzhiyun 	struct platform_device *pdev;
102*4882a593Smuzhiyun 	void __iomem    *base;
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	int irq;
105*4882a593Smuzhiyun 	irq_handler_t user_handler;
106*4882a593Smuzhiyun 	void *user_data;
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	unsigned long core_clk_rate;
109*4882a593Smuzhiyun 	unsigned long tv_pclk_rate;
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 	u32 fifo_size[DISPC_MAX_NR_FIFOS];
112*4882a593Smuzhiyun 	/* maps which plane is using a fifo. fifo-id -> plane-id */
113*4882a593Smuzhiyun 	int fifo_assignment[DISPC_MAX_NR_FIFOS];
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	bool		ctx_valid;
116*4882a593Smuzhiyun 	u32		ctx[DISPC_SZ_REGS / sizeof(u32)];
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	const struct dispc_features *feat;
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	bool is_enabled;
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	struct regmap *syscon_pol;
123*4882a593Smuzhiyun 	u32 syscon_pol_offset;
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	/* DISPC_CONTROL & DISPC_CONFIG lock*/
126*4882a593Smuzhiyun 	spinlock_t control_lock;
127*4882a593Smuzhiyun } dispc;
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun enum omap_color_component {
130*4882a593Smuzhiyun 	/* used for all color formats for OMAP3 and earlier
131*4882a593Smuzhiyun 	 * and for RGB and Y color component on OMAP4
132*4882a593Smuzhiyun 	 */
133*4882a593Smuzhiyun 	DISPC_COLOR_COMPONENT_RGB_Y		= 1 << 0,
134*4882a593Smuzhiyun 	/* used for UV component for
135*4882a593Smuzhiyun 	 * OMAP_DSS_COLOR_YUV2, OMAP_DSS_COLOR_UYVY, OMAP_DSS_COLOR_NV12
136*4882a593Smuzhiyun 	 * color formats on OMAP4
137*4882a593Smuzhiyun 	 */
138*4882a593Smuzhiyun 	DISPC_COLOR_COMPONENT_UV		= 1 << 1,
139*4882a593Smuzhiyun };
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun enum mgr_reg_fields {
142*4882a593Smuzhiyun 	DISPC_MGR_FLD_ENABLE,
143*4882a593Smuzhiyun 	DISPC_MGR_FLD_STNTFT,
144*4882a593Smuzhiyun 	DISPC_MGR_FLD_GO,
145*4882a593Smuzhiyun 	DISPC_MGR_FLD_TFTDATALINES,
146*4882a593Smuzhiyun 	DISPC_MGR_FLD_STALLMODE,
147*4882a593Smuzhiyun 	DISPC_MGR_FLD_TCKENABLE,
148*4882a593Smuzhiyun 	DISPC_MGR_FLD_TCKSELECTION,
149*4882a593Smuzhiyun 	DISPC_MGR_FLD_CPR,
150*4882a593Smuzhiyun 	DISPC_MGR_FLD_FIFOHANDCHECK,
151*4882a593Smuzhiyun 	/* used to maintain a count of the above fields */
152*4882a593Smuzhiyun 	DISPC_MGR_FLD_NUM,
153*4882a593Smuzhiyun };
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun struct dispc_reg_field {
156*4882a593Smuzhiyun 	u16 reg;
157*4882a593Smuzhiyun 	u8 high;
158*4882a593Smuzhiyun 	u8 low;
159*4882a593Smuzhiyun };
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun static const struct {
162*4882a593Smuzhiyun 	const char *name;
163*4882a593Smuzhiyun 	u32 vsync_irq;
164*4882a593Smuzhiyun 	u32 framedone_irq;
165*4882a593Smuzhiyun 	u32 sync_lost_irq;
166*4882a593Smuzhiyun 	struct dispc_reg_field reg_desc[DISPC_MGR_FLD_NUM];
167*4882a593Smuzhiyun } mgr_desc[] = {
168*4882a593Smuzhiyun 	[OMAP_DSS_CHANNEL_LCD] = {
169*4882a593Smuzhiyun 		.name		= "LCD",
170*4882a593Smuzhiyun 		.vsync_irq	= DISPC_IRQ_VSYNC,
171*4882a593Smuzhiyun 		.framedone_irq	= DISPC_IRQ_FRAMEDONE,
172*4882a593Smuzhiyun 		.sync_lost_irq	= DISPC_IRQ_SYNC_LOST,
173*4882a593Smuzhiyun 		.reg_desc	= {
174*4882a593Smuzhiyun 			[DISPC_MGR_FLD_ENABLE]		= { DISPC_CONTROL,  0,  0 },
175*4882a593Smuzhiyun 			[DISPC_MGR_FLD_STNTFT]		= { DISPC_CONTROL,  3,  3 },
176*4882a593Smuzhiyun 			[DISPC_MGR_FLD_GO]		= { DISPC_CONTROL,  5,  5 },
177*4882a593Smuzhiyun 			[DISPC_MGR_FLD_TFTDATALINES]	= { DISPC_CONTROL,  9,  8 },
178*4882a593Smuzhiyun 			[DISPC_MGR_FLD_STALLMODE]	= { DISPC_CONTROL, 11, 11 },
179*4882a593Smuzhiyun 			[DISPC_MGR_FLD_TCKENABLE]	= { DISPC_CONFIG,  10, 10 },
180*4882a593Smuzhiyun 			[DISPC_MGR_FLD_TCKSELECTION]	= { DISPC_CONFIG,  11, 11 },
181*4882a593Smuzhiyun 			[DISPC_MGR_FLD_CPR]		= { DISPC_CONFIG,  15, 15 },
182*4882a593Smuzhiyun 			[DISPC_MGR_FLD_FIFOHANDCHECK]	= { DISPC_CONFIG,  16, 16 },
183*4882a593Smuzhiyun 		},
184*4882a593Smuzhiyun 	},
185*4882a593Smuzhiyun 	[OMAP_DSS_CHANNEL_DIGIT] = {
186*4882a593Smuzhiyun 		.name		= "DIGIT",
187*4882a593Smuzhiyun 		.vsync_irq	= DISPC_IRQ_EVSYNC_ODD | DISPC_IRQ_EVSYNC_EVEN,
188*4882a593Smuzhiyun 		.framedone_irq	= DISPC_IRQ_FRAMEDONETV,
189*4882a593Smuzhiyun 		.sync_lost_irq	= DISPC_IRQ_SYNC_LOST_DIGIT,
190*4882a593Smuzhiyun 		.reg_desc	= {
191*4882a593Smuzhiyun 			[DISPC_MGR_FLD_ENABLE]		= { DISPC_CONTROL,  1,  1 },
192*4882a593Smuzhiyun 			[DISPC_MGR_FLD_STNTFT]		= { },
193*4882a593Smuzhiyun 			[DISPC_MGR_FLD_GO]		= { DISPC_CONTROL,  6,  6 },
194*4882a593Smuzhiyun 			[DISPC_MGR_FLD_TFTDATALINES]	= { },
195*4882a593Smuzhiyun 			[DISPC_MGR_FLD_STALLMODE]	= { },
196*4882a593Smuzhiyun 			[DISPC_MGR_FLD_TCKENABLE]	= { DISPC_CONFIG,  12, 12 },
197*4882a593Smuzhiyun 			[DISPC_MGR_FLD_TCKSELECTION]	= { DISPC_CONFIG,  13, 13 },
198*4882a593Smuzhiyun 			[DISPC_MGR_FLD_CPR]		= { },
199*4882a593Smuzhiyun 			[DISPC_MGR_FLD_FIFOHANDCHECK]	= { DISPC_CONFIG,  16, 16 },
200*4882a593Smuzhiyun 		},
201*4882a593Smuzhiyun 	},
202*4882a593Smuzhiyun 	[OMAP_DSS_CHANNEL_LCD2] = {
203*4882a593Smuzhiyun 		.name		= "LCD2",
204*4882a593Smuzhiyun 		.vsync_irq	= DISPC_IRQ_VSYNC2,
205*4882a593Smuzhiyun 		.framedone_irq	= DISPC_IRQ_FRAMEDONE2,
206*4882a593Smuzhiyun 		.sync_lost_irq	= DISPC_IRQ_SYNC_LOST2,
207*4882a593Smuzhiyun 		.reg_desc	= {
208*4882a593Smuzhiyun 			[DISPC_MGR_FLD_ENABLE]		= { DISPC_CONTROL2,  0,  0 },
209*4882a593Smuzhiyun 			[DISPC_MGR_FLD_STNTFT]		= { DISPC_CONTROL2,  3,  3 },
210*4882a593Smuzhiyun 			[DISPC_MGR_FLD_GO]		= { DISPC_CONTROL2,  5,  5 },
211*4882a593Smuzhiyun 			[DISPC_MGR_FLD_TFTDATALINES]	= { DISPC_CONTROL2,  9,  8 },
212*4882a593Smuzhiyun 			[DISPC_MGR_FLD_STALLMODE]	= { DISPC_CONTROL2, 11, 11 },
213*4882a593Smuzhiyun 			[DISPC_MGR_FLD_TCKENABLE]	= { DISPC_CONFIG2,  10, 10 },
214*4882a593Smuzhiyun 			[DISPC_MGR_FLD_TCKSELECTION]	= { DISPC_CONFIG2,  11, 11 },
215*4882a593Smuzhiyun 			[DISPC_MGR_FLD_CPR]		= { DISPC_CONFIG2,  15, 15 },
216*4882a593Smuzhiyun 			[DISPC_MGR_FLD_FIFOHANDCHECK]	= { DISPC_CONFIG2,  16, 16 },
217*4882a593Smuzhiyun 		},
218*4882a593Smuzhiyun 	},
219*4882a593Smuzhiyun 	[OMAP_DSS_CHANNEL_LCD3] = {
220*4882a593Smuzhiyun 		.name		= "LCD3",
221*4882a593Smuzhiyun 		.vsync_irq	= DISPC_IRQ_VSYNC3,
222*4882a593Smuzhiyun 		.framedone_irq	= DISPC_IRQ_FRAMEDONE3,
223*4882a593Smuzhiyun 		.sync_lost_irq	= DISPC_IRQ_SYNC_LOST3,
224*4882a593Smuzhiyun 		.reg_desc	= {
225*4882a593Smuzhiyun 			[DISPC_MGR_FLD_ENABLE]		= { DISPC_CONTROL3,  0,  0 },
226*4882a593Smuzhiyun 			[DISPC_MGR_FLD_STNTFT]		= { DISPC_CONTROL3,  3,  3 },
227*4882a593Smuzhiyun 			[DISPC_MGR_FLD_GO]		= { DISPC_CONTROL3,  5,  5 },
228*4882a593Smuzhiyun 			[DISPC_MGR_FLD_TFTDATALINES]	= { DISPC_CONTROL3,  9,  8 },
229*4882a593Smuzhiyun 			[DISPC_MGR_FLD_STALLMODE]	= { DISPC_CONTROL3, 11, 11 },
230*4882a593Smuzhiyun 			[DISPC_MGR_FLD_TCKENABLE]	= { DISPC_CONFIG3,  10, 10 },
231*4882a593Smuzhiyun 			[DISPC_MGR_FLD_TCKSELECTION]	= { DISPC_CONFIG3,  11, 11 },
232*4882a593Smuzhiyun 			[DISPC_MGR_FLD_CPR]		= { DISPC_CONFIG3,  15, 15 },
233*4882a593Smuzhiyun 			[DISPC_MGR_FLD_FIFOHANDCHECK]	= { DISPC_CONFIG3,  16, 16 },
234*4882a593Smuzhiyun 		},
235*4882a593Smuzhiyun 	},
236*4882a593Smuzhiyun };
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun struct color_conv_coef {
239*4882a593Smuzhiyun 	int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb;
240*4882a593Smuzhiyun 	int full_range;
241*4882a593Smuzhiyun };
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun static unsigned long dispc_fclk_rate(void);
244*4882a593Smuzhiyun static unsigned long dispc_core_clk_rate(void);
245*4882a593Smuzhiyun static unsigned long dispc_mgr_lclk_rate(enum omap_channel channel);
246*4882a593Smuzhiyun static unsigned long dispc_mgr_pclk_rate(enum omap_channel channel);
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun static unsigned long dispc_plane_pclk_rate(enum omap_plane plane);
249*4882a593Smuzhiyun static unsigned long dispc_plane_lclk_rate(enum omap_plane plane);
250*4882a593Smuzhiyun 
dispc_write_reg(const u16 idx,u32 val)251*4882a593Smuzhiyun static inline void dispc_write_reg(const u16 idx, u32 val)
252*4882a593Smuzhiyun {
253*4882a593Smuzhiyun 	__raw_writel(val, dispc.base + idx);
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun 
dispc_read_reg(const u16 idx)256*4882a593Smuzhiyun static inline u32 dispc_read_reg(const u16 idx)
257*4882a593Smuzhiyun {
258*4882a593Smuzhiyun 	return __raw_readl(dispc.base + idx);
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun 
mgr_fld_read(enum omap_channel channel,enum mgr_reg_fields regfld)261*4882a593Smuzhiyun static u32 mgr_fld_read(enum omap_channel channel, enum mgr_reg_fields regfld)
262*4882a593Smuzhiyun {
263*4882a593Smuzhiyun 	const struct dispc_reg_field rfld = mgr_desc[channel].reg_desc[regfld];
264*4882a593Smuzhiyun 	return REG_GET(rfld.reg, rfld.high, rfld.low);
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun 
mgr_fld_write(enum omap_channel channel,enum mgr_reg_fields regfld,int val)267*4882a593Smuzhiyun static void mgr_fld_write(enum omap_channel channel,
268*4882a593Smuzhiyun 					enum mgr_reg_fields regfld, int val) {
269*4882a593Smuzhiyun 	const struct dispc_reg_field rfld = mgr_desc[channel].reg_desc[regfld];
270*4882a593Smuzhiyun 	const bool need_lock = rfld.reg == DISPC_CONTROL || rfld.reg == DISPC_CONFIG;
271*4882a593Smuzhiyun 	unsigned long flags;
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	if (need_lock)
274*4882a593Smuzhiyun 		spin_lock_irqsave(&dispc.control_lock, flags);
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	REG_FLD_MOD(rfld.reg, val, rfld.high, rfld.low);
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	if (need_lock)
279*4882a593Smuzhiyun 		spin_unlock_irqrestore(&dispc.control_lock, flags);
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun #define SR(reg) \
283*4882a593Smuzhiyun 	dispc.ctx[DISPC_##reg / sizeof(u32)] = dispc_read_reg(DISPC_##reg)
284*4882a593Smuzhiyun #define RR(reg) \
285*4882a593Smuzhiyun 	dispc_write_reg(DISPC_##reg, dispc.ctx[DISPC_##reg / sizeof(u32)])
286*4882a593Smuzhiyun 
dispc_save_context(void)287*4882a593Smuzhiyun static void dispc_save_context(void)
288*4882a593Smuzhiyun {
289*4882a593Smuzhiyun 	int i, j;
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	DSSDBG("dispc_save_context\n");
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	SR(IRQENABLE);
294*4882a593Smuzhiyun 	SR(CONTROL);
295*4882a593Smuzhiyun 	SR(CONFIG);
296*4882a593Smuzhiyun 	SR(LINE_NUMBER);
297*4882a593Smuzhiyun 	if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
298*4882a593Smuzhiyun 			dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
299*4882a593Smuzhiyun 		SR(GLOBAL_ALPHA);
300*4882a593Smuzhiyun 	if (dss_has_feature(FEAT_MGR_LCD2)) {
301*4882a593Smuzhiyun 		SR(CONTROL2);
302*4882a593Smuzhiyun 		SR(CONFIG2);
303*4882a593Smuzhiyun 	}
304*4882a593Smuzhiyun 	if (dss_has_feature(FEAT_MGR_LCD3)) {
305*4882a593Smuzhiyun 		SR(CONTROL3);
306*4882a593Smuzhiyun 		SR(CONFIG3);
307*4882a593Smuzhiyun 	}
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 	for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
310*4882a593Smuzhiyun 		SR(DEFAULT_COLOR(i));
311*4882a593Smuzhiyun 		SR(TRANS_COLOR(i));
312*4882a593Smuzhiyun 		SR(SIZE_MGR(i));
313*4882a593Smuzhiyun 		if (i == OMAP_DSS_CHANNEL_DIGIT)
314*4882a593Smuzhiyun 			continue;
315*4882a593Smuzhiyun 		SR(TIMING_H(i));
316*4882a593Smuzhiyun 		SR(TIMING_V(i));
317*4882a593Smuzhiyun 		SR(POL_FREQ(i));
318*4882a593Smuzhiyun 		SR(DIVISORo(i));
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 		SR(DATA_CYCLE1(i));
321*4882a593Smuzhiyun 		SR(DATA_CYCLE2(i));
322*4882a593Smuzhiyun 		SR(DATA_CYCLE3(i));
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 		if (dss_has_feature(FEAT_CPR)) {
325*4882a593Smuzhiyun 			SR(CPR_COEF_R(i));
326*4882a593Smuzhiyun 			SR(CPR_COEF_G(i));
327*4882a593Smuzhiyun 			SR(CPR_COEF_B(i));
328*4882a593Smuzhiyun 		}
329*4882a593Smuzhiyun 	}
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	for (i = 0; i < dss_feat_get_num_ovls(); i++) {
332*4882a593Smuzhiyun 		SR(OVL_BA0(i));
333*4882a593Smuzhiyun 		SR(OVL_BA1(i));
334*4882a593Smuzhiyun 		SR(OVL_POSITION(i));
335*4882a593Smuzhiyun 		SR(OVL_SIZE(i));
336*4882a593Smuzhiyun 		SR(OVL_ATTRIBUTES(i));
337*4882a593Smuzhiyun 		SR(OVL_FIFO_THRESHOLD(i));
338*4882a593Smuzhiyun 		SR(OVL_ROW_INC(i));
339*4882a593Smuzhiyun 		SR(OVL_PIXEL_INC(i));
340*4882a593Smuzhiyun 		if (dss_has_feature(FEAT_PRELOAD))
341*4882a593Smuzhiyun 			SR(OVL_PRELOAD(i));
342*4882a593Smuzhiyun 		if (i == OMAP_DSS_GFX) {
343*4882a593Smuzhiyun 			SR(OVL_WINDOW_SKIP(i));
344*4882a593Smuzhiyun 			SR(OVL_TABLE_BA(i));
345*4882a593Smuzhiyun 			continue;
346*4882a593Smuzhiyun 		}
347*4882a593Smuzhiyun 		SR(OVL_FIR(i));
348*4882a593Smuzhiyun 		SR(OVL_PICTURE_SIZE(i));
349*4882a593Smuzhiyun 		SR(OVL_ACCU0(i));
350*4882a593Smuzhiyun 		SR(OVL_ACCU1(i));
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 		for (j = 0; j < 8; j++)
353*4882a593Smuzhiyun 			SR(OVL_FIR_COEF_H(i, j));
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 		for (j = 0; j < 8; j++)
356*4882a593Smuzhiyun 			SR(OVL_FIR_COEF_HV(i, j));
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 		for (j = 0; j < 5; j++)
359*4882a593Smuzhiyun 			SR(OVL_CONV_COEF(i, j));
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 		if (dss_has_feature(FEAT_FIR_COEF_V)) {
362*4882a593Smuzhiyun 			for (j = 0; j < 8; j++)
363*4882a593Smuzhiyun 				SR(OVL_FIR_COEF_V(i, j));
364*4882a593Smuzhiyun 		}
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 		if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
367*4882a593Smuzhiyun 			SR(OVL_BA0_UV(i));
368*4882a593Smuzhiyun 			SR(OVL_BA1_UV(i));
369*4882a593Smuzhiyun 			SR(OVL_FIR2(i));
370*4882a593Smuzhiyun 			SR(OVL_ACCU2_0(i));
371*4882a593Smuzhiyun 			SR(OVL_ACCU2_1(i));
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 			for (j = 0; j < 8; j++)
374*4882a593Smuzhiyun 				SR(OVL_FIR_COEF_H2(i, j));
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 			for (j = 0; j < 8; j++)
377*4882a593Smuzhiyun 				SR(OVL_FIR_COEF_HV2(i, j));
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 			for (j = 0; j < 8; j++)
380*4882a593Smuzhiyun 				SR(OVL_FIR_COEF_V2(i, j));
381*4882a593Smuzhiyun 		}
382*4882a593Smuzhiyun 		if (dss_has_feature(FEAT_ATTR2))
383*4882a593Smuzhiyun 			SR(OVL_ATTRIBUTES2(i));
384*4882a593Smuzhiyun 	}
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	if (dss_has_feature(FEAT_CORE_CLK_DIV))
387*4882a593Smuzhiyun 		SR(DIVISOR);
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 	dispc.ctx_valid = true;
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 	DSSDBG("context saved\n");
392*4882a593Smuzhiyun }
393*4882a593Smuzhiyun 
dispc_restore_context(void)394*4882a593Smuzhiyun static void dispc_restore_context(void)
395*4882a593Smuzhiyun {
396*4882a593Smuzhiyun 	int i, j;
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 	DSSDBG("dispc_restore_context\n");
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 	if (!dispc.ctx_valid)
401*4882a593Smuzhiyun 		return;
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 	/*RR(IRQENABLE);*/
404*4882a593Smuzhiyun 	/*RR(CONTROL);*/
405*4882a593Smuzhiyun 	RR(CONFIG);
406*4882a593Smuzhiyun 	RR(LINE_NUMBER);
407*4882a593Smuzhiyun 	if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
408*4882a593Smuzhiyun 			dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
409*4882a593Smuzhiyun 		RR(GLOBAL_ALPHA);
410*4882a593Smuzhiyun 	if (dss_has_feature(FEAT_MGR_LCD2))
411*4882a593Smuzhiyun 		RR(CONFIG2);
412*4882a593Smuzhiyun 	if (dss_has_feature(FEAT_MGR_LCD3))
413*4882a593Smuzhiyun 		RR(CONFIG3);
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
416*4882a593Smuzhiyun 		RR(DEFAULT_COLOR(i));
417*4882a593Smuzhiyun 		RR(TRANS_COLOR(i));
418*4882a593Smuzhiyun 		RR(SIZE_MGR(i));
419*4882a593Smuzhiyun 		if (i == OMAP_DSS_CHANNEL_DIGIT)
420*4882a593Smuzhiyun 			continue;
421*4882a593Smuzhiyun 		RR(TIMING_H(i));
422*4882a593Smuzhiyun 		RR(TIMING_V(i));
423*4882a593Smuzhiyun 		RR(POL_FREQ(i));
424*4882a593Smuzhiyun 		RR(DIVISORo(i));
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 		RR(DATA_CYCLE1(i));
427*4882a593Smuzhiyun 		RR(DATA_CYCLE2(i));
428*4882a593Smuzhiyun 		RR(DATA_CYCLE3(i));
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 		if (dss_has_feature(FEAT_CPR)) {
431*4882a593Smuzhiyun 			RR(CPR_COEF_R(i));
432*4882a593Smuzhiyun 			RR(CPR_COEF_G(i));
433*4882a593Smuzhiyun 			RR(CPR_COEF_B(i));
434*4882a593Smuzhiyun 		}
435*4882a593Smuzhiyun 	}
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	for (i = 0; i < dss_feat_get_num_ovls(); i++) {
438*4882a593Smuzhiyun 		RR(OVL_BA0(i));
439*4882a593Smuzhiyun 		RR(OVL_BA1(i));
440*4882a593Smuzhiyun 		RR(OVL_POSITION(i));
441*4882a593Smuzhiyun 		RR(OVL_SIZE(i));
442*4882a593Smuzhiyun 		RR(OVL_ATTRIBUTES(i));
443*4882a593Smuzhiyun 		RR(OVL_FIFO_THRESHOLD(i));
444*4882a593Smuzhiyun 		RR(OVL_ROW_INC(i));
445*4882a593Smuzhiyun 		RR(OVL_PIXEL_INC(i));
446*4882a593Smuzhiyun 		if (dss_has_feature(FEAT_PRELOAD))
447*4882a593Smuzhiyun 			RR(OVL_PRELOAD(i));
448*4882a593Smuzhiyun 		if (i == OMAP_DSS_GFX) {
449*4882a593Smuzhiyun 			RR(OVL_WINDOW_SKIP(i));
450*4882a593Smuzhiyun 			RR(OVL_TABLE_BA(i));
451*4882a593Smuzhiyun 			continue;
452*4882a593Smuzhiyun 		}
453*4882a593Smuzhiyun 		RR(OVL_FIR(i));
454*4882a593Smuzhiyun 		RR(OVL_PICTURE_SIZE(i));
455*4882a593Smuzhiyun 		RR(OVL_ACCU0(i));
456*4882a593Smuzhiyun 		RR(OVL_ACCU1(i));
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 		for (j = 0; j < 8; j++)
459*4882a593Smuzhiyun 			RR(OVL_FIR_COEF_H(i, j));
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun 		for (j = 0; j < 8; j++)
462*4882a593Smuzhiyun 			RR(OVL_FIR_COEF_HV(i, j));
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 		for (j = 0; j < 5; j++)
465*4882a593Smuzhiyun 			RR(OVL_CONV_COEF(i, j));
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 		if (dss_has_feature(FEAT_FIR_COEF_V)) {
468*4882a593Smuzhiyun 			for (j = 0; j < 8; j++)
469*4882a593Smuzhiyun 				RR(OVL_FIR_COEF_V(i, j));
470*4882a593Smuzhiyun 		}
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 		if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
473*4882a593Smuzhiyun 			RR(OVL_BA0_UV(i));
474*4882a593Smuzhiyun 			RR(OVL_BA1_UV(i));
475*4882a593Smuzhiyun 			RR(OVL_FIR2(i));
476*4882a593Smuzhiyun 			RR(OVL_ACCU2_0(i));
477*4882a593Smuzhiyun 			RR(OVL_ACCU2_1(i));
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun 			for (j = 0; j < 8; j++)
480*4882a593Smuzhiyun 				RR(OVL_FIR_COEF_H2(i, j));
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun 			for (j = 0; j < 8; j++)
483*4882a593Smuzhiyun 				RR(OVL_FIR_COEF_HV2(i, j));
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 			for (j = 0; j < 8; j++)
486*4882a593Smuzhiyun 				RR(OVL_FIR_COEF_V2(i, j));
487*4882a593Smuzhiyun 		}
488*4882a593Smuzhiyun 		if (dss_has_feature(FEAT_ATTR2))
489*4882a593Smuzhiyun 			RR(OVL_ATTRIBUTES2(i));
490*4882a593Smuzhiyun 	}
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 	if (dss_has_feature(FEAT_CORE_CLK_DIV))
493*4882a593Smuzhiyun 		RR(DIVISOR);
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun 	/* enable last, because LCD & DIGIT enable are here */
496*4882a593Smuzhiyun 	RR(CONTROL);
497*4882a593Smuzhiyun 	if (dss_has_feature(FEAT_MGR_LCD2))
498*4882a593Smuzhiyun 		RR(CONTROL2);
499*4882a593Smuzhiyun 	if (dss_has_feature(FEAT_MGR_LCD3))
500*4882a593Smuzhiyun 		RR(CONTROL3);
501*4882a593Smuzhiyun 	/* clear spurious SYNC_LOST_DIGIT interrupts */
502*4882a593Smuzhiyun 	dispc_clear_irqstatus(DISPC_IRQ_SYNC_LOST_DIGIT);
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 	/*
505*4882a593Smuzhiyun 	 * enable last so IRQs won't trigger before
506*4882a593Smuzhiyun 	 * the context is fully restored
507*4882a593Smuzhiyun 	 */
508*4882a593Smuzhiyun 	RR(IRQENABLE);
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun 	DSSDBG("context restored\n");
511*4882a593Smuzhiyun }
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun #undef SR
514*4882a593Smuzhiyun #undef RR
515*4882a593Smuzhiyun 
dispc_runtime_get(void)516*4882a593Smuzhiyun int dispc_runtime_get(void)
517*4882a593Smuzhiyun {
518*4882a593Smuzhiyun 	int r;
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun 	DSSDBG("dispc_runtime_get\n");
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 	r = pm_runtime_get_sync(&dispc.pdev->dev);
523*4882a593Smuzhiyun 	if (WARN_ON(r < 0)) {
524*4882a593Smuzhiyun 		pm_runtime_put_sync(&dispc.pdev->dev);
525*4882a593Smuzhiyun 		return r;
526*4882a593Smuzhiyun 	}
527*4882a593Smuzhiyun 	return 0;
528*4882a593Smuzhiyun }
529*4882a593Smuzhiyun EXPORT_SYMBOL(dispc_runtime_get);
530*4882a593Smuzhiyun 
dispc_runtime_put(void)531*4882a593Smuzhiyun void dispc_runtime_put(void)
532*4882a593Smuzhiyun {
533*4882a593Smuzhiyun 	int r;
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun 	DSSDBG("dispc_runtime_put\n");
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun 	r = pm_runtime_put_sync(&dispc.pdev->dev);
538*4882a593Smuzhiyun 	WARN_ON(r < 0 && r != -ENOSYS);
539*4882a593Smuzhiyun }
540*4882a593Smuzhiyun EXPORT_SYMBOL(dispc_runtime_put);
541*4882a593Smuzhiyun 
dispc_mgr_get_vsync_irq(enum omap_channel channel)542*4882a593Smuzhiyun u32 dispc_mgr_get_vsync_irq(enum omap_channel channel)
543*4882a593Smuzhiyun {
544*4882a593Smuzhiyun 	return mgr_desc[channel].vsync_irq;
545*4882a593Smuzhiyun }
546*4882a593Smuzhiyun EXPORT_SYMBOL(dispc_mgr_get_vsync_irq);
547*4882a593Smuzhiyun 
dispc_mgr_get_framedone_irq(enum omap_channel channel)548*4882a593Smuzhiyun u32 dispc_mgr_get_framedone_irq(enum omap_channel channel)
549*4882a593Smuzhiyun {
550*4882a593Smuzhiyun 	if (channel == OMAP_DSS_CHANNEL_DIGIT && dispc.feat->no_framedone_tv)
551*4882a593Smuzhiyun 		return 0;
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun 	return mgr_desc[channel].framedone_irq;
554*4882a593Smuzhiyun }
555*4882a593Smuzhiyun EXPORT_SYMBOL(dispc_mgr_get_framedone_irq);
556*4882a593Smuzhiyun 
dispc_mgr_get_sync_lost_irq(enum omap_channel channel)557*4882a593Smuzhiyun u32 dispc_mgr_get_sync_lost_irq(enum omap_channel channel)
558*4882a593Smuzhiyun {
559*4882a593Smuzhiyun 	return mgr_desc[channel].sync_lost_irq;
560*4882a593Smuzhiyun }
561*4882a593Smuzhiyun EXPORT_SYMBOL(dispc_mgr_get_sync_lost_irq);
562*4882a593Smuzhiyun 
dispc_mgr_go_busy(enum omap_channel channel)563*4882a593Smuzhiyun bool dispc_mgr_go_busy(enum omap_channel channel)
564*4882a593Smuzhiyun {
565*4882a593Smuzhiyun 	return mgr_fld_read(channel, DISPC_MGR_FLD_GO) == 1;
566*4882a593Smuzhiyun }
567*4882a593Smuzhiyun EXPORT_SYMBOL(dispc_mgr_go_busy);
568*4882a593Smuzhiyun 
dispc_mgr_go(enum omap_channel channel)569*4882a593Smuzhiyun void dispc_mgr_go(enum omap_channel channel)
570*4882a593Smuzhiyun {
571*4882a593Smuzhiyun 	WARN_ON(!dispc_mgr_is_enabled(channel));
572*4882a593Smuzhiyun 	WARN_ON(dispc_mgr_go_busy(channel));
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun 	DSSDBG("GO %s\n", mgr_desc[channel].name);
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun 	mgr_fld_write(channel, DISPC_MGR_FLD_GO, 1);
577*4882a593Smuzhiyun }
578*4882a593Smuzhiyun EXPORT_SYMBOL(dispc_mgr_go);
579*4882a593Smuzhiyun 
dispc_ovl_write_firh_reg(enum omap_plane plane,int reg,u32 value)580*4882a593Smuzhiyun static void dispc_ovl_write_firh_reg(enum omap_plane plane, int reg, u32 value)
581*4882a593Smuzhiyun {
582*4882a593Smuzhiyun 	dispc_write_reg(DISPC_OVL_FIR_COEF_H(plane, reg), value);
583*4882a593Smuzhiyun }
584*4882a593Smuzhiyun 
dispc_ovl_write_firhv_reg(enum omap_plane plane,int reg,u32 value)585*4882a593Smuzhiyun static void dispc_ovl_write_firhv_reg(enum omap_plane plane, int reg, u32 value)
586*4882a593Smuzhiyun {
587*4882a593Smuzhiyun 	dispc_write_reg(DISPC_OVL_FIR_COEF_HV(plane, reg), value);
588*4882a593Smuzhiyun }
589*4882a593Smuzhiyun 
dispc_ovl_write_firv_reg(enum omap_plane plane,int reg,u32 value)590*4882a593Smuzhiyun static void dispc_ovl_write_firv_reg(enum omap_plane plane, int reg, u32 value)
591*4882a593Smuzhiyun {
592*4882a593Smuzhiyun 	dispc_write_reg(DISPC_OVL_FIR_COEF_V(plane, reg), value);
593*4882a593Smuzhiyun }
594*4882a593Smuzhiyun 
dispc_ovl_write_firh2_reg(enum omap_plane plane,int reg,u32 value)595*4882a593Smuzhiyun static void dispc_ovl_write_firh2_reg(enum omap_plane plane, int reg, u32 value)
596*4882a593Smuzhiyun {
597*4882a593Smuzhiyun 	BUG_ON(plane == OMAP_DSS_GFX);
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun 	dispc_write_reg(DISPC_OVL_FIR_COEF_H2(plane, reg), value);
600*4882a593Smuzhiyun }
601*4882a593Smuzhiyun 
dispc_ovl_write_firhv2_reg(enum omap_plane plane,int reg,u32 value)602*4882a593Smuzhiyun static void dispc_ovl_write_firhv2_reg(enum omap_plane plane, int reg,
603*4882a593Smuzhiyun 		u32 value)
604*4882a593Smuzhiyun {
605*4882a593Smuzhiyun 	BUG_ON(plane == OMAP_DSS_GFX);
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun 	dispc_write_reg(DISPC_OVL_FIR_COEF_HV2(plane, reg), value);
608*4882a593Smuzhiyun }
609*4882a593Smuzhiyun 
dispc_ovl_write_firv2_reg(enum omap_plane plane,int reg,u32 value)610*4882a593Smuzhiyun static void dispc_ovl_write_firv2_reg(enum omap_plane plane, int reg, u32 value)
611*4882a593Smuzhiyun {
612*4882a593Smuzhiyun 	BUG_ON(plane == OMAP_DSS_GFX);
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun 	dispc_write_reg(DISPC_OVL_FIR_COEF_V2(plane, reg), value);
615*4882a593Smuzhiyun }
616*4882a593Smuzhiyun 
dispc_ovl_set_scale_coef(enum omap_plane plane,int fir_hinc,int fir_vinc,int five_taps,enum omap_color_component color_comp)617*4882a593Smuzhiyun static void dispc_ovl_set_scale_coef(enum omap_plane plane, int fir_hinc,
618*4882a593Smuzhiyun 				int fir_vinc, int five_taps,
619*4882a593Smuzhiyun 				enum omap_color_component color_comp)
620*4882a593Smuzhiyun {
621*4882a593Smuzhiyun 	const struct dispc_coef *h_coef, *v_coef;
622*4882a593Smuzhiyun 	int i;
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun 	h_coef = dispc_ovl_get_scale_coef(fir_hinc, true);
625*4882a593Smuzhiyun 	v_coef = dispc_ovl_get_scale_coef(fir_vinc, five_taps);
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun 	for (i = 0; i < 8; i++) {
628*4882a593Smuzhiyun 		u32 h, hv;
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun 		h = FLD_VAL(h_coef[i].hc0_vc00, 7, 0)
631*4882a593Smuzhiyun 			| FLD_VAL(h_coef[i].hc1_vc0, 15, 8)
632*4882a593Smuzhiyun 			| FLD_VAL(h_coef[i].hc2_vc1, 23, 16)
633*4882a593Smuzhiyun 			| FLD_VAL(h_coef[i].hc3_vc2, 31, 24);
634*4882a593Smuzhiyun 		hv = FLD_VAL(h_coef[i].hc4_vc22, 7, 0)
635*4882a593Smuzhiyun 			| FLD_VAL(v_coef[i].hc1_vc0, 15, 8)
636*4882a593Smuzhiyun 			| FLD_VAL(v_coef[i].hc2_vc1, 23, 16)
637*4882a593Smuzhiyun 			| FLD_VAL(v_coef[i].hc3_vc2, 31, 24);
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun 		if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
640*4882a593Smuzhiyun 			dispc_ovl_write_firh_reg(plane, i, h);
641*4882a593Smuzhiyun 			dispc_ovl_write_firhv_reg(plane, i, hv);
642*4882a593Smuzhiyun 		} else {
643*4882a593Smuzhiyun 			dispc_ovl_write_firh2_reg(plane, i, h);
644*4882a593Smuzhiyun 			dispc_ovl_write_firhv2_reg(plane, i, hv);
645*4882a593Smuzhiyun 		}
646*4882a593Smuzhiyun 
647*4882a593Smuzhiyun 	}
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun 	if (five_taps) {
650*4882a593Smuzhiyun 		for (i = 0; i < 8; i++) {
651*4882a593Smuzhiyun 			u32 v;
652*4882a593Smuzhiyun 			v = FLD_VAL(v_coef[i].hc0_vc00, 7, 0)
653*4882a593Smuzhiyun 				| FLD_VAL(v_coef[i].hc4_vc22, 15, 8);
654*4882a593Smuzhiyun 			if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y)
655*4882a593Smuzhiyun 				dispc_ovl_write_firv_reg(plane, i, v);
656*4882a593Smuzhiyun 			else
657*4882a593Smuzhiyun 				dispc_ovl_write_firv2_reg(plane, i, v);
658*4882a593Smuzhiyun 		}
659*4882a593Smuzhiyun 	}
660*4882a593Smuzhiyun }
661*4882a593Smuzhiyun 
662*4882a593Smuzhiyun 
dispc_ovl_write_color_conv_coef(enum omap_plane plane,const struct color_conv_coef * ct)663*4882a593Smuzhiyun static void dispc_ovl_write_color_conv_coef(enum omap_plane plane,
664*4882a593Smuzhiyun 		const struct color_conv_coef *ct)
665*4882a593Smuzhiyun {
666*4882a593Smuzhiyun #define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun 	dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 0), CVAL(ct->rcr, ct->ry));
669*4882a593Smuzhiyun 	dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 1), CVAL(ct->gy,  ct->rcb));
670*4882a593Smuzhiyun 	dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 2), CVAL(ct->gcb, ct->gcr));
671*4882a593Smuzhiyun 	dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 3), CVAL(ct->bcr, ct->by));
672*4882a593Smuzhiyun 	dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 4), CVAL(0, ct->bcb));
673*4882a593Smuzhiyun 
674*4882a593Smuzhiyun 	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), ct->full_range, 11, 11);
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun #undef CVAL
677*4882a593Smuzhiyun }
678*4882a593Smuzhiyun 
dispc_setup_color_conv_coef(void)679*4882a593Smuzhiyun static void dispc_setup_color_conv_coef(void)
680*4882a593Smuzhiyun {
681*4882a593Smuzhiyun 	int i;
682*4882a593Smuzhiyun 	int num_ovl = dss_feat_get_num_ovls();
683*4882a593Smuzhiyun 	const struct color_conv_coef ctbl_bt601_5_ovl = {
684*4882a593Smuzhiyun 		/* YUV -> RGB */
685*4882a593Smuzhiyun 		298, 409, 0, 298, -208, -100, 298, 0, 517, 0,
686*4882a593Smuzhiyun 	};
687*4882a593Smuzhiyun 	const struct color_conv_coef ctbl_bt601_5_wb = {
688*4882a593Smuzhiyun 		/* RGB -> YUV */
689*4882a593Smuzhiyun 		66, 129, 25, 112, -94, -18, -38, -74, 112, 0,
690*4882a593Smuzhiyun 	};
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun 	for (i = 1; i < num_ovl; i++)
693*4882a593Smuzhiyun 		dispc_ovl_write_color_conv_coef(i, &ctbl_bt601_5_ovl);
694*4882a593Smuzhiyun 
695*4882a593Smuzhiyun 	if (dispc.feat->has_writeback)
696*4882a593Smuzhiyun 		dispc_ovl_write_color_conv_coef(OMAP_DSS_WB, &ctbl_bt601_5_wb);
697*4882a593Smuzhiyun }
698*4882a593Smuzhiyun 
dispc_ovl_set_ba0(enum omap_plane plane,u32 paddr)699*4882a593Smuzhiyun static void dispc_ovl_set_ba0(enum omap_plane plane, u32 paddr)
700*4882a593Smuzhiyun {
701*4882a593Smuzhiyun 	dispc_write_reg(DISPC_OVL_BA0(plane), paddr);
702*4882a593Smuzhiyun }
703*4882a593Smuzhiyun 
dispc_ovl_set_ba1(enum omap_plane plane,u32 paddr)704*4882a593Smuzhiyun static void dispc_ovl_set_ba1(enum omap_plane plane, u32 paddr)
705*4882a593Smuzhiyun {
706*4882a593Smuzhiyun 	dispc_write_reg(DISPC_OVL_BA1(plane), paddr);
707*4882a593Smuzhiyun }
708*4882a593Smuzhiyun 
dispc_ovl_set_ba0_uv(enum omap_plane plane,u32 paddr)709*4882a593Smuzhiyun static void dispc_ovl_set_ba0_uv(enum omap_plane plane, u32 paddr)
710*4882a593Smuzhiyun {
711*4882a593Smuzhiyun 	dispc_write_reg(DISPC_OVL_BA0_UV(plane), paddr);
712*4882a593Smuzhiyun }
713*4882a593Smuzhiyun 
dispc_ovl_set_ba1_uv(enum omap_plane plane,u32 paddr)714*4882a593Smuzhiyun static void dispc_ovl_set_ba1_uv(enum omap_plane plane, u32 paddr)
715*4882a593Smuzhiyun {
716*4882a593Smuzhiyun 	dispc_write_reg(DISPC_OVL_BA1_UV(plane), paddr);
717*4882a593Smuzhiyun }
718*4882a593Smuzhiyun 
dispc_ovl_set_pos(enum omap_plane plane,enum omap_overlay_caps caps,int x,int y)719*4882a593Smuzhiyun static void dispc_ovl_set_pos(enum omap_plane plane,
720*4882a593Smuzhiyun 		enum omap_overlay_caps caps, int x, int y)
721*4882a593Smuzhiyun {
722*4882a593Smuzhiyun 	u32 val;
723*4882a593Smuzhiyun 
724*4882a593Smuzhiyun 	if ((caps & OMAP_DSS_OVL_CAP_POS) == 0)
725*4882a593Smuzhiyun 		return;
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun 	val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0);
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun 	dispc_write_reg(DISPC_OVL_POSITION(plane), val);
730*4882a593Smuzhiyun }
731*4882a593Smuzhiyun 
dispc_ovl_set_input_size(enum omap_plane plane,int width,int height)732*4882a593Smuzhiyun static void dispc_ovl_set_input_size(enum omap_plane plane, int width,
733*4882a593Smuzhiyun 		int height)
734*4882a593Smuzhiyun {
735*4882a593Smuzhiyun 	u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun 	if (plane == OMAP_DSS_GFX || plane == OMAP_DSS_WB)
738*4882a593Smuzhiyun 		dispc_write_reg(DISPC_OVL_SIZE(plane), val);
739*4882a593Smuzhiyun 	else
740*4882a593Smuzhiyun 		dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
741*4882a593Smuzhiyun }
742*4882a593Smuzhiyun 
dispc_ovl_set_output_size(enum omap_plane plane,int width,int height)743*4882a593Smuzhiyun static void dispc_ovl_set_output_size(enum omap_plane plane, int width,
744*4882a593Smuzhiyun 		int height)
745*4882a593Smuzhiyun {
746*4882a593Smuzhiyun 	u32 val;
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun 	BUG_ON(plane == OMAP_DSS_GFX);
749*4882a593Smuzhiyun 
750*4882a593Smuzhiyun 	val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
751*4882a593Smuzhiyun 
752*4882a593Smuzhiyun 	if (plane == OMAP_DSS_WB)
753*4882a593Smuzhiyun 		dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
754*4882a593Smuzhiyun 	else
755*4882a593Smuzhiyun 		dispc_write_reg(DISPC_OVL_SIZE(plane), val);
756*4882a593Smuzhiyun }
757*4882a593Smuzhiyun 
dispc_ovl_set_zorder(enum omap_plane plane,enum omap_overlay_caps caps,u8 zorder)758*4882a593Smuzhiyun static void dispc_ovl_set_zorder(enum omap_plane plane,
759*4882a593Smuzhiyun 		enum omap_overlay_caps caps, u8 zorder)
760*4882a593Smuzhiyun {
761*4882a593Smuzhiyun 	if ((caps & OMAP_DSS_OVL_CAP_ZORDER) == 0)
762*4882a593Smuzhiyun 		return;
763*4882a593Smuzhiyun 
764*4882a593Smuzhiyun 	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), zorder, 27, 26);
765*4882a593Smuzhiyun }
766*4882a593Smuzhiyun 
dispc_ovl_enable_zorder_planes(void)767*4882a593Smuzhiyun static void dispc_ovl_enable_zorder_planes(void)
768*4882a593Smuzhiyun {
769*4882a593Smuzhiyun 	int i;
770*4882a593Smuzhiyun 
771*4882a593Smuzhiyun 	if (!dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
772*4882a593Smuzhiyun 		return;
773*4882a593Smuzhiyun 
774*4882a593Smuzhiyun 	for (i = 0; i < dss_feat_get_num_ovls(); i++)
775*4882a593Smuzhiyun 		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), 1, 25, 25);
776*4882a593Smuzhiyun }
777*4882a593Smuzhiyun 
dispc_ovl_set_pre_mult_alpha(enum omap_plane plane,enum omap_overlay_caps caps,bool enable)778*4882a593Smuzhiyun static void dispc_ovl_set_pre_mult_alpha(enum omap_plane plane,
779*4882a593Smuzhiyun 		enum omap_overlay_caps caps, bool enable)
780*4882a593Smuzhiyun {
781*4882a593Smuzhiyun 	if ((caps & OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA) == 0)
782*4882a593Smuzhiyun 		return;
783*4882a593Smuzhiyun 
784*4882a593Smuzhiyun 	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 28, 28);
785*4882a593Smuzhiyun }
786*4882a593Smuzhiyun 
dispc_ovl_setup_global_alpha(enum omap_plane plane,enum omap_overlay_caps caps,u8 global_alpha)787*4882a593Smuzhiyun static void dispc_ovl_setup_global_alpha(enum omap_plane plane,
788*4882a593Smuzhiyun 		enum omap_overlay_caps caps, u8 global_alpha)
789*4882a593Smuzhiyun {
790*4882a593Smuzhiyun 	static const unsigned shifts[] = { 0, 8, 16, 24, };
791*4882a593Smuzhiyun 	int shift;
792*4882a593Smuzhiyun 
793*4882a593Smuzhiyun 	if ((caps & OMAP_DSS_OVL_CAP_GLOBAL_ALPHA) == 0)
794*4882a593Smuzhiyun 		return;
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun 	shift = shifts[plane];
797*4882a593Smuzhiyun 	REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, shift + 7, shift);
798*4882a593Smuzhiyun }
799*4882a593Smuzhiyun 
dispc_ovl_set_pix_inc(enum omap_plane plane,s32 inc)800*4882a593Smuzhiyun static void dispc_ovl_set_pix_inc(enum omap_plane plane, s32 inc)
801*4882a593Smuzhiyun {
802*4882a593Smuzhiyun 	dispc_write_reg(DISPC_OVL_PIXEL_INC(plane), inc);
803*4882a593Smuzhiyun }
804*4882a593Smuzhiyun 
dispc_ovl_set_row_inc(enum omap_plane plane,s32 inc)805*4882a593Smuzhiyun static void dispc_ovl_set_row_inc(enum omap_plane plane, s32 inc)
806*4882a593Smuzhiyun {
807*4882a593Smuzhiyun 	dispc_write_reg(DISPC_OVL_ROW_INC(plane), inc);
808*4882a593Smuzhiyun }
809*4882a593Smuzhiyun 
dispc_ovl_set_color_mode(enum omap_plane plane,enum omap_color_mode color_mode)810*4882a593Smuzhiyun static void dispc_ovl_set_color_mode(enum omap_plane plane,
811*4882a593Smuzhiyun 		enum omap_color_mode color_mode)
812*4882a593Smuzhiyun {
813*4882a593Smuzhiyun 	u32 m = 0;
814*4882a593Smuzhiyun 	if (plane != OMAP_DSS_GFX) {
815*4882a593Smuzhiyun 		switch (color_mode) {
816*4882a593Smuzhiyun 		case OMAP_DSS_COLOR_NV12:
817*4882a593Smuzhiyun 			m = 0x0; break;
818*4882a593Smuzhiyun 		case OMAP_DSS_COLOR_RGBX16:
819*4882a593Smuzhiyun 			m = 0x1; break;
820*4882a593Smuzhiyun 		case OMAP_DSS_COLOR_RGBA16:
821*4882a593Smuzhiyun 			m = 0x2; break;
822*4882a593Smuzhiyun 		case OMAP_DSS_COLOR_RGB12U:
823*4882a593Smuzhiyun 			m = 0x4; break;
824*4882a593Smuzhiyun 		case OMAP_DSS_COLOR_ARGB16:
825*4882a593Smuzhiyun 			m = 0x5; break;
826*4882a593Smuzhiyun 		case OMAP_DSS_COLOR_RGB16:
827*4882a593Smuzhiyun 			m = 0x6; break;
828*4882a593Smuzhiyun 		case OMAP_DSS_COLOR_ARGB16_1555:
829*4882a593Smuzhiyun 			m = 0x7; break;
830*4882a593Smuzhiyun 		case OMAP_DSS_COLOR_RGB24U:
831*4882a593Smuzhiyun 			m = 0x8; break;
832*4882a593Smuzhiyun 		case OMAP_DSS_COLOR_RGB24P:
833*4882a593Smuzhiyun 			m = 0x9; break;
834*4882a593Smuzhiyun 		case OMAP_DSS_COLOR_YUV2:
835*4882a593Smuzhiyun 			m = 0xa; break;
836*4882a593Smuzhiyun 		case OMAP_DSS_COLOR_UYVY:
837*4882a593Smuzhiyun 			m = 0xb; break;
838*4882a593Smuzhiyun 		case OMAP_DSS_COLOR_ARGB32:
839*4882a593Smuzhiyun 			m = 0xc; break;
840*4882a593Smuzhiyun 		case OMAP_DSS_COLOR_RGBA32:
841*4882a593Smuzhiyun 			m = 0xd; break;
842*4882a593Smuzhiyun 		case OMAP_DSS_COLOR_RGBX32:
843*4882a593Smuzhiyun 			m = 0xe; break;
844*4882a593Smuzhiyun 		case OMAP_DSS_COLOR_XRGB16_1555:
845*4882a593Smuzhiyun 			m = 0xf; break;
846*4882a593Smuzhiyun 		default:
847*4882a593Smuzhiyun 			BUG(); return;
848*4882a593Smuzhiyun 		}
849*4882a593Smuzhiyun 	} else {
850*4882a593Smuzhiyun 		switch (color_mode) {
851*4882a593Smuzhiyun 		case OMAP_DSS_COLOR_CLUT1:
852*4882a593Smuzhiyun 			m = 0x0; break;
853*4882a593Smuzhiyun 		case OMAP_DSS_COLOR_CLUT2:
854*4882a593Smuzhiyun 			m = 0x1; break;
855*4882a593Smuzhiyun 		case OMAP_DSS_COLOR_CLUT4:
856*4882a593Smuzhiyun 			m = 0x2; break;
857*4882a593Smuzhiyun 		case OMAP_DSS_COLOR_CLUT8:
858*4882a593Smuzhiyun 			m = 0x3; break;
859*4882a593Smuzhiyun 		case OMAP_DSS_COLOR_RGB12U:
860*4882a593Smuzhiyun 			m = 0x4; break;
861*4882a593Smuzhiyun 		case OMAP_DSS_COLOR_ARGB16:
862*4882a593Smuzhiyun 			m = 0x5; break;
863*4882a593Smuzhiyun 		case OMAP_DSS_COLOR_RGB16:
864*4882a593Smuzhiyun 			m = 0x6; break;
865*4882a593Smuzhiyun 		case OMAP_DSS_COLOR_ARGB16_1555:
866*4882a593Smuzhiyun 			m = 0x7; break;
867*4882a593Smuzhiyun 		case OMAP_DSS_COLOR_RGB24U:
868*4882a593Smuzhiyun 			m = 0x8; break;
869*4882a593Smuzhiyun 		case OMAP_DSS_COLOR_RGB24P:
870*4882a593Smuzhiyun 			m = 0x9; break;
871*4882a593Smuzhiyun 		case OMAP_DSS_COLOR_RGBX16:
872*4882a593Smuzhiyun 			m = 0xa; break;
873*4882a593Smuzhiyun 		case OMAP_DSS_COLOR_RGBA16:
874*4882a593Smuzhiyun 			m = 0xb; break;
875*4882a593Smuzhiyun 		case OMAP_DSS_COLOR_ARGB32:
876*4882a593Smuzhiyun 			m = 0xc; break;
877*4882a593Smuzhiyun 		case OMAP_DSS_COLOR_RGBA32:
878*4882a593Smuzhiyun 			m = 0xd; break;
879*4882a593Smuzhiyun 		case OMAP_DSS_COLOR_RGBX32:
880*4882a593Smuzhiyun 			m = 0xe; break;
881*4882a593Smuzhiyun 		case OMAP_DSS_COLOR_XRGB16_1555:
882*4882a593Smuzhiyun 			m = 0xf; break;
883*4882a593Smuzhiyun 		default:
884*4882a593Smuzhiyun 			BUG(); return;
885*4882a593Smuzhiyun 		}
886*4882a593Smuzhiyun 	}
887*4882a593Smuzhiyun 
888*4882a593Smuzhiyun 	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), m, 4, 1);
889*4882a593Smuzhiyun }
890*4882a593Smuzhiyun 
dispc_ovl_configure_burst_type(enum omap_plane plane,enum omap_dss_rotation_type rotation_type)891*4882a593Smuzhiyun static void dispc_ovl_configure_burst_type(enum omap_plane plane,
892*4882a593Smuzhiyun 		enum omap_dss_rotation_type rotation_type)
893*4882a593Smuzhiyun {
894*4882a593Smuzhiyun 	if (!dss_has_feature(FEAT_BURST_2D))
895*4882a593Smuzhiyun 		return;
896*4882a593Smuzhiyun 
897*4882a593Smuzhiyun 	if (rotation_type == OMAP_DSS_ROT_TILER)
898*4882a593Smuzhiyun 		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 1, 29, 29);
899*4882a593Smuzhiyun 	else
900*4882a593Smuzhiyun 		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 0, 29, 29);
901*4882a593Smuzhiyun }
902*4882a593Smuzhiyun 
dispc_ovl_set_channel_out(enum omap_plane plane,enum omap_channel channel)903*4882a593Smuzhiyun void dispc_ovl_set_channel_out(enum omap_plane plane, enum omap_channel channel)
904*4882a593Smuzhiyun {
905*4882a593Smuzhiyun 	int shift;
906*4882a593Smuzhiyun 	u32 val;
907*4882a593Smuzhiyun 	int chan = 0, chan2 = 0;
908*4882a593Smuzhiyun 
909*4882a593Smuzhiyun 	switch (plane) {
910*4882a593Smuzhiyun 	case OMAP_DSS_GFX:
911*4882a593Smuzhiyun 		shift = 8;
912*4882a593Smuzhiyun 		break;
913*4882a593Smuzhiyun 	case OMAP_DSS_VIDEO1:
914*4882a593Smuzhiyun 	case OMAP_DSS_VIDEO2:
915*4882a593Smuzhiyun 	case OMAP_DSS_VIDEO3:
916*4882a593Smuzhiyun 		shift = 16;
917*4882a593Smuzhiyun 		break;
918*4882a593Smuzhiyun 	default:
919*4882a593Smuzhiyun 		BUG();
920*4882a593Smuzhiyun 		return;
921*4882a593Smuzhiyun 	}
922*4882a593Smuzhiyun 
923*4882a593Smuzhiyun 	val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
924*4882a593Smuzhiyun 	if (dss_has_feature(FEAT_MGR_LCD2)) {
925*4882a593Smuzhiyun 		switch (channel) {
926*4882a593Smuzhiyun 		case OMAP_DSS_CHANNEL_LCD:
927*4882a593Smuzhiyun 			chan = 0;
928*4882a593Smuzhiyun 			chan2 = 0;
929*4882a593Smuzhiyun 			break;
930*4882a593Smuzhiyun 		case OMAP_DSS_CHANNEL_DIGIT:
931*4882a593Smuzhiyun 			chan = 1;
932*4882a593Smuzhiyun 			chan2 = 0;
933*4882a593Smuzhiyun 			break;
934*4882a593Smuzhiyun 		case OMAP_DSS_CHANNEL_LCD2:
935*4882a593Smuzhiyun 			chan = 0;
936*4882a593Smuzhiyun 			chan2 = 1;
937*4882a593Smuzhiyun 			break;
938*4882a593Smuzhiyun 		case OMAP_DSS_CHANNEL_LCD3:
939*4882a593Smuzhiyun 			if (dss_has_feature(FEAT_MGR_LCD3)) {
940*4882a593Smuzhiyun 				chan = 0;
941*4882a593Smuzhiyun 				chan2 = 2;
942*4882a593Smuzhiyun 			} else {
943*4882a593Smuzhiyun 				BUG();
944*4882a593Smuzhiyun 				return;
945*4882a593Smuzhiyun 			}
946*4882a593Smuzhiyun 			break;
947*4882a593Smuzhiyun 		case OMAP_DSS_CHANNEL_WB:
948*4882a593Smuzhiyun 			chan = 0;
949*4882a593Smuzhiyun 			chan2 = 3;
950*4882a593Smuzhiyun 			break;
951*4882a593Smuzhiyun 		default:
952*4882a593Smuzhiyun 			BUG();
953*4882a593Smuzhiyun 			return;
954*4882a593Smuzhiyun 		}
955*4882a593Smuzhiyun 
956*4882a593Smuzhiyun 		val = FLD_MOD(val, chan, shift, shift);
957*4882a593Smuzhiyun 		val = FLD_MOD(val, chan2, 31, 30);
958*4882a593Smuzhiyun 	} else {
959*4882a593Smuzhiyun 		val = FLD_MOD(val, channel, shift, shift);
960*4882a593Smuzhiyun 	}
961*4882a593Smuzhiyun 	dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
962*4882a593Smuzhiyun }
963*4882a593Smuzhiyun EXPORT_SYMBOL(dispc_ovl_set_channel_out);
964*4882a593Smuzhiyun 
dispc_ovl_get_channel_out(enum omap_plane plane)965*4882a593Smuzhiyun static enum omap_channel dispc_ovl_get_channel_out(enum omap_plane plane)
966*4882a593Smuzhiyun {
967*4882a593Smuzhiyun 	int shift;
968*4882a593Smuzhiyun 	u32 val;
969*4882a593Smuzhiyun 
970*4882a593Smuzhiyun 	switch (plane) {
971*4882a593Smuzhiyun 	case OMAP_DSS_GFX:
972*4882a593Smuzhiyun 		shift = 8;
973*4882a593Smuzhiyun 		break;
974*4882a593Smuzhiyun 	case OMAP_DSS_VIDEO1:
975*4882a593Smuzhiyun 	case OMAP_DSS_VIDEO2:
976*4882a593Smuzhiyun 	case OMAP_DSS_VIDEO3:
977*4882a593Smuzhiyun 		shift = 16;
978*4882a593Smuzhiyun 		break;
979*4882a593Smuzhiyun 	default:
980*4882a593Smuzhiyun 		BUG();
981*4882a593Smuzhiyun 		return 0;
982*4882a593Smuzhiyun 	}
983*4882a593Smuzhiyun 
984*4882a593Smuzhiyun 	val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
985*4882a593Smuzhiyun 
986*4882a593Smuzhiyun 	if (FLD_GET(val, shift, shift) == 1)
987*4882a593Smuzhiyun 		return OMAP_DSS_CHANNEL_DIGIT;
988*4882a593Smuzhiyun 
989*4882a593Smuzhiyun 	if (!dss_has_feature(FEAT_MGR_LCD2))
990*4882a593Smuzhiyun 		return OMAP_DSS_CHANNEL_LCD;
991*4882a593Smuzhiyun 
992*4882a593Smuzhiyun 	switch (FLD_GET(val, 31, 30)) {
993*4882a593Smuzhiyun 	case 0:
994*4882a593Smuzhiyun 	default:
995*4882a593Smuzhiyun 		return OMAP_DSS_CHANNEL_LCD;
996*4882a593Smuzhiyun 	case 1:
997*4882a593Smuzhiyun 		return OMAP_DSS_CHANNEL_LCD2;
998*4882a593Smuzhiyun 	case 2:
999*4882a593Smuzhiyun 		return OMAP_DSS_CHANNEL_LCD3;
1000*4882a593Smuzhiyun 	case 3:
1001*4882a593Smuzhiyun 		return OMAP_DSS_CHANNEL_WB;
1002*4882a593Smuzhiyun 	}
1003*4882a593Smuzhiyun }
1004*4882a593Smuzhiyun 
dispc_ovl_set_burst_size(enum omap_plane plane,enum omap_burst_size burst_size)1005*4882a593Smuzhiyun static void dispc_ovl_set_burst_size(enum omap_plane plane,
1006*4882a593Smuzhiyun 		enum omap_burst_size burst_size)
1007*4882a593Smuzhiyun {
1008*4882a593Smuzhiyun 	static const unsigned shifts[] = { 6, 14, 14, 14, 14, };
1009*4882a593Smuzhiyun 	int shift;
1010*4882a593Smuzhiyun 
1011*4882a593Smuzhiyun 	shift = shifts[plane];
1012*4882a593Smuzhiyun 	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), burst_size, shift + 1, shift);
1013*4882a593Smuzhiyun }
1014*4882a593Smuzhiyun 
dispc_configure_burst_sizes(void)1015*4882a593Smuzhiyun static void dispc_configure_burst_sizes(void)
1016*4882a593Smuzhiyun {
1017*4882a593Smuzhiyun 	int i;
1018*4882a593Smuzhiyun 	const int burst_size = BURST_SIZE_X8;
1019*4882a593Smuzhiyun 
1020*4882a593Smuzhiyun 	/* Configure burst size always to maximum size */
1021*4882a593Smuzhiyun 	for (i = 0; i < dss_feat_get_num_ovls(); ++i)
1022*4882a593Smuzhiyun 		dispc_ovl_set_burst_size(i, burst_size);
1023*4882a593Smuzhiyun 	if (dispc.feat->has_writeback)
1024*4882a593Smuzhiyun 		dispc_ovl_set_burst_size(OMAP_DSS_WB, burst_size);
1025*4882a593Smuzhiyun }
1026*4882a593Smuzhiyun 
dispc_ovl_get_burst_size(enum omap_plane plane)1027*4882a593Smuzhiyun static u32 dispc_ovl_get_burst_size(enum omap_plane plane)
1028*4882a593Smuzhiyun {
1029*4882a593Smuzhiyun 	unsigned unit = dss_feat_get_burst_size_unit();
1030*4882a593Smuzhiyun 	/* burst multiplier is always x8 (see dispc_configure_burst_sizes()) */
1031*4882a593Smuzhiyun 	return unit * 8;
1032*4882a593Smuzhiyun }
1033*4882a593Smuzhiyun 
dispc_enable_gamma_table(bool enable)1034*4882a593Smuzhiyun void dispc_enable_gamma_table(bool enable)
1035*4882a593Smuzhiyun {
1036*4882a593Smuzhiyun 	/*
1037*4882a593Smuzhiyun 	 * This is partially implemented to support only disabling of
1038*4882a593Smuzhiyun 	 * the gamma table.
1039*4882a593Smuzhiyun 	 */
1040*4882a593Smuzhiyun 	if (enable) {
1041*4882a593Smuzhiyun 		DSSWARN("Gamma table enabling for TV not yet supported");
1042*4882a593Smuzhiyun 		return;
1043*4882a593Smuzhiyun 	}
1044*4882a593Smuzhiyun 
1045*4882a593Smuzhiyun 	REG_FLD_MOD(DISPC_CONFIG, enable, 9, 9);
1046*4882a593Smuzhiyun }
1047*4882a593Smuzhiyun 
dispc_mgr_enable_cpr(enum omap_channel channel,bool enable)1048*4882a593Smuzhiyun static void dispc_mgr_enable_cpr(enum omap_channel channel, bool enable)
1049*4882a593Smuzhiyun {
1050*4882a593Smuzhiyun 	if (channel == OMAP_DSS_CHANNEL_DIGIT)
1051*4882a593Smuzhiyun 		return;
1052*4882a593Smuzhiyun 
1053*4882a593Smuzhiyun 	mgr_fld_write(channel, DISPC_MGR_FLD_CPR, enable);
1054*4882a593Smuzhiyun }
1055*4882a593Smuzhiyun 
dispc_mgr_set_cpr_coef(enum omap_channel channel,const struct omap_dss_cpr_coefs * coefs)1056*4882a593Smuzhiyun static void dispc_mgr_set_cpr_coef(enum omap_channel channel,
1057*4882a593Smuzhiyun 		const struct omap_dss_cpr_coefs *coefs)
1058*4882a593Smuzhiyun {
1059*4882a593Smuzhiyun 	u32 coef_r, coef_g, coef_b;
1060*4882a593Smuzhiyun 
1061*4882a593Smuzhiyun 	if (!dss_mgr_is_lcd(channel))
1062*4882a593Smuzhiyun 		return;
1063*4882a593Smuzhiyun 
1064*4882a593Smuzhiyun 	coef_r = FLD_VAL(coefs->rr, 31, 22) | FLD_VAL(coefs->rg, 20, 11) |
1065*4882a593Smuzhiyun 		FLD_VAL(coefs->rb, 9, 0);
1066*4882a593Smuzhiyun 	coef_g = FLD_VAL(coefs->gr, 31, 22) | FLD_VAL(coefs->gg, 20, 11) |
1067*4882a593Smuzhiyun 		FLD_VAL(coefs->gb, 9, 0);
1068*4882a593Smuzhiyun 	coef_b = FLD_VAL(coefs->br, 31, 22) | FLD_VAL(coefs->bg, 20, 11) |
1069*4882a593Smuzhiyun 		FLD_VAL(coefs->bb, 9, 0);
1070*4882a593Smuzhiyun 
1071*4882a593Smuzhiyun 	dispc_write_reg(DISPC_CPR_COEF_R(channel), coef_r);
1072*4882a593Smuzhiyun 	dispc_write_reg(DISPC_CPR_COEF_G(channel), coef_g);
1073*4882a593Smuzhiyun 	dispc_write_reg(DISPC_CPR_COEF_B(channel), coef_b);
1074*4882a593Smuzhiyun }
1075*4882a593Smuzhiyun 
dispc_ovl_set_vid_color_conv(enum omap_plane plane,bool enable)1076*4882a593Smuzhiyun static void dispc_ovl_set_vid_color_conv(enum omap_plane plane, bool enable)
1077*4882a593Smuzhiyun {
1078*4882a593Smuzhiyun 	u32 val;
1079*4882a593Smuzhiyun 
1080*4882a593Smuzhiyun 	BUG_ON(plane == OMAP_DSS_GFX);
1081*4882a593Smuzhiyun 
1082*4882a593Smuzhiyun 	val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
1083*4882a593Smuzhiyun 	val = FLD_MOD(val, enable, 9, 9);
1084*4882a593Smuzhiyun 	dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
1085*4882a593Smuzhiyun }
1086*4882a593Smuzhiyun 
dispc_ovl_enable_replication(enum omap_plane plane,enum omap_overlay_caps caps,bool enable)1087*4882a593Smuzhiyun static void dispc_ovl_enable_replication(enum omap_plane plane,
1088*4882a593Smuzhiyun 		enum omap_overlay_caps caps, bool enable)
1089*4882a593Smuzhiyun {
1090*4882a593Smuzhiyun 	static const unsigned shifts[] = { 5, 10, 10, 10 };
1091*4882a593Smuzhiyun 	int shift;
1092*4882a593Smuzhiyun 
1093*4882a593Smuzhiyun 	if ((caps & OMAP_DSS_OVL_CAP_REPLICATION) == 0)
1094*4882a593Smuzhiyun 		return;
1095*4882a593Smuzhiyun 
1096*4882a593Smuzhiyun 	shift = shifts[plane];
1097*4882a593Smuzhiyun 	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, shift, shift);
1098*4882a593Smuzhiyun }
1099*4882a593Smuzhiyun 
dispc_mgr_set_size(enum omap_channel channel,u16 width,u16 height)1100*4882a593Smuzhiyun static void dispc_mgr_set_size(enum omap_channel channel, u16 width,
1101*4882a593Smuzhiyun 		u16 height)
1102*4882a593Smuzhiyun {
1103*4882a593Smuzhiyun 	u32 val;
1104*4882a593Smuzhiyun 
1105*4882a593Smuzhiyun 	val = FLD_VAL(height - 1, dispc.feat->mgr_height_start, 16) |
1106*4882a593Smuzhiyun 		FLD_VAL(width - 1, dispc.feat->mgr_width_start, 0);
1107*4882a593Smuzhiyun 
1108*4882a593Smuzhiyun 	dispc_write_reg(DISPC_SIZE_MGR(channel), val);
1109*4882a593Smuzhiyun }
1110*4882a593Smuzhiyun 
dispc_init_fifos(void)1111*4882a593Smuzhiyun static void dispc_init_fifos(void)
1112*4882a593Smuzhiyun {
1113*4882a593Smuzhiyun 	u32 size;
1114*4882a593Smuzhiyun 	int fifo;
1115*4882a593Smuzhiyun 	u8 start, end;
1116*4882a593Smuzhiyun 	u32 unit;
1117*4882a593Smuzhiyun 	int i;
1118*4882a593Smuzhiyun 
1119*4882a593Smuzhiyun 	unit = dss_feat_get_buffer_size_unit();
1120*4882a593Smuzhiyun 
1121*4882a593Smuzhiyun 	dss_feat_get_reg_field(FEAT_REG_FIFOSIZE, &start, &end);
1122*4882a593Smuzhiyun 
1123*4882a593Smuzhiyun 	for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
1124*4882a593Smuzhiyun 		size = REG_GET(DISPC_OVL_FIFO_SIZE_STATUS(fifo), start, end);
1125*4882a593Smuzhiyun 		size *= unit;
1126*4882a593Smuzhiyun 		dispc.fifo_size[fifo] = size;
1127*4882a593Smuzhiyun 
1128*4882a593Smuzhiyun 		/*
1129*4882a593Smuzhiyun 		 * By default fifos are mapped directly to overlays, fifo 0 to
1130*4882a593Smuzhiyun 		 * ovl 0, fifo 1 to ovl 1, etc.
1131*4882a593Smuzhiyun 		 */
1132*4882a593Smuzhiyun 		dispc.fifo_assignment[fifo] = fifo;
1133*4882a593Smuzhiyun 	}
1134*4882a593Smuzhiyun 
1135*4882a593Smuzhiyun 	/*
1136*4882a593Smuzhiyun 	 * The GFX fifo on OMAP4 is smaller than the other fifos. The small fifo
1137*4882a593Smuzhiyun 	 * causes problems with certain use cases, like using the tiler in 2D
1138*4882a593Smuzhiyun 	 * mode. The below hack swaps the fifos of GFX and WB planes, thus
1139*4882a593Smuzhiyun 	 * giving GFX plane a larger fifo. WB but should work fine with a
1140*4882a593Smuzhiyun 	 * smaller fifo.
1141*4882a593Smuzhiyun 	 */
1142*4882a593Smuzhiyun 	if (dispc.feat->gfx_fifo_workaround) {
1143*4882a593Smuzhiyun 		u32 v;
1144*4882a593Smuzhiyun 
1145*4882a593Smuzhiyun 		v = dispc_read_reg(DISPC_GLOBAL_BUFFER);
1146*4882a593Smuzhiyun 
1147*4882a593Smuzhiyun 		v = FLD_MOD(v, 4, 2, 0); /* GFX BUF top to WB */
1148*4882a593Smuzhiyun 		v = FLD_MOD(v, 4, 5, 3); /* GFX BUF bottom to WB */
1149*4882a593Smuzhiyun 		v = FLD_MOD(v, 0, 26, 24); /* WB BUF top to GFX */
1150*4882a593Smuzhiyun 		v = FLD_MOD(v, 0, 29, 27); /* WB BUF bottom to GFX */
1151*4882a593Smuzhiyun 
1152*4882a593Smuzhiyun 		dispc_write_reg(DISPC_GLOBAL_BUFFER, v);
1153*4882a593Smuzhiyun 
1154*4882a593Smuzhiyun 		dispc.fifo_assignment[OMAP_DSS_GFX] = OMAP_DSS_WB;
1155*4882a593Smuzhiyun 		dispc.fifo_assignment[OMAP_DSS_WB] = OMAP_DSS_GFX;
1156*4882a593Smuzhiyun 	}
1157*4882a593Smuzhiyun 
1158*4882a593Smuzhiyun 	/*
1159*4882a593Smuzhiyun 	 * Setup default fifo thresholds.
1160*4882a593Smuzhiyun 	 */
1161*4882a593Smuzhiyun 	for (i = 0; i < dss_feat_get_num_ovls(); ++i) {
1162*4882a593Smuzhiyun 		u32 low, high;
1163*4882a593Smuzhiyun 		const bool use_fifomerge = false;
1164*4882a593Smuzhiyun 		const bool manual_update = false;
1165*4882a593Smuzhiyun 
1166*4882a593Smuzhiyun 		dispc_ovl_compute_fifo_thresholds(i, &low, &high,
1167*4882a593Smuzhiyun 			use_fifomerge, manual_update);
1168*4882a593Smuzhiyun 
1169*4882a593Smuzhiyun 		dispc_ovl_set_fifo_threshold(i, low, high);
1170*4882a593Smuzhiyun 	}
1171*4882a593Smuzhiyun 
1172*4882a593Smuzhiyun 	if (dispc.feat->has_writeback) {
1173*4882a593Smuzhiyun 		u32 low, high;
1174*4882a593Smuzhiyun 		const bool use_fifomerge = false;
1175*4882a593Smuzhiyun 		const bool manual_update = false;
1176*4882a593Smuzhiyun 
1177*4882a593Smuzhiyun 		dispc_ovl_compute_fifo_thresholds(OMAP_DSS_WB, &low, &high,
1178*4882a593Smuzhiyun 			use_fifomerge, manual_update);
1179*4882a593Smuzhiyun 
1180*4882a593Smuzhiyun 		dispc_ovl_set_fifo_threshold(OMAP_DSS_WB, low, high);
1181*4882a593Smuzhiyun 	}
1182*4882a593Smuzhiyun }
1183*4882a593Smuzhiyun 
dispc_ovl_get_fifo_size(enum omap_plane plane)1184*4882a593Smuzhiyun static u32 dispc_ovl_get_fifo_size(enum omap_plane plane)
1185*4882a593Smuzhiyun {
1186*4882a593Smuzhiyun 	int fifo;
1187*4882a593Smuzhiyun 	u32 size = 0;
1188*4882a593Smuzhiyun 
1189*4882a593Smuzhiyun 	for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
1190*4882a593Smuzhiyun 		if (dispc.fifo_assignment[fifo] == plane)
1191*4882a593Smuzhiyun 			size += dispc.fifo_size[fifo];
1192*4882a593Smuzhiyun 	}
1193*4882a593Smuzhiyun 
1194*4882a593Smuzhiyun 	return size;
1195*4882a593Smuzhiyun }
1196*4882a593Smuzhiyun 
dispc_ovl_set_fifo_threshold(enum omap_plane plane,u32 low,u32 high)1197*4882a593Smuzhiyun void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high)
1198*4882a593Smuzhiyun {
1199*4882a593Smuzhiyun 	u8 hi_start, hi_end, lo_start, lo_end;
1200*4882a593Smuzhiyun 	u32 unit;
1201*4882a593Smuzhiyun 
1202*4882a593Smuzhiyun 	unit = dss_feat_get_buffer_size_unit();
1203*4882a593Smuzhiyun 
1204*4882a593Smuzhiyun 	WARN_ON(low % unit != 0);
1205*4882a593Smuzhiyun 	WARN_ON(high % unit != 0);
1206*4882a593Smuzhiyun 
1207*4882a593Smuzhiyun 	low /= unit;
1208*4882a593Smuzhiyun 	high /= unit;
1209*4882a593Smuzhiyun 
1210*4882a593Smuzhiyun 	dss_feat_get_reg_field(FEAT_REG_FIFOHIGHTHRESHOLD, &hi_start, &hi_end);
1211*4882a593Smuzhiyun 	dss_feat_get_reg_field(FEAT_REG_FIFOLOWTHRESHOLD, &lo_start, &lo_end);
1212*4882a593Smuzhiyun 
1213*4882a593Smuzhiyun 	DSSDBG("fifo(%d) threshold (bytes), old %u/%u, new %u/%u\n",
1214*4882a593Smuzhiyun 			plane,
1215*4882a593Smuzhiyun 			REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
1216*4882a593Smuzhiyun 				lo_start, lo_end) * unit,
1217*4882a593Smuzhiyun 			REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
1218*4882a593Smuzhiyun 				hi_start, hi_end) * unit,
1219*4882a593Smuzhiyun 			low * unit, high * unit);
1220*4882a593Smuzhiyun 
1221*4882a593Smuzhiyun 	dispc_write_reg(DISPC_OVL_FIFO_THRESHOLD(plane),
1222*4882a593Smuzhiyun 			FLD_VAL(high, hi_start, hi_end) |
1223*4882a593Smuzhiyun 			FLD_VAL(low, lo_start, lo_end));
1224*4882a593Smuzhiyun 
1225*4882a593Smuzhiyun 	/*
1226*4882a593Smuzhiyun 	 * configure the preload to the pipeline's high threhold, if HT it's too
1227*4882a593Smuzhiyun 	 * large for the preload field, set the threshold to the maximum value
1228*4882a593Smuzhiyun 	 * that can be held by the preload register
1229*4882a593Smuzhiyun 	 */
1230*4882a593Smuzhiyun 	if (dss_has_feature(FEAT_PRELOAD) && dispc.feat->set_max_preload &&
1231*4882a593Smuzhiyun 			plane != OMAP_DSS_WB)
1232*4882a593Smuzhiyun 		dispc_write_reg(DISPC_OVL_PRELOAD(plane), min(high, 0xfffu));
1233*4882a593Smuzhiyun }
1234*4882a593Smuzhiyun 
dispc_enable_fifomerge(bool enable)1235*4882a593Smuzhiyun void dispc_enable_fifomerge(bool enable)
1236*4882a593Smuzhiyun {
1237*4882a593Smuzhiyun 	if (!dss_has_feature(FEAT_FIFO_MERGE)) {
1238*4882a593Smuzhiyun 		WARN_ON(enable);
1239*4882a593Smuzhiyun 		return;
1240*4882a593Smuzhiyun 	}
1241*4882a593Smuzhiyun 
1242*4882a593Smuzhiyun 	DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled");
1243*4882a593Smuzhiyun 	REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 14, 14);
1244*4882a593Smuzhiyun }
1245*4882a593Smuzhiyun 
dispc_ovl_compute_fifo_thresholds(enum omap_plane plane,u32 * fifo_low,u32 * fifo_high,bool use_fifomerge,bool manual_update)1246*4882a593Smuzhiyun void dispc_ovl_compute_fifo_thresholds(enum omap_plane plane,
1247*4882a593Smuzhiyun 		u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
1248*4882a593Smuzhiyun 		bool manual_update)
1249*4882a593Smuzhiyun {
1250*4882a593Smuzhiyun 	/*
1251*4882a593Smuzhiyun 	 * All sizes are in bytes. Both the buffer and burst are made of
1252*4882a593Smuzhiyun 	 * buffer_units, and the fifo thresholds must be buffer_unit aligned.
1253*4882a593Smuzhiyun 	 */
1254*4882a593Smuzhiyun 
1255*4882a593Smuzhiyun 	unsigned buf_unit = dss_feat_get_buffer_size_unit();
1256*4882a593Smuzhiyun 	unsigned ovl_fifo_size, total_fifo_size, burst_size;
1257*4882a593Smuzhiyun 	int i;
1258*4882a593Smuzhiyun 
1259*4882a593Smuzhiyun 	burst_size = dispc_ovl_get_burst_size(plane);
1260*4882a593Smuzhiyun 	ovl_fifo_size = dispc_ovl_get_fifo_size(plane);
1261*4882a593Smuzhiyun 
1262*4882a593Smuzhiyun 	if (use_fifomerge) {
1263*4882a593Smuzhiyun 		total_fifo_size = 0;
1264*4882a593Smuzhiyun 		for (i = 0; i < dss_feat_get_num_ovls(); ++i)
1265*4882a593Smuzhiyun 			total_fifo_size += dispc_ovl_get_fifo_size(i);
1266*4882a593Smuzhiyun 	} else {
1267*4882a593Smuzhiyun 		total_fifo_size = ovl_fifo_size;
1268*4882a593Smuzhiyun 	}
1269*4882a593Smuzhiyun 
1270*4882a593Smuzhiyun 	/*
1271*4882a593Smuzhiyun 	 * We use the same low threshold for both fifomerge and non-fifomerge
1272*4882a593Smuzhiyun 	 * cases, but for fifomerge we calculate the high threshold using the
1273*4882a593Smuzhiyun 	 * combined fifo size
1274*4882a593Smuzhiyun 	 */
1275*4882a593Smuzhiyun 
1276*4882a593Smuzhiyun 	if (manual_update && dss_has_feature(FEAT_OMAP3_DSI_FIFO_BUG)) {
1277*4882a593Smuzhiyun 		*fifo_low = ovl_fifo_size - burst_size * 2;
1278*4882a593Smuzhiyun 		*fifo_high = total_fifo_size - burst_size;
1279*4882a593Smuzhiyun 	} else if (plane == OMAP_DSS_WB) {
1280*4882a593Smuzhiyun 		/*
1281*4882a593Smuzhiyun 		 * Most optimal configuration for writeback is to push out data
1282*4882a593Smuzhiyun 		 * to the interconnect the moment writeback pushes enough pixels
1283*4882a593Smuzhiyun 		 * in the FIFO to form a burst
1284*4882a593Smuzhiyun 		 */
1285*4882a593Smuzhiyun 		*fifo_low = 0;
1286*4882a593Smuzhiyun 		*fifo_high = burst_size;
1287*4882a593Smuzhiyun 	} else {
1288*4882a593Smuzhiyun 		*fifo_low = ovl_fifo_size - burst_size;
1289*4882a593Smuzhiyun 		*fifo_high = total_fifo_size - buf_unit;
1290*4882a593Smuzhiyun 	}
1291*4882a593Smuzhiyun }
1292*4882a593Smuzhiyun 
dispc_ovl_set_mflag(enum omap_plane plane,bool enable)1293*4882a593Smuzhiyun static void dispc_ovl_set_mflag(enum omap_plane plane, bool enable)
1294*4882a593Smuzhiyun {
1295*4882a593Smuzhiyun 	int bit;
1296*4882a593Smuzhiyun 
1297*4882a593Smuzhiyun 	if (plane == OMAP_DSS_GFX)
1298*4882a593Smuzhiyun 		bit = 14;
1299*4882a593Smuzhiyun 	else
1300*4882a593Smuzhiyun 		bit = 23;
1301*4882a593Smuzhiyun 
1302*4882a593Smuzhiyun 	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, bit, bit);
1303*4882a593Smuzhiyun }
1304*4882a593Smuzhiyun 
dispc_ovl_set_mflag_threshold(enum omap_plane plane,int low,int high)1305*4882a593Smuzhiyun static void dispc_ovl_set_mflag_threshold(enum omap_plane plane,
1306*4882a593Smuzhiyun 	int low, int high)
1307*4882a593Smuzhiyun {
1308*4882a593Smuzhiyun 	dispc_write_reg(DISPC_OVL_MFLAG_THRESHOLD(plane),
1309*4882a593Smuzhiyun 		FLD_VAL(high, 31, 16) |	FLD_VAL(low, 15, 0));
1310*4882a593Smuzhiyun }
1311*4882a593Smuzhiyun 
dispc_init_mflag(void)1312*4882a593Smuzhiyun static void dispc_init_mflag(void)
1313*4882a593Smuzhiyun {
1314*4882a593Smuzhiyun 	int i;
1315*4882a593Smuzhiyun 
1316*4882a593Smuzhiyun 	/*
1317*4882a593Smuzhiyun 	 * HACK: NV12 color format and MFLAG seem to have problems working
1318*4882a593Smuzhiyun 	 * together: using two displays, and having an NV12 overlay on one of
1319*4882a593Smuzhiyun 	 * the displays will cause underflows/synclosts when MFLAG_CTRL=2.
1320*4882a593Smuzhiyun 	 * Changing MFLAG thresholds and PRELOAD to certain values seem to
1321*4882a593Smuzhiyun 	 * remove the errors, but there doesn't seem to be a clear logic on
1322*4882a593Smuzhiyun 	 * which values work and which not.
1323*4882a593Smuzhiyun 	 *
1324*4882a593Smuzhiyun 	 * As a work-around, set force MFLAG to always on.
1325*4882a593Smuzhiyun 	 */
1326*4882a593Smuzhiyun 	dispc_write_reg(DISPC_GLOBAL_MFLAG_ATTRIBUTE,
1327*4882a593Smuzhiyun 		(1 << 0) |	/* MFLAG_CTRL = force always on */
1328*4882a593Smuzhiyun 		(0 << 2));	/* MFLAG_START = disable */
1329*4882a593Smuzhiyun 
1330*4882a593Smuzhiyun 	for (i = 0; i < dss_feat_get_num_ovls(); ++i) {
1331*4882a593Smuzhiyun 		u32 size = dispc_ovl_get_fifo_size(i);
1332*4882a593Smuzhiyun 		u32 unit = dss_feat_get_buffer_size_unit();
1333*4882a593Smuzhiyun 		u32 low, high;
1334*4882a593Smuzhiyun 
1335*4882a593Smuzhiyun 		dispc_ovl_set_mflag(i, true);
1336*4882a593Smuzhiyun 
1337*4882a593Smuzhiyun 		/*
1338*4882a593Smuzhiyun 		 * Simulation team suggests below thesholds:
1339*4882a593Smuzhiyun 		 * HT = fifosize * 5 / 8;
1340*4882a593Smuzhiyun 		 * LT = fifosize * 4 / 8;
1341*4882a593Smuzhiyun 		 */
1342*4882a593Smuzhiyun 
1343*4882a593Smuzhiyun 		low = size * 4 / 8 / unit;
1344*4882a593Smuzhiyun 		high = size * 5 / 8 / unit;
1345*4882a593Smuzhiyun 
1346*4882a593Smuzhiyun 		dispc_ovl_set_mflag_threshold(i, low, high);
1347*4882a593Smuzhiyun 	}
1348*4882a593Smuzhiyun 
1349*4882a593Smuzhiyun 	if (dispc.feat->has_writeback) {
1350*4882a593Smuzhiyun 		u32 size = dispc_ovl_get_fifo_size(OMAP_DSS_WB);
1351*4882a593Smuzhiyun 		u32 unit = dss_feat_get_buffer_size_unit();
1352*4882a593Smuzhiyun 		u32 low, high;
1353*4882a593Smuzhiyun 
1354*4882a593Smuzhiyun 		dispc_ovl_set_mflag(OMAP_DSS_WB, true);
1355*4882a593Smuzhiyun 
1356*4882a593Smuzhiyun 		/*
1357*4882a593Smuzhiyun 		 * Simulation team suggests below thesholds:
1358*4882a593Smuzhiyun 		 * HT = fifosize * 5 / 8;
1359*4882a593Smuzhiyun 		 * LT = fifosize * 4 / 8;
1360*4882a593Smuzhiyun 		 */
1361*4882a593Smuzhiyun 
1362*4882a593Smuzhiyun 		low = size * 4 / 8 / unit;
1363*4882a593Smuzhiyun 		high = size * 5 / 8 / unit;
1364*4882a593Smuzhiyun 
1365*4882a593Smuzhiyun 		dispc_ovl_set_mflag_threshold(OMAP_DSS_WB, low, high);
1366*4882a593Smuzhiyun 	}
1367*4882a593Smuzhiyun }
1368*4882a593Smuzhiyun 
dispc_ovl_set_fir(enum omap_plane plane,int hinc,int vinc,enum omap_color_component color_comp)1369*4882a593Smuzhiyun static void dispc_ovl_set_fir(enum omap_plane plane,
1370*4882a593Smuzhiyun 				int hinc, int vinc,
1371*4882a593Smuzhiyun 				enum omap_color_component color_comp)
1372*4882a593Smuzhiyun {
1373*4882a593Smuzhiyun 	u32 val;
1374*4882a593Smuzhiyun 
1375*4882a593Smuzhiyun 	if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
1376*4882a593Smuzhiyun 		u8 hinc_start, hinc_end, vinc_start, vinc_end;
1377*4882a593Smuzhiyun 
1378*4882a593Smuzhiyun 		dss_feat_get_reg_field(FEAT_REG_FIRHINC,
1379*4882a593Smuzhiyun 					&hinc_start, &hinc_end);
1380*4882a593Smuzhiyun 		dss_feat_get_reg_field(FEAT_REG_FIRVINC,
1381*4882a593Smuzhiyun 					&vinc_start, &vinc_end);
1382*4882a593Smuzhiyun 		val = FLD_VAL(vinc, vinc_start, vinc_end) |
1383*4882a593Smuzhiyun 				FLD_VAL(hinc, hinc_start, hinc_end);
1384*4882a593Smuzhiyun 
1385*4882a593Smuzhiyun 		dispc_write_reg(DISPC_OVL_FIR(plane), val);
1386*4882a593Smuzhiyun 	} else {
1387*4882a593Smuzhiyun 		val = FLD_VAL(vinc, 28, 16) | FLD_VAL(hinc, 12, 0);
1388*4882a593Smuzhiyun 		dispc_write_reg(DISPC_OVL_FIR2(plane), val);
1389*4882a593Smuzhiyun 	}
1390*4882a593Smuzhiyun }
1391*4882a593Smuzhiyun 
dispc_ovl_set_vid_accu0(enum omap_plane plane,int haccu,int vaccu)1392*4882a593Smuzhiyun static void dispc_ovl_set_vid_accu0(enum omap_plane plane, int haccu, int vaccu)
1393*4882a593Smuzhiyun {
1394*4882a593Smuzhiyun 	u32 val;
1395*4882a593Smuzhiyun 	u8 hor_start, hor_end, vert_start, vert_end;
1396*4882a593Smuzhiyun 
1397*4882a593Smuzhiyun 	dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1398*4882a593Smuzhiyun 	dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1399*4882a593Smuzhiyun 
1400*4882a593Smuzhiyun 	val = FLD_VAL(vaccu, vert_start, vert_end) |
1401*4882a593Smuzhiyun 			FLD_VAL(haccu, hor_start, hor_end);
1402*4882a593Smuzhiyun 
1403*4882a593Smuzhiyun 	dispc_write_reg(DISPC_OVL_ACCU0(plane), val);
1404*4882a593Smuzhiyun }
1405*4882a593Smuzhiyun 
dispc_ovl_set_vid_accu1(enum omap_plane plane,int haccu,int vaccu)1406*4882a593Smuzhiyun static void dispc_ovl_set_vid_accu1(enum omap_plane plane, int haccu, int vaccu)
1407*4882a593Smuzhiyun {
1408*4882a593Smuzhiyun 	u32 val;
1409*4882a593Smuzhiyun 	u8 hor_start, hor_end, vert_start, vert_end;
1410*4882a593Smuzhiyun 
1411*4882a593Smuzhiyun 	dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1412*4882a593Smuzhiyun 	dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1413*4882a593Smuzhiyun 
1414*4882a593Smuzhiyun 	val = FLD_VAL(vaccu, vert_start, vert_end) |
1415*4882a593Smuzhiyun 			FLD_VAL(haccu, hor_start, hor_end);
1416*4882a593Smuzhiyun 
1417*4882a593Smuzhiyun 	dispc_write_reg(DISPC_OVL_ACCU1(plane), val);
1418*4882a593Smuzhiyun }
1419*4882a593Smuzhiyun 
dispc_ovl_set_vid_accu2_0(enum omap_plane plane,int haccu,int vaccu)1420*4882a593Smuzhiyun static void dispc_ovl_set_vid_accu2_0(enum omap_plane plane, int haccu,
1421*4882a593Smuzhiyun 		int vaccu)
1422*4882a593Smuzhiyun {
1423*4882a593Smuzhiyun 	u32 val;
1424*4882a593Smuzhiyun 
1425*4882a593Smuzhiyun 	val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1426*4882a593Smuzhiyun 	dispc_write_reg(DISPC_OVL_ACCU2_0(plane), val);
1427*4882a593Smuzhiyun }
1428*4882a593Smuzhiyun 
dispc_ovl_set_vid_accu2_1(enum omap_plane plane,int haccu,int vaccu)1429*4882a593Smuzhiyun static void dispc_ovl_set_vid_accu2_1(enum omap_plane plane, int haccu,
1430*4882a593Smuzhiyun 		int vaccu)
1431*4882a593Smuzhiyun {
1432*4882a593Smuzhiyun 	u32 val;
1433*4882a593Smuzhiyun 
1434*4882a593Smuzhiyun 	val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1435*4882a593Smuzhiyun 	dispc_write_reg(DISPC_OVL_ACCU2_1(plane), val);
1436*4882a593Smuzhiyun }
1437*4882a593Smuzhiyun 
dispc_ovl_set_scale_param(enum omap_plane plane,u16 orig_width,u16 orig_height,u16 out_width,u16 out_height,bool five_taps,u8 rotation,enum omap_color_component color_comp)1438*4882a593Smuzhiyun static void dispc_ovl_set_scale_param(enum omap_plane plane,
1439*4882a593Smuzhiyun 		u16 orig_width, u16 orig_height,
1440*4882a593Smuzhiyun 		u16 out_width, u16 out_height,
1441*4882a593Smuzhiyun 		bool five_taps, u8 rotation,
1442*4882a593Smuzhiyun 		enum omap_color_component color_comp)
1443*4882a593Smuzhiyun {
1444*4882a593Smuzhiyun 	int fir_hinc, fir_vinc;
1445*4882a593Smuzhiyun 
1446*4882a593Smuzhiyun 	fir_hinc = 1024 * orig_width / out_width;
1447*4882a593Smuzhiyun 	fir_vinc = 1024 * orig_height / out_height;
1448*4882a593Smuzhiyun 
1449*4882a593Smuzhiyun 	dispc_ovl_set_scale_coef(plane, fir_hinc, fir_vinc, five_taps,
1450*4882a593Smuzhiyun 				color_comp);
1451*4882a593Smuzhiyun 	dispc_ovl_set_fir(plane, fir_hinc, fir_vinc, color_comp);
1452*4882a593Smuzhiyun }
1453*4882a593Smuzhiyun 
dispc_ovl_set_accu_uv(enum omap_plane plane,u16 orig_width,u16 orig_height,u16 out_width,u16 out_height,bool ilace,enum omap_color_mode color_mode,u8 rotation)1454*4882a593Smuzhiyun static void dispc_ovl_set_accu_uv(enum omap_plane plane,
1455*4882a593Smuzhiyun 		u16 orig_width,	u16 orig_height, u16 out_width, u16 out_height,
1456*4882a593Smuzhiyun 		bool ilace, enum omap_color_mode color_mode, u8 rotation)
1457*4882a593Smuzhiyun {
1458*4882a593Smuzhiyun 	int h_accu2_0, h_accu2_1;
1459*4882a593Smuzhiyun 	int v_accu2_0, v_accu2_1;
1460*4882a593Smuzhiyun 	int chroma_hinc, chroma_vinc;
1461*4882a593Smuzhiyun 	int idx;
1462*4882a593Smuzhiyun 
1463*4882a593Smuzhiyun 	struct accu {
1464*4882a593Smuzhiyun 		s8 h0_m, h0_n;
1465*4882a593Smuzhiyun 		s8 h1_m, h1_n;
1466*4882a593Smuzhiyun 		s8 v0_m, v0_n;
1467*4882a593Smuzhiyun 		s8 v1_m, v1_n;
1468*4882a593Smuzhiyun 	};
1469*4882a593Smuzhiyun 
1470*4882a593Smuzhiyun 	const struct accu *accu_table;
1471*4882a593Smuzhiyun 	const struct accu *accu_val;
1472*4882a593Smuzhiyun 
1473*4882a593Smuzhiyun 	static const struct accu accu_nv12[4] = {
1474*4882a593Smuzhiyun 		{  0, 1,  0, 1 , -1, 2, 0, 1 },
1475*4882a593Smuzhiyun 		{  1, 2, -3, 4 ,  0, 1, 0, 1 },
1476*4882a593Smuzhiyun 		{ -1, 1,  0, 1 , -1, 2, 0, 1 },
1477*4882a593Smuzhiyun 		{ -1, 2, -1, 2 , -1, 1, 0, 1 },
1478*4882a593Smuzhiyun 	};
1479*4882a593Smuzhiyun 
1480*4882a593Smuzhiyun 	static const struct accu accu_nv12_ilace[4] = {
1481*4882a593Smuzhiyun 		{  0, 1,  0, 1 , -3, 4, -1, 4 },
1482*4882a593Smuzhiyun 		{ -1, 4, -3, 4 ,  0, 1,  0, 1 },
1483*4882a593Smuzhiyun 		{ -1, 1,  0, 1 , -1, 4, -3, 4 },
1484*4882a593Smuzhiyun 		{ -3, 4, -3, 4 , -1, 1,  0, 1 },
1485*4882a593Smuzhiyun 	};
1486*4882a593Smuzhiyun 
1487*4882a593Smuzhiyun 	static const struct accu accu_yuv[4] = {
1488*4882a593Smuzhiyun 		{  0, 1, 0, 1,  0, 1, 0, 1 },
1489*4882a593Smuzhiyun 		{  0, 1, 0, 1,  0, 1, 0, 1 },
1490*4882a593Smuzhiyun 		{ -1, 1, 0, 1,  0, 1, 0, 1 },
1491*4882a593Smuzhiyun 		{  0, 1, 0, 1, -1, 1, 0, 1 },
1492*4882a593Smuzhiyun 	};
1493*4882a593Smuzhiyun 
1494*4882a593Smuzhiyun 	switch (rotation) {
1495*4882a593Smuzhiyun 	case OMAP_DSS_ROT_0:
1496*4882a593Smuzhiyun 		idx = 0;
1497*4882a593Smuzhiyun 		break;
1498*4882a593Smuzhiyun 	case OMAP_DSS_ROT_90:
1499*4882a593Smuzhiyun 		idx = 1;
1500*4882a593Smuzhiyun 		break;
1501*4882a593Smuzhiyun 	case OMAP_DSS_ROT_180:
1502*4882a593Smuzhiyun 		idx = 2;
1503*4882a593Smuzhiyun 		break;
1504*4882a593Smuzhiyun 	case OMAP_DSS_ROT_270:
1505*4882a593Smuzhiyun 		idx = 3;
1506*4882a593Smuzhiyun 		break;
1507*4882a593Smuzhiyun 	default:
1508*4882a593Smuzhiyun 		BUG();
1509*4882a593Smuzhiyun 		return;
1510*4882a593Smuzhiyun 	}
1511*4882a593Smuzhiyun 
1512*4882a593Smuzhiyun 	switch (color_mode) {
1513*4882a593Smuzhiyun 	case OMAP_DSS_COLOR_NV12:
1514*4882a593Smuzhiyun 		if (ilace)
1515*4882a593Smuzhiyun 			accu_table = accu_nv12_ilace;
1516*4882a593Smuzhiyun 		else
1517*4882a593Smuzhiyun 			accu_table = accu_nv12;
1518*4882a593Smuzhiyun 		break;
1519*4882a593Smuzhiyun 	case OMAP_DSS_COLOR_YUV2:
1520*4882a593Smuzhiyun 	case OMAP_DSS_COLOR_UYVY:
1521*4882a593Smuzhiyun 		accu_table = accu_yuv;
1522*4882a593Smuzhiyun 		break;
1523*4882a593Smuzhiyun 	default:
1524*4882a593Smuzhiyun 		BUG();
1525*4882a593Smuzhiyun 		return;
1526*4882a593Smuzhiyun 	}
1527*4882a593Smuzhiyun 
1528*4882a593Smuzhiyun 	accu_val = &accu_table[idx];
1529*4882a593Smuzhiyun 
1530*4882a593Smuzhiyun 	chroma_hinc = 1024 * orig_width / out_width;
1531*4882a593Smuzhiyun 	chroma_vinc = 1024 * orig_height / out_height;
1532*4882a593Smuzhiyun 
1533*4882a593Smuzhiyun 	h_accu2_0 = (accu_val->h0_m * chroma_hinc / accu_val->h0_n) % 1024;
1534*4882a593Smuzhiyun 	h_accu2_1 = (accu_val->h1_m * chroma_hinc / accu_val->h1_n) % 1024;
1535*4882a593Smuzhiyun 	v_accu2_0 = (accu_val->v0_m * chroma_vinc / accu_val->v0_n) % 1024;
1536*4882a593Smuzhiyun 	v_accu2_1 = (accu_val->v1_m * chroma_vinc / accu_val->v1_n) % 1024;
1537*4882a593Smuzhiyun 
1538*4882a593Smuzhiyun 	dispc_ovl_set_vid_accu2_0(plane, h_accu2_0, v_accu2_0);
1539*4882a593Smuzhiyun 	dispc_ovl_set_vid_accu2_1(plane, h_accu2_1, v_accu2_1);
1540*4882a593Smuzhiyun }
1541*4882a593Smuzhiyun 
dispc_ovl_set_scaling_common(enum omap_plane plane,u16 orig_width,u16 orig_height,u16 out_width,u16 out_height,bool ilace,bool five_taps,bool fieldmode,enum omap_color_mode color_mode,u8 rotation)1542*4882a593Smuzhiyun static void dispc_ovl_set_scaling_common(enum omap_plane plane,
1543*4882a593Smuzhiyun 		u16 orig_width, u16 orig_height,
1544*4882a593Smuzhiyun 		u16 out_width, u16 out_height,
1545*4882a593Smuzhiyun 		bool ilace, bool five_taps,
1546*4882a593Smuzhiyun 		bool fieldmode, enum omap_color_mode color_mode,
1547*4882a593Smuzhiyun 		u8 rotation)
1548*4882a593Smuzhiyun {
1549*4882a593Smuzhiyun 	int accu0 = 0;
1550*4882a593Smuzhiyun 	int accu1 = 0;
1551*4882a593Smuzhiyun 	u32 l;
1552*4882a593Smuzhiyun 
1553*4882a593Smuzhiyun 	dispc_ovl_set_scale_param(plane, orig_width, orig_height,
1554*4882a593Smuzhiyun 				out_width, out_height, five_taps,
1555*4882a593Smuzhiyun 				rotation, DISPC_COLOR_COMPONENT_RGB_Y);
1556*4882a593Smuzhiyun 	l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
1557*4882a593Smuzhiyun 
1558*4882a593Smuzhiyun 	/* RESIZEENABLE and VERTICALTAPS */
1559*4882a593Smuzhiyun 	l &= ~((0x3 << 5) | (0x1 << 21));
1560*4882a593Smuzhiyun 	l |= (orig_width != out_width) ? (1 << 5) : 0;
1561*4882a593Smuzhiyun 	l |= (orig_height != out_height) ? (1 << 6) : 0;
1562*4882a593Smuzhiyun 	l |= five_taps ? (1 << 21) : 0;
1563*4882a593Smuzhiyun 
1564*4882a593Smuzhiyun 	/* VRESIZECONF and HRESIZECONF */
1565*4882a593Smuzhiyun 	if (dss_has_feature(FEAT_RESIZECONF)) {
1566*4882a593Smuzhiyun 		l &= ~(0x3 << 7);
1567*4882a593Smuzhiyun 		l |= (orig_width <= out_width) ? 0 : (1 << 7);
1568*4882a593Smuzhiyun 		l |= (orig_height <= out_height) ? 0 : (1 << 8);
1569*4882a593Smuzhiyun 	}
1570*4882a593Smuzhiyun 
1571*4882a593Smuzhiyun 	/* LINEBUFFERSPLIT */
1572*4882a593Smuzhiyun 	if (dss_has_feature(FEAT_LINEBUFFERSPLIT)) {
1573*4882a593Smuzhiyun 		l &= ~(0x1 << 22);
1574*4882a593Smuzhiyun 		l |= five_taps ? (1 << 22) : 0;
1575*4882a593Smuzhiyun 	}
1576*4882a593Smuzhiyun 
1577*4882a593Smuzhiyun 	dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
1578*4882a593Smuzhiyun 
1579*4882a593Smuzhiyun 	/*
1580*4882a593Smuzhiyun 	 * field 0 = even field = bottom field
1581*4882a593Smuzhiyun 	 * field 1 = odd field = top field
1582*4882a593Smuzhiyun 	 */
1583*4882a593Smuzhiyun 	if (ilace && !fieldmode) {
1584*4882a593Smuzhiyun 		accu1 = 0;
1585*4882a593Smuzhiyun 		accu0 = ((1024 * orig_height / out_height) / 2) & 0x3ff;
1586*4882a593Smuzhiyun 		if (accu0 >= 1024/2) {
1587*4882a593Smuzhiyun 			accu1 = 1024/2;
1588*4882a593Smuzhiyun 			accu0 -= accu1;
1589*4882a593Smuzhiyun 		}
1590*4882a593Smuzhiyun 	}
1591*4882a593Smuzhiyun 
1592*4882a593Smuzhiyun 	dispc_ovl_set_vid_accu0(plane, 0, accu0);
1593*4882a593Smuzhiyun 	dispc_ovl_set_vid_accu1(plane, 0, accu1);
1594*4882a593Smuzhiyun }
1595*4882a593Smuzhiyun 
dispc_ovl_set_scaling_uv(enum omap_plane plane,u16 orig_width,u16 orig_height,u16 out_width,u16 out_height,bool ilace,bool five_taps,bool fieldmode,enum omap_color_mode color_mode,u8 rotation)1596*4882a593Smuzhiyun static void dispc_ovl_set_scaling_uv(enum omap_plane plane,
1597*4882a593Smuzhiyun 		u16 orig_width, u16 orig_height,
1598*4882a593Smuzhiyun 		u16 out_width, u16 out_height,
1599*4882a593Smuzhiyun 		bool ilace, bool five_taps,
1600*4882a593Smuzhiyun 		bool fieldmode, enum omap_color_mode color_mode,
1601*4882a593Smuzhiyun 		u8 rotation)
1602*4882a593Smuzhiyun {
1603*4882a593Smuzhiyun 	int scale_x = out_width != orig_width;
1604*4882a593Smuzhiyun 	int scale_y = out_height != orig_height;
1605*4882a593Smuzhiyun 	bool chroma_upscale = plane != OMAP_DSS_WB;
1606*4882a593Smuzhiyun 
1607*4882a593Smuzhiyun 	if (!dss_has_feature(FEAT_HANDLE_UV_SEPARATE))
1608*4882a593Smuzhiyun 		return;
1609*4882a593Smuzhiyun 	if ((color_mode != OMAP_DSS_COLOR_YUV2 &&
1610*4882a593Smuzhiyun 			color_mode != OMAP_DSS_COLOR_UYVY &&
1611*4882a593Smuzhiyun 			color_mode != OMAP_DSS_COLOR_NV12)) {
1612*4882a593Smuzhiyun 		/* reset chroma resampling for RGB formats  */
1613*4882a593Smuzhiyun 		if (plane != OMAP_DSS_WB)
1614*4882a593Smuzhiyun 			REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 8, 8);
1615*4882a593Smuzhiyun 		return;
1616*4882a593Smuzhiyun 	}
1617*4882a593Smuzhiyun 
1618*4882a593Smuzhiyun 	dispc_ovl_set_accu_uv(plane, orig_width, orig_height, out_width,
1619*4882a593Smuzhiyun 			out_height, ilace, color_mode, rotation);
1620*4882a593Smuzhiyun 
1621*4882a593Smuzhiyun 	switch (color_mode) {
1622*4882a593Smuzhiyun 	case OMAP_DSS_COLOR_NV12:
1623*4882a593Smuzhiyun 		if (chroma_upscale) {
1624*4882a593Smuzhiyun 			/* UV is subsampled by 2 horizontally and vertically */
1625*4882a593Smuzhiyun 			orig_height >>= 1;
1626*4882a593Smuzhiyun 			orig_width >>= 1;
1627*4882a593Smuzhiyun 		} else {
1628*4882a593Smuzhiyun 			/* UV is downsampled by 2 horizontally and vertically */
1629*4882a593Smuzhiyun 			orig_height <<= 1;
1630*4882a593Smuzhiyun 			orig_width <<= 1;
1631*4882a593Smuzhiyun 		}
1632*4882a593Smuzhiyun 
1633*4882a593Smuzhiyun 		break;
1634*4882a593Smuzhiyun 	case OMAP_DSS_COLOR_YUV2:
1635*4882a593Smuzhiyun 	case OMAP_DSS_COLOR_UYVY:
1636*4882a593Smuzhiyun 		/* For YUV422 with 90/270 rotation, we don't upsample chroma */
1637*4882a593Smuzhiyun 		if (rotation == OMAP_DSS_ROT_0 ||
1638*4882a593Smuzhiyun 				rotation == OMAP_DSS_ROT_180) {
1639*4882a593Smuzhiyun 			if (chroma_upscale)
1640*4882a593Smuzhiyun 				/* UV is subsampled by 2 horizontally */
1641*4882a593Smuzhiyun 				orig_width >>= 1;
1642*4882a593Smuzhiyun 			else
1643*4882a593Smuzhiyun 				/* UV is downsampled by 2 horizontally */
1644*4882a593Smuzhiyun 				orig_width <<= 1;
1645*4882a593Smuzhiyun 		}
1646*4882a593Smuzhiyun 
1647*4882a593Smuzhiyun 		/* must use FIR for YUV422 if rotated */
1648*4882a593Smuzhiyun 		if (rotation != OMAP_DSS_ROT_0)
1649*4882a593Smuzhiyun 			scale_x = scale_y = true;
1650*4882a593Smuzhiyun 
1651*4882a593Smuzhiyun 		break;
1652*4882a593Smuzhiyun 	default:
1653*4882a593Smuzhiyun 		BUG();
1654*4882a593Smuzhiyun 		return;
1655*4882a593Smuzhiyun 	}
1656*4882a593Smuzhiyun 
1657*4882a593Smuzhiyun 	if (out_width != orig_width)
1658*4882a593Smuzhiyun 		scale_x = true;
1659*4882a593Smuzhiyun 	if (out_height != orig_height)
1660*4882a593Smuzhiyun 		scale_y = true;
1661*4882a593Smuzhiyun 
1662*4882a593Smuzhiyun 	dispc_ovl_set_scale_param(plane, orig_width, orig_height,
1663*4882a593Smuzhiyun 			out_width, out_height, five_taps,
1664*4882a593Smuzhiyun 				rotation, DISPC_COLOR_COMPONENT_UV);
1665*4882a593Smuzhiyun 
1666*4882a593Smuzhiyun 	if (plane != OMAP_DSS_WB)
1667*4882a593Smuzhiyun 		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane),
1668*4882a593Smuzhiyun 			(scale_x || scale_y) ? 1 : 0, 8, 8);
1669*4882a593Smuzhiyun 
1670*4882a593Smuzhiyun 	/* set H scaling */
1671*4882a593Smuzhiyun 	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_x ? 1 : 0, 5, 5);
1672*4882a593Smuzhiyun 	/* set V scaling */
1673*4882a593Smuzhiyun 	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_y ? 1 : 0, 6, 6);
1674*4882a593Smuzhiyun }
1675*4882a593Smuzhiyun 
dispc_ovl_set_scaling(enum omap_plane plane,u16 orig_width,u16 orig_height,u16 out_width,u16 out_height,bool ilace,bool five_taps,bool fieldmode,enum omap_color_mode color_mode,u8 rotation)1676*4882a593Smuzhiyun static void dispc_ovl_set_scaling(enum omap_plane plane,
1677*4882a593Smuzhiyun 		u16 orig_width, u16 orig_height,
1678*4882a593Smuzhiyun 		u16 out_width, u16 out_height,
1679*4882a593Smuzhiyun 		bool ilace, bool five_taps,
1680*4882a593Smuzhiyun 		bool fieldmode, enum omap_color_mode color_mode,
1681*4882a593Smuzhiyun 		u8 rotation)
1682*4882a593Smuzhiyun {
1683*4882a593Smuzhiyun 	BUG_ON(plane == OMAP_DSS_GFX);
1684*4882a593Smuzhiyun 
1685*4882a593Smuzhiyun 	dispc_ovl_set_scaling_common(plane,
1686*4882a593Smuzhiyun 			orig_width, orig_height,
1687*4882a593Smuzhiyun 			out_width, out_height,
1688*4882a593Smuzhiyun 			ilace, five_taps,
1689*4882a593Smuzhiyun 			fieldmode, color_mode,
1690*4882a593Smuzhiyun 			rotation);
1691*4882a593Smuzhiyun 
1692*4882a593Smuzhiyun 	dispc_ovl_set_scaling_uv(plane,
1693*4882a593Smuzhiyun 		orig_width, orig_height,
1694*4882a593Smuzhiyun 		out_width, out_height,
1695*4882a593Smuzhiyun 		ilace, five_taps,
1696*4882a593Smuzhiyun 		fieldmode, color_mode,
1697*4882a593Smuzhiyun 		rotation);
1698*4882a593Smuzhiyun }
1699*4882a593Smuzhiyun 
dispc_ovl_set_rotation_attrs(enum omap_plane plane,u8 rotation,enum omap_dss_rotation_type rotation_type,bool mirroring,enum omap_color_mode color_mode)1700*4882a593Smuzhiyun static void dispc_ovl_set_rotation_attrs(enum omap_plane plane, u8 rotation,
1701*4882a593Smuzhiyun 		enum omap_dss_rotation_type rotation_type,
1702*4882a593Smuzhiyun 		bool mirroring, enum omap_color_mode color_mode)
1703*4882a593Smuzhiyun {
1704*4882a593Smuzhiyun 	bool row_repeat = false;
1705*4882a593Smuzhiyun 	int vidrot = 0;
1706*4882a593Smuzhiyun 
1707*4882a593Smuzhiyun 	if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1708*4882a593Smuzhiyun 			color_mode == OMAP_DSS_COLOR_UYVY) {
1709*4882a593Smuzhiyun 
1710*4882a593Smuzhiyun 		if (mirroring) {
1711*4882a593Smuzhiyun 			switch (rotation) {
1712*4882a593Smuzhiyun 			case OMAP_DSS_ROT_0:
1713*4882a593Smuzhiyun 				vidrot = 2;
1714*4882a593Smuzhiyun 				break;
1715*4882a593Smuzhiyun 			case OMAP_DSS_ROT_90:
1716*4882a593Smuzhiyun 				vidrot = 1;
1717*4882a593Smuzhiyun 				break;
1718*4882a593Smuzhiyun 			case OMAP_DSS_ROT_180:
1719*4882a593Smuzhiyun 				vidrot = 0;
1720*4882a593Smuzhiyun 				break;
1721*4882a593Smuzhiyun 			case OMAP_DSS_ROT_270:
1722*4882a593Smuzhiyun 				vidrot = 3;
1723*4882a593Smuzhiyun 				break;
1724*4882a593Smuzhiyun 			}
1725*4882a593Smuzhiyun 		} else {
1726*4882a593Smuzhiyun 			switch (rotation) {
1727*4882a593Smuzhiyun 			case OMAP_DSS_ROT_0:
1728*4882a593Smuzhiyun 				vidrot = 0;
1729*4882a593Smuzhiyun 				break;
1730*4882a593Smuzhiyun 			case OMAP_DSS_ROT_90:
1731*4882a593Smuzhiyun 				vidrot = 1;
1732*4882a593Smuzhiyun 				break;
1733*4882a593Smuzhiyun 			case OMAP_DSS_ROT_180:
1734*4882a593Smuzhiyun 				vidrot = 2;
1735*4882a593Smuzhiyun 				break;
1736*4882a593Smuzhiyun 			case OMAP_DSS_ROT_270:
1737*4882a593Smuzhiyun 				vidrot = 3;
1738*4882a593Smuzhiyun 				break;
1739*4882a593Smuzhiyun 			}
1740*4882a593Smuzhiyun 		}
1741*4882a593Smuzhiyun 
1742*4882a593Smuzhiyun 		if (rotation == OMAP_DSS_ROT_90 || rotation == OMAP_DSS_ROT_270)
1743*4882a593Smuzhiyun 			row_repeat = true;
1744*4882a593Smuzhiyun 		else
1745*4882a593Smuzhiyun 			row_repeat = false;
1746*4882a593Smuzhiyun 	}
1747*4882a593Smuzhiyun 
1748*4882a593Smuzhiyun 	/*
1749*4882a593Smuzhiyun 	 * OMAP4/5 Errata i631:
1750*4882a593Smuzhiyun 	 * NV12 in 1D mode must use ROTATION=1. Otherwise DSS will fetch extra
1751*4882a593Smuzhiyun 	 * rows beyond the framebuffer, which may cause OCP error.
1752*4882a593Smuzhiyun 	 */
1753*4882a593Smuzhiyun 	if (color_mode == OMAP_DSS_COLOR_NV12 &&
1754*4882a593Smuzhiyun 			rotation_type != OMAP_DSS_ROT_TILER)
1755*4882a593Smuzhiyun 		vidrot = 1;
1756*4882a593Smuzhiyun 
1757*4882a593Smuzhiyun 	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), vidrot, 13, 12);
1758*4882a593Smuzhiyun 	if (dss_has_feature(FEAT_ROWREPEATENABLE))
1759*4882a593Smuzhiyun 		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane),
1760*4882a593Smuzhiyun 			row_repeat ? 1 : 0, 18, 18);
1761*4882a593Smuzhiyun 
1762*4882a593Smuzhiyun 	if (color_mode == OMAP_DSS_COLOR_NV12) {
1763*4882a593Smuzhiyun 		bool doublestride = (rotation_type == OMAP_DSS_ROT_TILER) &&
1764*4882a593Smuzhiyun 					(rotation == OMAP_DSS_ROT_0 ||
1765*4882a593Smuzhiyun 					rotation == OMAP_DSS_ROT_180);
1766*4882a593Smuzhiyun 		/* DOUBLESTRIDE */
1767*4882a593Smuzhiyun 		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), doublestride, 22, 22);
1768*4882a593Smuzhiyun 	}
1769*4882a593Smuzhiyun 
1770*4882a593Smuzhiyun }
1771*4882a593Smuzhiyun 
color_mode_to_bpp(enum omap_color_mode color_mode)1772*4882a593Smuzhiyun static int color_mode_to_bpp(enum omap_color_mode color_mode)
1773*4882a593Smuzhiyun {
1774*4882a593Smuzhiyun 	switch (color_mode) {
1775*4882a593Smuzhiyun 	case OMAP_DSS_COLOR_CLUT1:
1776*4882a593Smuzhiyun 		return 1;
1777*4882a593Smuzhiyun 	case OMAP_DSS_COLOR_CLUT2:
1778*4882a593Smuzhiyun 		return 2;
1779*4882a593Smuzhiyun 	case OMAP_DSS_COLOR_CLUT4:
1780*4882a593Smuzhiyun 		return 4;
1781*4882a593Smuzhiyun 	case OMAP_DSS_COLOR_CLUT8:
1782*4882a593Smuzhiyun 	case OMAP_DSS_COLOR_NV12:
1783*4882a593Smuzhiyun 		return 8;
1784*4882a593Smuzhiyun 	case OMAP_DSS_COLOR_RGB12U:
1785*4882a593Smuzhiyun 	case OMAP_DSS_COLOR_RGB16:
1786*4882a593Smuzhiyun 	case OMAP_DSS_COLOR_ARGB16:
1787*4882a593Smuzhiyun 	case OMAP_DSS_COLOR_YUV2:
1788*4882a593Smuzhiyun 	case OMAP_DSS_COLOR_UYVY:
1789*4882a593Smuzhiyun 	case OMAP_DSS_COLOR_RGBA16:
1790*4882a593Smuzhiyun 	case OMAP_DSS_COLOR_RGBX16:
1791*4882a593Smuzhiyun 	case OMAP_DSS_COLOR_ARGB16_1555:
1792*4882a593Smuzhiyun 	case OMAP_DSS_COLOR_XRGB16_1555:
1793*4882a593Smuzhiyun 		return 16;
1794*4882a593Smuzhiyun 	case OMAP_DSS_COLOR_RGB24P:
1795*4882a593Smuzhiyun 		return 24;
1796*4882a593Smuzhiyun 	case OMAP_DSS_COLOR_RGB24U:
1797*4882a593Smuzhiyun 	case OMAP_DSS_COLOR_ARGB32:
1798*4882a593Smuzhiyun 	case OMAP_DSS_COLOR_RGBA32:
1799*4882a593Smuzhiyun 	case OMAP_DSS_COLOR_RGBX32:
1800*4882a593Smuzhiyun 		return 32;
1801*4882a593Smuzhiyun 	default:
1802*4882a593Smuzhiyun 		BUG();
1803*4882a593Smuzhiyun 		return 0;
1804*4882a593Smuzhiyun 	}
1805*4882a593Smuzhiyun }
1806*4882a593Smuzhiyun 
pixinc(int pixels,u8 ps)1807*4882a593Smuzhiyun static s32 pixinc(int pixels, u8 ps)
1808*4882a593Smuzhiyun {
1809*4882a593Smuzhiyun 	if (pixels == 1)
1810*4882a593Smuzhiyun 		return 1;
1811*4882a593Smuzhiyun 	else if (pixels > 1)
1812*4882a593Smuzhiyun 		return 1 + (pixels - 1) * ps;
1813*4882a593Smuzhiyun 	else if (pixels < 0)
1814*4882a593Smuzhiyun 		return 1 - (-pixels + 1) * ps;
1815*4882a593Smuzhiyun 	else
1816*4882a593Smuzhiyun 		BUG();
1817*4882a593Smuzhiyun 	return 0;
1818*4882a593Smuzhiyun }
1819*4882a593Smuzhiyun 
calc_vrfb_rotation_offset(u8 rotation,bool mirror,u16 screen_width,u16 width,u16 height,enum omap_color_mode color_mode,bool fieldmode,unsigned int field_offset,unsigned * offset0,unsigned * offset1,s32 * row_inc,s32 * pix_inc,int x_predecim,int y_predecim)1820*4882a593Smuzhiyun static void calc_vrfb_rotation_offset(u8 rotation, bool mirror,
1821*4882a593Smuzhiyun 		u16 screen_width,
1822*4882a593Smuzhiyun 		u16 width, u16 height,
1823*4882a593Smuzhiyun 		enum omap_color_mode color_mode, bool fieldmode,
1824*4882a593Smuzhiyun 		unsigned int field_offset,
1825*4882a593Smuzhiyun 		unsigned *offset0, unsigned *offset1,
1826*4882a593Smuzhiyun 		s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
1827*4882a593Smuzhiyun {
1828*4882a593Smuzhiyun 	u8 ps;
1829*4882a593Smuzhiyun 
1830*4882a593Smuzhiyun 	/* FIXME CLUT formats */
1831*4882a593Smuzhiyun 	switch (color_mode) {
1832*4882a593Smuzhiyun 	case OMAP_DSS_COLOR_CLUT1:
1833*4882a593Smuzhiyun 	case OMAP_DSS_COLOR_CLUT2:
1834*4882a593Smuzhiyun 	case OMAP_DSS_COLOR_CLUT4:
1835*4882a593Smuzhiyun 	case OMAP_DSS_COLOR_CLUT8:
1836*4882a593Smuzhiyun 		BUG();
1837*4882a593Smuzhiyun 		return;
1838*4882a593Smuzhiyun 	case OMAP_DSS_COLOR_YUV2:
1839*4882a593Smuzhiyun 	case OMAP_DSS_COLOR_UYVY:
1840*4882a593Smuzhiyun 		ps = 4;
1841*4882a593Smuzhiyun 		break;
1842*4882a593Smuzhiyun 	default:
1843*4882a593Smuzhiyun 		ps = color_mode_to_bpp(color_mode) / 8;
1844*4882a593Smuzhiyun 		break;
1845*4882a593Smuzhiyun 	}
1846*4882a593Smuzhiyun 
1847*4882a593Smuzhiyun 	DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1848*4882a593Smuzhiyun 			width, height);
1849*4882a593Smuzhiyun 
1850*4882a593Smuzhiyun 	/*
1851*4882a593Smuzhiyun 	 * field 0 = even field = bottom field
1852*4882a593Smuzhiyun 	 * field 1 = odd field = top field
1853*4882a593Smuzhiyun 	 */
1854*4882a593Smuzhiyun 	switch (rotation + mirror * 4) {
1855*4882a593Smuzhiyun 	case OMAP_DSS_ROT_0:
1856*4882a593Smuzhiyun 	case OMAP_DSS_ROT_180:
1857*4882a593Smuzhiyun 		/*
1858*4882a593Smuzhiyun 		 * If the pixel format is YUV or UYVY divide the width
1859*4882a593Smuzhiyun 		 * of the image by 2 for 0 and 180 degree rotation.
1860*4882a593Smuzhiyun 		 */
1861*4882a593Smuzhiyun 		if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1862*4882a593Smuzhiyun 			color_mode == OMAP_DSS_COLOR_UYVY)
1863*4882a593Smuzhiyun 			width = width >> 1;
1864*4882a593Smuzhiyun 		fallthrough;
1865*4882a593Smuzhiyun 	case OMAP_DSS_ROT_90:
1866*4882a593Smuzhiyun 	case OMAP_DSS_ROT_270:
1867*4882a593Smuzhiyun 		*offset1 = 0;
1868*4882a593Smuzhiyun 		if (field_offset)
1869*4882a593Smuzhiyun 			*offset0 = field_offset * screen_width * ps;
1870*4882a593Smuzhiyun 		else
1871*4882a593Smuzhiyun 			*offset0 = 0;
1872*4882a593Smuzhiyun 
1873*4882a593Smuzhiyun 		*row_inc = pixinc(1 +
1874*4882a593Smuzhiyun 			(y_predecim * screen_width - x_predecim * width) +
1875*4882a593Smuzhiyun 			(fieldmode ? screen_width : 0), ps);
1876*4882a593Smuzhiyun 		*pix_inc = pixinc(x_predecim, ps);
1877*4882a593Smuzhiyun 		break;
1878*4882a593Smuzhiyun 
1879*4882a593Smuzhiyun 	case OMAP_DSS_ROT_0 + 4:
1880*4882a593Smuzhiyun 	case OMAP_DSS_ROT_180 + 4:
1881*4882a593Smuzhiyun 		/* If the pixel format is YUV or UYVY divide the width
1882*4882a593Smuzhiyun 		 * of the image by 2  for 0 degree and 180 degree
1883*4882a593Smuzhiyun 		 */
1884*4882a593Smuzhiyun 		if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1885*4882a593Smuzhiyun 			color_mode == OMAP_DSS_COLOR_UYVY)
1886*4882a593Smuzhiyun 			width = width >> 1;
1887*4882a593Smuzhiyun 		fallthrough;
1888*4882a593Smuzhiyun 	case OMAP_DSS_ROT_90 + 4:
1889*4882a593Smuzhiyun 	case OMAP_DSS_ROT_270 + 4:
1890*4882a593Smuzhiyun 		*offset1 = 0;
1891*4882a593Smuzhiyun 		if (field_offset)
1892*4882a593Smuzhiyun 			*offset0 = field_offset * screen_width * ps;
1893*4882a593Smuzhiyun 		else
1894*4882a593Smuzhiyun 			*offset0 = 0;
1895*4882a593Smuzhiyun 		*row_inc = pixinc(1 -
1896*4882a593Smuzhiyun 			(y_predecim * screen_width + x_predecim * width) -
1897*4882a593Smuzhiyun 			(fieldmode ? screen_width : 0), ps);
1898*4882a593Smuzhiyun 		*pix_inc = pixinc(x_predecim, ps);
1899*4882a593Smuzhiyun 		break;
1900*4882a593Smuzhiyun 
1901*4882a593Smuzhiyun 	default:
1902*4882a593Smuzhiyun 		BUG();
1903*4882a593Smuzhiyun 		return;
1904*4882a593Smuzhiyun 	}
1905*4882a593Smuzhiyun }
1906*4882a593Smuzhiyun 
calc_dma_rotation_offset(u8 rotation,bool mirror,u16 screen_width,u16 width,u16 height,enum omap_color_mode color_mode,bool fieldmode,unsigned int field_offset,unsigned * offset0,unsigned * offset1,s32 * row_inc,s32 * pix_inc,int x_predecim,int y_predecim)1907*4882a593Smuzhiyun static void calc_dma_rotation_offset(u8 rotation, bool mirror,
1908*4882a593Smuzhiyun 		u16 screen_width,
1909*4882a593Smuzhiyun 		u16 width, u16 height,
1910*4882a593Smuzhiyun 		enum omap_color_mode color_mode, bool fieldmode,
1911*4882a593Smuzhiyun 		unsigned int field_offset,
1912*4882a593Smuzhiyun 		unsigned *offset0, unsigned *offset1,
1913*4882a593Smuzhiyun 		s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
1914*4882a593Smuzhiyun {
1915*4882a593Smuzhiyun 	u8 ps;
1916*4882a593Smuzhiyun 	u16 fbw, fbh;
1917*4882a593Smuzhiyun 
1918*4882a593Smuzhiyun 	/* FIXME CLUT formats */
1919*4882a593Smuzhiyun 	switch (color_mode) {
1920*4882a593Smuzhiyun 	case OMAP_DSS_COLOR_CLUT1:
1921*4882a593Smuzhiyun 	case OMAP_DSS_COLOR_CLUT2:
1922*4882a593Smuzhiyun 	case OMAP_DSS_COLOR_CLUT4:
1923*4882a593Smuzhiyun 	case OMAP_DSS_COLOR_CLUT8:
1924*4882a593Smuzhiyun 		BUG();
1925*4882a593Smuzhiyun 		return;
1926*4882a593Smuzhiyun 	default:
1927*4882a593Smuzhiyun 		ps = color_mode_to_bpp(color_mode) / 8;
1928*4882a593Smuzhiyun 		break;
1929*4882a593Smuzhiyun 	}
1930*4882a593Smuzhiyun 
1931*4882a593Smuzhiyun 	DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1932*4882a593Smuzhiyun 			width, height);
1933*4882a593Smuzhiyun 
1934*4882a593Smuzhiyun 	/* width & height are overlay sizes, convert to fb sizes */
1935*4882a593Smuzhiyun 
1936*4882a593Smuzhiyun 	if (rotation == OMAP_DSS_ROT_0 || rotation == OMAP_DSS_ROT_180) {
1937*4882a593Smuzhiyun 		fbw = width;
1938*4882a593Smuzhiyun 		fbh = height;
1939*4882a593Smuzhiyun 	} else {
1940*4882a593Smuzhiyun 		fbw = height;
1941*4882a593Smuzhiyun 		fbh = width;
1942*4882a593Smuzhiyun 	}
1943*4882a593Smuzhiyun 
1944*4882a593Smuzhiyun 	/*
1945*4882a593Smuzhiyun 	 * field 0 = even field = bottom field
1946*4882a593Smuzhiyun 	 * field 1 = odd field = top field
1947*4882a593Smuzhiyun 	 */
1948*4882a593Smuzhiyun 	switch (rotation + mirror * 4) {
1949*4882a593Smuzhiyun 	case OMAP_DSS_ROT_0:
1950*4882a593Smuzhiyun 		*offset1 = 0;
1951*4882a593Smuzhiyun 		if (field_offset)
1952*4882a593Smuzhiyun 			*offset0 = *offset1 + field_offset * screen_width * ps;
1953*4882a593Smuzhiyun 		else
1954*4882a593Smuzhiyun 			*offset0 = *offset1;
1955*4882a593Smuzhiyun 		*row_inc = pixinc(1 +
1956*4882a593Smuzhiyun 			(y_predecim * screen_width - fbw * x_predecim) +
1957*4882a593Smuzhiyun 			(fieldmode ? screen_width : 0),	ps);
1958*4882a593Smuzhiyun 		if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1959*4882a593Smuzhiyun 			color_mode == OMAP_DSS_COLOR_UYVY)
1960*4882a593Smuzhiyun 			*pix_inc = pixinc(x_predecim, 2 * ps);
1961*4882a593Smuzhiyun 		else
1962*4882a593Smuzhiyun 			*pix_inc = pixinc(x_predecim, ps);
1963*4882a593Smuzhiyun 		break;
1964*4882a593Smuzhiyun 	case OMAP_DSS_ROT_90:
1965*4882a593Smuzhiyun 		*offset1 = screen_width * (fbh - 1) * ps;
1966*4882a593Smuzhiyun 		if (field_offset)
1967*4882a593Smuzhiyun 			*offset0 = *offset1 + field_offset * ps;
1968*4882a593Smuzhiyun 		else
1969*4882a593Smuzhiyun 			*offset0 = *offset1;
1970*4882a593Smuzhiyun 		*row_inc = pixinc(screen_width * (fbh * x_predecim - 1) +
1971*4882a593Smuzhiyun 				y_predecim + (fieldmode ? 1 : 0), ps);
1972*4882a593Smuzhiyun 		*pix_inc = pixinc(-x_predecim * screen_width, ps);
1973*4882a593Smuzhiyun 		break;
1974*4882a593Smuzhiyun 	case OMAP_DSS_ROT_180:
1975*4882a593Smuzhiyun 		*offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
1976*4882a593Smuzhiyun 		if (field_offset)
1977*4882a593Smuzhiyun 			*offset0 = *offset1 - field_offset * screen_width * ps;
1978*4882a593Smuzhiyun 		else
1979*4882a593Smuzhiyun 			*offset0 = *offset1;
1980*4882a593Smuzhiyun 		*row_inc = pixinc(-1 -
1981*4882a593Smuzhiyun 			(y_predecim * screen_width - fbw * x_predecim) -
1982*4882a593Smuzhiyun 			(fieldmode ? screen_width : 0),	ps);
1983*4882a593Smuzhiyun 		if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1984*4882a593Smuzhiyun 			color_mode == OMAP_DSS_COLOR_UYVY)
1985*4882a593Smuzhiyun 			*pix_inc = pixinc(-x_predecim, 2 * ps);
1986*4882a593Smuzhiyun 		else
1987*4882a593Smuzhiyun 			*pix_inc = pixinc(-x_predecim, ps);
1988*4882a593Smuzhiyun 		break;
1989*4882a593Smuzhiyun 	case OMAP_DSS_ROT_270:
1990*4882a593Smuzhiyun 		*offset1 = (fbw - 1) * ps;
1991*4882a593Smuzhiyun 		if (field_offset)
1992*4882a593Smuzhiyun 			*offset0 = *offset1 - field_offset * ps;
1993*4882a593Smuzhiyun 		else
1994*4882a593Smuzhiyun 			*offset0 = *offset1;
1995*4882a593Smuzhiyun 		*row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) -
1996*4882a593Smuzhiyun 				y_predecim - (fieldmode ? 1 : 0), ps);
1997*4882a593Smuzhiyun 		*pix_inc = pixinc(x_predecim * screen_width, ps);
1998*4882a593Smuzhiyun 		break;
1999*4882a593Smuzhiyun 
2000*4882a593Smuzhiyun 	/* mirroring */
2001*4882a593Smuzhiyun 	case OMAP_DSS_ROT_0 + 4:
2002*4882a593Smuzhiyun 		*offset1 = (fbw - 1) * ps;
2003*4882a593Smuzhiyun 		if (field_offset)
2004*4882a593Smuzhiyun 			*offset0 = *offset1 + field_offset * screen_width * ps;
2005*4882a593Smuzhiyun 		else
2006*4882a593Smuzhiyun 			*offset0 = *offset1;
2007*4882a593Smuzhiyun 		*row_inc = pixinc(y_predecim * screen_width * 2 - 1 +
2008*4882a593Smuzhiyun 				(fieldmode ? screen_width : 0),
2009*4882a593Smuzhiyun 				ps);
2010*4882a593Smuzhiyun 		if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2011*4882a593Smuzhiyun 			color_mode == OMAP_DSS_COLOR_UYVY)
2012*4882a593Smuzhiyun 			*pix_inc = pixinc(-x_predecim, 2 * ps);
2013*4882a593Smuzhiyun 		else
2014*4882a593Smuzhiyun 			*pix_inc = pixinc(-x_predecim, ps);
2015*4882a593Smuzhiyun 		break;
2016*4882a593Smuzhiyun 
2017*4882a593Smuzhiyun 	case OMAP_DSS_ROT_90 + 4:
2018*4882a593Smuzhiyun 		*offset1 = 0;
2019*4882a593Smuzhiyun 		if (field_offset)
2020*4882a593Smuzhiyun 			*offset0 = *offset1 + field_offset * ps;
2021*4882a593Smuzhiyun 		else
2022*4882a593Smuzhiyun 			*offset0 = *offset1;
2023*4882a593Smuzhiyun 		*row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) +
2024*4882a593Smuzhiyun 				y_predecim + (fieldmode ? 1 : 0),
2025*4882a593Smuzhiyun 				ps);
2026*4882a593Smuzhiyun 		*pix_inc = pixinc(x_predecim * screen_width, ps);
2027*4882a593Smuzhiyun 		break;
2028*4882a593Smuzhiyun 
2029*4882a593Smuzhiyun 	case OMAP_DSS_ROT_180 + 4:
2030*4882a593Smuzhiyun 		*offset1 = screen_width * (fbh - 1) * ps;
2031*4882a593Smuzhiyun 		if (field_offset)
2032*4882a593Smuzhiyun 			*offset0 = *offset1 - field_offset * screen_width * ps;
2033*4882a593Smuzhiyun 		else
2034*4882a593Smuzhiyun 			*offset0 = *offset1;
2035*4882a593Smuzhiyun 		*row_inc = pixinc(1 - y_predecim * screen_width * 2 -
2036*4882a593Smuzhiyun 				(fieldmode ? screen_width : 0),
2037*4882a593Smuzhiyun 				ps);
2038*4882a593Smuzhiyun 		if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2039*4882a593Smuzhiyun 			color_mode == OMAP_DSS_COLOR_UYVY)
2040*4882a593Smuzhiyun 			*pix_inc = pixinc(x_predecim, 2 * ps);
2041*4882a593Smuzhiyun 		else
2042*4882a593Smuzhiyun 			*pix_inc = pixinc(x_predecim, ps);
2043*4882a593Smuzhiyun 		break;
2044*4882a593Smuzhiyun 
2045*4882a593Smuzhiyun 	case OMAP_DSS_ROT_270 + 4:
2046*4882a593Smuzhiyun 		*offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
2047*4882a593Smuzhiyun 		if (field_offset)
2048*4882a593Smuzhiyun 			*offset0 = *offset1 - field_offset * ps;
2049*4882a593Smuzhiyun 		else
2050*4882a593Smuzhiyun 			*offset0 = *offset1;
2051*4882a593Smuzhiyun 		*row_inc = pixinc(screen_width * (fbh * x_predecim - 1) -
2052*4882a593Smuzhiyun 				y_predecim - (fieldmode ? 1 : 0),
2053*4882a593Smuzhiyun 				ps);
2054*4882a593Smuzhiyun 		*pix_inc = pixinc(-x_predecim * screen_width, ps);
2055*4882a593Smuzhiyun 		break;
2056*4882a593Smuzhiyun 
2057*4882a593Smuzhiyun 	default:
2058*4882a593Smuzhiyun 		BUG();
2059*4882a593Smuzhiyun 		return;
2060*4882a593Smuzhiyun 	}
2061*4882a593Smuzhiyun }
2062*4882a593Smuzhiyun 
calc_tiler_rotation_offset(u16 screen_width,u16 width,enum omap_color_mode color_mode,bool fieldmode,unsigned int field_offset,unsigned * offset0,unsigned * offset1,s32 * row_inc,s32 * pix_inc,int x_predecim,int y_predecim)2063*4882a593Smuzhiyun static void calc_tiler_rotation_offset(u16 screen_width, u16 width,
2064*4882a593Smuzhiyun 		enum omap_color_mode color_mode, bool fieldmode,
2065*4882a593Smuzhiyun 		unsigned int field_offset, unsigned *offset0, unsigned *offset1,
2066*4882a593Smuzhiyun 		s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
2067*4882a593Smuzhiyun {
2068*4882a593Smuzhiyun 	u8 ps;
2069*4882a593Smuzhiyun 
2070*4882a593Smuzhiyun 	switch (color_mode) {
2071*4882a593Smuzhiyun 	case OMAP_DSS_COLOR_CLUT1:
2072*4882a593Smuzhiyun 	case OMAP_DSS_COLOR_CLUT2:
2073*4882a593Smuzhiyun 	case OMAP_DSS_COLOR_CLUT4:
2074*4882a593Smuzhiyun 	case OMAP_DSS_COLOR_CLUT8:
2075*4882a593Smuzhiyun 		BUG();
2076*4882a593Smuzhiyun 		return;
2077*4882a593Smuzhiyun 	default:
2078*4882a593Smuzhiyun 		ps = color_mode_to_bpp(color_mode) / 8;
2079*4882a593Smuzhiyun 		break;
2080*4882a593Smuzhiyun 	}
2081*4882a593Smuzhiyun 
2082*4882a593Smuzhiyun 	DSSDBG("scrw %d, width %d\n", screen_width, width);
2083*4882a593Smuzhiyun 
2084*4882a593Smuzhiyun 	/*
2085*4882a593Smuzhiyun 	 * field 0 = even field = bottom field
2086*4882a593Smuzhiyun 	 * field 1 = odd field = top field
2087*4882a593Smuzhiyun 	 */
2088*4882a593Smuzhiyun 	*offset1 = 0;
2089*4882a593Smuzhiyun 	if (field_offset)
2090*4882a593Smuzhiyun 		*offset0 = *offset1 + field_offset * screen_width * ps;
2091*4882a593Smuzhiyun 	else
2092*4882a593Smuzhiyun 		*offset0 = *offset1;
2093*4882a593Smuzhiyun 	*row_inc = pixinc(1 + (y_predecim * screen_width - width * x_predecim) +
2094*4882a593Smuzhiyun 			(fieldmode ? screen_width : 0), ps);
2095*4882a593Smuzhiyun 	if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2096*4882a593Smuzhiyun 		color_mode == OMAP_DSS_COLOR_UYVY)
2097*4882a593Smuzhiyun 		*pix_inc = pixinc(x_predecim, 2 * ps);
2098*4882a593Smuzhiyun 	else
2099*4882a593Smuzhiyun 		*pix_inc = pixinc(x_predecim, ps);
2100*4882a593Smuzhiyun }
2101*4882a593Smuzhiyun 
2102*4882a593Smuzhiyun /*
2103*4882a593Smuzhiyun  * This function is used to avoid synclosts in OMAP3, because of some
2104*4882a593Smuzhiyun  * undocumented horizontal position and timing related limitations.
2105*4882a593Smuzhiyun  */
check_horiz_timing_omap3(unsigned long pclk,unsigned long lclk,const struct omap_video_timings * t,u16 pos_x,u16 width,u16 height,u16 out_width,u16 out_height,bool five_taps)2106*4882a593Smuzhiyun static int check_horiz_timing_omap3(unsigned long pclk, unsigned long lclk,
2107*4882a593Smuzhiyun 		const struct omap_video_timings *t, u16 pos_x,
2108*4882a593Smuzhiyun 		u16 width, u16 height, u16 out_width, u16 out_height,
2109*4882a593Smuzhiyun 		bool five_taps)
2110*4882a593Smuzhiyun {
2111*4882a593Smuzhiyun 	const int ds = DIV_ROUND_UP(height, out_height);
2112*4882a593Smuzhiyun 	unsigned long nonactive;
2113*4882a593Smuzhiyun 	static const u8 limits[3] = { 8, 10, 20 };
2114*4882a593Smuzhiyun 	u64 val, blank;
2115*4882a593Smuzhiyun 	int i;
2116*4882a593Smuzhiyun 
2117*4882a593Smuzhiyun 	nonactive = t->x_res + t->hfp + t->hsw + t->hbp - out_width;
2118*4882a593Smuzhiyun 
2119*4882a593Smuzhiyun 	i = 0;
2120*4882a593Smuzhiyun 	if (out_height < height)
2121*4882a593Smuzhiyun 		i++;
2122*4882a593Smuzhiyun 	if (out_width < width)
2123*4882a593Smuzhiyun 		i++;
2124*4882a593Smuzhiyun 	blank = div_u64((u64)(t->hbp + t->hsw + t->hfp) * lclk, pclk);
2125*4882a593Smuzhiyun 	DSSDBG("blanking period + ppl = %llu (limit = %u)\n", blank, limits[i]);
2126*4882a593Smuzhiyun 	if (blank <= limits[i])
2127*4882a593Smuzhiyun 		return -EINVAL;
2128*4882a593Smuzhiyun 
2129*4882a593Smuzhiyun 	/* FIXME add checks for 3-tap filter once the limitations are known */
2130*4882a593Smuzhiyun 	if (!five_taps)
2131*4882a593Smuzhiyun 		return 0;
2132*4882a593Smuzhiyun 
2133*4882a593Smuzhiyun 	/*
2134*4882a593Smuzhiyun 	 * Pixel data should be prepared before visible display point starts.
2135*4882a593Smuzhiyun 	 * So, atleast DS-2 lines must have already been fetched by DISPC
2136*4882a593Smuzhiyun 	 * during nonactive - pos_x period.
2137*4882a593Smuzhiyun 	 */
2138*4882a593Smuzhiyun 	val = div_u64((u64)(nonactive - pos_x) * lclk, pclk);
2139*4882a593Smuzhiyun 	DSSDBG("(nonactive - pos_x) * pcd = %llu max(0, DS - 2) * width = %d\n",
2140*4882a593Smuzhiyun 		val, max(0, ds - 2) * width);
2141*4882a593Smuzhiyun 	if (val < max(0, ds - 2) * width)
2142*4882a593Smuzhiyun 		return -EINVAL;
2143*4882a593Smuzhiyun 
2144*4882a593Smuzhiyun 	/*
2145*4882a593Smuzhiyun 	 * All lines need to be refilled during the nonactive period of which
2146*4882a593Smuzhiyun 	 * only one line can be loaded during the active period. So, atleast
2147*4882a593Smuzhiyun 	 * DS - 1 lines should be loaded during nonactive period.
2148*4882a593Smuzhiyun 	 */
2149*4882a593Smuzhiyun 	val =  div_u64((u64)nonactive * lclk, pclk);
2150*4882a593Smuzhiyun 	DSSDBG("nonactive * pcd  = %llu, max(0, DS - 1) * width = %d\n",
2151*4882a593Smuzhiyun 		val, max(0, ds - 1) * width);
2152*4882a593Smuzhiyun 	if (val < max(0, ds - 1) * width)
2153*4882a593Smuzhiyun 		return -EINVAL;
2154*4882a593Smuzhiyun 
2155*4882a593Smuzhiyun 	return 0;
2156*4882a593Smuzhiyun }
2157*4882a593Smuzhiyun 
calc_core_clk_five_taps(unsigned long pclk,const struct omap_video_timings * mgr_timings,u16 width,u16 height,u16 out_width,u16 out_height,enum omap_color_mode color_mode)2158*4882a593Smuzhiyun static unsigned long calc_core_clk_five_taps(unsigned long pclk,
2159*4882a593Smuzhiyun 		const struct omap_video_timings *mgr_timings, u16 width,
2160*4882a593Smuzhiyun 		u16 height, u16 out_width, u16 out_height,
2161*4882a593Smuzhiyun 		enum omap_color_mode color_mode)
2162*4882a593Smuzhiyun {
2163*4882a593Smuzhiyun 	u32 core_clk = 0;
2164*4882a593Smuzhiyun 	u64 tmp;
2165*4882a593Smuzhiyun 
2166*4882a593Smuzhiyun 	if (height <= out_height && width <= out_width)
2167*4882a593Smuzhiyun 		return (unsigned long) pclk;
2168*4882a593Smuzhiyun 
2169*4882a593Smuzhiyun 	if (height > out_height) {
2170*4882a593Smuzhiyun 		unsigned int ppl = mgr_timings->x_res;
2171*4882a593Smuzhiyun 
2172*4882a593Smuzhiyun 		tmp = (u64)pclk * height * out_width;
2173*4882a593Smuzhiyun 		do_div(tmp, 2 * out_height * ppl);
2174*4882a593Smuzhiyun 		core_clk = tmp;
2175*4882a593Smuzhiyun 
2176*4882a593Smuzhiyun 		if (height > 2 * out_height) {
2177*4882a593Smuzhiyun 			if (ppl == out_width)
2178*4882a593Smuzhiyun 				return 0;
2179*4882a593Smuzhiyun 
2180*4882a593Smuzhiyun 			tmp = (u64)pclk * (height - 2 * out_height) * out_width;
2181*4882a593Smuzhiyun 			do_div(tmp, 2 * out_height * (ppl - out_width));
2182*4882a593Smuzhiyun 			core_clk = max_t(u32, core_clk, tmp);
2183*4882a593Smuzhiyun 		}
2184*4882a593Smuzhiyun 	}
2185*4882a593Smuzhiyun 
2186*4882a593Smuzhiyun 	if (width > out_width) {
2187*4882a593Smuzhiyun 		tmp = (u64)pclk * width;
2188*4882a593Smuzhiyun 		do_div(tmp, out_width);
2189*4882a593Smuzhiyun 		core_clk = max_t(u32, core_clk, tmp);
2190*4882a593Smuzhiyun 
2191*4882a593Smuzhiyun 		if (color_mode == OMAP_DSS_COLOR_RGB24U)
2192*4882a593Smuzhiyun 			core_clk <<= 1;
2193*4882a593Smuzhiyun 	}
2194*4882a593Smuzhiyun 
2195*4882a593Smuzhiyun 	return core_clk;
2196*4882a593Smuzhiyun }
2197*4882a593Smuzhiyun 
calc_core_clk_24xx(unsigned long pclk,u16 width,u16 height,u16 out_width,u16 out_height,bool mem_to_mem)2198*4882a593Smuzhiyun static unsigned long calc_core_clk_24xx(unsigned long pclk, u16 width,
2199*4882a593Smuzhiyun 		u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
2200*4882a593Smuzhiyun {
2201*4882a593Smuzhiyun 	if (height > out_height && width > out_width)
2202*4882a593Smuzhiyun 		return pclk * 4;
2203*4882a593Smuzhiyun 	else
2204*4882a593Smuzhiyun 		return pclk * 2;
2205*4882a593Smuzhiyun }
2206*4882a593Smuzhiyun 
calc_core_clk_34xx(unsigned long pclk,u16 width,u16 height,u16 out_width,u16 out_height,bool mem_to_mem)2207*4882a593Smuzhiyun static unsigned long calc_core_clk_34xx(unsigned long pclk, u16 width,
2208*4882a593Smuzhiyun 		u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
2209*4882a593Smuzhiyun {
2210*4882a593Smuzhiyun 	unsigned int hf, vf;
2211*4882a593Smuzhiyun 
2212*4882a593Smuzhiyun 	/*
2213*4882a593Smuzhiyun 	 * FIXME how to determine the 'A' factor
2214*4882a593Smuzhiyun 	 * for the no downscaling case ?
2215*4882a593Smuzhiyun 	 */
2216*4882a593Smuzhiyun 
2217*4882a593Smuzhiyun 	if (width > 3 * out_width)
2218*4882a593Smuzhiyun 		hf = 4;
2219*4882a593Smuzhiyun 	else if (width > 2 * out_width)
2220*4882a593Smuzhiyun 		hf = 3;
2221*4882a593Smuzhiyun 	else if (width > out_width)
2222*4882a593Smuzhiyun 		hf = 2;
2223*4882a593Smuzhiyun 	else
2224*4882a593Smuzhiyun 		hf = 1;
2225*4882a593Smuzhiyun 	if (height > out_height)
2226*4882a593Smuzhiyun 		vf = 2;
2227*4882a593Smuzhiyun 	else
2228*4882a593Smuzhiyun 		vf = 1;
2229*4882a593Smuzhiyun 
2230*4882a593Smuzhiyun 	return pclk * vf * hf;
2231*4882a593Smuzhiyun }
2232*4882a593Smuzhiyun 
calc_core_clk_44xx(unsigned long pclk,u16 width,u16 height,u16 out_width,u16 out_height,bool mem_to_mem)2233*4882a593Smuzhiyun static unsigned long calc_core_clk_44xx(unsigned long pclk, u16 width,
2234*4882a593Smuzhiyun 		u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
2235*4882a593Smuzhiyun {
2236*4882a593Smuzhiyun 	/*
2237*4882a593Smuzhiyun 	 * If the overlay/writeback is in mem to mem mode, there are no
2238*4882a593Smuzhiyun 	 * downscaling limitations with respect to pixel clock, return 1 as
2239*4882a593Smuzhiyun 	 * required core clock to represent that we have sufficient enough
2240*4882a593Smuzhiyun 	 * core clock to do maximum downscaling
2241*4882a593Smuzhiyun 	 */
2242*4882a593Smuzhiyun 	if (mem_to_mem)
2243*4882a593Smuzhiyun 		return 1;
2244*4882a593Smuzhiyun 
2245*4882a593Smuzhiyun 	if (width > out_width)
2246*4882a593Smuzhiyun 		return DIV_ROUND_UP(pclk, out_width) * width;
2247*4882a593Smuzhiyun 	else
2248*4882a593Smuzhiyun 		return pclk;
2249*4882a593Smuzhiyun }
2250*4882a593Smuzhiyun 
dispc_ovl_calc_scaling_24xx(unsigned long pclk,unsigned long lclk,const struct omap_video_timings * mgr_timings,u16 width,u16 height,u16 out_width,u16 out_height,enum omap_color_mode color_mode,bool * five_taps,int * x_predecim,int * y_predecim,int * decim_x,int * decim_y,u16 pos_x,unsigned long * core_clk,bool mem_to_mem)2251*4882a593Smuzhiyun static int dispc_ovl_calc_scaling_24xx(unsigned long pclk, unsigned long lclk,
2252*4882a593Smuzhiyun 		const struct omap_video_timings *mgr_timings,
2253*4882a593Smuzhiyun 		u16 width, u16 height, u16 out_width, u16 out_height,
2254*4882a593Smuzhiyun 		enum omap_color_mode color_mode, bool *five_taps,
2255*4882a593Smuzhiyun 		int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
2256*4882a593Smuzhiyun 		u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
2257*4882a593Smuzhiyun {
2258*4882a593Smuzhiyun 	int error;
2259*4882a593Smuzhiyun 	u16 in_width, in_height;
2260*4882a593Smuzhiyun 	int min_factor = min(*decim_x, *decim_y);
2261*4882a593Smuzhiyun 	const int maxsinglelinewidth =
2262*4882a593Smuzhiyun 			dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
2263*4882a593Smuzhiyun 
2264*4882a593Smuzhiyun 	*five_taps = false;
2265*4882a593Smuzhiyun 
2266*4882a593Smuzhiyun 	do {
2267*4882a593Smuzhiyun 		in_height = height / *decim_y;
2268*4882a593Smuzhiyun 		in_width = width / *decim_x;
2269*4882a593Smuzhiyun 		*core_clk = dispc.feat->calc_core_clk(pclk, in_width,
2270*4882a593Smuzhiyun 				in_height, out_width, out_height, mem_to_mem);
2271*4882a593Smuzhiyun 		error = (in_width > maxsinglelinewidth || !*core_clk ||
2272*4882a593Smuzhiyun 			*core_clk > dispc_core_clk_rate());
2273*4882a593Smuzhiyun 		if (error) {
2274*4882a593Smuzhiyun 			if (*decim_x == *decim_y) {
2275*4882a593Smuzhiyun 				*decim_x = min_factor;
2276*4882a593Smuzhiyun 				++*decim_y;
2277*4882a593Smuzhiyun 			} else {
2278*4882a593Smuzhiyun 				swap(*decim_x, *decim_y);
2279*4882a593Smuzhiyun 				if (*decim_x < *decim_y)
2280*4882a593Smuzhiyun 					++*decim_x;
2281*4882a593Smuzhiyun 			}
2282*4882a593Smuzhiyun 		}
2283*4882a593Smuzhiyun 	} while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
2284*4882a593Smuzhiyun 
2285*4882a593Smuzhiyun 	if (error) {
2286*4882a593Smuzhiyun 		DSSERR("failed to find scaling settings\n");
2287*4882a593Smuzhiyun 		return -EINVAL;
2288*4882a593Smuzhiyun 	}
2289*4882a593Smuzhiyun 
2290*4882a593Smuzhiyun 	if (in_width > maxsinglelinewidth) {
2291*4882a593Smuzhiyun 		DSSERR("Cannot scale max input width exceeded");
2292*4882a593Smuzhiyun 		return -EINVAL;
2293*4882a593Smuzhiyun 	}
2294*4882a593Smuzhiyun 	return 0;
2295*4882a593Smuzhiyun }
2296*4882a593Smuzhiyun 
dispc_ovl_calc_scaling_34xx(unsigned long pclk,unsigned long lclk,const struct omap_video_timings * mgr_timings,u16 width,u16 height,u16 out_width,u16 out_height,enum omap_color_mode color_mode,bool * five_taps,int * x_predecim,int * y_predecim,int * decim_x,int * decim_y,u16 pos_x,unsigned long * core_clk,bool mem_to_mem)2297*4882a593Smuzhiyun static int dispc_ovl_calc_scaling_34xx(unsigned long pclk, unsigned long lclk,
2298*4882a593Smuzhiyun 		const struct omap_video_timings *mgr_timings,
2299*4882a593Smuzhiyun 		u16 width, u16 height, u16 out_width, u16 out_height,
2300*4882a593Smuzhiyun 		enum omap_color_mode color_mode, bool *five_taps,
2301*4882a593Smuzhiyun 		int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
2302*4882a593Smuzhiyun 		u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
2303*4882a593Smuzhiyun {
2304*4882a593Smuzhiyun 	int error;
2305*4882a593Smuzhiyun 	u16 in_width, in_height;
2306*4882a593Smuzhiyun 	const int maxsinglelinewidth =
2307*4882a593Smuzhiyun 			dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
2308*4882a593Smuzhiyun 
2309*4882a593Smuzhiyun 	do {
2310*4882a593Smuzhiyun 		in_height = height / *decim_y;
2311*4882a593Smuzhiyun 		in_width = width / *decim_x;
2312*4882a593Smuzhiyun 		*five_taps = in_height > out_height;
2313*4882a593Smuzhiyun 
2314*4882a593Smuzhiyun 		if (in_width > maxsinglelinewidth)
2315*4882a593Smuzhiyun 			if (in_height > out_height &&
2316*4882a593Smuzhiyun 						in_height < out_height * 2)
2317*4882a593Smuzhiyun 				*five_taps = false;
2318*4882a593Smuzhiyun again:
2319*4882a593Smuzhiyun 		if (*five_taps)
2320*4882a593Smuzhiyun 			*core_clk = calc_core_clk_five_taps(pclk, mgr_timings,
2321*4882a593Smuzhiyun 						in_width, in_height, out_width,
2322*4882a593Smuzhiyun 						out_height, color_mode);
2323*4882a593Smuzhiyun 		else
2324*4882a593Smuzhiyun 			*core_clk = dispc.feat->calc_core_clk(pclk, in_width,
2325*4882a593Smuzhiyun 					in_height, out_width, out_height,
2326*4882a593Smuzhiyun 					mem_to_mem);
2327*4882a593Smuzhiyun 
2328*4882a593Smuzhiyun 		error = check_horiz_timing_omap3(pclk, lclk, mgr_timings,
2329*4882a593Smuzhiyun 				pos_x, in_width, in_height, out_width,
2330*4882a593Smuzhiyun 				out_height, *five_taps);
2331*4882a593Smuzhiyun 		if (error && *five_taps) {
2332*4882a593Smuzhiyun 			*five_taps = false;
2333*4882a593Smuzhiyun 			goto again;
2334*4882a593Smuzhiyun 		}
2335*4882a593Smuzhiyun 
2336*4882a593Smuzhiyun 		error = (error || in_width > maxsinglelinewidth * 2 ||
2337*4882a593Smuzhiyun 			(in_width > maxsinglelinewidth && *five_taps) ||
2338*4882a593Smuzhiyun 			!*core_clk || *core_clk > dispc_core_clk_rate());
2339*4882a593Smuzhiyun 
2340*4882a593Smuzhiyun 		if (!error) {
2341*4882a593Smuzhiyun 			/* verify that we're inside the limits of scaler */
2342*4882a593Smuzhiyun 			if (in_width / 4 > out_width)
2343*4882a593Smuzhiyun 					error = 1;
2344*4882a593Smuzhiyun 
2345*4882a593Smuzhiyun 			if (*five_taps) {
2346*4882a593Smuzhiyun 				if (in_height / 4 > out_height)
2347*4882a593Smuzhiyun 					error = 1;
2348*4882a593Smuzhiyun 			} else {
2349*4882a593Smuzhiyun 				if (in_height / 2 > out_height)
2350*4882a593Smuzhiyun 					error = 1;
2351*4882a593Smuzhiyun 			}
2352*4882a593Smuzhiyun 		}
2353*4882a593Smuzhiyun 
2354*4882a593Smuzhiyun 		if (error)
2355*4882a593Smuzhiyun 			++*decim_y;
2356*4882a593Smuzhiyun 	} while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
2357*4882a593Smuzhiyun 
2358*4882a593Smuzhiyun 	if (error) {
2359*4882a593Smuzhiyun 		DSSERR("failed to find scaling settings\n");
2360*4882a593Smuzhiyun 		return -EINVAL;
2361*4882a593Smuzhiyun 	}
2362*4882a593Smuzhiyun 
2363*4882a593Smuzhiyun 	if (check_horiz_timing_omap3(pclk, lclk, mgr_timings, pos_x, in_width,
2364*4882a593Smuzhiyun 				in_height, out_width, out_height, *five_taps)) {
2365*4882a593Smuzhiyun 			DSSERR("horizontal timing too tight\n");
2366*4882a593Smuzhiyun 			return -EINVAL;
2367*4882a593Smuzhiyun 	}
2368*4882a593Smuzhiyun 
2369*4882a593Smuzhiyun 	if (in_width > (maxsinglelinewidth * 2)) {
2370*4882a593Smuzhiyun 		DSSERR("Cannot setup scaling");
2371*4882a593Smuzhiyun 		DSSERR("width exceeds maximum width possible");
2372*4882a593Smuzhiyun 		return -EINVAL;
2373*4882a593Smuzhiyun 	}
2374*4882a593Smuzhiyun 
2375*4882a593Smuzhiyun 	if (in_width > maxsinglelinewidth && *five_taps) {
2376*4882a593Smuzhiyun 		DSSERR("cannot setup scaling with five taps");
2377*4882a593Smuzhiyun 		return -EINVAL;
2378*4882a593Smuzhiyun 	}
2379*4882a593Smuzhiyun 	return 0;
2380*4882a593Smuzhiyun }
2381*4882a593Smuzhiyun 
dispc_ovl_calc_scaling_44xx(unsigned long pclk,unsigned long lclk,const struct omap_video_timings * mgr_timings,u16 width,u16 height,u16 out_width,u16 out_height,enum omap_color_mode color_mode,bool * five_taps,int * x_predecim,int * y_predecim,int * decim_x,int * decim_y,u16 pos_x,unsigned long * core_clk,bool mem_to_mem)2382*4882a593Smuzhiyun static int dispc_ovl_calc_scaling_44xx(unsigned long pclk, unsigned long lclk,
2383*4882a593Smuzhiyun 		const struct omap_video_timings *mgr_timings,
2384*4882a593Smuzhiyun 		u16 width, u16 height, u16 out_width, u16 out_height,
2385*4882a593Smuzhiyun 		enum omap_color_mode color_mode, bool *five_taps,
2386*4882a593Smuzhiyun 		int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
2387*4882a593Smuzhiyun 		u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
2388*4882a593Smuzhiyun {
2389*4882a593Smuzhiyun 	u16 in_width, in_width_max;
2390*4882a593Smuzhiyun 	int decim_x_min = *decim_x;
2391*4882a593Smuzhiyun 	u16 in_height = height / *decim_y;
2392*4882a593Smuzhiyun 	const int maxsinglelinewidth =
2393*4882a593Smuzhiyun 				dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
2394*4882a593Smuzhiyun 	const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
2395*4882a593Smuzhiyun 
2396*4882a593Smuzhiyun 	if (mem_to_mem) {
2397*4882a593Smuzhiyun 		in_width_max = out_width * maxdownscale;
2398*4882a593Smuzhiyun 	} else {
2399*4882a593Smuzhiyun 		in_width_max = dispc_core_clk_rate() /
2400*4882a593Smuzhiyun 					DIV_ROUND_UP(pclk, out_width);
2401*4882a593Smuzhiyun 	}
2402*4882a593Smuzhiyun 
2403*4882a593Smuzhiyun 	*decim_x = DIV_ROUND_UP(width, in_width_max);
2404*4882a593Smuzhiyun 
2405*4882a593Smuzhiyun 	*decim_x = *decim_x > decim_x_min ? *decim_x : decim_x_min;
2406*4882a593Smuzhiyun 	if (*decim_x > *x_predecim)
2407*4882a593Smuzhiyun 		return -EINVAL;
2408*4882a593Smuzhiyun 
2409*4882a593Smuzhiyun 	do {
2410*4882a593Smuzhiyun 		in_width = width / *decim_x;
2411*4882a593Smuzhiyun 	} while (*decim_x <= *x_predecim &&
2412*4882a593Smuzhiyun 			in_width > maxsinglelinewidth && ++*decim_x);
2413*4882a593Smuzhiyun 
2414*4882a593Smuzhiyun 	if (in_width > maxsinglelinewidth) {
2415*4882a593Smuzhiyun 		DSSERR("Cannot scale width exceeds max line width");
2416*4882a593Smuzhiyun 		return -EINVAL;
2417*4882a593Smuzhiyun 	}
2418*4882a593Smuzhiyun 
2419*4882a593Smuzhiyun 	*core_clk = dispc.feat->calc_core_clk(pclk, in_width, in_height,
2420*4882a593Smuzhiyun 				out_width, out_height, mem_to_mem);
2421*4882a593Smuzhiyun 	return 0;
2422*4882a593Smuzhiyun }
2423*4882a593Smuzhiyun 
2424*4882a593Smuzhiyun #define DIV_FRAC(dividend, divisor) \
2425*4882a593Smuzhiyun 	((dividend) * 100 / (divisor) - ((dividend) / (divisor) * 100))
2426*4882a593Smuzhiyun 
dispc_ovl_calc_scaling(unsigned long pclk,unsigned long lclk,enum omap_overlay_caps caps,const struct omap_video_timings * mgr_timings,u16 width,u16 height,u16 out_width,u16 out_height,enum omap_color_mode color_mode,bool * five_taps,int * x_predecim,int * y_predecim,u16 pos_x,enum omap_dss_rotation_type rotation_type,bool mem_to_mem)2427*4882a593Smuzhiyun static int dispc_ovl_calc_scaling(unsigned long pclk, unsigned long lclk,
2428*4882a593Smuzhiyun 		enum omap_overlay_caps caps,
2429*4882a593Smuzhiyun 		const struct omap_video_timings *mgr_timings,
2430*4882a593Smuzhiyun 		u16 width, u16 height, u16 out_width, u16 out_height,
2431*4882a593Smuzhiyun 		enum omap_color_mode color_mode, bool *five_taps,
2432*4882a593Smuzhiyun 		int *x_predecim, int *y_predecim, u16 pos_x,
2433*4882a593Smuzhiyun 		enum omap_dss_rotation_type rotation_type, bool mem_to_mem)
2434*4882a593Smuzhiyun {
2435*4882a593Smuzhiyun 	const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
2436*4882a593Smuzhiyun 	const int max_decim_limit = 16;
2437*4882a593Smuzhiyun 	unsigned long core_clk = 0;
2438*4882a593Smuzhiyun 	int decim_x, decim_y, ret;
2439*4882a593Smuzhiyun 
2440*4882a593Smuzhiyun 	if (width == out_width && height == out_height)
2441*4882a593Smuzhiyun 		return 0;
2442*4882a593Smuzhiyun 
2443*4882a593Smuzhiyun 	if (!mem_to_mem && (pclk == 0 || mgr_timings->pixelclock == 0)) {
2444*4882a593Smuzhiyun 		DSSERR("cannot calculate scaling settings: pclk is zero\n");
2445*4882a593Smuzhiyun 		return -EINVAL;
2446*4882a593Smuzhiyun 	}
2447*4882a593Smuzhiyun 
2448*4882a593Smuzhiyun 	if ((caps & OMAP_DSS_OVL_CAP_SCALE) == 0)
2449*4882a593Smuzhiyun 		return -EINVAL;
2450*4882a593Smuzhiyun 
2451*4882a593Smuzhiyun 	if (mem_to_mem) {
2452*4882a593Smuzhiyun 		*x_predecim = *y_predecim = 1;
2453*4882a593Smuzhiyun 	} else {
2454*4882a593Smuzhiyun 		*x_predecim = max_decim_limit;
2455*4882a593Smuzhiyun 		*y_predecim = (rotation_type == OMAP_DSS_ROT_TILER &&
2456*4882a593Smuzhiyun 				dss_has_feature(FEAT_BURST_2D)) ?
2457*4882a593Smuzhiyun 				2 : max_decim_limit;
2458*4882a593Smuzhiyun 	}
2459*4882a593Smuzhiyun 
2460*4882a593Smuzhiyun 	if (color_mode == OMAP_DSS_COLOR_CLUT1 ||
2461*4882a593Smuzhiyun 	    color_mode == OMAP_DSS_COLOR_CLUT2 ||
2462*4882a593Smuzhiyun 	    color_mode == OMAP_DSS_COLOR_CLUT4 ||
2463*4882a593Smuzhiyun 	    color_mode == OMAP_DSS_COLOR_CLUT8) {
2464*4882a593Smuzhiyun 		*x_predecim = 1;
2465*4882a593Smuzhiyun 		*y_predecim = 1;
2466*4882a593Smuzhiyun 		*five_taps = false;
2467*4882a593Smuzhiyun 		return 0;
2468*4882a593Smuzhiyun 	}
2469*4882a593Smuzhiyun 
2470*4882a593Smuzhiyun 	decim_x = DIV_ROUND_UP(DIV_ROUND_UP(width, out_width), maxdownscale);
2471*4882a593Smuzhiyun 	decim_y = DIV_ROUND_UP(DIV_ROUND_UP(height, out_height), maxdownscale);
2472*4882a593Smuzhiyun 
2473*4882a593Smuzhiyun 	if (decim_x > *x_predecim || out_width > width * 8)
2474*4882a593Smuzhiyun 		return -EINVAL;
2475*4882a593Smuzhiyun 
2476*4882a593Smuzhiyun 	if (decim_y > *y_predecim || out_height > height * 8)
2477*4882a593Smuzhiyun 		return -EINVAL;
2478*4882a593Smuzhiyun 
2479*4882a593Smuzhiyun 	ret = dispc.feat->calc_scaling(pclk, lclk, mgr_timings, width, height,
2480*4882a593Smuzhiyun 		out_width, out_height, color_mode, five_taps,
2481*4882a593Smuzhiyun 		x_predecim, y_predecim, &decim_x, &decim_y, pos_x, &core_clk,
2482*4882a593Smuzhiyun 		mem_to_mem);
2483*4882a593Smuzhiyun 	if (ret)
2484*4882a593Smuzhiyun 		return ret;
2485*4882a593Smuzhiyun 
2486*4882a593Smuzhiyun 	DSSDBG("%dx%d -> %dx%d (%d.%02d x %d.%02d), decim %dx%d %dx%d (%d.%02d x %d.%02d), taps %d, req clk %lu, cur clk %lu\n",
2487*4882a593Smuzhiyun 		width, height,
2488*4882a593Smuzhiyun 		out_width, out_height,
2489*4882a593Smuzhiyun 		out_width / width, DIV_FRAC(out_width, width),
2490*4882a593Smuzhiyun 		out_height / height, DIV_FRAC(out_height, height),
2491*4882a593Smuzhiyun 
2492*4882a593Smuzhiyun 		decim_x, decim_y,
2493*4882a593Smuzhiyun 		width / decim_x, height / decim_y,
2494*4882a593Smuzhiyun 		out_width / (width / decim_x), DIV_FRAC(out_width, width / decim_x),
2495*4882a593Smuzhiyun 		out_height / (height / decim_y), DIV_FRAC(out_height, height / decim_y),
2496*4882a593Smuzhiyun 
2497*4882a593Smuzhiyun 		*five_taps ? 5 : 3,
2498*4882a593Smuzhiyun 		core_clk, dispc_core_clk_rate());
2499*4882a593Smuzhiyun 
2500*4882a593Smuzhiyun 	if (!core_clk || core_clk > dispc_core_clk_rate()) {
2501*4882a593Smuzhiyun 		DSSERR("failed to set up scaling, "
2502*4882a593Smuzhiyun 			"required core clk rate = %lu Hz, "
2503*4882a593Smuzhiyun 			"current core clk rate = %lu Hz\n",
2504*4882a593Smuzhiyun 			core_clk, dispc_core_clk_rate());
2505*4882a593Smuzhiyun 		return -EINVAL;
2506*4882a593Smuzhiyun 	}
2507*4882a593Smuzhiyun 
2508*4882a593Smuzhiyun 	*x_predecim = decim_x;
2509*4882a593Smuzhiyun 	*y_predecim = decim_y;
2510*4882a593Smuzhiyun 	return 0;
2511*4882a593Smuzhiyun }
2512*4882a593Smuzhiyun 
dispc_ovl_check(enum omap_plane plane,enum omap_channel channel,const struct omap_overlay_info * oi,const struct omap_video_timings * timings,int * x_predecim,int * y_predecim)2513*4882a593Smuzhiyun int dispc_ovl_check(enum omap_plane plane, enum omap_channel channel,
2514*4882a593Smuzhiyun 		const struct omap_overlay_info *oi,
2515*4882a593Smuzhiyun 		const struct omap_video_timings *timings,
2516*4882a593Smuzhiyun 		int *x_predecim, int *y_predecim)
2517*4882a593Smuzhiyun {
2518*4882a593Smuzhiyun 	enum omap_overlay_caps caps = dss_feat_get_overlay_caps(plane);
2519*4882a593Smuzhiyun 	bool five_taps = true;
2520*4882a593Smuzhiyun 	bool fieldmode = false;
2521*4882a593Smuzhiyun 	u16 in_height = oi->height;
2522*4882a593Smuzhiyun 	u16 in_width = oi->width;
2523*4882a593Smuzhiyun 	bool ilace = timings->interlace;
2524*4882a593Smuzhiyun 	u16 out_width, out_height;
2525*4882a593Smuzhiyun 	int pos_x = oi->pos_x;
2526*4882a593Smuzhiyun 	unsigned long pclk = dispc_mgr_pclk_rate(channel);
2527*4882a593Smuzhiyun 	unsigned long lclk = dispc_mgr_lclk_rate(channel);
2528*4882a593Smuzhiyun 
2529*4882a593Smuzhiyun 	out_width = oi->out_width == 0 ? oi->width : oi->out_width;
2530*4882a593Smuzhiyun 	out_height = oi->out_height == 0 ? oi->height : oi->out_height;
2531*4882a593Smuzhiyun 
2532*4882a593Smuzhiyun 	if (ilace && oi->height == out_height)
2533*4882a593Smuzhiyun 		fieldmode = true;
2534*4882a593Smuzhiyun 
2535*4882a593Smuzhiyun 	if (ilace) {
2536*4882a593Smuzhiyun 		if (fieldmode)
2537*4882a593Smuzhiyun 			in_height /= 2;
2538*4882a593Smuzhiyun 		out_height /= 2;
2539*4882a593Smuzhiyun 
2540*4882a593Smuzhiyun 		DSSDBG("adjusting for ilace: height %d, out_height %d\n",
2541*4882a593Smuzhiyun 				in_height, out_height);
2542*4882a593Smuzhiyun 	}
2543*4882a593Smuzhiyun 
2544*4882a593Smuzhiyun 	if (!dss_feat_color_mode_supported(plane, oi->color_mode))
2545*4882a593Smuzhiyun 		return -EINVAL;
2546*4882a593Smuzhiyun 
2547*4882a593Smuzhiyun 	return dispc_ovl_calc_scaling(pclk, lclk, caps, timings, in_width,
2548*4882a593Smuzhiyun 			in_height, out_width, out_height, oi->color_mode,
2549*4882a593Smuzhiyun 			&five_taps, x_predecim, y_predecim, pos_x,
2550*4882a593Smuzhiyun 			oi->rotation_type, false);
2551*4882a593Smuzhiyun }
2552*4882a593Smuzhiyun EXPORT_SYMBOL(dispc_ovl_check);
2553*4882a593Smuzhiyun 
dispc_ovl_setup_common(enum omap_plane plane,enum omap_overlay_caps caps,u32 paddr,u32 p_uv_addr,u16 screen_width,int pos_x,int pos_y,u16 width,u16 height,u16 out_width,u16 out_height,enum omap_color_mode color_mode,u8 rotation,bool mirror,u8 zorder,u8 pre_mult_alpha,u8 global_alpha,enum omap_dss_rotation_type rotation_type,bool replication,const struct omap_video_timings * mgr_timings,bool mem_to_mem)2554*4882a593Smuzhiyun static int dispc_ovl_setup_common(enum omap_plane plane,
2555*4882a593Smuzhiyun 		enum omap_overlay_caps caps, u32 paddr, u32 p_uv_addr,
2556*4882a593Smuzhiyun 		u16 screen_width, int pos_x, int pos_y, u16 width, u16 height,
2557*4882a593Smuzhiyun 		u16 out_width, u16 out_height, enum omap_color_mode color_mode,
2558*4882a593Smuzhiyun 		u8 rotation, bool mirror, u8 zorder, u8 pre_mult_alpha,
2559*4882a593Smuzhiyun 		u8 global_alpha, enum omap_dss_rotation_type rotation_type,
2560*4882a593Smuzhiyun 		bool replication, const struct omap_video_timings *mgr_timings,
2561*4882a593Smuzhiyun 		bool mem_to_mem)
2562*4882a593Smuzhiyun {
2563*4882a593Smuzhiyun 	bool five_taps = true;
2564*4882a593Smuzhiyun 	bool fieldmode = false;
2565*4882a593Smuzhiyun 	int r, cconv = 0;
2566*4882a593Smuzhiyun 	unsigned offset0, offset1;
2567*4882a593Smuzhiyun 	s32 row_inc;
2568*4882a593Smuzhiyun 	s32 pix_inc;
2569*4882a593Smuzhiyun 	u16 frame_width, frame_height;
2570*4882a593Smuzhiyun 	unsigned int field_offset = 0;
2571*4882a593Smuzhiyun 	u16 in_height = height;
2572*4882a593Smuzhiyun 	u16 in_width = width;
2573*4882a593Smuzhiyun 	int x_predecim = 1, y_predecim = 1;
2574*4882a593Smuzhiyun 	bool ilace = mgr_timings->interlace;
2575*4882a593Smuzhiyun 	unsigned long pclk = dispc_plane_pclk_rate(plane);
2576*4882a593Smuzhiyun 	unsigned long lclk = dispc_plane_lclk_rate(plane);
2577*4882a593Smuzhiyun 
2578*4882a593Smuzhiyun 	if (paddr == 0 && rotation_type != OMAP_DSS_ROT_TILER)
2579*4882a593Smuzhiyun 		return -EINVAL;
2580*4882a593Smuzhiyun 
2581*4882a593Smuzhiyun 	switch (color_mode) {
2582*4882a593Smuzhiyun 	case OMAP_DSS_COLOR_YUV2:
2583*4882a593Smuzhiyun 	case OMAP_DSS_COLOR_UYVY:
2584*4882a593Smuzhiyun 	case OMAP_DSS_COLOR_NV12:
2585*4882a593Smuzhiyun 		if (in_width & 1) {
2586*4882a593Smuzhiyun 			DSSERR("input width %d is not even for YUV format\n",
2587*4882a593Smuzhiyun 				in_width);
2588*4882a593Smuzhiyun 			return -EINVAL;
2589*4882a593Smuzhiyun 		}
2590*4882a593Smuzhiyun 		break;
2591*4882a593Smuzhiyun 
2592*4882a593Smuzhiyun 	default:
2593*4882a593Smuzhiyun 		break;
2594*4882a593Smuzhiyun 	}
2595*4882a593Smuzhiyun 
2596*4882a593Smuzhiyun 	out_width = out_width == 0 ? width : out_width;
2597*4882a593Smuzhiyun 	out_height = out_height == 0 ? height : out_height;
2598*4882a593Smuzhiyun 
2599*4882a593Smuzhiyun 	if (ilace && height == out_height)
2600*4882a593Smuzhiyun 		fieldmode = true;
2601*4882a593Smuzhiyun 
2602*4882a593Smuzhiyun 	if (ilace) {
2603*4882a593Smuzhiyun 		if (fieldmode)
2604*4882a593Smuzhiyun 			in_height /= 2;
2605*4882a593Smuzhiyun 		pos_y /= 2;
2606*4882a593Smuzhiyun 		out_height /= 2;
2607*4882a593Smuzhiyun 
2608*4882a593Smuzhiyun 		DSSDBG("adjusting for ilace: height %d, pos_y %d, "
2609*4882a593Smuzhiyun 			"out_height %d\n", in_height, pos_y,
2610*4882a593Smuzhiyun 			out_height);
2611*4882a593Smuzhiyun 	}
2612*4882a593Smuzhiyun 
2613*4882a593Smuzhiyun 	if (!dss_feat_color_mode_supported(plane, color_mode))
2614*4882a593Smuzhiyun 		return -EINVAL;
2615*4882a593Smuzhiyun 
2616*4882a593Smuzhiyun 	r = dispc_ovl_calc_scaling(pclk, lclk, caps, mgr_timings, in_width,
2617*4882a593Smuzhiyun 			in_height, out_width, out_height, color_mode,
2618*4882a593Smuzhiyun 			&five_taps, &x_predecim, &y_predecim, pos_x,
2619*4882a593Smuzhiyun 			rotation_type, mem_to_mem);
2620*4882a593Smuzhiyun 	if (r)
2621*4882a593Smuzhiyun 		return r;
2622*4882a593Smuzhiyun 
2623*4882a593Smuzhiyun 	in_width = in_width / x_predecim;
2624*4882a593Smuzhiyun 	in_height = in_height / y_predecim;
2625*4882a593Smuzhiyun 
2626*4882a593Smuzhiyun 	if (x_predecim > 1 || y_predecim > 1)
2627*4882a593Smuzhiyun 		DSSDBG("predecimation %d x %x, new input size %d x %d\n",
2628*4882a593Smuzhiyun 			x_predecim, y_predecim, in_width, in_height);
2629*4882a593Smuzhiyun 
2630*4882a593Smuzhiyun 	switch (color_mode) {
2631*4882a593Smuzhiyun 	case OMAP_DSS_COLOR_YUV2:
2632*4882a593Smuzhiyun 	case OMAP_DSS_COLOR_UYVY:
2633*4882a593Smuzhiyun 	case OMAP_DSS_COLOR_NV12:
2634*4882a593Smuzhiyun 		if (in_width & 1) {
2635*4882a593Smuzhiyun 			DSSDBG("predecimated input width is not even for YUV format\n");
2636*4882a593Smuzhiyun 			DSSDBG("adjusting input width %d -> %d\n",
2637*4882a593Smuzhiyun 				in_width, in_width & ~1);
2638*4882a593Smuzhiyun 
2639*4882a593Smuzhiyun 			in_width &= ~1;
2640*4882a593Smuzhiyun 		}
2641*4882a593Smuzhiyun 		break;
2642*4882a593Smuzhiyun 
2643*4882a593Smuzhiyun 	default:
2644*4882a593Smuzhiyun 		break;
2645*4882a593Smuzhiyun 	}
2646*4882a593Smuzhiyun 
2647*4882a593Smuzhiyun 	if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2648*4882a593Smuzhiyun 			color_mode == OMAP_DSS_COLOR_UYVY ||
2649*4882a593Smuzhiyun 			color_mode == OMAP_DSS_COLOR_NV12)
2650*4882a593Smuzhiyun 		cconv = 1;
2651*4882a593Smuzhiyun 
2652*4882a593Smuzhiyun 	if (ilace && !fieldmode) {
2653*4882a593Smuzhiyun 		/*
2654*4882a593Smuzhiyun 		 * when downscaling the bottom field may have to start several
2655*4882a593Smuzhiyun 		 * source lines below the top field. Unfortunately ACCUI
2656*4882a593Smuzhiyun 		 * registers will only hold the fractional part of the offset
2657*4882a593Smuzhiyun 		 * so the integer part must be added to the base address of the
2658*4882a593Smuzhiyun 		 * bottom field.
2659*4882a593Smuzhiyun 		 */
2660*4882a593Smuzhiyun 		if (!in_height || in_height == out_height)
2661*4882a593Smuzhiyun 			field_offset = 0;
2662*4882a593Smuzhiyun 		else
2663*4882a593Smuzhiyun 			field_offset = in_height / out_height / 2;
2664*4882a593Smuzhiyun 	}
2665*4882a593Smuzhiyun 
2666*4882a593Smuzhiyun 	/* Fields are independent but interleaved in memory. */
2667*4882a593Smuzhiyun 	if (fieldmode)
2668*4882a593Smuzhiyun 		field_offset = 1;
2669*4882a593Smuzhiyun 
2670*4882a593Smuzhiyun 	offset0 = 0;
2671*4882a593Smuzhiyun 	offset1 = 0;
2672*4882a593Smuzhiyun 	row_inc = 0;
2673*4882a593Smuzhiyun 	pix_inc = 0;
2674*4882a593Smuzhiyun 
2675*4882a593Smuzhiyun 	if (plane == OMAP_DSS_WB) {
2676*4882a593Smuzhiyun 		frame_width = out_width;
2677*4882a593Smuzhiyun 		frame_height = out_height;
2678*4882a593Smuzhiyun 	} else {
2679*4882a593Smuzhiyun 		frame_width = in_width;
2680*4882a593Smuzhiyun 		frame_height = height;
2681*4882a593Smuzhiyun 	}
2682*4882a593Smuzhiyun 
2683*4882a593Smuzhiyun 	if (rotation_type == OMAP_DSS_ROT_TILER)
2684*4882a593Smuzhiyun 		calc_tiler_rotation_offset(screen_width, frame_width,
2685*4882a593Smuzhiyun 				color_mode, fieldmode, field_offset,
2686*4882a593Smuzhiyun 				&offset0, &offset1, &row_inc, &pix_inc,
2687*4882a593Smuzhiyun 				x_predecim, y_predecim);
2688*4882a593Smuzhiyun 	else if (rotation_type == OMAP_DSS_ROT_DMA)
2689*4882a593Smuzhiyun 		calc_dma_rotation_offset(rotation, mirror, screen_width,
2690*4882a593Smuzhiyun 				frame_width, frame_height,
2691*4882a593Smuzhiyun 				color_mode, fieldmode, field_offset,
2692*4882a593Smuzhiyun 				&offset0, &offset1, &row_inc, &pix_inc,
2693*4882a593Smuzhiyun 				x_predecim, y_predecim);
2694*4882a593Smuzhiyun 	else
2695*4882a593Smuzhiyun 		calc_vrfb_rotation_offset(rotation, mirror,
2696*4882a593Smuzhiyun 				screen_width, frame_width, frame_height,
2697*4882a593Smuzhiyun 				color_mode, fieldmode, field_offset,
2698*4882a593Smuzhiyun 				&offset0, &offset1, &row_inc, &pix_inc,
2699*4882a593Smuzhiyun 				x_predecim, y_predecim);
2700*4882a593Smuzhiyun 
2701*4882a593Smuzhiyun 	DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n",
2702*4882a593Smuzhiyun 			offset0, offset1, row_inc, pix_inc);
2703*4882a593Smuzhiyun 
2704*4882a593Smuzhiyun 	dispc_ovl_set_color_mode(plane, color_mode);
2705*4882a593Smuzhiyun 
2706*4882a593Smuzhiyun 	dispc_ovl_configure_burst_type(plane, rotation_type);
2707*4882a593Smuzhiyun 
2708*4882a593Smuzhiyun 	dispc_ovl_set_ba0(plane, paddr + offset0);
2709*4882a593Smuzhiyun 	dispc_ovl_set_ba1(plane, paddr + offset1);
2710*4882a593Smuzhiyun 
2711*4882a593Smuzhiyun 	if (OMAP_DSS_COLOR_NV12 == color_mode) {
2712*4882a593Smuzhiyun 		dispc_ovl_set_ba0_uv(plane, p_uv_addr + offset0);
2713*4882a593Smuzhiyun 		dispc_ovl_set_ba1_uv(plane, p_uv_addr + offset1);
2714*4882a593Smuzhiyun 	}
2715*4882a593Smuzhiyun 
2716*4882a593Smuzhiyun 	if (dispc.feat->last_pixel_inc_missing)
2717*4882a593Smuzhiyun 		row_inc += pix_inc - 1;
2718*4882a593Smuzhiyun 
2719*4882a593Smuzhiyun 	dispc_ovl_set_row_inc(plane, row_inc);
2720*4882a593Smuzhiyun 	dispc_ovl_set_pix_inc(plane, pix_inc);
2721*4882a593Smuzhiyun 
2722*4882a593Smuzhiyun 	DSSDBG("%d,%d %dx%d -> %dx%d\n", pos_x, pos_y, in_width,
2723*4882a593Smuzhiyun 			in_height, out_width, out_height);
2724*4882a593Smuzhiyun 
2725*4882a593Smuzhiyun 	dispc_ovl_set_pos(plane, caps, pos_x, pos_y);
2726*4882a593Smuzhiyun 
2727*4882a593Smuzhiyun 	dispc_ovl_set_input_size(plane, in_width, in_height);
2728*4882a593Smuzhiyun 
2729*4882a593Smuzhiyun 	if (caps & OMAP_DSS_OVL_CAP_SCALE) {
2730*4882a593Smuzhiyun 		dispc_ovl_set_scaling(plane, in_width, in_height, out_width,
2731*4882a593Smuzhiyun 				   out_height, ilace, five_taps, fieldmode,
2732*4882a593Smuzhiyun 				   color_mode, rotation);
2733*4882a593Smuzhiyun 		dispc_ovl_set_output_size(plane, out_width, out_height);
2734*4882a593Smuzhiyun 		dispc_ovl_set_vid_color_conv(plane, cconv);
2735*4882a593Smuzhiyun 	}
2736*4882a593Smuzhiyun 
2737*4882a593Smuzhiyun 	dispc_ovl_set_rotation_attrs(plane, rotation, rotation_type, mirror,
2738*4882a593Smuzhiyun 			color_mode);
2739*4882a593Smuzhiyun 
2740*4882a593Smuzhiyun 	dispc_ovl_set_zorder(plane, caps, zorder);
2741*4882a593Smuzhiyun 	dispc_ovl_set_pre_mult_alpha(plane, caps, pre_mult_alpha);
2742*4882a593Smuzhiyun 	dispc_ovl_setup_global_alpha(plane, caps, global_alpha);
2743*4882a593Smuzhiyun 
2744*4882a593Smuzhiyun 	dispc_ovl_enable_replication(plane, caps, replication);
2745*4882a593Smuzhiyun 
2746*4882a593Smuzhiyun 	return 0;
2747*4882a593Smuzhiyun }
2748*4882a593Smuzhiyun 
dispc_ovl_setup(enum omap_plane plane,const struct omap_overlay_info * oi,bool replication,const struct omap_video_timings * mgr_timings,bool mem_to_mem)2749*4882a593Smuzhiyun int dispc_ovl_setup(enum omap_plane plane, const struct omap_overlay_info *oi,
2750*4882a593Smuzhiyun 		bool replication, const struct omap_video_timings *mgr_timings,
2751*4882a593Smuzhiyun 		bool mem_to_mem)
2752*4882a593Smuzhiyun {
2753*4882a593Smuzhiyun 	int r;
2754*4882a593Smuzhiyun 	enum omap_overlay_caps caps = dss_feat_get_overlay_caps(plane);
2755*4882a593Smuzhiyun 	enum omap_channel channel;
2756*4882a593Smuzhiyun 
2757*4882a593Smuzhiyun 	channel = dispc_ovl_get_channel_out(plane);
2758*4882a593Smuzhiyun 
2759*4882a593Smuzhiyun 	DSSDBG("dispc_ovl_setup %d, pa %pad, pa_uv %pad, sw %d, %d,%d, %dx%d ->"
2760*4882a593Smuzhiyun 		" %dx%d, cmode %x, rot %d, mir %d, chan %d repl %d\n",
2761*4882a593Smuzhiyun 		plane, &oi->paddr, &oi->p_uv_addr, oi->screen_width, oi->pos_x,
2762*4882a593Smuzhiyun 		oi->pos_y, oi->width, oi->height, oi->out_width, oi->out_height,
2763*4882a593Smuzhiyun 		oi->color_mode, oi->rotation, oi->mirror, channel, replication);
2764*4882a593Smuzhiyun 
2765*4882a593Smuzhiyun 	r = dispc_ovl_setup_common(plane, caps, oi->paddr, oi->p_uv_addr,
2766*4882a593Smuzhiyun 		oi->screen_width, oi->pos_x, oi->pos_y, oi->width, oi->height,
2767*4882a593Smuzhiyun 		oi->out_width, oi->out_height, oi->color_mode, oi->rotation,
2768*4882a593Smuzhiyun 		oi->mirror, oi->zorder, oi->pre_mult_alpha, oi->global_alpha,
2769*4882a593Smuzhiyun 		oi->rotation_type, replication, mgr_timings, mem_to_mem);
2770*4882a593Smuzhiyun 
2771*4882a593Smuzhiyun 	return r;
2772*4882a593Smuzhiyun }
2773*4882a593Smuzhiyun EXPORT_SYMBOL(dispc_ovl_setup);
2774*4882a593Smuzhiyun 
dispc_ovl_enable(enum omap_plane plane,bool enable)2775*4882a593Smuzhiyun int dispc_ovl_enable(enum omap_plane plane, bool enable)
2776*4882a593Smuzhiyun {
2777*4882a593Smuzhiyun 	DSSDBG("dispc_enable_plane %d, %d\n", plane, enable);
2778*4882a593Smuzhiyun 
2779*4882a593Smuzhiyun 	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0);
2780*4882a593Smuzhiyun 
2781*4882a593Smuzhiyun 	return 0;
2782*4882a593Smuzhiyun }
2783*4882a593Smuzhiyun EXPORT_SYMBOL(dispc_ovl_enable);
2784*4882a593Smuzhiyun 
dispc_ovl_enabled(enum omap_plane plane)2785*4882a593Smuzhiyun bool dispc_ovl_enabled(enum omap_plane plane)
2786*4882a593Smuzhiyun {
2787*4882a593Smuzhiyun 	return REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0);
2788*4882a593Smuzhiyun }
2789*4882a593Smuzhiyun EXPORT_SYMBOL(dispc_ovl_enabled);
2790*4882a593Smuzhiyun 
dispc_mgr_enable(enum omap_channel channel,bool enable)2791*4882a593Smuzhiyun void dispc_mgr_enable(enum omap_channel channel, bool enable)
2792*4882a593Smuzhiyun {
2793*4882a593Smuzhiyun 	mgr_fld_write(channel, DISPC_MGR_FLD_ENABLE, enable);
2794*4882a593Smuzhiyun 	/* flush posted write */
2795*4882a593Smuzhiyun 	mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
2796*4882a593Smuzhiyun }
2797*4882a593Smuzhiyun EXPORT_SYMBOL(dispc_mgr_enable);
2798*4882a593Smuzhiyun 
dispc_mgr_is_enabled(enum omap_channel channel)2799*4882a593Smuzhiyun bool dispc_mgr_is_enabled(enum omap_channel channel)
2800*4882a593Smuzhiyun {
2801*4882a593Smuzhiyun 	return !!mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
2802*4882a593Smuzhiyun }
2803*4882a593Smuzhiyun EXPORT_SYMBOL(dispc_mgr_is_enabled);
2804*4882a593Smuzhiyun 
dispc_lcd_enable_signal_polarity(bool act_high)2805*4882a593Smuzhiyun static void dispc_lcd_enable_signal_polarity(bool act_high)
2806*4882a593Smuzhiyun {
2807*4882a593Smuzhiyun 	if (!dss_has_feature(FEAT_LCDENABLEPOL))
2808*4882a593Smuzhiyun 		return;
2809*4882a593Smuzhiyun 
2810*4882a593Smuzhiyun 	REG_FLD_MOD(DISPC_CONTROL, act_high ? 1 : 0, 29, 29);
2811*4882a593Smuzhiyun }
2812*4882a593Smuzhiyun 
dispc_lcd_enable_signal(bool enable)2813*4882a593Smuzhiyun void dispc_lcd_enable_signal(bool enable)
2814*4882a593Smuzhiyun {
2815*4882a593Smuzhiyun 	if (!dss_has_feature(FEAT_LCDENABLESIGNAL))
2816*4882a593Smuzhiyun 		return;
2817*4882a593Smuzhiyun 
2818*4882a593Smuzhiyun 	REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 28, 28);
2819*4882a593Smuzhiyun }
2820*4882a593Smuzhiyun 
dispc_pck_free_enable(bool enable)2821*4882a593Smuzhiyun void dispc_pck_free_enable(bool enable)
2822*4882a593Smuzhiyun {
2823*4882a593Smuzhiyun 	if (!dss_has_feature(FEAT_PCKFREEENABLE))
2824*4882a593Smuzhiyun 		return;
2825*4882a593Smuzhiyun 
2826*4882a593Smuzhiyun 	REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 27, 27);
2827*4882a593Smuzhiyun }
2828*4882a593Smuzhiyun 
dispc_mgr_enable_fifohandcheck(enum omap_channel channel,bool enable)2829*4882a593Smuzhiyun static void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable)
2830*4882a593Smuzhiyun {
2831*4882a593Smuzhiyun 	mgr_fld_write(channel, DISPC_MGR_FLD_FIFOHANDCHECK, enable);
2832*4882a593Smuzhiyun }
2833*4882a593Smuzhiyun 
2834*4882a593Smuzhiyun 
dispc_mgr_set_lcd_type_tft(enum omap_channel channel)2835*4882a593Smuzhiyun static void dispc_mgr_set_lcd_type_tft(enum omap_channel channel)
2836*4882a593Smuzhiyun {
2837*4882a593Smuzhiyun 	mgr_fld_write(channel, DISPC_MGR_FLD_STNTFT, 1);
2838*4882a593Smuzhiyun }
2839*4882a593Smuzhiyun 
dispc_set_loadmode(enum omap_dss_load_mode mode)2840*4882a593Smuzhiyun static void dispc_set_loadmode(enum omap_dss_load_mode mode)
2841*4882a593Smuzhiyun {
2842*4882a593Smuzhiyun 	REG_FLD_MOD(DISPC_CONFIG, mode, 2, 1);
2843*4882a593Smuzhiyun }
2844*4882a593Smuzhiyun 
2845*4882a593Smuzhiyun 
dispc_mgr_set_default_color(enum omap_channel channel,u32 color)2846*4882a593Smuzhiyun static void dispc_mgr_set_default_color(enum omap_channel channel, u32 color)
2847*4882a593Smuzhiyun {
2848*4882a593Smuzhiyun 	dispc_write_reg(DISPC_DEFAULT_COLOR(channel), color);
2849*4882a593Smuzhiyun }
2850*4882a593Smuzhiyun 
dispc_mgr_set_trans_key(enum omap_channel ch,enum omap_dss_trans_key_type type,u32 trans_key)2851*4882a593Smuzhiyun static void dispc_mgr_set_trans_key(enum omap_channel ch,
2852*4882a593Smuzhiyun 		enum omap_dss_trans_key_type type,
2853*4882a593Smuzhiyun 		u32 trans_key)
2854*4882a593Smuzhiyun {
2855*4882a593Smuzhiyun 	mgr_fld_write(ch, DISPC_MGR_FLD_TCKSELECTION, type);
2856*4882a593Smuzhiyun 
2857*4882a593Smuzhiyun 	dispc_write_reg(DISPC_TRANS_COLOR(ch), trans_key);
2858*4882a593Smuzhiyun }
2859*4882a593Smuzhiyun 
dispc_mgr_enable_trans_key(enum omap_channel ch,bool enable)2860*4882a593Smuzhiyun static void dispc_mgr_enable_trans_key(enum omap_channel ch, bool enable)
2861*4882a593Smuzhiyun {
2862*4882a593Smuzhiyun 	mgr_fld_write(ch, DISPC_MGR_FLD_TCKENABLE, enable);
2863*4882a593Smuzhiyun }
2864*4882a593Smuzhiyun 
dispc_mgr_enable_alpha_fixed_zorder(enum omap_channel ch,bool enable)2865*4882a593Smuzhiyun static void dispc_mgr_enable_alpha_fixed_zorder(enum omap_channel ch,
2866*4882a593Smuzhiyun 		bool enable)
2867*4882a593Smuzhiyun {
2868*4882a593Smuzhiyun 	if (!dss_has_feature(FEAT_ALPHA_FIXED_ZORDER))
2869*4882a593Smuzhiyun 		return;
2870*4882a593Smuzhiyun 
2871*4882a593Smuzhiyun 	if (ch == OMAP_DSS_CHANNEL_LCD)
2872*4882a593Smuzhiyun 		REG_FLD_MOD(DISPC_CONFIG, enable, 18, 18);
2873*4882a593Smuzhiyun 	else if (ch == OMAP_DSS_CHANNEL_DIGIT)
2874*4882a593Smuzhiyun 		REG_FLD_MOD(DISPC_CONFIG, enable, 19, 19);
2875*4882a593Smuzhiyun }
2876*4882a593Smuzhiyun 
dispc_mgr_setup(enum omap_channel channel,const struct omap_overlay_manager_info * info)2877*4882a593Smuzhiyun void dispc_mgr_setup(enum omap_channel channel,
2878*4882a593Smuzhiyun 		const struct omap_overlay_manager_info *info)
2879*4882a593Smuzhiyun {
2880*4882a593Smuzhiyun 	dispc_mgr_set_default_color(channel, info->default_color);
2881*4882a593Smuzhiyun 	dispc_mgr_set_trans_key(channel, info->trans_key_type, info->trans_key);
2882*4882a593Smuzhiyun 	dispc_mgr_enable_trans_key(channel, info->trans_enabled);
2883*4882a593Smuzhiyun 	dispc_mgr_enable_alpha_fixed_zorder(channel,
2884*4882a593Smuzhiyun 			info->partial_alpha_enabled);
2885*4882a593Smuzhiyun 	if (dss_has_feature(FEAT_CPR)) {
2886*4882a593Smuzhiyun 		dispc_mgr_enable_cpr(channel, info->cpr_enable);
2887*4882a593Smuzhiyun 		dispc_mgr_set_cpr_coef(channel, &info->cpr_coefs);
2888*4882a593Smuzhiyun 	}
2889*4882a593Smuzhiyun }
2890*4882a593Smuzhiyun EXPORT_SYMBOL(dispc_mgr_setup);
2891*4882a593Smuzhiyun 
dispc_mgr_set_tft_data_lines(enum omap_channel channel,u8 data_lines)2892*4882a593Smuzhiyun static void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines)
2893*4882a593Smuzhiyun {
2894*4882a593Smuzhiyun 	int code;
2895*4882a593Smuzhiyun 
2896*4882a593Smuzhiyun 	switch (data_lines) {
2897*4882a593Smuzhiyun 	case 12:
2898*4882a593Smuzhiyun 		code = 0;
2899*4882a593Smuzhiyun 		break;
2900*4882a593Smuzhiyun 	case 16:
2901*4882a593Smuzhiyun 		code = 1;
2902*4882a593Smuzhiyun 		break;
2903*4882a593Smuzhiyun 	case 18:
2904*4882a593Smuzhiyun 		code = 2;
2905*4882a593Smuzhiyun 		break;
2906*4882a593Smuzhiyun 	case 24:
2907*4882a593Smuzhiyun 		code = 3;
2908*4882a593Smuzhiyun 		break;
2909*4882a593Smuzhiyun 	default:
2910*4882a593Smuzhiyun 		BUG();
2911*4882a593Smuzhiyun 		return;
2912*4882a593Smuzhiyun 	}
2913*4882a593Smuzhiyun 
2914*4882a593Smuzhiyun 	mgr_fld_write(channel, DISPC_MGR_FLD_TFTDATALINES, code);
2915*4882a593Smuzhiyun }
2916*4882a593Smuzhiyun 
dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode)2917*4882a593Smuzhiyun static void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode)
2918*4882a593Smuzhiyun {
2919*4882a593Smuzhiyun 	u32 l;
2920*4882a593Smuzhiyun 	int gpout0, gpout1;
2921*4882a593Smuzhiyun 
2922*4882a593Smuzhiyun 	switch (mode) {
2923*4882a593Smuzhiyun 	case DSS_IO_PAD_MODE_RESET:
2924*4882a593Smuzhiyun 		gpout0 = 0;
2925*4882a593Smuzhiyun 		gpout1 = 0;
2926*4882a593Smuzhiyun 		break;
2927*4882a593Smuzhiyun 	case DSS_IO_PAD_MODE_RFBI:
2928*4882a593Smuzhiyun 		gpout0 = 1;
2929*4882a593Smuzhiyun 		gpout1 = 0;
2930*4882a593Smuzhiyun 		break;
2931*4882a593Smuzhiyun 	case DSS_IO_PAD_MODE_BYPASS:
2932*4882a593Smuzhiyun 		gpout0 = 1;
2933*4882a593Smuzhiyun 		gpout1 = 1;
2934*4882a593Smuzhiyun 		break;
2935*4882a593Smuzhiyun 	default:
2936*4882a593Smuzhiyun 		BUG();
2937*4882a593Smuzhiyun 		return;
2938*4882a593Smuzhiyun 	}
2939*4882a593Smuzhiyun 
2940*4882a593Smuzhiyun 	l = dispc_read_reg(DISPC_CONTROL);
2941*4882a593Smuzhiyun 	l = FLD_MOD(l, gpout0, 15, 15);
2942*4882a593Smuzhiyun 	l = FLD_MOD(l, gpout1, 16, 16);
2943*4882a593Smuzhiyun 	dispc_write_reg(DISPC_CONTROL, l);
2944*4882a593Smuzhiyun }
2945*4882a593Smuzhiyun 
dispc_mgr_enable_stallmode(enum omap_channel channel,bool enable)2946*4882a593Smuzhiyun static void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable)
2947*4882a593Smuzhiyun {
2948*4882a593Smuzhiyun 	mgr_fld_write(channel, DISPC_MGR_FLD_STALLMODE, enable);
2949*4882a593Smuzhiyun }
2950*4882a593Smuzhiyun 
dispc_mgr_set_lcd_config(enum omap_channel channel,const struct dss_lcd_mgr_config * config)2951*4882a593Smuzhiyun void dispc_mgr_set_lcd_config(enum omap_channel channel,
2952*4882a593Smuzhiyun 		const struct dss_lcd_mgr_config *config)
2953*4882a593Smuzhiyun {
2954*4882a593Smuzhiyun 	dispc_mgr_set_io_pad_mode(config->io_pad_mode);
2955*4882a593Smuzhiyun 
2956*4882a593Smuzhiyun 	dispc_mgr_enable_stallmode(channel, config->stallmode);
2957*4882a593Smuzhiyun 	dispc_mgr_enable_fifohandcheck(channel, config->fifohandcheck);
2958*4882a593Smuzhiyun 
2959*4882a593Smuzhiyun 	dispc_mgr_set_clock_div(channel, &config->clock_info);
2960*4882a593Smuzhiyun 
2961*4882a593Smuzhiyun 	dispc_mgr_set_tft_data_lines(channel, config->video_port_width);
2962*4882a593Smuzhiyun 
2963*4882a593Smuzhiyun 	dispc_lcd_enable_signal_polarity(config->lcden_sig_polarity);
2964*4882a593Smuzhiyun 
2965*4882a593Smuzhiyun 	dispc_mgr_set_lcd_type_tft(channel);
2966*4882a593Smuzhiyun }
2967*4882a593Smuzhiyun EXPORT_SYMBOL(dispc_mgr_set_lcd_config);
2968*4882a593Smuzhiyun 
_dispc_mgr_size_ok(u16 width,u16 height)2969*4882a593Smuzhiyun static bool _dispc_mgr_size_ok(u16 width, u16 height)
2970*4882a593Smuzhiyun {
2971*4882a593Smuzhiyun 	return width <= dispc.feat->mgr_width_max &&
2972*4882a593Smuzhiyun 		height <= dispc.feat->mgr_height_max;
2973*4882a593Smuzhiyun }
2974*4882a593Smuzhiyun 
_dispc_lcd_timings_ok(int hsw,int hfp,int hbp,int vsw,int vfp,int vbp)2975*4882a593Smuzhiyun static bool _dispc_lcd_timings_ok(int hsw, int hfp, int hbp,
2976*4882a593Smuzhiyun 		int vsw, int vfp, int vbp)
2977*4882a593Smuzhiyun {
2978*4882a593Smuzhiyun 	if (hsw < 1 || hsw > dispc.feat->sw_max ||
2979*4882a593Smuzhiyun 			hfp < 1 || hfp > dispc.feat->hp_max ||
2980*4882a593Smuzhiyun 			hbp < 1 || hbp > dispc.feat->hp_max ||
2981*4882a593Smuzhiyun 			vsw < 1 || vsw > dispc.feat->sw_max ||
2982*4882a593Smuzhiyun 			vfp < 0 || vfp > dispc.feat->vp_max ||
2983*4882a593Smuzhiyun 			vbp < 0 || vbp > dispc.feat->vp_max)
2984*4882a593Smuzhiyun 		return false;
2985*4882a593Smuzhiyun 	return true;
2986*4882a593Smuzhiyun }
2987*4882a593Smuzhiyun 
_dispc_mgr_pclk_ok(enum omap_channel channel,unsigned long pclk)2988*4882a593Smuzhiyun static bool _dispc_mgr_pclk_ok(enum omap_channel channel,
2989*4882a593Smuzhiyun 		unsigned long pclk)
2990*4882a593Smuzhiyun {
2991*4882a593Smuzhiyun 	if (dss_mgr_is_lcd(channel))
2992*4882a593Smuzhiyun 		return pclk <= dispc.feat->max_lcd_pclk;
2993*4882a593Smuzhiyun 	else
2994*4882a593Smuzhiyun 		return pclk <= dispc.feat->max_tv_pclk;
2995*4882a593Smuzhiyun }
2996*4882a593Smuzhiyun 
dispc_mgr_timings_ok(enum omap_channel channel,const struct omap_video_timings * timings)2997*4882a593Smuzhiyun bool dispc_mgr_timings_ok(enum omap_channel channel,
2998*4882a593Smuzhiyun 		const struct omap_video_timings *timings)
2999*4882a593Smuzhiyun {
3000*4882a593Smuzhiyun 	if (!_dispc_mgr_size_ok(timings->x_res, timings->y_res))
3001*4882a593Smuzhiyun 		return false;
3002*4882a593Smuzhiyun 
3003*4882a593Smuzhiyun 	if (!_dispc_mgr_pclk_ok(channel, timings->pixelclock))
3004*4882a593Smuzhiyun 		return false;
3005*4882a593Smuzhiyun 
3006*4882a593Smuzhiyun 	if (dss_mgr_is_lcd(channel)) {
3007*4882a593Smuzhiyun 		/* TODO: OMAP4+ supports interlace for LCD outputs */
3008*4882a593Smuzhiyun 		if (timings->interlace)
3009*4882a593Smuzhiyun 			return false;
3010*4882a593Smuzhiyun 
3011*4882a593Smuzhiyun 		if (!_dispc_lcd_timings_ok(timings->hsw, timings->hfp,
3012*4882a593Smuzhiyun 				timings->hbp, timings->vsw, timings->vfp,
3013*4882a593Smuzhiyun 				timings->vbp))
3014*4882a593Smuzhiyun 			return false;
3015*4882a593Smuzhiyun 	}
3016*4882a593Smuzhiyun 
3017*4882a593Smuzhiyun 	return true;
3018*4882a593Smuzhiyun }
3019*4882a593Smuzhiyun 
_dispc_mgr_set_lcd_timings(enum omap_channel channel,int hsw,int hfp,int hbp,int vsw,int vfp,int vbp,enum omap_dss_signal_level vsync_level,enum omap_dss_signal_level hsync_level,enum omap_dss_signal_edge data_pclk_edge,enum omap_dss_signal_level de_level,enum omap_dss_signal_edge sync_pclk_edge)3020*4882a593Smuzhiyun static void _dispc_mgr_set_lcd_timings(enum omap_channel channel, int hsw,
3021*4882a593Smuzhiyun 		int hfp, int hbp, int vsw, int vfp, int vbp,
3022*4882a593Smuzhiyun 		enum omap_dss_signal_level vsync_level,
3023*4882a593Smuzhiyun 		enum omap_dss_signal_level hsync_level,
3024*4882a593Smuzhiyun 		enum omap_dss_signal_edge data_pclk_edge,
3025*4882a593Smuzhiyun 		enum omap_dss_signal_level de_level,
3026*4882a593Smuzhiyun 		enum omap_dss_signal_edge sync_pclk_edge)
3027*4882a593Smuzhiyun 
3028*4882a593Smuzhiyun {
3029*4882a593Smuzhiyun 	u32 timing_h, timing_v, l;
3030*4882a593Smuzhiyun 	bool onoff, rf, ipc, vs, hs, de;
3031*4882a593Smuzhiyun 
3032*4882a593Smuzhiyun 	timing_h = FLD_VAL(hsw-1, dispc.feat->sw_start, 0) |
3033*4882a593Smuzhiyun 			FLD_VAL(hfp-1, dispc.feat->fp_start, 8) |
3034*4882a593Smuzhiyun 			FLD_VAL(hbp-1, dispc.feat->bp_start, 20);
3035*4882a593Smuzhiyun 	timing_v = FLD_VAL(vsw-1, dispc.feat->sw_start, 0) |
3036*4882a593Smuzhiyun 			FLD_VAL(vfp, dispc.feat->fp_start, 8) |
3037*4882a593Smuzhiyun 			FLD_VAL(vbp, dispc.feat->bp_start, 20);
3038*4882a593Smuzhiyun 
3039*4882a593Smuzhiyun 	dispc_write_reg(DISPC_TIMING_H(channel), timing_h);
3040*4882a593Smuzhiyun 	dispc_write_reg(DISPC_TIMING_V(channel), timing_v);
3041*4882a593Smuzhiyun 
3042*4882a593Smuzhiyun 	switch (vsync_level) {
3043*4882a593Smuzhiyun 	case OMAPDSS_SIG_ACTIVE_LOW:
3044*4882a593Smuzhiyun 		vs = true;
3045*4882a593Smuzhiyun 		break;
3046*4882a593Smuzhiyun 	case OMAPDSS_SIG_ACTIVE_HIGH:
3047*4882a593Smuzhiyun 		vs = false;
3048*4882a593Smuzhiyun 		break;
3049*4882a593Smuzhiyun 	default:
3050*4882a593Smuzhiyun 		BUG();
3051*4882a593Smuzhiyun 	}
3052*4882a593Smuzhiyun 
3053*4882a593Smuzhiyun 	switch (hsync_level) {
3054*4882a593Smuzhiyun 	case OMAPDSS_SIG_ACTIVE_LOW:
3055*4882a593Smuzhiyun 		hs = true;
3056*4882a593Smuzhiyun 		break;
3057*4882a593Smuzhiyun 	case OMAPDSS_SIG_ACTIVE_HIGH:
3058*4882a593Smuzhiyun 		hs = false;
3059*4882a593Smuzhiyun 		break;
3060*4882a593Smuzhiyun 	default:
3061*4882a593Smuzhiyun 		BUG();
3062*4882a593Smuzhiyun 	}
3063*4882a593Smuzhiyun 
3064*4882a593Smuzhiyun 	switch (de_level) {
3065*4882a593Smuzhiyun 	case OMAPDSS_SIG_ACTIVE_LOW:
3066*4882a593Smuzhiyun 		de = true;
3067*4882a593Smuzhiyun 		break;
3068*4882a593Smuzhiyun 	case OMAPDSS_SIG_ACTIVE_HIGH:
3069*4882a593Smuzhiyun 		de = false;
3070*4882a593Smuzhiyun 		break;
3071*4882a593Smuzhiyun 	default:
3072*4882a593Smuzhiyun 		BUG();
3073*4882a593Smuzhiyun 	}
3074*4882a593Smuzhiyun 
3075*4882a593Smuzhiyun 	switch (data_pclk_edge) {
3076*4882a593Smuzhiyun 	case OMAPDSS_DRIVE_SIG_RISING_EDGE:
3077*4882a593Smuzhiyun 		ipc = false;
3078*4882a593Smuzhiyun 		break;
3079*4882a593Smuzhiyun 	case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
3080*4882a593Smuzhiyun 		ipc = true;
3081*4882a593Smuzhiyun 		break;
3082*4882a593Smuzhiyun 	default:
3083*4882a593Smuzhiyun 		BUG();
3084*4882a593Smuzhiyun 	}
3085*4882a593Smuzhiyun 
3086*4882a593Smuzhiyun 	/* always use the 'rf' setting */
3087*4882a593Smuzhiyun 	onoff = true;
3088*4882a593Smuzhiyun 
3089*4882a593Smuzhiyun 	switch (sync_pclk_edge) {
3090*4882a593Smuzhiyun 	case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
3091*4882a593Smuzhiyun 		rf = false;
3092*4882a593Smuzhiyun 		break;
3093*4882a593Smuzhiyun 	case OMAPDSS_DRIVE_SIG_RISING_EDGE:
3094*4882a593Smuzhiyun 		rf = true;
3095*4882a593Smuzhiyun 		break;
3096*4882a593Smuzhiyun 	default:
3097*4882a593Smuzhiyun 		BUG();
3098*4882a593Smuzhiyun 	}
3099*4882a593Smuzhiyun 
3100*4882a593Smuzhiyun 	l = FLD_VAL(onoff, 17, 17) |
3101*4882a593Smuzhiyun 		FLD_VAL(rf, 16, 16) |
3102*4882a593Smuzhiyun 		FLD_VAL(de, 15, 15) |
3103*4882a593Smuzhiyun 		FLD_VAL(ipc, 14, 14) |
3104*4882a593Smuzhiyun 		FLD_VAL(hs, 13, 13) |
3105*4882a593Smuzhiyun 		FLD_VAL(vs, 12, 12);
3106*4882a593Smuzhiyun 
3107*4882a593Smuzhiyun 	/* always set ALIGN bit when available */
3108*4882a593Smuzhiyun 	if (dispc.feat->supports_sync_align)
3109*4882a593Smuzhiyun 		l |= (1 << 18);
3110*4882a593Smuzhiyun 
3111*4882a593Smuzhiyun 	dispc_write_reg(DISPC_POL_FREQ(channel), l);
3112*4882a593Smuzhiyun 
3113*4882a593Smuzhiyun 	if (dispc.syscon_pol) {
3114*4882a593Smuzhiyun 		const int shifts[] = {
3115*4882a593Smuzhiyun 			[OMAP_DSS_CHANNEL_LCD] = 0,
3116*4882a593Smuzhiyun 			[OMAP_DSS_CHANNEL_LCD2] = 1,
3117*4882a593Smuzhiyun 			[OMAP_DSS_CHANNEL_LCD3] = 2,
3118*4882a593Smuzhiyun 		};
3119*4882a593Smuzhiyun 
3120*4882a593Smuzhiyun 		u32 mask, val;
3121*4882a593Smuzhiyun 
3122*4882a593Smuzhiyun 		mask = (1 << 0) | (1 << 3) | (1 << 6);
3123*4882a593Smuzhiyun 		val = (rf << 0) | (ipc << 3) | (onoff << 6);
3124*4882a593Smuzhiyun 
3125*4882a593Smuzhiyun 		mask <<= 16 + shifts[channel];
3126*4882a593Smuzhiyun 		val <<= 16 + shifts[channel];
3127*4882a593Smuzhiyun 
3128*4882a593Smuzhiyun 		regmap_update_bits(dispc.syscon_pol, dispc.syscon_pol_offset,
3129*4882a593Smuzhiyun 			mask, val);
3130*4882a593Smuzhiyun 	}
3131*4882a593Smuzhiyun }
3132*4882a593Smuzhiyun 
3133*4882a593Smuzhiyun /* change name to mode? */
dispc_mgr_set_timings(enum omap_channel channel,const struct omap_video_timings * timings)3134*4882a593Smuzhiyun void dispc_mgr_set_timings(enum omap_channel channel,
3135*4882a593Smuzhiyun 		const struct omap_video_timings *timings)
3136*4882a593Smuzhiyun {
3137*4882a593Smuzhiyun 	unsigned xtot, ytot;
3138*4882a593Smuzhiyun 	unsigned long ht, vt;
3139*4882a593Smuzhiyun 	struct omap_video_timings t = *timings;
3140*4882a593Smuzhiyun 
3141*4882a593Smuzhiyun 	DSSDBG("channel %d xres %u yres %u\n", channel, t.x_res, t.y_res);
3142*4882a593Smuzhiyun 
3143*4882a593Smuzhiyun 	if (!dispc_mgr_timings_ok(channel, &t)) {
3144*4882a593Smuzhiyun 		BUG();
3145*4882a593Smuzhiyun 		return;
3146*4882a593Smuzhiyun 	}
3147*4882a593Smuzhiyun 
3148*4882a593Smuzhiyun 	if (dss_mgr_is_lcd(channel)) {
3149*4882a593Smuzhiyun 		_dispc_mgr_set_lcd_timings(channel, t.hsw, t.hfp, t.hbp, t.vsw,
3150*4882a593Smuzhiyun 				t.vfp, t.vbp, t.vsync_level, t.hsync_level,
3151*4882a593Smuzhiyun 				t.data_pclk_edge, t.de_level, t.sync_pclk_edge);
3152*4882a593Smuzhiyun 
3153*4882a593Smuzhiyun 		xtot = t.x_res + t.hfp + t.hsw + t.hbp;
3154*4882a593Smuzhiyun 		ytot = t.y_res + t.vfp + t.vsw + t.vbp;
3155*4882a593Smuzhiyun 
3156*4882a593Smuzhiyun 		ht = timings->pixelclock / xtot;
3157*4882a593Smuzhiyun 		vt = timings->pixelclock / xtot / ytot;
3158*4882a593Smuzhiyun 
3159*4882a593Smuzhiyun 		DSSDBG("pck %u\n", timings->pixelclock);
3160*4882a593Smuzhiyun 		DSSDBG("hsw %d hfp %d hbp %d vsw %d vfp %d vbp %d\n",
3161*4882a593Smuzhiyun 			t.hsw, t.hfp, t.hbp, t.vsw, t.vfp, t.vbp);
3162*4882a593Smuzhiyun 		DSSDBG("vsync_level %d hsync_level %d data_pclk_edge %d de_level %d sync_pclk_edge %d\n",
3163*4882a593Smuzhiyun 			t.vsync_level, t.hsync_level, t.data_pclk_edge,
3164*4882a593Smuzhiyun 			t.de_level, t.sync_pclk_edge);
3165*4882a593Smuzhiyun 
3166*4882a593Smuzhiyun 		DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt);
3167*4882a593Smuzhiyun 	} else {
3168*4882a593Smuzhiyun 		if (t.interlace)
3169*4882a593Smuzhiyun 			t.y_res /= 2;
3170*4882a593Smuzhiyun 	}
3171*4882a593Smuzhiyun 
3172*4882a593Smuzhiyun 	dispc_mgr_set_size(channel, t.x_res, t.y_res);
3173*4882a593Smuzhiyun }
3174*4882a593Smuzhiyun EXPORT_SYMBOL(dispc_mgr_set_timings);
3175*4882a593Smuzhiyun 
dispc_mgr_set_lcd_divisor(enum omap_channel channel,u16 lck_div,u16 pck_div)3176*4882a593Smuzhiyun static void dispc_mgr_set_lcd_divisor(enum omap_channel channel, u16 lck_div,
3177*4882a593Smuzhiyun 		u16 pck_div)
3178*4882a593Smuzhiyun {
3179*4882a593Smuzhiyun 	BUG_ON(lck_div < 1);
3180*4882a593Smuzhiyun 	BUG_ON(pck_div < 1);
3181*4882a593Smuzhiyun 
3182*4882a593Smuzhiyun 	dispc_write_reg(DISPC_DIVISORo(channel),
3183*4882a593Smuzhiyun 			FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0));
3184*4882a593Smuzhiyun 
3185*4882a593Smuzhiyun 	if (!dss_has_feature(FEAT_CORE_CLK_DIV) &&
3186*4882a593Smuzhiyun 			channel == OMAP_DSS_CHANNEL_LCD)
3187*4882a593Smuzhiyun 		dispc.core_clk_rate = dispc_fclk_rate() / lck_div;
3188*4882a593Smuzhiyun }
3189*4882a593Smuzhiyun 
dispc_mgr_get_lcd_divisor(enum omap_channel channel,int * lck_div,int * pck_div)3190*4882a593Smuzhiyun static void dispc_mgr_get_lcd_divisor(enum omap_channel channel, int *lck_div,
3191*4882a593Smuzhiyun 		int *pck_div)
3192*4882a593Smuzhiyun {
3193*4882a593Smuzhiyun 	u32 l;
3194*4882a593Smuzhiyun 	l = dispc_read_reg(DISPC_DIVISORo(channel));
3195*4882a593Smuzhiyun 	*lck_div = FLD_GET(l, 23, 16);
3196*4882a593Smuzhiyun 	*pck_div = FLD_GET(l, 7, 0);
3197*4882a593Smuzhiyun }
3198*4882a593Smuzhiyun 
dispc_fclk_rate(void)3199*4882a593Smuzhiyun static unsigned long dispc_fclk_rate(void)
3200*4882a593Smuzhiyun {
3201*4882a593Smuzhiyun 	struct dss_pll *pll;
3202*4882a593Smuzhiyun 	unsigned long r = 0;
3203*4882a593Smuzhiyun 
3204*4882a593Smuzhiyun 	switch (dss_get_dispc_clk_source()) {
3205*4882a593Smuzhiyun 	case OMAP_DSS_CLK_SRC_FCK:
3206*4882a593Smuzhiyun 		r = dss_get_dispc_clk_rate();
3207*4882a593Smuzhiyun 		break;
3208*4882a593Smuzhiyun 	case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
3209*4882a593Smuzhiyun 		pll = dss_pll_find("dsi0");
3210*4882a593Smuzhiyun 		if (!pll)
3211*4882a593Smuzhiyun 			pll = dss_pll_find("video0");
3212*4882a593Smuzhiyun 
3213*4882a593Smuzhiyun 		r = pll->cinfo.clkout[0];
3214*4882a593Smuzhiyun 		break;
3215*4882a593Smuzhiyun 	case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
3216*4882a593Smuzhiyun 		pll = dss_pll_find("dsi1");
3217*4882a593Smuzhiyun 		if (!pll)
3218*4882a593Smuzhiyun 			pll = dss_pll_find("video1");
3219*4882a593Smuzhiyun 
3220*4882a593Smuzhiyun 		r = pll->cinfo.clkout[0];
3221*4882a593Smuzhiyun 		break;
3222*4882a593Smuzhiyun 	default:
3223*4882a593Smuzhiyun 		BUG();
3224*4882a593Smuzhiyun 		return 0;
3225*4882a593Smuzhiyun 	}
3226*4882a593Smuzhiyun 
3227*4882a593Smuzhiyun 	return r;
3228*4882a593Smuzhiyun }
3229*4882a593Smuzhiyun 
dispc_mgr_lclk_rate(enum omap_channel channel)3230*4882a593Smuzhiyun static unsigned long dispc_mgr_lclk_rate(enum omap_channel channel)
3231*4882a593Smuzhiyun {
3232*4882a593Smuzhiyun 	struct dss_pll *pll;
3233*4882a593Smuzhiyun 	int lcd;
3234*4882a593Smuzhiyun 	unsigned long r;
3235*4882a593Smuzhiyun 	u32 l;
3236*4882a593Smuzhiyun 
3237*4882a593Smuzhiyun 	if (dss_mgr_is_lcd(channel)) {
3238*4882a593Smuzhiyun 		l = dispc_read_reg(DISPC_DIVISORo(channel));
3239*4882a593Smuzhiyun 
3240*4882a593Smuzhiyun 		lcd = FLD_GET(l, 23, 16);
3241*4882a593Smuzhiyun 
3242*4882a593Smuzhiyun 		switch (dss_get_lcd_clk_source(channel)) {
3243*4882a593Smuzhiyun 		case OMAP_DSS_CLK_SRC_FCK:
3244*4882a593Smuzhiyun 			r = dss_get_dispc_clk_rate();
3245*4882a593Smuzhiyun 			break;
3246*4882a593Smuzhiyun 		case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
3247*4882a593Smuzhiyun 			pll = dss_pll_find("dsi0");
3248*4882a593Smuzhiyun 			if (!pll)
3249*4882a593Smuzhiyun 				pll = dss_pll_find("video0");
3250*4882a593Smuzhiyun 
3251*4882a593Smuzhiyun 			r = pll->cinfo.clkout[0];
3252*4882a593Smuzhiyun 			break;
3253*4882a593Smuzhiyun 		case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
3254*4882a593Smuzhiyun 			pll = dss_pll_find("dsi1");
3255*4882a593Smuzhiyun 			if (!pll)
3256*4882a593Smuzhiyun 				pll = dss_pll_find("video1");
3257*4882a593Smuzhiyun 
3258*4882a593Smuzhiyun 			r = pll->cinfo.clkout[0];
3259*4882a593Smuzhiyun 			break;
3260*4882a593Smuzhiyun 		default:
3261*4882a593Smuzhiyun 			BUG();
3262*4882a593Smuzhiyun 			return 0;
3263*4882a593Smuzhiyun 		}
3264*4882a593Smuzhiyun 
3265*4882a593Smuzhiyun 		return r / lcd;
3266*4882a593Smuzhiyun 	} else {
3267*4882a593Smuzhiyun 		return dispc_fclk_rate();
3268*4882a593Smuzhiyun 	}
3269*4882a593Smuzhiyun }
3270*4882a593Smuzhiyun 
dispc_mgr_pclk_rate(enum omap_channel channel)3271*4882a593Smuzhiyun static unsigned long dispc_mgr_pclk_rate(enum omap_channel channel)
3272*4882a593Smuzhiyun {
3273*4882a593Smuzhiyun 	unsigned long r;
3274*4882a593Smuzhiyun 
3275*4882a593Smuzhiyun 	if (dss_mgr_is_lcd(channel)) {
3276*4882a593Smuzhiyun 		int pcd;
3277*4882a593Smuzhiyun 		u32 l;
3278*4882a593Smuzhiyun 
3279*4882a593Smuzhiyun 		l = dispc_read_reg(DISPC_DIVISORo(channel));
3280*4882a593Smuzhiyun 
3281*4882a593Smuzhiyun 		pcd = FLD_GET(l, 7, 0);
3282*4882a593Smuzhiyun 
3283*4882a593Smuzhiyun 		r = dispc_mgr_lclk_rate(channel);
3284*4882a593Smuzhiyun 
3285*4882a593Smuzhiyun 		return r / pcd;
3286*4882a593Smuzhiyun 	} else {
3287*4882a593Smuzhiyun 		return dispc.tv_pclk_rate;
3288*4882a593Smuzhiyun 	}
3289*4882a593Smuzhiyun }
3290*4882a593Smuzhiyun 
dispc_set_tv_pclk(unsigned long pclk)3291*4882a593Smuzhiyun void dispc_set_tv_pclk(unsigned long pclk)
3292*4882a593Smuzhiyun {
3293*4882a593Smuzhiyun 	dispc.tv_pclk_rate = pclk;
3294*4882a593Smuzhiyun }
3295*4882a593Smuzhiyun 
dispc_core_clk_rate(void)3296*4882a593Smuzhiyun static unsigned long dispc_core_clk_rate(void)
3297*4882a593Smuzhiyun {
3298*4882a593Smuzhiyun 	return dispc.core_clk_rate;
3299*4882a593Smuzhiyun }
3300*4882a593Smuzhiyun 
dispc_plane_pclk_rate(enum omap_plane plane)3301*4882a593Smuzhiyun static unsigned long dispc_plane_pclk_rate(enum omap_plane plane)
3302*4882a593Smuzhiyun {
3303*4882a593Smuzhiyun 	enum omap_channel channel;
3304*4882a593Smuzhiyun 
3305*4882a593Smuzhiyun 	if (plane == OMAP_DSS_WB)
3306*4882a593Smuzhiyun 		return 0;
3307*4882a593Smuzhiyun 
3308*4882a593Smuzhiyun 	channel = dispc_ovl_get_channel_out(plane);
3309*4882a593Smuzhiyun 
3310*4882a593Smuzhiyun 	return dispc_mgr_pclk_rate(channel);
3311*4882a593Smuzhiyun }
3312*4882a593Smuzhiyun 
dispc_plane_lclk_rate(enum omap_plane plane)3313*4882a593Smuzhiyun static unsigned long dispc_plane_lclk_rate(enum omap_plane plane)
3314*4882a593Smuzhiyun {
3315*4882a593Smuzhiyun 	enum omap_channel channel;
3316*4882a593Smuzhiyun 
3317*4882a593Smuzhiyun 	if (plane == OMAP_DSS_WB)
3318*4882a593Smuzhiyun 		return 0;
3319*4882a593Smuzhiyun 
3320*4882a593Smuzhiyun 	channel	= dispc_ovl_get_channel_out(plane);
3321*4882a593Smuzhiyun 
3322*4882a593Smuzhiyun 	return dispc_mgr_lclk_rate(channel);
3323*4882a593Smuzhiyun }
3324*4882a593Smuzhiyun 
dispc_dump_clocks_channel(struct seq_file * s,enum omap_channel channel)3325*4882a593Smuzhiyun static void dispc_dump_clocks_channel(struct seq_file *s, enum omap_channel channel)
3326*4882a593Smuzhiyun {
3327*4882a593Smuzhiyun 	int lcd, pcd;
3328*4882a593Smuzhiyun 	enum omap_dss_clk_source lcd_clk_src;
3329*4882a593Smuzhiyun 
3330*4882a593Smuzhiyun 	seq_printf(s, "- %s -\n", mgr_desc[channel].name);
3331*4882a593Smuzhiyun 
3332*4882a593Smuzhiyun 	lcd_clk_src = dss_get_lcd_clk_source(channel);
3333*4882a593Smuzhiyun 
3334*4882a593Smuzhiyun 	seq_printf(s, "%s clk source = %s (%s)\n", mgr_desc[channel].name,
3335*4882a593Smuzhiyun 		dss_get_generic_clk_source_name(lcd_clk_src),
3336*4882a593Smuzhiyun 		dss_feat_get_clk_source_name(lcd_clk_src));
3337*4882a593Smuzhiyun 
3338*4882a593Smuzhiyun 	dispc_mgr_get_lcd_divisor(channel, &lcd, &pcd);
3339*4882a593Smuzhiyun 
3340*4882a593Smuzhiyun 	seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
3341*4882a593Smuzhiyun 		dispc_mgr_lclk_rate(channel), lcd);
3342*4882a593Smuzhiyun 	seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
3343*4882a593Smuzhiyun 		dispc_mgr_pclk_rate(channel), pcd);
3344*4882a593Smuzhiyun }
3345*4882a593Smuzhiyun 
dispc_dump_clocks(struct seq_file * s)3346*4882a593Smuzhiyun void dispc_dump_clocks(struct seq_file *s)
3347*4882a593Smuzhiyun {
3348*4882a593Smuzhiyun 	int lcd;
3349*4882a593Smuzhiyun 	u32 l;
3350*4882a593Smuzhiyun 	enum omap_dss_clk_source dispc_clk_src = dss_get_dispc_clk_source();
3351*4882a593Smuzhiyun 
3352*4882a593Smuzhiyun 	if (dispc_runtime_get())
3353*4882a593Smuzhiyun 		return;
3354*4882a593Smuzhiyun 
3355*4882a593Smuzhiyun 	seq_printf(s, "- DISPC -\n");
3356*4882a593Smuzhiyun 
3357*4882a593Smuzhiyun 	seq_printf(s, "dispc fclk source = %s (%s)\n",
3358*4882a593Smuzhiyun 			dss_get_generic_clk_source_name(dispc_clk_src),
3359*4882a593Smuzhiyun 			dss_feat_get_clk_source_name(dispc_clk_src));
3360*4882a593Smuzhiyun 
3361*4882a593Smuzhiyun 	seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate());
3362*4882a593Smuzhiyun 
3363*4882a593Smuzhiyun 	if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
3364*4882a593Smuzhiyun 		seq_printf(s, "- DISPC-CORE-CLK -\n");
3365*4882a593Smuzhiyun 		l = dispc_read_reg(DISPC_DIVISOR);
3366*4882a593Smuzhiyun 		lcd = FLD_GET(l, 23, 16);
3367*4882a593Smuzhiyun 
3368*4882a593Smuzhiyun 		seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
3369*4882a593Smuzhiyun 				(dispc_fclk_rate()/lcd), lcd);
3370*4882a593Smuzhiyun 	}
3371*4882a593Smuzhiyun 
3372*4882a593Smuzhiyun 	dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD);
3373*4882a593Smuzhiyun 
3374*4882a593Smuzhiyun 	if (dss_has_feature(FEAT_MGR_LCD2))
3375*4882a593Smuzhiyun 		dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD2);
3376*4882a593Smuzhiyun 	if (dss_has_feature(FEAT_MGR_LCD3))
3377*4882a593Smuzhiyun 		dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD3);
3378*4882a593Smuzhiyun 
3379*4882a593Smuzhiyun 	dispc_runtime_put();
3380*4882a593Smuzhiyun }
3381*4882a593Smuzhiyun 
dispc_dump_regs(struct seq_file * s)3382*4882a593Smuzhiyun static void dispc_dump_regs(struct seq_file *s)
3383*4882a593Smuzhiyun {
3384*4882a593Smuzhiyun 	int i, j;
3385*4882a593Smuzhiyun 	const char *mgr_names[] = {
3386*4882a593Smuzhiyun 		[OMAP_DSS_CHANNEL_LCD]		= "LCD",
3387*4882a593Smuzhiyun 		[OMAP_DSS_CHANNEL_DIGIT]	= "TV",
3388*4882a593Smuzhiyun 		[OMAP_DSS_CHANNEL_LCD2]		= "LCD2",
3389*4882a593Smuzhiyun 		[OMAP_DSS_CHANNEL_LCD3]		= "LCD3",
3390*4882a593Smuzhiyun 	};
3391*4882a593Smuzhiyun 	const char *ovl_names[] = {
3392*4882a593Smuzhiyun 		[OMAP_DSS_GFX]		= "GFX",
3393*4882a593Smuzhiyun 		[OMAP_DSS_VIDEO1]	= "VID1",
3394*4882a593Smuzhiyun 		[OMAP_DSS_VIDEO2]	= "VID2",
3395*4882a593Smuzhiyun 		[OMAP_DSS_VIDEO3]	= "VID3",
3396*4882a593Smuzhiyun 		[OMAP_DSS_WB]		= "WB",
3397*4882a593Smuzhiyun 	};
3398*4882a593Smuzhiyun 	const char **p_names;
3399*4882a593Smuzhiyun 
3400*4882a593Smuzhiyun #define DUMPREG(r) seq_printf(s, "%-50s %08x\n", #r, dispc_read_reg(r))
3401*4882a593Smuzhiyun 
3402*4882a593Smuzhiyun 	if (dispc_runtime_get())
3403*4882a593Smuzhiyun 		return;
3404*4882a593Smuzhiyun 
3405*4882a593Smuzhiyun 	/* DISPC common registers */
3406*4882a593Smuzhiyun 	DUMPREG(DISPC_REVISION);
3407*4882a593Smuzhiyun 	DUMPREG(DISPC_SYSCONFIG);
3408*4882a593Smuzhiyun 	DUMPREG(DISPC_SYSSTATUS);
3409*4882a593Smuzhiyun 	DUMPREG(DISPC_IRQSTATUS);
3410*4882a593Smuzhiyun 	DUMPREG(DISPC_IRQENABLE);
3411*4882a593Smuzhiyun 	DUMPREG(DISPC_CONTROL);
3412*4882a593Smuzhiyun 	DUMPREG(DISPC_CONFIG);
3413*4882a593Smuzhiyun 	DUMPREG(DISPC_CAPABLE);
3414*4882a593Smuzhiyun 	DUMPREG(DISPC_LINE_STATUS);
3415*4882a593Smuzhiyun 	DUMPREG(DISPC_LINE_NUMBER);
3416*4882a593Smuzhiyun 	if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
3417*4882a593Smuzhiyun 			dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
3418*4882a593Smuzhiyun 		DUMPREG(DISPC_GLOBAL_ALPHA);
3419*4882a593Smuzhiyun 	if (dss_has_feature(FEAT_MGR_LCD2)) {
3420*4882a593Smuzhiyun 		DUMPREG(DISPC_CONTROL2);
3421*4882a593Smuzhiyun 		DUMPREG(DISPC_CONFIG2);
3422*4882a593Smuzhiyun 	}
3423*4882a593Smuzhiyun 	if (dss_has_feature(FEAT_MGR_LCD3)) {
3424*4882a593Smuzhiyun 		DUMPREG(DISPC_CONTROL3);
3425*4882a593Smuzhiyun 		DUMPREG(DISPC_CONFIG3);
3426*4882a593Smuzhiyun 	}
3427*4882a593Smuzhiyun 	if (dss_has_feature(FEAT_MFLAG))
3428*4882a593Smuzhiyun 		DUMPREG(DISPC_GLOBAL_MFLAG_ATTRIBUTE);
3429*4882a593Smuzhiyun 
3430*4882a593Smuzhiyun #undef DUMPREG
3431*4882a593Smuzhiyun 
3432*4882a593Smuzhiyun #define DISPC_REG(i, name) name(i)
3433*4882a593Smuzhiyun #define DUMPREG(i, r) seq_printf(s, "%s(%s)%*s %08x\n", #r, p_names[i], \
3434*4882a593Smuzhiyun 	(int)(48 - strlen(#r) - strlen(p_names[i])), " ", \
3435*4882a593Smuzhiyun 	dispc_read_reg(DISPC_REG(i, r)))
3436*4882a593Smuzhiyun 
3437*4882a593Smuzhiyun 	p_names = mgr_names;
3438*4882a593Smuzhiyun 
3439*4882a593Smuzhiyun 	/* DISPC channel specific registers */
3440*4882a593Smuzhiyun 	for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
3441*4882a593Smuzhiyun 		DUMPREG(i, DISPC_DEFAULT_COLOR);
3442*4882a593Smuzhiyun 		DUMPREG(i, DISPC_TRANS_COLOR);
3443*4882a593Smuzhiyun 		DUMPREG(i, DISPC_SIZE_MGR);
3444*4882a593Smuzhiyun 
3445*4882a593Smuzhiyun 		if (i == OMAP_DSS_CHANNEL_DIGIT)
3446*4882a593Smuzhiyun 			continue;
3447*4882a593Smuzhiyun 
3448*4882a593Smuzhiyun 		DUMPREG(i, DISPC_TIMING_H);
3449*4882a593Smuzhiyun 		DUMPREG(i, DISPC_TIMING_V);
3450*4882a593Smuzhiyun 		DUMPREG(i, DISPC_POL_FREQ);
3451*4882a593Smuzhiyun 		DUMPREG(i, DISPC_DIVISORo);
3452*4882a593Smuzhiyun 
3453*4882a593Smuzhiyun 		DUMPREG(i, DISPC_DATA_CYCLE1);
3454*4882a593Smuzhiyun 		DUMPREG(i, DISPC_DATA_CYCLE2);
3455*4882a593Smuzhiyun 		DUMPREG(i, DISPC_DATA_CYCLE3);
3456*4882a593Smuzhiyun 
3457*4882a593Smuzhiyun 		if (dss_has_feature(FEAT_CPR)) {
3458*4882a593Smuzhiyun 			DUMPREG(i, DISPC_CPR_COEF_R);
3459*4882a593Smuzhiyun 			DUMPREG(i, DISPC_CPR_COEF_G);
3460*4882a593Smuzhiyun 			DUMPREG(i, DISPC_CPR_COEF_B);
3461*4882a593Smuzhiyun 		}
3462*4882a593Smuzhiyun 	}
3463*4882a593Smuzhiyun 
3464*4882a593Smuzhiyun 	p_names = ovl_names;
3465*4882a593Smuzhiyun 
3466*4882a593Smuzhiyun 	for (i = 0; i < dss_feat_get_num_ovls(); i++) {
3467*4882a593Smuzhiyun 		DUMPREG(i, DISPC_OVL_BA0);
3468*4882a593Smuzhiyun 		DUMPREG(i, DISPC_OVL_BA1);
3469*4882a593Smuzhiyun 		DUMPREG(i, DISPC_OVL_POSITION);
3470*4882a593Smuzhiyun 		DUMPREG(i, DISPC_OVL_SIZE);
3471*4882a593Smuzhiyun 		DUMPREG(i, DISPC_OVL_ATTRIBUTES);
3472*4882a593Smuzhiyun 		DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
3473*4882a593Smuzhiyun 		DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
3474*4882a593Smuzhiyun 		DUMPREG(i, DISPC_OVL_ROW_INC);
3475*4882a593Smuzhiyun 		DUMPREG(i, DISPC_OVL_PIXEL_INC);
3476*4882a593Smuzhiyun 
3477*4882a593Smuzhiyun 		if (dss_has_feature(FEAT_PRELOAD))
3478*4882a593Smuzhiyun 			DUMPREG(i, DISPC_OVL_PRELOAD);
3479*4882a593Smuzhiyun 		if (dss_has_feature(FEAT_MFLAG))
3480*4882a593Smuzhiyun 			DUMPREG(i, DISPC_OVL_MFLAG_THRESHOLD);
3481*4882a593Smuzhiyun 
3482*4882a593Smuzhiyun 		if (i == OMAP_DSS_GFX) {
3483*4882a593Smuzhiyun 			DUMPREG(i, DISPC_OVL_WINDOW_SKIP);
3484*4882a593Smuzhiyun 			DUMPREG(i, DISPC_OVL_TABLE_BA);
3485*4882a593Smuzhiyun 			continue;
3486*4882a593Smuzhiyun 		}
3487*4882a593Smuzhiyun 
3488*4882a593Smuzhiyun 		DUMPREG(i, DISPC_OVL_FIR);
3489*4882a593Smuzhiyun 		DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
3490*4882a593Smuzhiyun 		DUMPREG(i, DISPC_OVL_ACCU0);
3491*4882a593Smuzhiyun 		DUMPREG(i, DISPC_OVL_ACCU1);
3492*4882a593Smuzhiyun 		if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3493*4882a593Smuzhiyun 			DUMPREG(i, DISPC_OVL_BA0_UV);
3494*4882a593Smuzhiyun 			DUMPREG(i, DISPC_OVL_BA1_UV);
3495*4882a593Smuzhiyun 			DUMPREG(i, DISPC_OVL_FIR2);
3496*4882a593Smuzhiyun 			DUMPREG(i, DISPC_OVL_ACCU2_0);
3497*4882a593Smuzhiyun 			DUMPREG(i, DISPC_OVL_ACCU2_1);
3498*4882a593Smuzhiyun 		}
3499*4882a593Smuzhiyun 		if (dss_has_feature(FEAT_ATTR2))
3500*4882a593Smuzhiyun 			DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
3501*4882a593Smuzhiyun 	}
3502*4882a593Smuzhiyun 
3503*4882a593Smuzhiyun 	if (dispc.feat->has_writeback) {
3504*4882a593Smuzhiyun 		i = OMAP_DSS_WB;
3505*4882a593Smuzhiyun 		DUMPREG(i, DISPC_OVL_BA0);
3506*4882a593Smuzhiyun 		DUMPREG(i, DISPC_OVL_BA1);
3507*4882a593Smuzhiyun 		DUMPREG(i, DISPC_OVL_SIZE);
3508*4882a593Smuzhiyun 		DUMPREG(i, DISPC_OVL_ATTRIBUTES);
3509*4882a593Smuzhiyun 		DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
3510*4882a593Smuzhiyun 		DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
3511*4882a593Smuzhiyun 		DUMPREG(i, DISPC_OVL_ROW_INC);
3512*4882a593Smuzhiyun 		DUMPREG(i, DISPC_OVL_PIXEL_INC);
3513*4882a593Smuzhiyun 
3514*4882a593Smuzhiyun 		if (dss_has_feature(FEAT_MFLAG))
3515*4882a593Smuzhiyun 			DUMPREG(i, DISPC_OVL_MFLAG_THRESHOLD);
3516*4882a593Smuzhiyun 
3517*4882a593Smuzhiyun 		DUMPREG(i, DISPC_OVL_FIR);
3518*4882a593Smuzhiyun 		DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
3519*4882a593Smuzhiyun 		DUMPREG(i, DISPC_OVL_ACCU0);
3520*4882a593Smuzhiyun 		DUMPREG(i, DISPC_OVL_ACCU1);
3521*4882a593Smuzhiyun 		if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3522*4882a593Smuzhiyun 			DUMPREG(i, DISPC_OVL_BA0_UV);
3523*4882a593Smuzhiyun 			DUMPREG(i, DISPC_OVL_BA1_UV);
3524*4882a593Smuzhiyun 			DUMPREG(i, DISPC_OVL_FIR2);
3525*4882a593Smuzhiyun 			DUMPREG(i, DISPC_OVL_ACCU2_0);
3526*4882a593Smuzhiyun 			DUMPREG(i, DISPC_OVL_ACCU2_1);
3527*4882a593Smuzhiyun 		}
3528*4882a593Smuzhiyun 		if (dss_has_feature(FEAT_ATTR2))
3529*4882a593Smuzhiyun 			DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
3530*4882a593Smuzhiyun 	}
3531*4882a593Smuzhiyun 
3532*4882a593Smuzhiyun #undef DISPC_REG
3533*4882a593Smuzhiyun #undef DUMPREG
3534*4882a593Smuzhiyun 
3535*4882a593Smuzhiyun #define DISPC_REG(plane, name, i) name(plane, i)
3536*4882a593Smuzhiyun #define DUMPREG(plane, name, i) \
3537*4882a593Smuzhiyun 	seq_printf(s, "%s_%d(%s)%*s %08x\n", #name, i, p_names[plane], \
3538*4882a593Smuzhiyun 	(int)(46 - strlen(#name) - strlen(p_names[plane])), " ", \
3539*4882a593Smuzhiyun 	dispc_read_reg(DISPC_REG(plane, name, i)))
3540*4882a593Smuzhiyun 
3541*4882a593Smuzhiyun 	/* Video pipeline coefficient registers */
3542*4882a593Smuzhiyun 
3543*4882a593Smuzhiyun 	/* start from OMAP_DSS_VIDEO1 */
3544*4882a593Smuzhiyun 	for (i = 1; i < dss_feat_get_num_ovls(); i++) {
3545*4882a593Smuzhiyun 		for (j = 0; j < 8; j++)
3546*4882a593Smuzhiyun 			DUMPREG(i, DISPC_OVL_FIR_COEF_H, j);
3547*4882a593Smuzhiyun 
3548*4882a593Smuzhiyun 		for (j = 0; j < 8; j++)
3549*4882a593Smuzhiyun 			DUMPREG(i, DISPC_OVL_FIR_COEF_HV, j);
3550*4882a593Smuzhiyun 
3551*4882a593Smuzhiyun 		for (j = 0; j < 5; j++)
3552*4882a593Smuzhiyun 			DUMPREG(i, DISPC_OVL_CONV_COEF, j);
3553*4882a593Smuzhiyun 
3554*4882a593Smuzhiyun 		if (dss_has_feature(FEAT_FIR_COEF_V)) {
3555*4882a593Smuzhiyun 			for (j = 0; j < 8; j++)
3556*4882a593Smuzhiyun 				DUMPREG(i, DISPC_OVL_FIR_COEF_V, j);
3557*4882a593Smuzhiyun 		}
3558*4882a593Smuzhiyun 
3559*4882a593Smuzhiyun 		if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3560*4882a593Smuzhiyun 			for (j = 0; j < 8; j++)
3561*4882a593Smuzhiyun 				DUMPREG(i, DISPC_OVL_FIR_COEF_H2, j);
3562*4882a593Smuzhiyun 
3563*4882a593Smuzhiyun 			for (j = 0; j < 8; j++)
3564*4882a593Smuzhiyun 				DUMPREG(i, DISPC_OVL_FIR_COEF_HV2, j);
3565*4882a593Smuzhiyun 
3566*4882a593Smuzhiyun 			for (j = 0; j < 8; j++)
3567*4882a593Smuzhiyun 				DUMPREG(i, DISPC_OVL_FIR_COEF_V2, j);
3568*4882a593Smuzhiyun 		}
3569*4882a593Smuzhiyun 	}
3570*4882a593Smuzhiyun 
3571*4882a593Smuzhiyun 	dispc_runtime_put();
3572*4882a593Smuzhiyun 
3573*4882a593Smuzhiyun #undef DISPC_REG
3574*4882a593Smuzhiyun #undef DUMPREG
3575*4882a593Smuzhiyun }
3576*4882a593Smuzhiyun 
3577*4882a593Smuzhiyun /* calculate clock rates using dividers in cinfo */
dispc_calc_clock_rates(unsigned long dispc_fclk_rate,struct dispc_clock_info * cinfo)3578*4882a593Smuzhiyun int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
3579*4882a593Smuzhiyun 		struct dispc_clock_info *cinfo)
3580*4882a593Smuzhiyun {
3581*4882a593Smuzhiyun 	if (cinfo->lck_div > 255 || cinfo->lck_div == 0)
3582*4882a593Smuzhiyun 		return -EINVAL;
3583*4882a593Smuzhiyun 	if (cinfo->pck_div < 1 || cinfo->pck_div > 255)
3584*4882a593Smuzhiyun 		return -EINVAL;
3585*4882a593Smuzhiyun 
3586*4882a593Smuzhiyun 	cinfo->lck = dispc_fclk_rate / cinfo->lck_div;
3587*4882a593Smuzhiyun 	cinfo->pck = cinfo->lck / cinfo->pck_div;
3588*4882a593Smuzhiyun 
3589*4882a593Smuzhiyun 	return 0;
3590*4882a593Smuzhiyun }
3591*4882a593Smuzhiyun 
dispc_div_calc(unsigned long dispc,unsigned long pck_min,unsigned long pck_max,dispc_div_calc_func func,void * data)3592*4882a593Smuzhiyun bool dispc_div_calc(unsigned long dispc,
3593*4882a593Smuzhiyun 		unsigned long pck_min, unsigned long pck_max,
3594*4882a593Smuzhiyun 		dispc_div_calc_func func, void *data)
3595*4882a593Smuzhiyun {
3596*4882a593Smuzhiyun 	int lckd, lckd_start, lckd_stop;
3597*4882a593Smuzhiyun 	int pckd, pckd_start, pckd_stop;
3598*4882a593Smuzhiyun 	unsigned long pck, lck;
3599*4882a593Smuzhiyun 	unsigned long lck_max;
3600*4882a593Smuzhiyun 	unsigned long pckd_hw_min, pckd_hw_max;
3601*4882a593Smuzhiyun 	unsigned min_fck_per_pck;
3602*4882a593Smuzhiyun 	unsigned long fck;
3603*4882a593Smuzhiyun 
3604*4882a593Smuzhiyun #ifdef CONFIG_FB_OMAP2_DSS_MIN_FCK_PER_PCK
3605*4882a593Smuzhiyun 	min_fck_per_pck = CONFIG_FB_OMAP2_DSS_MIN_FCK_PER_PCK;
3606*4882a593Smuzhiyun #else
3607*4882a593Smuzhiyun 	min_fck_per_pck = 0;
3608*4882a593Smuzhiyun #endif
3609*4882a593Smuzhiyun 
3610*4882a593Smuzhiyun 	pckd_hw_min = dss_feat_get_param_min(FEAT_PARAM_DSS_PCD);
3611*4882a593Smuzhiyun 	pckd_hw_max = dss_feat_get_param_max(FEAT_PARAM_DSS_PCD);
3612*4882a593Smuzhiyun 
3613*4882a593Smuzhiyun 	lck_max = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
3614*4882a593Smuzhiyun 
3615*4882a593Smuzhiyun 	pck_min = pck_min ? pck_min : 1;
3616*4882a593Smuzhiyun 	pck_max = pck_max ? pck_max : ULONG_MAX;
3617*4882a593Smuzhiyun 
3618*4882a593Smuzhiyun 	lckd_start = max(DIV_ROUND_UP(dispc, lck_max), 1ul);
3619*4882a593Smuzhiyun 	lckd_stop = min(dispc / pck_min, 255ul);
3620*4882a593Smuzhiyun 
3621*4882a593Smuzhiyun 	for (lckd = lckd_start; lckd <= lckd_stop; ++lckd) {
3622*4882a593Smuzhiyun 		lck = dispc / lckd;
3623*4882a593Smuzhiyun 
3624*4882a593Smuzhiyun 		pckd_start = max(DIV_ROUND_UP(lck, pck_max), pckd_hw_min);
3625*4882a593Smuzhiyun 		pckd_stop = min(lck / pck_min, pckd_hw_max);
3626*4882a593Smuzhiyun 
3627*4882a593Smuzhiyun 		for (pckd = pckd_start; pckd <= pckd_stop; ++pckd) {
3628*4882a593Smuzhiyun 			pck = lck / pckd;
3629*4882a593Smuzhiyun 
3630*4882a593Smuzhiyun 			/*
3631*4882a593Smuzhiyun 			 * For OMAP2/3 the DISPC fclk is the same as LCD's logic
3632*4882a593Smuzhiyun 			 * clock, which means we're configuring DISPC fclk here
3633*4882a593Smuzhiyun 			 * also. Thus we need to use the calculated lck. For
3634*4882a593Smuzhiyun 			 * OMAP4+ the DISPC fclk is a separate clock.
3635*4882a593Smuzhiyun 			 */
3636*4882a593Smuzhiyun 			if (dss_has_feature(FEAT_CORE_CLK_DIV))
3637*4882a593Smuzhiyun 				fck = dispc_core_clk_rate();
3638*4882a593Smuzhiyun 			else
3639*4882a593Smuzhiyun 				fck = lck;
3640*4882a593Smuzhiyun 
3641*4882a593Smuzhiyun 			if (fck < pck * min_fck_per_pck)
3642*4882a593Smuzhiyun 				continue;
3643*4882a593Smuzhiyun 
3644*4882a593Smuzhiyun 			if (func(lckd, pckd, lck, pck, data))
3645*4882a593Smuzhiyun 				return true;
3646*4882a593Smuzhiyun 		}
3647*4882a593Smuzhiyun 	}
3648*4882a593Smuzhiyun 
3649*4882a593Smuzhiyun 	return false;
3650*4882a593Smuzhiyun }
3651*4882a593Smuzhiyun 
dispc_mgr_set_clock_div(enum omap_channel channel,const struct dispc_clock_info * cinfo)3652*4882a593Smuzhiyun void dispc_mgr_set_clock_div(enum omap_channel channel,
3653*4882a593Smuzhiyun 		const struct dispc_clock_info *cinfo)
3654*4882a593Smuzhiyun {
3655*4882a593Smuzhiyun 	DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div);
3656*4882a593Smuzhiyun 	DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div);
3657*4882a593Smuzhiyun 
3658*4882a593Smuzhiyun 	dispc_mgr_set_lcd_divisor(channel, cinfo->lck_div, cinfo->pck_div);
3659*4882a593Smuzhiyun }
3660*4882a593Smuzhiyun 
dispc_mgr_get_clock_div(enum omap_channel channel,struct dispc_clock_info * cinfo)3661*4882a593Smuzhiyun int dispc_mgr_get_clock_div(enum omap_channel channel,
3662*4882a593Smuzhiyun 		struct dispc_clock_info *cinfo)
3663*4882a593Smuzhiyun {
3664*4882a593Smuzhiyun 	unsigned long fck;
3665*4882a593Smuzhiyun 
3666*4882a593Smuzhiyun 	fck = dispc_fclk_rate();
3667*4882a593Smuzhiyun 
3668*4882a593Smuzhiyun 	cinfo->lck_div = REG_GET(DISPC_DIVISORo(channel), 23, 16);
3669*4882a593Smuzhiyun 	cinfo->pck_div = REG_GET(DISPC_DIVISORo(channel), 7, 0);
3670*4882a593Smuzhiyun 
3671*4882a593Smuzhiyun 	cinfo->lck = fck / cinfo->lck_div;
3672*4882a593Smuzhiyun 	cinfo->pck = cinfo->lck / cinfo->pck_div;
3673*4882a593Smuzhiyun 
3674*4882a593Smuzhiyun 	return 0;
3675*4882a593Smuzhiyun }
3676*4882a593Smuzhiyun 
dispc_read_irqstatus(void)3677*4882a593Smuzhiyun u32 dispc_read_irqstatus(void)
3678*4882a593Smuzhiyun {
3679*4882a593Smuzhiyun 	return dispc_read_reg(DISPC_IRQSTATUS);
3680*4882a593Smuzhiyun }
3681*4882a593Smuzhiyun EXPORT_SYMBOL(dispc_read_irqstatus);
3682*4882a593Smuzhiyun 
dispc_clear_irqstatus(u32 mask)3683*4882a593Smuzhiyun void dispc_clear_irqstatus(u32 mask)
3684*4882a593Smuzhiyun {
3685*4882a593Smuzhiyun 	dispc_write_reg(DISPC_IRQSTATUS, mask);
3686*4882a593Smuzhiyun }
3687*4882a593Smuzhiyun EXPORT_SYMBOL(dispc_clear_irqstatus);
3688*4882a593Smuzhiyun 
dispc_read_irqenable(void)3689*4882a593Smuzhiyun u32 dispc_read_irqenable(void)
3690*4882a593Smuzhiyun {
3691*4882a593Smuzhiyun 	return dispc_read_reg(DISPC_IRQENABLE);
3692*4882a593Smuzhiyun }
3693*4882a593Smuzhiyun EXPORT_SYMBOL(dispc_read_irqenable);
3694*4882a593Smuzhiyun 
dispc_write_irqenable(u32 mask)3695*4882a593Smuzhiyun void dispc_write_irqenable(u32 mask)
3696*4882a593Smuzhiyun {
3697*4882a593Smuzhiyun 	u32 old_mask = dispc_read_reg(DISPC_IRQENABLE);
3698*4882a593Smuzhiyun 
3699*4882a593Smuzhiyun 	/* clear the irqstatus for newly enabled irqs */
3700*4882a593Smuzhiyun 	dispc_clear_irqstatus((mask ^ old_mask) & mask);
3701*4882a593Smuzhiyun 
3702*4882a593Smuzhiyun 	dispc_write_reg(DISPC_IRQENABLE, mask);
3703*4882a593Smuzhiyun }
3704*4882a593Smuzhiyun EXPORT_SYMBOL(dispc_write_irqenable);
3705*4882a593Smuzhiyun 
dispc_enable_sidle(void)3706*4882a593Smuzhiyun void dispc_enable_sidle(void)
3707*4882a593Smuzhiyun {
3708*4882a593Smuzhiyun 	REG_FLD_MOD(DISPC_SYSCONFIG, 2, 4, 3);	/* SIDLEMODE: smart idle */
3709*4882a593Smuzhiyun }
3710*4882a593Smuzhiyun 
dispc_disable_sidle(void)3711*4882a593Smuzhiyun void dispc_disable_sidle(void)
3712*4882a593Smuzhiyun {
3713*4882a593Smuzhiyun 	REG_FLD_MOD(DISPC_SYSCONFIG, 1, 4, 3);	/* SIDLEMODE: no idle */
3714*4882a593Smuzhiyun }
3715*4882a593Smuzhiyun 
_omap_dispc_initial_config(void)3716*4882a593Smuzhiyun static void _omap_dispc_initial_config(void)
3717*4882a593Smuzhiyun {
3718*4882a593Smuzhiyun 	u32 l;
3719*4882a593Smuzhiyun 
3720*4882a593Smuzhiyun 	/* Exclusively enable DISPC_CORE_CLK and set divider to 1 */
3721*4882a593Smuzhiyun 	if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
3722*4882a593Smuzhiyun 		l = dispc_read_reg(DISPC_DIVISOR);
3723*4882a593Smuzhiyun 		/* Use DISPC_DIVISOR.LCD, instead of DISPC_DIVISOR1.LCD */
3724*4882a593Smuzhiyun 		l = FLD_MOD(l, 1, 0, 0);
3725*4882a593Smuzhiyun 		l = FLD_MOD(l, 1, 23, 16);
3726*4882a593Smuzhiyun 		dispc_write_reg(DISPC_DIVISOR, l);
3727*4882a593Smuzhiyun 
3728*4882a593Smuzhiyun 		dispc.core_clk_rate = dispc_fclk_rate();
3729*4882a593Smuzhiyun 	}
3730*4882a593Smuzhiyun 
3731*4882a593Smuzhiyun 	/* FUNCGATED */
3732*4882a593Smuzhiyun 	if (dss_has_feature(FEAT_FUNCGATED))
3733*4882a593Smuzhiyun 		REG_FLD_MOD(DISPC_CONFIG, 1, 9, 9);
3734*4882a593Smuzhiyun 
3735*4882a593Smuzhiyun 	dispc_setup_color_conv_coef();
3736*4882a593Smuzhiyun 
3737*4882a593Smuzhiyun 	dispc_set_loadmode(OMAP_DSS_LOAD_FRAME_ONLY);
3738*4882a593Smuzhiyun 
3739*4882a593Smuzhiyun 	dispc_init_fifos();
3740*4882a593Smuzhiyun 
3741*4882a593Smuzhiyun 	dispc_configure_burst_sizes();
3742*4882a593Smuzhiyun 
3743*4882a593Smuzhiyun 	dispc_ovl_enable_zorder_planes();
3744*4882a593Smuzhiyun 
3745*4882a593Smuzhiyun 	if (dispc.feat->mstandby_workaround)
3746*4882a593Smuzhiyun 		REG_FLD_MOD(DISPC_MSTANDBY_CTRL, 1, 0, 0);
3747*4882a593Smuzhiyun 
3748*4882a593Smuzhiyun 	if (dss_has_feature(FEAT_MFLAG))
3749*4882a593Smuzhiyun 		dispc_init_mflag();
3750*4882a593Smuzhiyun }
3751*4882a593Smuzhiyun 
3752*4882a593Smuzhiyun static const struct dispc_features omap24xx_dispc_feats = {
3753*4882a593Smuzhiyun 	.sw_start		=	5,
3754*4882a593Smuzhiyun 	.fp_start		=	15,
3755*4882a593Smuzhiyun 	.bp_start		=	27,
3756*4882a593Smuzhiyun 	.sw_max			=	64,
3757*4882a593Smuzhiyun 	.vp_max			=	255,
3758*4882a593Smuzhiyun 	.hp_max			=	256,
3759*4882a593Smuzhiyun 	.mgr_width_start	=	10,
3760*4882a593Smuzhiyun 	.mgr_height_start	=	26,
3761*4882a593Smuzhiyun 	.mgr_width_max		=	2048,
3762*4882a593Smuzhiyun 	.mgr_height_max		=	2048,
3763*4882a593Smuzhiyun 	.max_lcd_pclk		=	66500000,
3764*4882a593Smuzhiyun 	.calc_scaling		=	dispc_ovl_calc_scaling_24xx,
3765*4882a593Smuzhiyun 	.calc_core_clk		=	calc_core_clk_24xx,
3766*4882a593Smuzhiyun 	.num_fifos		=	3,
3767*4882a593Smuzhiyun 	.no_framedone_tv	=	true,
3768*4882a593Smuzhiyun 	.set_max_preload	=	false,
3769*4882a593Smuzhiyun 	.last_pixel_inc_missing	=	true,
3770*4882a593Smuzhiyun };
3771*4882a593Smuzhiyun 
3772*4882a593Smuzhiyun static const struct dispc_features omap34xx_rev1_0_dispc_feats = {
3773*4882a593Smuzhiyun 	.sw_start		=	5,
3774*4882a593Smuzhiyun 	.fp_start		=	15,
3775*4882a593Smuzhiyun 	.bp_start		=	27,
3776*4882a593Smuzhiyun 	.sw_max			=	64,
3777*4882a593Smuzhiyun 	.vp_max			=	255,
3778*4882a593Smuzhiyun 	.hp_max			=	256,
3779*4882a593Smuzhiyun 	.mgr_width_start	=	10,
3780*4882a593Smuzhiyun 	.mgr_height_start	=	26,
3781*4882a593Smuzhiyun 	.mgr_width_max		=	2048,
3782*4882a593Smuzhiyun 	.mgr_height_max		=	2048,
3783*4882a593Smuzhiyun 	.max_lcd_pclk		=	173000000,
3784*4882a593Smuzhiyun 	.max_tv_pclk		=	59000000,
3785*4882a593Smuzhiyun 	.calc_scaling		=	dispc_ovl_calc_scaling_34xx,
3786*4882a593Smuzhiyun 	.calc_core_clk		=	calc_core_clk_34xx,
3787*4882a593Smuzhiyun 	.num_fifos		=	3,
3788*4882a593Smuzhiyun 	.no_framedone_tv	=	true,
3789*4882a593Smuzhiyun 	.set_max_preload	=	false,
3790*4882a593Smuzhiyun 	.last_pixel_inc_missing	=	true,
3791*4882a593Smuzhiyun };
3792*4882a593Smuzhiyun 
3793*4882a593Smuzhiyun static const struct dispc_features omap34xx_rev3_0_dispc_feats = {
3794*4882a593Smuzhiyun 	.sw_start		=	7,
3795*4882a593Smuzhiyun 	.fp_start		=	19,
3796*4882a593Smuzhiyun 	.bp_start		=	31,
3797*4882a593Smuzhiyun 	.sw_max			=	256,
3798*4882a593Smuzhiyun 	.vp_max			=	4095,
3799*4882a593Smuzhiyun 	.hp_max			=	4096,
3800*4882a593Smuzhiyun 	.mgr_width_start	=	10,
3801*4882a593Smuzhiyun 	.mgr_height_start	=	26,
3802*4882a593Smuzhiyun 	.mgr_width_max		=	2048,
3803*4882a593Smuzhiyun 	.mgr_height_max		=	2048,
3804*4882a593Smuzhiyun 	.max_lcd_pclk		=	173000000,
3805*4882a593Smuzhiyun 	.max_tv_pclk		=	59000000,
3806*4882a593Smuzhiyun 	.calc_scaling		=	dispc_ovl_calc_scaling_34xx,
3807*4882a593Smuzhiyun 	.calc_core_clk		=	calc_core_clk_34xx,
3808*4882a593Smuzhiyun 	.num_fifos		=	3,
3809*4882a593Smuzhiyun 	.no_framedone_tv	=	true,
3810*4882a593Smuzhiyun 	.set_max_preload	=	false,
3811*4882a593Smuzhiyun 	.last_pixel_inc_missing	=	true,
3812*4882a593Smuzhiyun };
3813*4882a593Smuzhiyun 
3814*4882a593Smuzhiyun static const struct dispc_features omap44xx_dispc_feats = {
3815*4882a593Smuzhiyun 	.sw_start		=	7,
3816*4882a593Smuzhiyun 	.fp_start		=	19,
3817*4882a593Smuzhiyun 	.bp_start		=	31,
3818*4882a593Smuzhiyun 	.sw_max			=	256,
3819*4882a593Smuzhiyun 	.vp_max			=	4095,
3820*4882a593Smuzhiyun 	.hp_max			=	4096,
3821*4882a593Smuzhiyun 	.mgr_width_start	=	10,
3822*4882a593Smuzhiyun 	.mgr_height_start	=	26,
3823*4882a593Smuzhiyun 	.mgr_width_max		=	2048,
3824*4882a593Smuzhiyun 	.mgr_height_max		=	2048,
3825*4882a593Smuzhiyun 	.max_lcd_pclk		=	170000000,
3826*4882a593Smuzhiyun 	.max_tv_pclk		=	185625000,
3827*4882a593Smuzhiyun 	.calc_scaling		=	dispc_ovl_calc_scaling_44xx,
3828*4882a593Smuzhiyun 	.calc_core_clk		=	calc_core_clk_44xx,
3829*4882a593Smuzhiyun 	.num_fifos		=	5,
3830*4882a593Smuzhiyun 	.gfx_fifo_workaround	=	true,
3831*4882a593Smuzhiyun 	.set_max_preload	=	true,
3832*4882a593Smuzhiyun 	.supports_sync_align	=	true,
3833*4882a593Smuzhiyun 	.has_writeback		=	true,
3834*4882a593Smuzhiyun };
3835*4882a593Smuzhiyun 
3836*4882a593Smuzhiyun static const struct dispc_features omap54xx_dispc_feats = {
3837*4882a593Smuzhiyun 	.sw_start		=	7,
3838*4882a593Smuzhiyun 	.fp_start		=	19,
3839*4882a593Smuzhiyun 	.bp_start		=	31,
3840*4882a593Smuzhiyun 	.sw_max			=	256,
3841*4882a593Smuzhiyun 	.vp_max			=	4095,
3842*4882a593Smuzhiyun 	.hp_max			=	4096,
3843*4882a593Smuzhiyun 	.mgr_width_start	=	11,
3844*4882a593Smuzhiyun 	.mgr_height_start	=	27,
3845*4882a593Smuzhiyun 	.mgr_width_max		=	4096,
3846*4882a593Smuzhiyun 	.mgr_height_max		=	4096,
3847*4882a593Smuzhiyun 	.max_lcd_pclk		=	170000000,
3848*4882a593Smuzhiyun 	.max_tv_pclk		=	186000000,
3849*4882a593Smuzhiyun 	.calc_scaling		=	dispc_ovl_calc_scaling_44xx,
3850*4882a593Smuzhiyun 	.calc_core_clk		=	calc_core_clk_44xx,
3851*4882a593Smuzhiyun 	.num_fifos		=	5,
3852*4882a593Smuzhiyun 	.gfx_fifo_workaround	=	true,
3853*4882a593Smuzhiyun 	.mstandby_workaround	=	true,
3854*4882a593Smuzhiyun 	.set_max_preload	=	true,
3855*4882a593Smuzhiyun 	.supports_sync_align	=	true,
3856*4882a593Smuzhiyun 	.has_writeback		=	true,
3857*4882a593Smuzhiyun };
3858*4882a593Smuzhiyun 
dispc_get_features(void)3859*4882a593Smuzhiyun static const struct dispc_features *dispc_get_features(void)
3860*4882a593Smuzhiyun {
3861*4882a593Smuzhiyun 	switch (omapdss_get_version()) {
3862*4882a593Smuzhiyun 	case OMAPDSS_VER_OMAP24xx:
3863*4882a593Smuzhiyun 		return &omap24xx_dispc_feats;
3864*4882a593Smuzhiyun 
3865*4882a593Smuzhiyun 	case OMAPDSS_VER_OMAP34xx_ES1:
3866*4882a593Smuzhiyun 		return &omap34xx_rev1_0_dispc_feats;
3867*4882a593Smuzhiyun 
3868*4882a593Smuzhiyun 	case OMAPDSS_VER_OMAP34xx_ES3:
3869*4882a593Smuzhiyun 	case OMAPDSS_VER_OMAP3630:
3870*4882a593Smuzhiyun 	case OMAPDSS_VER_AM35xx:
3871*4882a593Smuzhiyun 	case OMAPDSS_VER_AM43xx:
3872*4882a593Smuzhiyun 		return &omap34xx_rev3_0_dispc_feats;
3873*4882a593Smuzhiyun 
3874*4882a593Smuzhiyun 	case OMAPDSS_VER_OMAP4430_ES1:
3875*4882a593Smuzhiyun 	case OMAPDSS_VER_OMAP4430_ES2:
3876*4882a593Smuzhiyun 	case OMAPDSS_VER_OMAP4:
3877*4882a593Smuzhiyun 		return &omap44xx_dispc_feats;
3878*4882a593Smuzhiyun 
3879*4882a593Smuzhiyun 	case OMAPDSS_VER_OMAP5:
3880*4882a593Smuzhiyun 	case OMAPDSS_VER_DRA7xx:
3881*4882a593Smuzhiyun 		return &omap54xx_dispc_feats;
3882*4882a593Smuzhiyun 
3883*4882a593Smuzhiyun 	default:
3884*4882a593Smuzhiyun 		return NULL;
3885*4882a593Smuzhiyun 	}
3886*4882a593Smuzhiyun }
3887*4882a593Smuzhiyun 
dispc_irq_handler(int irq,void * arg)3888*4882a593Smuzhiyun static irqreturn_t dispc_irq_handler(int irq, void *arg)
3889*4882a593Smuzhiyun {
3890*4882a593Smuzhiyun 	if (!dispc.is_enabled)
3891*4882a593Smuzhiyun 		return IRQ_NONE;
3892*4882a593Smuzhiyun 
3893*4882a593Smuzhiyun 	return dispc.user_handler(irq, dispc.user_data);
3894*4882a593Smuzhiyun }
3895*4882a593Smuzhiyun 
dispc_request_irq(irq_handler_t handler,void * dev_id)3896*4882a593Smuzhiyun int dispc_request_irq(irq_handler_t handler, void *dev_id)
3897*4882a593Smuzhiyun {
3898*4882a593Smuzhiyun 	int r;
3899*4882a593Smuzhiyun 
3900*4882a593Smuzhiyun 	if (dispc.user_handler != NULL)
3901*4882a593Smuzhiyun 		return -EBUSY;
3902*4882a593Smuzhiyun 
3903*4882a593Smuzhiyun 	dispc.user_handler = handler;
3904*4882a593Smuzhiyun 	dispc.user_data = dev_id;
3905*4882a593Smuzhiyun 
3906*4882a593Smuzhiyun 	/* ensure the dispc_irq_handler sees the values above */
3907*4882a593Smuzhiyun 	smp_wmb();
3908*4882a593Smuzhiyun 
3909*4882a593Smuzhiyun 	r = devm_request_irq(&dispc.pdev->dev, dispc.irq, dispc_irq_handler,
3910*4882a593Smuzhiyun 			     IRQF_SHARED, "OMAP DISPC", &dispc);
3911*4882a593Smuzhiyun 	if (r) {
3912*4882a593Smuzhiyun 		dispc.user_handler = NULL;
3913*4882a593Smuzhiyun 		dispc.user_data = NULL;
3914*4882a593Smuzhiyun 	}
3915*4882a593Smuzhiyun 
3916*4882a593Smuzhiyun 	return r;
3917*4882a593Smuzhiyun }
3918*4882a593Smuzhiyun EXPORT_SYMBOL(dispc_request_irq);
3919*4882a593Smuzhiyun 
dispc_free_irq(void * dev_id)3920*4882a593Smuzhiyun void dispc_free_irq(void *dev_id)
3921*4882a593Smuzhiyun {
3922*4882a593Smuzhiyun 	devm_free_irq(&dispc.pdev->dev, dispc.irq, &dispc);
3923*4882a593Smuzhiyun 
3924*4882a593Smuzhiyun 	dispc.user_handler = NULL;
3925*4882a593Smuzhiyun 	dispc.user_data = NULL;
3926*4882a593Smuzhiyun }
3927*4882a593Smuzhiyun EXPORT_SYMBOL(dispc_free_irq);
3928*4882a593Smuzhiyun 
3929*4882a593Smuzhiyun /* DISPC HW IP initialisation */
dispc_bind(struct device * dev,struct device * master,void * data)3930*4882a593Smuzhiyun static int dispc_bind(struct device *dev, struct device *master, void *data)
3931*4882a593Smuzhiyun {
3932*4882a593Smuzhiyun 	struct platform_device *pdev = to_platform_device(dev);
3933*4882a593Smuzhiyun 	u32 rev;
3934*4882a593Smuzhiyun 	int r = 0;
3935*4882a593Smuzhiyun 	struct resource *dispc_mem;
3936*4882a593Smuzhiyun 	struct device_node *np = pdev->dev.of_node;
3937*4882a593Smuzhiyun 
3938*4882a593Smuzhiyun 	dispc.pdev = pdev;
3939*4882a593Smuzhiyun 
3940*4882a593Smuzhiyun 	spin_lock_init(&dispc.control_lock);
3941*4882a593Smuzhiyun 
3942*4882a593Smuzhiyun 	dispc.feat = dispc_get_features();
3943*4882a593Smuzhiyun 	if (!dispc.feat)
3944*4882a593Smuzhiyun 		return -ENODEV;
3945*4882a593Smuzhiyun 
3946*4882a593Smuzhiyun 	dispc_mem = platform_get_resource(dispc.pdev, IORESOURCE_MEM, 0);
3947*4882a593Smuzhiyun 	if (!dispc_mem) {
3948*4882a593Smuzhiyun 		DSSERR("can't get IORESOURCE_MEM DISPC\n");
3949*4882a593Smuzhiyun 		return -EINVAL;
3950*4882a593Smuzhiyun 	}
3951*4882a593Smuzhiyun 
3952*4882a593Smuzhiyun 	dispc.base = devm_ioremap(&pdev->dev, dispc_mem->start,
3953*4882a593Smuzhiyun 				  resource_size(dispc_mem));
3954*4882a593Smuzhiyun 	if (!dispc.base) {
3955*4882a593Smuzhiyun 		DSSERR("can't ioremap DISPC\n");
3956*4882a593Smuzhiyun 		return -ENOMEM;
3957*4882a593Smuzhiyun 	}
3958*4882a593Smuzhiyun 
3959*4882a593Smuzhiyun 	dispc.irq = platform_get_irq(dispc.pdev, 0);
3960*4882a593Smuzhiyun 	if (dispc.irq < 0) {
3961*4882a593Smuzhiyun 		DSSERR("platform_get_irq failed\n");
3962*4882a593Smuzhiyun 		return -ENODEV;
3963*4882a593Smuzhiyun 	}
3964*4882a593Smuzhiyun 
3965*4882a593Smuzhiyun 	if (np && of_property_read_bool(np, "syscon-pol")) {
3966*4882a593Smuzhiyun 		dispc.syscon_pol = syscon_regmap_lookup_by_phandle(np, "syscon-pol");
3967*4882a593Smuzhiyun 		if (IS_ERR(dispc.syscon_pol)) {
3968*4882a593Smuzhiyun 			dev_err(&pdev->dev, "failed to get syscon-pol regmap\n");
3969*4882a593Smuzhiyun 			return PTR_ERR(dispc.syscon_pol);
3970*4882a593Smuzhiyun 		}
3971*4882a593Smuzhiyun 
3972*4882a593Smuzhiyun 		if (of_property_read_u32_index(np, "syscon-pol", 1,
3973*4882a593Smuzhiyun 				&dispc.syscon_pol_offset)) {
3974*4882a593Smuzhiyun 			dev_err(&pdev->dev, "failed to get syscon-pol offset\n");
3975*4882a593Smuzhiyun 			return -EINVAL;
3976*4882a593Smuzhiyun 		}
3977*4882a593Smuzhiyun 	}
3978*4882a593Smuzhiyun 
3979*4882a593Smuzhiyun 	pm_runtime_enable(&pdev->dev);
3980*4882a593Smuzhiyun 
3981*4882a593Smuzhiyun 	r = dispc_runtime_get();
3982*4882a593Smuzhiyun 	if (r)
3983*4882a593Smuzhiyun 		goto err_runtime_get;
3984*4882a593Smuzhiyun 
3985*4882a593Smuzhiyun 	_omap_dispc_initial_config();
3986*4882a593Smuzhiyun 
3987*4882a593Smuzhiyun 	rev = dispc_read_reg(DISPC_REVISION);
3988*4882a593Smuzhiyun 	dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n",
3989*4882a593Smuzhiyun 	       FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
3990*4882a593Smuzhiyun 
3991*4882a593Smuzhiyun 	dispc_runtime_put();
3992*4882a593Smuzhiyun 
3993*4882a593Smuzhiyun 	dss_init_overlay_managers();
3994*4882a593Smuzhiyun 
3995*4882a593Smuzhiyun 	dss_debugfs_create_file("dispc", dispc_dump_regs);
3996*4882a593Smuzhiyun 
3997*4882a593Smuzhiyun 	return 0;
3998*4882a593Smuzhiyun 
3999*4882a593Smuzhiyun err_runtime_get:
4000*4882a593Smuzhiyun 	pm_runtime_disable(&pdev->dev);
4001*4882a593Smuzhiyun 	return r;
4002*4882a593Smuzhiyun }
4003*4882a593Smuzhiyun 
dispc_unbind(struct device * dev,struct device * master,void * data)4004*4882a593Smuzhiyun static void dispc_unbind(struct device *dev, struct device *master,
4005*4882a593Smuzhiyun 			       void *data)
4006*4882a593Smuzhiyun {
4007*4882a593Smuzhiyun 	pm_runtime_disable(dev);
4008*4882a593Smuzhiyun 
4009*4882a593Smuzhiyun 	dss_uninit_overlay_managers();
4010*4882a593Smuzhiyun }
4011*4882a593Smuzhiyun 
4012*4882a593Smuzhiyun static const struct component_ops dispc_component_ops = {
4013*4882a593Smuzhiyun 	.bind	= dispc_bind,
4014*4882a593Smuzhiyun 	.unbind	= dispc_unbind,
4015*4882a593Smuzhiyun };
4016*4882a593Smuzhiyun 
dispc_probe(struct platform_device * pdev)4017*4882a593Smuzhiyun static int dispc_probe(struct platform_device *pdev)
4018*4882a593Smuzhiyun {
4019*4882a593Smuzhiyun 	return component_add(&pdev->dev, &dispc_component_ops);
4020*4882a593Smuzhiyun }
4021*4882a593Smuzhiyun 
dispc_remove(struct platform_device * pdev)4022*4882a593Smuzhiyun static int dispc_remove(struct platform_device *pdev)
4023*4882a593Smuzhiyun {
4024*4882a593Smuzhiyun 	component_del(&pdev->dev, &dispc_component_ops);
4025*4882a593Smuzhiyun 	return 0;
4026*4882a593Smuzhiyun }
4027*4882a593Smuzhiyun 
dispc_runtime_suspend(struct device * dev)4028*4882a593Smuzhiyun static int dispc_runtime_suspend(struct device *dev)
4029*4882a593Smuzhiyun {
4030*4882a593Smuzhiyun 	dispc.is_enabled = false;
4031*4882a593Smuzhiyun 	/* ensure the dispc_irq_handler sees the is_enabled value */
4032*4882a593Smuzhiyun 	smp_wmb();
4033*4882a593Smuzhiyun 	/* wait for current handler to finish before turning the DISPC off */
4034*4882a593Smuzhiyun 	synchronize_irq(dispc.irq);
4035*4882a593Smuzhiyun 
4036*4882a593Smuzhiyun 	dispc_save_context();
4037*4882a593Smuzhiyun 
4038*4882a593Smuzhiyun 	return 0;
4039*4882a593Smuzhiyun }
4040*4882a593Smuzhiyun 
dispc_runtime_resume(struct device * dev)4041*4882a593Smuzhiyun static int dispc_runtime_resume(struct device *dev)
4042*4882a593Smuzhiyun {
4043*4882a593Smuzhiyun 	/*
4044*4882a593Smuzhiyun 	 * The reset value for load mode is 0 (OMAP_DSS_LOAD_CLUT_AND_FRAME)
4045*4882a593Smuzhiyun 	 * but we always initialize it to 2 (OMAP_DSS_LOAD_FRAME_ONLY) in
4046*4882a593Smuzhiyun 	 * _omap_dispc_initial_config(). We can thus use it to detect if
4047*4882a593Smuzhiyun 	 * we have lost register context.
4048*4882a593Smuzhiyun 	 */
4049*4882a593Smuzhiyun 	if (REG_GET(DISPC_CONFIG, 2, 1) != OMAP_DSS_LOAD_FRAME_ONLY) {
4050*4882a593Smuzhiyun 		_omap_dispc_initial_config();
4051*4882a593Smuzhiyun 
4052*4882a593Smuzhiyun 		dispc_restore_context();
4053*4882a593Smuzhiyun 	}
4054*4882a593Smuzhiyun 
4055*4882a593Smuzhiyun 	dispc.is_enabled = true;
4056*4882a593Smuzhiyun 	/* ensure the dispc_irq_handler sees the is_enabled value */
4057*4882a593Smuzhiyun 	smp_wmb();
4058*4882a593Smuzhiyun 
4059*4882a593Smuzhiyun 	return 0;
4060*4882a593Smuzhiyun }
4061*4882a593Smuzhiyun 
4062*4882a593Smuzhiyun static const struct dev_pm_ops dispc_pm_ops = {
4063*4882a593Smuzhiyun 	.runtime_suspend = dispc_runtime_suspend,
4064*4882a593Smuzhiyun 	.runtime_resume = dispc_runtime_resume,
4065*4882a593Smuzhiyun };
4066*4882a593Smuzhiyun 
4067*4882a593Smuzhiyun static const struct of_device_id dispc_of_match[] = {
4068*4882a593Smuzhiyun 	{ .compatible = "ti,omap2-dispc", },
4069*4882a593Smuzhiyun 	{ .compatible = "ti,omap3-dispc", },
4070*4882a593Smuzhiyun 	{ .compatible = "ti,omap4-dispc", },
4071*4882a593Smuzhiyun 	{ .compatible = "ti,omap5-dispc", },
4072*4882a593Smuzhiyun 	{ .compatible = "ti,dra7-dispc", },
4073*4882a593Smuzhiyun 	{},
4074*4882a593Smuzhiyun };
4075*4882a593Smuzhiyun 
4076*4882a593Smuzhiyun static struct platform_driver omap_dispchw_driver = {
4077*4882a593Smuzhiyun 	.probe		= dispc_probe,
4078*4882a593Smuzhiyun 	.remove         = dispc_remove,
4079*4882a593Smuzhiyun 	.driver         = {
4080*4882a593Smuzhiyun 		.name   = "omapdss_dispc",
4081*4882a593Smuzhiyun 		.pm	= &dispc_pm_ops,
4082*4882a593Smuzhiyun 		.of_match_table = dispc_of_match,
4083*4882a593Smuzhiyun 		.suppress_bind_attrs = true,
4084*4882a593Smuzhiyun 	},
4085*4882a593Smuzhiyun };
4086*4882a593Smuzhiyun 
dispc_init_platform_driver(void)4087*4882a593Smuzhiyun int __init dispc_init_platform_driver(void)
4088*4882a593Smuzhiyun {
4089*4882a593Smuzhiyun 	return platform_driver_register(&omap_dispchw_driver);
4090*4882a593Smuzhiyun }
4091*4882a593Smuzhiyun 
dispc_uninit_platform_driver(void)4092*4882a593Smuzhiyun void dispc_uninit_platform_driver(void)
4093*4882a593Smuzhiyun {
4094*4882a593Smuzhiyun 	platform_driver_unregister(&omap_dispchw_driver);
4095*4882a593Smuzhiyun }
4096