xref: /OK3568_Linux_fs/kernel/drivers/video/fbdev/omap2/omapfb/dss/apply.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2011 Texas Instruments
4*4882a593Smuzhiyun  * Author: Tomi Valkeinen <tomi.valkeinen@ti.com>
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #define DSS_SUBSYS_NAME "APPLY"
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/kernel.h>
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/slab.h>
12*4882a593Smuzhiyun #include <linux/spinlock.h>
13*4882a593Smuzhiyun #include <linux/jiffies.h>
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #include <video/omapfb_dss.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include "dss.h"
18*4882a593Smuzhiyun #include "dss_features.h"
19*4882a593Smuzhiyun #include "dispc-compat.h"
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun /*
22*4882a593Smuzhiyun  * We have 4 levels of cache for the dispc settings. First two are in SW and
23*4882a593Smuzhiyun  * the latter two in HW.
24*4882a593Smuzhiyun  *
25*4882a593Smuzhiyun  *       set_info()
26*4882a593Smuzhiyun  *          v
27*4882a593Smuzhiyun  * +--------------------+
28*4882a593Smuzhiyun  * |     user_info      |
29*4882a593Smuzhiyun  * +--------------------+
30*4882a593Smuzhiyun  *          v
31*4882a593Smuzhiyun  *        apply()
32*4882a593Smuzhiyun  *          v
33*4882a593Smuzhiyun  * +--------------------+
34*4882a593Smuzhiyun  * |       info         |
35*4882a593Smuzhiyun  * +--------------------+
36*4882a593Smuzhiyun  *          v
37*4882a593Smuzhiyun  *      write_regs()
38*4882a593Smuzhiyun  *          v
39*4882a593Smuzhiyun  * +--------------------+
40*4882a593Smuzhiyun  * |  shadow registers  |
41*4882a593Smuzhiyun  * +--------------------+
42*4882a593Smuzhiyun  *          v
43*4882a593Smuzhiyun  * VFP or lcd/digit_enable
44*4882a593Smuzhiyun  *          v
45*4882a593Smuzhiyun  * +--------------------+
46*4882a593Smuzhiyun  * |      registers     |
47*4882a593Smuzhiyun  * +--------------------+
48*4882a593Smuzhiyun  */
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun struct ovl_priv_data {
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun 	bool user_info_dirty;
53*4882a593Smuzhiyun 	struct omap_overlay_info user_info;
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun 	bool info_dirty;
56*4882a593Smuzhiyun 	struct omap_overlay_info info;
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun 	bool shadow_info_dirty;
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun 	bool extra_info_dirty;
61*4882a593Smuzhiyun 	bool shadow_extra_info_dirty;
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun 	bool enabled;
64*4882a593Smuzhiyun 	u32 fifo_low, fifo_high;
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun 	/*
67*4882a593Smuzhiyun 	 * True if overlay is to be enabled. Used to check and calculate configs
68*4882a593Smuzhiyun 	 * for the overlay before it is enabled in the HW.
69*4882a593Smuzhiyun 	 */
70*4882a593Smuzhiyun 	bool enabling;
71*4882a593Smuzhiyun };
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun struct mgr_priv_data {
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	bool user_info_dirty;
76*4882a593Smuzhiyun 	struct omap_overlay_manager_info user_info;
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	bool info_dirty;
79*4882a593Smuzhiyun 	struct omap_overlay_manager_info info;
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun 	bool shadow_info_dirty;
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	/* If true, GO bit is up and shadow registers cannot be written.
84*4882a593Smuzhiyun 	 * Never true for manual update displays */
85*4882a593Smuzhiyun 	bool busy;
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 	/* If true, dispc output is enabled */
88*4882a593Smuzhiyun 	bool updating;
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun 	/* If true, a display is enabled using this manager */
91*4882a593Smuzhiyun 	bool enabled;
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	bool extra_info_dirty;
94*4882a593Smuzhiyun 	bool shadow_extra_info_dirty;
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	struct omap_video_timings timings;
97*4882a593Smuzhiyun 	struct dss_lcd_mgr_config lcd_config;
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	void (*framedone_handler)(void *);
100*4882a593Smuzhiyun 	void *framedone_handler_data;
101*4882a593Smuzhiyun };
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun static struct {
104*4882a593Smuzhiyun 	struct ovl_priv_data ovl_priv_data_array[MAX_DSS_OVERLAYS];
105*4882a593Smuzhiyun 	struct mgr_priv_data mgr_priv_data_array[MAX_DSS_MANAGERS];
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	bool irq_enabled;
108*4882a593Smuzhiyun } dss_data;
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun /* protects dss_data */
111*4882a593Smuzhiyun static spinlock_t data_lock;
112*4882a593Smuzhiyun /* lock for blocking functions */
113*4882a593Smuzhiyun static DEFINE_MUTEX(apply_lock);
114*4882a593Smuzhiyun static DECLARE_COMPLETION(extra_updated_completion);
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun static void dss_register_vsync_isr(void);
117*4882a593Smuzhiyun 
get_ovl_priv(struct omap_overlay * ovl)118*4882a593Smuzhiyun static struct ovl_priv_data *get_ovl_priv(struct omap_overlay *ovl)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun 	return &dss_data.ovl_priv_data_array[ovl->id];
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun 
get_mgr_priv(struct omap_overlay_manager * mgr)123*4882a593Smuzhiyun static struct mgr_priv_data *get_mgr_priv(struct omap_overlay_manager *mgr)
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun 	return &dss_data.mgr_priv_data_array[mgr->id];
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun 
apply_init_priv(void)128*4882a593Smuzhiyun static void apply_init_priv(void)
129*4882a593Smuzhiyun {
130*4882a593Smuzhiyun 	const int num_ovls = dss_feat_get_num_ovls();
131*4882a593Smuzhiyun 	struct mgr_priv_data *mp;
132*4882a593Smuzhiyun 	int i;
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	spin_lock_init(&data_lock);
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	for (i = 0; i < num_ovls; ++i) {
137*4882a593Smuzhiyun 		struct ovl_priv_data *op;
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 		op = &dss_data.ovl_priv_data_array[i];
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 		op->info.color_mode = OMAP_DSS_COLOR_RGB16;
142*4882a593Smuzhiyun 		op->info.rotation_type = OMAP_DSS_ROT_DMA;
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 		op->info.global_alpha = 255;
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 		switch (i) {
147*4882a593Smuzhiyun 		case 0:
148*4882a593Smuzhiyun 			op->info.zorder = 0;
149*4882a593Smuzhiyun 			break;
150*4882a593Smuzhiyun 		case 1:
151*4882a593Smuzhiyun 			op->info.zorder =
152*4882a593Smuzhiyun 				dss_has_feature(FEAT_ALPHA_FREE_ZORDER) ? 3 : 0;
153*4882a593Smuzhiyun 			break;
154*4882a593Smuzhiyun 		case 2:
155*4882a593Smuzhiyun 			op->info.zorder =
156*4882a593Smuzhiyun 				dss_has_feature(FEAT_ALPHA_FREE_ZORDER) ? 2 : 0;
157*4882a593Smuzhiyun 			break;
158*4882a593Smuzhiyun 		case 3:
159*4882a593Smuzhiyun 			op->info.zorder =
160*4882a593Smuzhiyun 				dss_has_feature(FEAT_ALPHA_FREE_ZORDER) ? 1 : 0;
161*4882a593Smuzhiyun 			break;
162*4882a593Smuzhiyun 		}
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 		op->user_info = op->info;
165*4882a593Smuzhiyun 	}
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	/*
168*4882a593Smuzhiyun 	 * Initialize some of the lcd_config fields for TV manager, this lets
169*4882a593Smuzhiyun 	 * us prevent checking if the manager is LCD or TV at some places
170*4882a593Smuzhiyun 	 */
171*4882a593Smuzhiyun 	mp = &dss_data.mgr_priv_data_array[OMAP_DSS_CHANNEL_DIGIT];
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	mp->lcd_config.video_port_width = 24;
174*4882a593Smuzhiyun 	mp->lcd_config.clock_info.lck_div = 1;
175*4882a593Smuzhiyun 	mp->lcd_config.clock_info.pck_div = 1;
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun /*
179*4882a593Smuzhiyun  * A LCD manager's stallmode decides whether it is in manual or auto update. TV
180*4882a593Smuzhiyun  * manager is always auto update, stallmode field for TV manager is false by
181*4882a593Smuzhiyun  * default
182*4882a593Smuzhiyun  */
ovl_manual_update(struct omap_overlay * ovl)183*4882a593Smuzhiyun static bool ovl_manual_update(struct omap_overlay *ovl)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun 	struct mgr_priv_data *mp = get_mgr_priv(ovl->manager);
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	return mp->lcd_config.stallmode;
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun 
mgr_manual_update(struct omap_overlay_manager * mgr)190*4882a593Smuzhiyun static bool mgr_manual_update(struct omap_overlay_manager *mgr)
191*4882a593Smuzhiyun {
192*4882a593Smuzhiyun 	struct mgr_priv_data *mp = get_mgr_priv(mgr);
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	return mp->lcd_config.stallmode;
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun 
dss_check_settings_low(struct omap_overlay_manager * mgr,bool applying)197*4882a593Smuzhiyun static int dss_check_settings_low(struct omap_overlay_manager *mgr,
198*4882a593Smuzhiyun 		bool applying)
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun 	struct omap_overlay_info *oi;
201*4882a593Smuzhiyun 	struct omap_overlay_manager_info *mi;
202*4882a593Smuzhiyun 	struct omap_overlay *ovl;
203*4882a593Smuzhiyun 	struct omap_overlay_info *ois[MAX_DSS_OVERLAYS];
204*4882a593Smuzhiyun 	struct ovl_priv_data *op;
205*4882a593Smuzhiyun 	struct mgr_priv_data *mp;
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	mp = get_mgr_priv(mgr);
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	if (!mp->enabled)
210*4882a593Smuzhiyun 		return 0;
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	if (applying && mp->user_info_dirty)
213*4882a593Smuzhiyun 		mi = &mp->user_info;
214*4882a593Smuzhiyun 	else
215*4882a593Smuzhiyun 		mi = &mp->info;
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	/* collect the infos to be tested into the array */
218*4882a593Smuzhiyun 	list_for_each_entry(ovl, &mgr->overlays, list) {
219*4882a593Smuzhiyun 		op = get_ovl_priv(ovl);
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 		if (!op->enabled && !op->enabling)
222*4882a593Smuzhiyun 			oi = NULL;
223*4882a593Smuzhiyun 		else if (applying && op->user_info_dirty)
224*4882a593Smuzhiyun 			oi = &op->user_info;
225*4882a593Smuzhiyun 		else
226*4882a593Smuzhiyun 			oi = &op->info;
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 		ois[ovl->id] = oi;
229*4882a593Smuzhiyun 	}
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	return dss_mgr_check(mgr, mi, &mp->timings, &mp->lcd_config, ois);
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun /*
235*4882a593Smuzhiyun  * check manager and overlay settings using overlay_info from data->info
236*4882a593Smuzhiyun  */
dss_check_settings(struct omap_overlay_manager * mgr)237*4882a593Smuzhiyun static int dss_check_settings(struct omap_overlay_manager *mgr)
238*4882a593Smuzhiyun {
239*4882a593Smuzhiyun 	return dss_check_settings_low(mgr, false);
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun /*
243*4882a593Smuzhiyun  * check manager and overlay settings using overlay_info from ovl->info if
244*4882a593Smuzhiyun  * dirty and from data->info otherwise
245*4882a593Smuzhiyun  */
dss_check_settings_apply(struct omap_overlay_manager * mgr)246*4882a593Smuzhiyun static int dss_check_settings_apply(struct omap_overlay_manager *mgr)
247*4882a593Smuzhiyun {
248*4882a593Smuzhiyun 	return dss_check_settings_low(mgr, true);
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun 
need_isr(void)251*4882a593Smuzhiyun static bool need_isr(void)
252*4882a593Smuzhiyun {
253*4882a593Smuzhiyun 	const int num_mgrs = dss_feat_get_num_mgrs();
254*4882a593Smuzhiyun 	int i;
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	for (i = 0; i < num_mgrs; ++i) {
257*4882a593Smuzhiyun 		struct omap_overlay_manager *mgr;
258*4882a593Smuzhiyun 		struct mgr_priv_data *mp;
259*4882a593Smuzhiyun 		struct omap_overlay *ovl;
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 		mgr = omap_dss_get_overlay_manager(i);
262*4882a593Smuzhiyun 		mp = get_mgr_priv(mgr);
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 		if (!mp->enabled)
265*4882a593Smuzhiyun 			continue;
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 		if (mgr_manual_update(mgr)) {
268*4882a593Smuzhiyun 			/* to catch FRAMEDONE */
269*4882a593Smuzhiyun 			if (mp->updating)
270*4882a593Smuzhiyun 				return true;
271*4882a593Smuzhiyun 		} else {
272*4882a593Smuzhiyun 			/* to catch GO bit going down */
273*4882a593Smuzhiyun 			if (mp->busy)
274*4882a593Smuzhiyun 				return true;
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 			/* to write new values to registers */
277*4882a593Smuzhiyun 			if (mp->info_dirty)
278*4882a593Smuzhiyun 				return true;
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 			/* to set GO bit */
281*4882a593Smuzhiyun 			if (mp->shadow_info_dirty)
282*4882a593Smuzhiyun 				return true;
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 			/*
285*4882a593Smuzhiyun 			 * NOTE: we don't check extra_info flags for disabled
286*4882a593Smuzhiyun 			 * managers, once the manager is enabled, the extra_info
287*4882a593Smuzhiyun 			 * related manager changes will be taken in by HW.
288*4882a593Smuzhiyun 			 */
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 			/* to write new values to registers */
291*4882a593Smuzhiyun 			if (mp->extra_info_dirty)
292*4882a593Smuzhiyun 				return true;
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 			/* to set GO bit */
295*4882a593Smuzhiyun 			if (mp->shadow_extra_info_dirty)
296*4882a593Smuzhiyun 				return true;
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 			list_for_each_entry(ovl, &mgr->overlays, list) {
299*4882a593Smuzhiyun 				struct ovl_priv_data *op;
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 				op = get_ovl_priv(ovl);
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 				/*
304*4882a593Smuzhiyun 				 * NOTE: we check extra_info flags even for
305*4882a593Smuzhiyun 				 * disabled overlays, as extra_infos need to be
306*4882a593Smuzhiyun 				 * always written.
307*4882a593Smuzhiyun 				 */
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 				/* to write new values to registers */
310*4882a593Smuzhiyun 				if (op->extra_info_dirty)
311*4882a593Smuzhiyun 					return true;
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 				/* to set GO bit */
314*4882a593Smuzhiyun 				if (op->shadow_extra_info_dirty)
315*4882a593Smuzhiyun 					return true;
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 				if (!op->enabled)
318*4882a593Smuzhiyun 					continue;
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 				/* to write new values to registers */
321*4882a593Smuzhiyun 				if (op->info_dirty)
322*4882a593Smuzhiyun 					return true;
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 				/* to set GO bit */
325*4882a593Smuzhiyun 				if (op->shadow_info_dirty)
326*4882a593Smuzhiyun 					return true;
327*4882a593Smuzhiyun 			}
328*4882a593Smuzhiyun 		}
329*4882a593Smuzhiyun 	}
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	return false;
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun 
need_go(struct omap_overlay_manager * mgr)334*4882a593Smuzhiyun static bool need_go(struct omap_overlay_manager *mgr)
335*4882a593Smuzhiyun {
336*4882a593Smuzhiyun 	struct omap_overlay *ovl;
337*4882a593Smuzhiyun 	struct mgr_priv_data *mp;
338*4882a593Smuzhiyun 	struct ovl_priv_data *op;
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	mp = get_mgr_priv(mgr);
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 	if (mp->shadow_info_dirty || mp->shadow_extra_info_dirty)
343*4882a593Smuzhiyun 		return true;
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	list_for_each_entry(ovl, &mgr->overlays, list) {
346*4882a593Smuzhiyun 		op = get_ovl_priv(ovl);
347*4882a593Smuzhiyun 		if (op->shadow_info_dirty || op->shadow_extra_info_dirty)
348*4882a593Smuzhiyun 			return true;
349*4882a593Smuzhiyun 	}
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	return false;
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun /* returns true if an extra_info field is currently being updated */
extra_info_update_ongoing(void)355*4882a593Smuzhiyun static bool extra_info_update_ongoing(void)
356*4882a593Smuzhiyun {
357*4882a593Smuzhiyun 	const int num_mgrs = dss_feat_get_num_mgrs();
358*4882a593Smuzhiyun 	int i;
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	for (i = 0; i < num_mgrs; ++i) {
361*4882a593Smuzhiyun 		struct omap_overlay_manager *mgr;
362*4882a593Smuzhiyun 		struct omap_overlay *ovl;
363*4882a593Smuzhiyun 		struct mgr_priv_data *mp;
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 		mgr = omap_dss_get_overlay_manager(i);
366*4882a593Smuzhiyun 		mp = get_mgr_priv(mgr);
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 		if (!mp->enabled)
369*4882a593Smuzhiyun 			continue;
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 		if (!mp->updating)
372*4882a593Smuzhiyun 			continue;
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 		if (mp->extra_info_dirty || mp->shadow_extra_info_dirty)
375*4882a593Smuzhiyun 			return true;
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 		list_for_each_entry(ovl, &mgr->overlays, list) {
378*4882a593Smuzhiyun 			struct ovl_priv_data *op = get_ovl_priv(ovl);
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 			if (op->extra_info_dirty || op->shadow_extra_info_dirty)
381*4882a593Smuzhiyun 				return true;
382*4882a593Smuzhiyun 		}
383*4882a593Smuzhiyun 	}
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	return false;
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun /* wait until no extra_info updates are pending */
wait_pending_extra_info_updates(void)389*4882a593Smuzhiyun static void wait_pending_extra_info_updates(void)
390*4882a593Smuzhiyun {
391*4882a593Smuzhiyun 	bool updating;
392*4882a593Smuzhiyun 	unsigned long flags;
393*4882a593Smuzhiyun 	unsigned long t;
394*4882a593Smuzhiyun 	int r;
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 	spin_lock_irqsave(&data_lock, flags);
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 	updating = extra_info_update_ongoing();
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 	if (!updating) {
401*4882a593Smuzhiyun 		spin_unlock_irqrestore(&data_lock, flags);
402*4882a593Smuzhiyun 		return;
403*4882a593Smuzhiyun 	}
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun 	init_completion(&extra_updated_completion);
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 	spin_unlock_irqrestore(&data_lock, flags);
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	t = msecs_to_jiffies(500);
410*4882a593Smuzhiyun 	r = wait_for_completion_timeout(&extra_updated_completion, t);
411*4882a593Smuzhiyun 	if (r == 0)
412*4882a593Smuzhiyun 		DSSWARN("timeout in wait_pending_extra_info_updates\n");
413*4882a593Smuzhiyun }
414*4882a593Smuzhiyun 
dss_mgr_get_device(struct omap_overlay_manager * mgr)415*4882a593Smuzhiyun static struct omap_dss_device *dss_mgr_get_device(struct omap_overlay_manager *mgr)
416*4882a593Smuzhiyun {
417*4882a593Smuzhiyun 	struct omap_dss_device *dssdev;
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	dssdev = mgr->output;
420*4882a593Smuzhiyun 	if (dssdev == NULL)
421*4882a593Smuzhiyun 		return NULL;
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 	while (dssdev->dst)
424*4882a593Smuzhiyun 		dssdev = dssdev->dst;
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 	if (dssdev->driver)
427*4882a593Smuzhiyun 		return dssdev;
428*4882a593Smuzhiyun 	else
429*4882a593Smuzhiyun 		return NULL;
430*4882a593Smuzhiyun }
431*4882a593Smuzhiyun 
dss_ovl_get_device(struct omap_overlay * ovl)432*4882a593Smuzhiyun static struct omap_dss_device *dss_ovl_get_device(struct omap_overlay *ovl)
433*4882a593Smuzhiyun {
434*4882a593Smuzhiyun 	return ovl->manager ? dss_mgr_get_device(ovl->manager) : NULL;
435*4882a593Smuzhiyun }
436*4882a593Smuzhiyun 
dss_mgr_wait_for_vsync(struct omap_overlay_manager * mgr)437*4882a593Smuzhiyun static int dss_mgr_wait_for_vsync(struct omap_overlay_manager *mgr)
438*4882a593Smuzhiyun {
439*4882a593Smuzhiyun 	unsigned long timeout = msecs_to_jiffies(500);
440*4882a593Smuzhiyun 	u32 irq;
441*4882a593Smuzhiyun 	int r;
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	if (mgr->output == NULL)
444*4882a593Smuzhiyun 		return -ENODEV;
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 	r = dispc_runtime_get();
447*4882a593Smuzhiyun 	if (r)
448*4882a593Smuzhiyun 		return r;
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 	switch (mgr->output->id) {
451*4882a593Smuzhiyun 	case OMAP_DSS_OUTPUT_VENC:
452*4882a593Smuzhiyun 		irq = DISPC_IRQ_EVSYNC_ODD;
453*4882a593Smuzhiyun 		break;
454*4882a593Smuzhiyun 	case OMAP_DSS_OUTPUT_HDMI:
455*4882a593Smuzhiyun 		irq = DISPC_IRQ_EVSYNC_EVEN;
456*4882a593Smuzhiyun 		break;
457*4882a593Smuzhiyun 	default:
458*4882a593Smuzhiyun 		irq = dispc_mgr_get_vsync_irq(mgr->id);
459*4882a593Smuzhiyun 		break;
460*4882a593Smuzhiyun 	}
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun 	r = omap_dispc_wait_for_irq_interruptible_timeout(irq, timeout);
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 	dispc_runtime_put();
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 	return r;
467*4882a593Smuzhiyun }
468*4882a593Smuzhiyun 
dss_mgr_wait_for_go(struct omap_overlay_manager * mgr)469*4882a593Smuzhiyun static int dss_mgr_wait_for_go(struct omap_overlay_manager *mgr)
470*4882a593Smuzhiyun {
471*4882a593Smuzhiyun 	unsigned long timeout = msecs_to_jiffies(500);
472*4882a593Smuzhiyun 	struct mgr_priv_data *mp = get_mgr_priv(mgr);
473*4882a593Smuzhiyun 	u32 irq;
474*4882a593Smuzhiyun 	unsigned long flags;
475*4882a593Smuzhiyun 	int r;
476*4882a593Smuzhiyun 	int i;
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun 	spin_lock_irqsave(&data_lock, flags);
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 	if (mgr_manual_update(mgr)) {
481*4882a593Smuzhiyun 		spin_unlock_irqrestore(&data_lock, flags);
482*4882a593Smuzhiyun 		return 0;
483*4882a593Smuzhiyun 	}
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 	if (!mp->enabled) {
486*4882a593Smuzhiyun 		spin_unlock_irqrestore(&data_lock, flags);
487*4882a593Smuzhiyun 		return 0;
488*4882a593Smuzhiyun 	}
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun 	spin_unlock_irqrestore(&data_lock, flags);
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 	r = dispc_runtime_get();
493*4882a593Smuzhiyun 	if (r)
494*4882a593Smuzhiyun 		return r;
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun 	irq = dispc_mgr_get_vsync_irq(mgr->id);
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun 	i = 0;
499*4882a593Smuzhiyun 	while (1) {
500*4882a593Smuzhiyun 		bool shadow_dirty, dirty;
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun 		spin_lock_irqsave(&data_lock, flags);
503*4882a593Smuzhiyun 		dirty = mp->info_dirty;
504*4882a593Smuzhiyun 		shadow_dirty = mp->shadow_info_dirty;
505*4882a593Smuzhiyun 		spin_unlock_irqrestore(&data_lock, flags);
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun 		if (!dirty && !shadow_dirty) {
508*4882a593Smuzhiyun 			r = 0;
509*4882a593Smuzhiyun 			break;
510*4882a593Smuzhiyun 		}
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun 		/* 4 iterations is the worst case:
513*4882a593Smuzhiyun 		 * 1 - initial iteration, dirty = true (between VFP and VSYNC)
514*4882a593Smuzhiyun 		 * 2 - first VSYNC, dirty = true
515*4882a593Smuzhiyun 		 * 3 - dirty = false, shadow_dirty = true
516*4882a593Smuzhiyun 		 * 4 - shadow_dirty = false */
517*4882a593Smuzhiyun 		if (i++ == 3) {
518*4882a593Smuzhiyun 			DSSERR("mgr(%d)->wait_for_go() not finishing\n",
519*4882a593Smuzhiyun 					mgr->id);
520*4882a593Smuzhiyun 			r = 0;
521*4882a593Smuzhiyun 			break;
522*4882a593Smuzhiyun 		}
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun 		r = omap_dispc_wait_for_irq_interruptible_timeout(irq, timeout);
525*4882a593Smuzhiyun 		if (r == -ERESTARTSYS)
526*4882a593Smuzhiyun 			break;
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun 		if (r) {
529*4882a593Smuzhiyun 			DSSERR("mgr(%d)->wait_for_go() timeout\n", mgr->id);
530*4882a593Smuzhiyun 			break;
531*4882a593Smuzhiyun 		}
532*4882a593Smuzhiyun 	}
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun 	dispc_runtime_put();
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun 	return r;
537*4882a593Smuzhiyun }
538*4882a593Smuzhiyun 
dss_mgr_wait_for_go_ovl(struct omap_overlay * ovl)539*4882a593Smuzhiyun static int dss_mgr_wait_for_go_ovl(struct omap_overlay *ovl)
540*4882a593Smuzhiyun {
541*4882a593Smuzhiyun 	unsigned long timeout = msecs_to_jiffies(500);
542*4882a593Smuzhiyun 	struct ovl_priv_data *op;
543*4882a593Smuzhiyun 	struct mgr_priv_data *mp;
544*4882a593Smuzhiyun 	u32 irq;
545*4882a593Smuzhiyun 	unsigned long flags;
546*4882a593Smuzhiyun 	int r;
547*4882a593Smuzhiyun 	int i;
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 	if (!ovl->manager)
550*4882a593Smuzhiyun 		return 0;
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun 	mp = get_mgr_priv(ovl->manager);
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun 	spin_lock_irqsave(&data_lock, flags);
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 	if (ovl_manual_update(ovl)) {
557*4882a593Smuzhiyun 		spin_unlock_irqrestore(&data_lock, flags);
558*4882a593Smuzhiyun 		return 0;
559*4882a593Smuzhiyun 	}
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun 	if (!mp->enabled) {
562*4882a593Smuzhiyun 		spin_unlock_irqrestore(&data_lock, flags);
563*4882a593Smuzhiyun 		return 0;
564*4882a593Smuzhiyun 	}
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun 	spin_unlock_irqrestore(&data_lock, flags);
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun 	r = dispc_runtime_get();
569*4882a593Smuzhiyun 	if (r)
570*4882a593Smuzhiyun 		return r;
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun 	irq = dispc_mgr_get_vsync_irq(ovl->manager->id);
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun 	op = get_ovl_priv(ovl);
575*4882a593Smuzhiyun 	i = 0;
576*4882a593Smuzhiyun 	while (1) {
577*4882a593Smuzhiyun 		bool shadow_dirty, dirty;
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun 		spin_lock_irqsave(&data_lock, flags);
580*4882a593Smuzhiyun 		dirty = op->info_dirty;
581*4882a593Smuzhiyun 		shadow_dirty = op->shadow_info_dirty;
582*4882a593Smuzhiyun 		spin_unlock_irqrestore(&data_lock, flags);
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun 		if (!dirty && !shadow_dirty) {
585*4882a593Smuzhiyun 			r = 0;
586*4882a593Smuzhiyun 			break;
587*4882a593Smuzhiyun 		}
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun 		/* 4 iterations is the worst case:
590*4882a593Smuzhiyun 		 * 1 - initial iteration, dirty = true (between VFP and VSYNC)
591*4882a593Smuzhiyun 		 * 2 - first VSYNC, dirty = true
592*4882a593Smuzhiyun 		 * 3 - dirty = false, shadow_dirty = true
593*4882a593Smuzhiyun 		 * 4 - shadow_dirty = false */
594*4882a593Smuzhiyun 		if (i++ == 3) {
595*4882a593Smuzhiyun 			DSSERR("ovl(%d)->wait_for_go() not finishing\n",
596*4882a593Smuzhiyun 					ovl->id);
597*4882a593Smuzhiyun 			r = 0;
598*4882a593Smuzhiyun 			break;
599*4882a593Smuzhiyun 		}
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun 		r = omap_dispc_wait_for_irq_interruptible_timeout(irq, timeout);
602*4882a593Smuzhiyun 		if (r == -ERESTARTSYS)
603*4882a593Smuzhiyun 			break;
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun 		if (r) {
606*4882a593Smuzhiyun 			DSSERR("ovl(%d)->wait_for_go() timeout\n", ovl->id);
607*4882a593Smuzhiyun 			break;
608*4882a593Smuzhiyun 		}
609*4882a593Smuzhiyun 	}
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun 	dispc_runtime_put();
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun 	return r;
614*4882a593Smuzhiyun }
615*4882a593Smuzhiyun 
dss_ovl_write_regs(struct omap_overlay * ovl)616*4882a593Smuzhiyun static void dss_ovl_write_regs(struct omap_overlay *ovl)
617*4882a593Smuzhiyun {
618*4882a593Smuzhiyun 	struct ovl_priv_data *op = get_ovl_priv(ovl);
619*4882a593Smuzhiyun 	struct omap_overlay_info *oi;
620*4882a593Smuzhiyun 	bool replication;
621*4882a593Smuzhiyun 	struct mgr_priv_data *mp;
622*4882a593Smuzhiyun 	int r;
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun 	DSSDBG("writing ovl %d regs\n", ovl->id);
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun 	if (!op->enabled || !op->info_dirty)
627*4882a593Smuzhiyun 		return;
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun 	oi = &op->info;
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun 	mp = get_mgr_priv(ovl->manager);
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun 	replication = dss_ovl_use_replication(mp->lcd_config, oi->color_mode);
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun 	r = dispc_ovl_setup(ovl->id, oi, replication, &mp->timings, false);
636*4882a593Smuzhiyun 	if (r) {
637*4882a593Smuzhiyun 		/*
638*4882a593Smuzhiyun 		 * We can't do much here, as this function can be called from
639*4882a593Smuzhiyun 		 * vsync interrupt.
640*4882a593Smuzhiyun 		 */
641*4882a593Smuzhiyun 		DSSERR("dispc_ovl_setup failed for ovl %d\n", ovl->id);
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun 		/* This will leave fifo configurations in a nonoptimal state */
644*4882a593Smuzhiyun 		op->enabled = false;
645*4882a593Smuzhiyun 		dispc_ovl_enable(ovl->id, false);
646*4882a593Smuzhiyun 		return;
647*4882a593Smuzhiyun 	}
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun 	op->info_dirty = false;
650*4882a593Smuzhiyun 	if (mp->updating)
651*4882a593Smuzhiyun 		op->shadow_info_dirty = true;
652*4882a593Smuzhiyun }
653*4882a593Smuzhiyun 
dss_ovl_write_regs_extra(struct omap_overlay * ovl)654*4882a593Smuzhiyun static void dss_ovl_write_regs_extra(struct omap_overlay *ovl)
655*4882a593Smuzhiyun {
656*4882a593Smuzhiyun 	struct ovl_priv_data *op = get_ovl_priv(ovl);
657*4882a593Smuzhiyun 	struct mgr_priv_data *mp;
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun 	DSSDBG("writing ovl %d regs extra\n", ovl->id);
660*4882a593Smuzhiyun 
661*4882a593Smuzhiyun 	if (!op->extra_info_dirty)
662*4882a593Smuzhiyun 		return;
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun 	/* note: write also when op->enabled == false, so that the ovl gets
665*4882a593Smuzhiyun 	 * disabled */
666*4882a593Smuzhiyun 
667*4882a593Smuzhiyun 	dispc_ovl_enable(ovl->id, op->enabled);
668*4882a593Smuzhiyun 	dispc_ovl_set_fifo_threshold(ovl->id, op->fifo_low, op->fifo_high);
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun 	mp = get_mgr_priv(ovl->manager);
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun 	op->extra_info_dirty = false;
673*4882a593Smuzhiyun 	if (mp->updating)
674*4882a593Smuzhiyun 		op->shadow_extra_info_dirty = true;
675*4882a593Smuzhiyun }
676*4882a593Smuzhiyun 
dss_mgr_write_regs(struct omap_overlay_manager * mgr)677*4882a593Smuzhiyun static void dss_mgr_write_regs(struct omap_overlay_manager *mgr)
678*4882a593Smuzhiyun {
679*4882a593Smuzhiyun 	struct mgr_priv_data *mp = get_mgr_priv(mgr);
680*4882a593Smuzhiyun 	struct omap_overlay *ovl;
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun 	DSSDBG("writing mgr %d regs\n", mgr->id);
683*4882a593Smuzhiyun 
684*4882a593Smuzhiyun 	if (!mp->enabled)
685*4882a593Smuzhiyun 		return;
686*4882a593Smuzhiyun 
687*4882a593Smuzhiyun 	WARN_ON(mp->busy);
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun 	/* Commit overlay settings */
690*4882a593Smuzhiyun 	list_for_each_entry(ovl, &mgr->overlays, list) {
691*4882a593Smuzhiyun 		dss_ovl_write_regs(ovl);
692*4882a593Smuzhiyun 		dss_ovl_write_regs_extra(ovl);
693*4882a593Smuzhiyun 	}
694*4882a593Smuzhiyun 
695*4882a593Smuzhiyun 	if (mp->info_dirty) {
696*4882a593Smuzhiyun 		dispc_mgr_setup(mgr->id, &mp->info);
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun 		mp->info_dirty = false;
699*4882a593Smuzhiyun 		if (mp->updating)
700*4882a593Smuzhiyun 			mp->shadow_info_dirty = true;
701*4882a593Smuzhiyun 	}
702*4882a593Smuzhiyun }
703*4882a593Smuzhiyun 
dss_mgr_write_regs_extra(struct omap_overlay_manager * mgr)704*4882a593Smuzhiyun static void dss_mgr_write_regs_extra(struct omap_overlay_manager *mgr)
705*4882a593Smuzhiyun {
706*4882a593Smuzhiyun 	struct mgr_priv_data *mp = get_mgr_priv(mgr);
707*4882a593Smuzhiyun 
708*4882a593Smuzhiyun 	DSSDBG("writing mgr %d regs extra\n", mgr->id);
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun 	if (!mp->extra_info_dirty)
711*4882a593Smuzhiyun 		return;
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun 	dispc_mgr_set_timings(mgr->id, &mp->timings);
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun 	/* lcd_config parameters */
716*4882a593Smuzhiyun 	if (dss_mgr_is_lcd(mgr->id))
717*4882a593Smuzhiyun 		dispc_mgr_set_lcd_config(mgr->id, &mp->lcd_config);
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun 	mp->extra_info_dirty = false;
720*4882a593Smuzhiyun 	if (mp->updating)
721*4882a593Smuzhiyun 		mp->shadow_extra_info_dirty = true;
722*4882a593Smuzhiyun }
723*4882a593Smuzhiyun 
dss_write_regs(void)724*4882a593Smuzhiyun static void dss_write_regs(void)
725*4882a593Smuzhiyun {
726*4882a593Smuzhiyun 	const int num_mgrs = omap_dss_get_num_overlay_managers();
727*4882a593Smuzhiyun 	int i;
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun 	for (i = 0; i < num_mgrs; ++i) {
730*4882a593Smuzhiyun 		struct omap_overlay_manager *mgr;
731*4882a593Smuzhiyun 		struct mgr_priv_data *mp;
732*4882a593Smuzhiyun 		int r;
733*4882a593Smuzhiyun 
734*4882a593Smuzhiyun 		mgr = omap_dss_get_overlay_manager(i);
735*4882a593Smuzhiyun 		mp = get_mgr_priv(mgr);
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun 		if (!mp->enabled || mgr_manual_update(mgr) || mp->busy)
738*4882a593Smuzhiyun 			continue;
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun 		r = dss_check_settings(mgr);
741*4882a593Smuzhiyun 		if (r) {
742*4882a593Smuzhiyun 			DSSERR("cannot write registers for manager %s: "
743*4882a593Smuzhiyun 					"illegal configuration\n", mgr->name);
744*4882a593Smuzhiyun 			continue;
745*4882a593Smuzhiyun 		}
746*4882a593Smuzhiyun 
747*4882a593Smuzhiyun 		dss_mgr_write_regs(mgr);
748*4882a593Smuzhiyun 		dss_mgr_write_regs_extra(mgr);
749*4882a593Smuzhiyun 	}
750*4882a593Smuzhiyun }
751*4882a593Smuzhiyun 
dss_set_go_bits(void)752*4882a593Smuzhiyun static void dss_set_go_bits(void)
753*4882a593Smuzhiyun {
754*4882a593Smuzhiyun 	const int num_mgrs = omap_dss_get_num_overlay_managers();
755*4882a593Smuzhiyun 	int i;
756*4882a593Smuzhiyun 
757*4882a593Smuzhiyun 	for (i = 0; i < num_mgrs; ++i) {
758*4882a593Smuzhiyun 		struct omap_overlay_manager *mgr;
759*4882a593Smuzhiyun 		struct mgr_priv_data *mp;
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun 		mgr = omap_dss_get_overlay_manager(i);
762*4882a593Smuzhiyun 		mp = get_mgr_priv(mgr);
763*4882a593Smuzhiyun 
764*4882a593Smuzhiyun 		if (!mp->enabled || mgr_manual_update(mgr) || mp->busy)
765*4882a593Smuzhiyun 			continue;
766*4882a593Smuzhiyun 
767*4882a593Smuzhiyun 		if (!need_go(mgr))
768*4882a593Smuzhiyun 			continue;
769*4882a593Smuzhiyun 
770*4882a593Smuzhiyun 		mp->busy = true;
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun 		if (!dss_data.irq_enabled && need_isr())
773*4882a593Smuzhiyun 			dss_register_vsync_isr();
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun 		dispc_mgr_go(mgr->id);
776*4882a593Smuzhiyun 	}
777*4882a593Smuzhiyun 
778*4882a593Smuzhiyun }
779*4882a593Smuzhiyun 
mgr_clear_shadow_dirty(struct omap_overlay_manager * mgr)780*4882a593Smuzhiyun static void mgr_clear_shadow_dirty(struct omap_overlay_manager *mgr)
781*4882a593Smuzhiyun {
782*4882a593Smuzhiyun 	struct omap_overlay *ovl;
783*4882a593Smuzhiyun 	struct mgr_priv_data *mp;
784*4882a593Smuzhiyun 	struct ovl_priv_data *op;
785*4882a593Smuzhiyun 
786*4882a593Smuzhiyun 	mp = get_mgr_priv(mgr);
787*4882a593Smuzhiyun 	mp->shadow_info_dirty = false;
788*4882a593Smuzhiyun 	mp->shadow_extra_info_dirty = false;
789*4882a593Smuzhiyun 
790*4882a593Smuzhiyun 	list_for_each_entry(ovl, &mgr->overlays, list) {
791*4882a593Smuzhiyun 		op = get_ovl_priv(ovl);
792*4882a593Smuzhiyun 		op->shadow_info_dirty = false;
793*4882a593Smuzhiyun 		op->shadow_extra_info_dirty = false;
794*4882a593Smuzhiyun 	}
795*4882a593Smuzhiyun }
796*4882a593Smuzhiyun 
dss_mgr_connect_compat(struct omap_overlay_manager * mgr,struct omap_dss_device * dst)797*4882a593Smuzhiyun static int dss_mgr_connect_compat(struct omap_overlay_manager *mgr,
798*4882a593Smuzhiyun 		struct omap_dss_device *dst)
799*4882a593Smuzhiyun {
800*4882a593Smuzhiyun 	return mgr->set_output(mgr, dst);
801*4882a593Smuzhiyun }
802*4882a593Smuzhiyun 
dss_mgr_disconnect_compat(struct omap_overlay_manager * mgr,struct omap_dss_device * dst)803*4882a593Smuzhiyun static void dss_mgr_disconnect_compat(struct omap_overlay_manager *mgr,
804*4882a593Smuzhiyun 		struct omap_dss_device *dst)
805*4882a593Smuzhiyun {
806*4882a593Smuzhiyun 	mgr->unset_output(mgr);
807*4882a593Smuzhiyun }
808*4882a593Smuzhiyun 
dss_mgr_start_update_compat(struct omap_overlay_manager * mgr)809*4882a593Smuzhiyun static void dss_mgr_start_update_compat(struct omap_overlay_manager *mgr)
810*4882a593Smuzhiyun {
811*4882a593Smuzhiyun 	struct mgr_priv_data *mp = get_mgr_priv(mgr);
812*4882a593Smuzhiyun 	unsigned long flags;
813*4882a593Smuzhiyun 	int r;
814*4882a593Smuzhiyun 
815*4882a593Smuzhiyun 	spin_lock_irqsave(&data_lock, flags);
816*4882a593Smuzhiyun 
817*4882a593Smuzhiyun 	WARN_ON(mp->updating);
818*4882a593Smuzhiyun 
819*4882a593Smuzhiyun 	r = dss_check_settings(mgr);
820*4882a593Smuzhiyun 	if (r) {
821*4882a593Smuzhiyun 		DSSERR("cannot start manual update: illegal configuration\n");
822*4882a593Smuzhiyun 		spin_unlock_irqrestore(&data_lock, flags);
823*4882a593Smuzhiyun 		return;
824*4882a593Smuzhiyun 	}
825*4882a593Smuzhiyun 
826*4882a593Smuzhiyun 	dss_mgr_write_regs(mgr);
827*4882a593Smuzhiyun 	dss_mgr_write_regs_extra(mgr);
828*4882a593Smuzhiyun 
829*4882a593Smuzhiyun 	mp->updating = true;
830*4882a593Smuzhiyun 
831*4882a593Smuzhiyun 	if (!dss_data.irq_enabled && need_isr())
832*4882a593Smuzhiyun 		dss_register_vsync_isr();
833*4882a593Smuzhiyun 
834*4882a593Smuzhiyun 	dispc_mgr_enable_sync(mgr->id);
835*4882a593Smuzhiyun 
836*4882a593Smuzhiyun 	spin_unlock_irqrestore(&data_lock, flags);
837*4882a593Smuzhiyun }
838*4882a593Smuzhiyun 
839*4882a593Smuzhiyun static void dss_apply_irq_handler(void *data, u32 mask);
840*4882a593Smuzhiyun 
dss_register_vsync_isr(void)841*4882a593Smuzhiyun static void dss_register_vsync_isr(void)
842*4882a593Smuzhiyun {
843*4882a593Smuzhiyun 	const int num_mgrs = dss_feat_get_num_mgrs();
844*4882a593Smuzhiyun 	u32 mask;
845*4882a593Smuzhiyun 	int r, i;
846*4882a593Smuzhiyun 
847*4882a593Smuzhiyun 	mask = 0;
848*4882a593Smuzhiyun 	for (i = 0; i < num_mgrs; ++i)
849*4882a593Smuzhiyun 		mask |= dispc_mgr_get_vsync_irq(i);
850*4882a593Smuzhiyun 
851*4882a593Smuzhiyun 	for (i = 0; i < num_mgrs; ++i)
852*4882a593Smuzhiyun 		mask |= dispc_mgr_get_framedone_irq(i);
853*4882a593Smuzhiyun 
854*4882a593Smuzhiyun 	r = omap_dispc_register_isr(dss_apply_irq_handler, NULL, mask);
855*4882a593Smuzhiyun 	WARN_ON(r);
856*4882a593Smuzhiyun 
857*4882a593Smuzhiyun 	dss_data.irq_enabled = true;
858*4882a593Smuzhiyun }
859*4882a593Smuzhiyun 
dss_unregister_vsync_isr(void)860*4882a593Smuzhiyun static void dss_unregister_vsync_isr(void)
861*4882a593Smuzhiyun {
862*4882a593Smuzhiyun 	const int num_mgrs = dss_feat_get_num_mgrs();
863*4882a593Smuzhiyun 	u32 mask;
864*4882a593Smuzhiyun 	int r, i;
865*4882a593Smuzhiyun 
866*4882a593Smuzhiyun 	mask = 0;
867*4882a593Smuzhiyun 	for (i = 0; i < num_mgrs; ++i)
868*4882a593Smuzhiyun 		mask |= dispc_mgr_get_vsync_irq(i);
869*4882a593Smuzhiyun 
870*4882a593Smuzhiyun 	for (i = 0; i < num_mgrs; ++i)
871*4882a593Smuzhiyun 		mask |= dispc_mgr_get_framedone_irq(i);
872*4882a593Smuzhiyun 
873*4882a593Smuzhiyun 	r = omap_dispc_unregister_isr(dss_apply_irq_handler, NULL, mask);
874*4882a593Smuzhiyun 	WARN_ON(r);
875*4882a593Smuzhiyun 
876*4882a593Smuzhiyun 	dss_data.irq_enabled = false;
877*4882a593Smuzhiyun }
878*4882a593Smuzhiyun 
dss_apply_irq_handler(void * data,u32 mask)879*4882a593Smuzhiyun static void dss_apply_irq_handler(void *data, u32 mask)
880*4882a593Smuzhiyun {
881*4882a593Smuzhiyun 	const int num_mgrs = dss_feat_get_num_mgrs();
882*4882a593Smuzhiyun 	int i;
883*4882a593Smuzhiyun 	bool extra_updating;
884*4882a593Smuzhiyun 
885*4882a593Smuzhiyun 	spin_lock(&data_lock);
886*4882a593Smuzhiyun 
887*4882a593Smuzhiyun 	/* clear busy, updating flags, shadow_dirty flags */
888*4882a593Smuzhiyun 	for (i = 0; i < num_mgrs; i++) {
889*4882a593Smuzhiyun 		struct omap_overlay_manager *mgr;
890*4882a593Smuzhiyun 		struct mgr_priv_data *mp;
891*4882a593Smuzhiyun 
892*4882a593Smuzhiyun 		mgr = omap_dss_get_overlay_manager(i);
893*4882a593Smuzhiyun 		mp = get_mgr_priv(mgr);
894*4882a593Smuzhiyun 
895*4882a593Smuzhiyun 		if (!mp->enabled)
896*4882a593Smuzhiyun 			continue;
897*4882a593Smuzhiyun 
898*4882a593Smuzhiyun 		mp->updating = dispc_mgr_is_enabled(i);
899*4882a593Smuzhiyun 
900*4882a593Smuzhiyun 		if (!mgr_manual_update(mgr)) {
901*4882a593Smuzhiyun 			bool was_busy = mp->busy;
902*4882a593Smuzhiyun 			mp->busy = dispc_mgr_go_busy(i);
903*4882a593Smuzhiyun 
904*4882a593Smuzhiyun 			if (was_busy && !mp->busy)
905*4882a593Smuzhiyun 				mgr_clear_shadow_dirty(mgr);
906*4882a593Smuzhiyun 		}
907*4882a593Smuzhiyun 	}
908*4882a593Smuzhiyun 
909*4882a593Smuzhiyun 	dss_write_regs();
910*4882a593Smuzhiyun 	dss_set_go_bits();
911*4882a593Smuzhiyun 
912*4882a593Smuzhiyun 	extra_updating = extra_info_update_ongoing();
913*4882a593Smuzhiyun 	if (!extra_updating)
914*4882a593Smuzhiyun 		complete_all(&extra_updated_completion);
915*4882a593Smuzhiyun 
916*4882a593Smuzhiyun 	/* call framedone handlers for manual update displays */
917*4882a593Smuzhiyun 	for (i = 0; i < num_mgrs; i++) {
918*4882a593Smuzhiyun 		struct omap_overlay_manager *mgr;
919*4882a593Smuzhiyun 		struct mgr_priv_data *mp;
920*4882a593Smuzhiyun 
921*4882a593Smuzhiyun 		mgr = omap_dss_get_overlay_manager(i);
922*4882a593Smuzhiyun 		mp = get_mgr_priv(mgr);
923*4882a593Smuzhiyun 
924*4882a593Smuzhiyun 		if (!mgr_manual_update(mgr) || !mp->framedone_handler)
925*4882a593Smuzhiyun 			continue;
926*4882a593Smuzhiyun 
927*4882a593Smuzhiyun 		if (mask & dispc_mgr_get_framedone_irq(i))
928*4882a593Smuzhiyun 			mp->framedone_handler(mp->framedone_handler_data);
929*4882a593Smuzhiyun 	}
930*4882a593Smuzhiyun 
931*4882a593Smuzhiyun 	if (!need_isr())
932*4882a593Smuzhiyun 		dss_unregister_vsync_isr();
933*4882a593Smuzhiyun 
934*4882a593Smuzhiyun 	spin_unlock(&data_lock);
935*4882a593Smuzhiyun }
936*4882a593Smuzhiyun 
omap_dss_mgr_apply_ovl(struct omap_overlay * ovl)937*4882a593Smuzhiyun static void omap_dss_mgr_apply_ovl(struct omap_overlay *ovl)
938*4882a593Smuzhiyun {
939*4882a593Smuzhiyun 	struct ovl_priv_data *op;
940*4882a593Smuzhiyun 
941*4882a593Smuzhiyun 	op = get_ovl_priv(ovl);
942*4882a593Smuzhiyun 
943*4882a593Smuzhiyun 	if (!op->user_info_dirty)
944*4882a593Smuzhiyun 		return;
945*4882a593Smuzhiyun 
946*4882a593Smuzhiyun 	op->user_info_dirty = false;
947*4882a593Smuzhiyun 	op->info_dirty = true;
948*4882a593Smuzhiyun 	op->info = op->user_info;
949*4882a593Smuzhiyun }
950*4882a593Smuzhiyun 
omap_dss_mgr_apply_mgr(struct omap_overlay_manager * mgr)951*4882a593Smuzhiyun static void omap_dss_mgr_apply_mgr(struct omap_overlay_manager *mgr)
952*4882a593Smuzhiyun {
953*4882a593Smuzhiyun 	struct mgr_priv_data *mp;
954*4882a593Smuzhiyun 
955*4882a593Smuzhiyun 	mp = get_mgr_priv(mgr);
956*4882a593Smuzhiyun 
957*4882a593Smuzhiyun 	if (!mp->user_info_dirty)
958*4882a593Smuzhiyun 		return;
959*4882a593Smuzhiyun 
960*4882a593Smuzhiyun 	mp->user_info_dirty = false;
961*4882a593Smuzhiyun 	mp->info_dirty = true;
962*4882a593Smuzhiyun 	mp->info = mp->user_info;
963*4882a593Smuzhiyun }
964*4882a593Smuzhiyun 
omap_dss_mgr_apply(struct omap_overlay_manager * mgr)965*4882a593Smuzhiyun static int omap_dss_mgr_apply(struct omap_overlay_manager *mgr)
966*4882a593Smuzhiyun {
967*4882a593Smuzhiyun 	unsigned long flags;
968*4882a593Smuzhiyun 	struct omap_overlay *ovl;
969*4882a593Smuzhiyun 	int r;
970*4882a593Smuzhiyun 
971*4882a593Smuzhiyun 	DSSDBG("omap_dss_mgr_apply(%s)\n", mgr->name);
972*4882a593Smuzhiyun 
973*4882a593Smuzhiyun 	spin_lock_irqsave(&data_lock, flags);
974*4882a593Smuzhiyun 
975*4882a593Smuzhiyun 	r = dss_check_settings_apply(mgr);
976*4882a593Smuzhiyun 	if (r) {
977*4882a593Smuzhiyun 		spin_unlock_irqrestore(&data_lock, flags);
978*4882a593Smuzhiyun 		DSSERR("failed to apply settings: illegal configuration.\n");
979*4882a593Smuzhiyun 		return r;
980*4882a593Smuzhiyun 	}
981*4882a593Smuzhiyun 
982*4882a593Smuzhiyun 	/* Configure overlays */
983*4882a593Smuzhiyun 	list_for_each_entry(ovl, &mgr->overlays, list)
984*4882a593Smuzhiyun 		omap_dss_mgr_apply_ovl(ovl);
985*4882a593Smuzhiyun 
986*4882a593Smuzhiyun 	/* Configure manager */
987*4882a593Smuzhiyun 	omap_dss_mgr_apply_mgr(mgr);
988*4882a593Smuzhiyun 
989*4882a593Smuzhiyun 	dss_write_regs();
990*4882a593Smuzhiyun 	dss_set_go_bits();
991*4882a593Smuzhiyun 
992*4882a593Smuzhiyun 	spin_unlock_irqrestore(&data_lock, flags);
993*4882a593Smuzhiyun 
994*4882a593Smuzhiyun 	return 0;
995*4882a593Smuzhiyun }
996*4882a593Smuzhiyun 
dss_apply_ovl_enable(struct omap_overlay * ovl,bool enable)997*4882a593Smuzhiyun static void dss_apply_ovl_enable(struct omap_overlay *ovl, bool enable)
998*4882a593Smuzhiyun {
999*4882a593Smuzhiyun 	struct ovl_priv_data *op;
1000*4882a593Smuzhiyun 
1001*4882a593Smuzhiyun 	op = get_ovl_priv(ovl);
1002*4882a593Smuzhiyun 
1003*4882a593Smuzhiyun 	if (op->enabled == enable)
1004*4882a593Smuzhiyun 		return;
1005*4882a593Smuzhiyun 
1006*4882a593Smuzhiyun 	op->enabled = enable;
1007*4882a593Smuzhiyun 	op->extra_info_dirty = true;
1008*4882a593Smuzhiyun }
1009*4882a593Smuzhiyun 
dss_apply_ovl_fifo_thresholds(struct omap_overlay * ovl,u32 fifo_low,u32 fifo_high)1010*4882a593Smuzhiyun static void dss_apply_ovl_fifo_thresholds(struct omap_overlay *ovl,
1011*4882a593Smuzhiyun 		u32 fifo_low, u32 fifo_high)
1012*4882a593Smuzhiyun {
1013*4882a593Smuzhiyun 	struct ovl_priv_data *op = get_ovl_priv(ovl);
1014*4882a593Smuzhiyun 
1015*4882a593Smuzhiyun 	if (op->fifo_low == fifo_low && op->fifo_high == fifo_high)
1016*4882a593Smuzhiyun 		return;
1017*4882a593Smuzhiyun 
1018*4882a593Smuzhiyun 	op->fifo_low = fifo_low;
1019*4882a593Smuzhiyun 	op->fifo_high = fifo_high;
1020*4882a593Smuzhiyun 	op->extra_info_dirty = true;
1021*4882a593Smuzhiyun }
1022*4882a593Smuzhiyun 
dss_ovl_setup_fifo(struct omap_overlay * ovl)1023*4882a593Smuzhiyun static void dss_ovl_setup_fifo(struct omap_overlay *ovl)
1024*4882a593Smuzhiyun {
1025*4882a593Smuzhiyun 	struct ovl_priv_data *op = get_ovl_priv(ovl);
1026*4882a593Smuzhiyun 	u32 fifo_low, fifo_high;
1027*4882a593Smuzhiyun 	bool use_fifo_merge = false;
1028*4882a593Smuzhiyun 
1029*4882a593Smuzhiyun 	if (!op->enabled && !op->enabling)
1030*4882a593Smuzhiyun 		return;
1031*4882a593Smuzhiyun 
1032*4882a593Smuzhiyun 	dispc_ovl_compute_fifo_thresholds(ovl->id, &fifo_low, &fifo_high,
1033*4882a593Smuzhiyun 			use_fifo_merge, ovl_manual_update(ovl));
1034*4882a593Smuzhiyun 
1035*4882a593Smuzhiyun 	dss_apply_ovl_fifo_thresholds(ovl, fifo_low, fifo_high);
1036*4882a593Smuzhiyun }
1037*4882a593Smuzhiyun 
dss_mgr_setup_fifos(struct omap_overlay_manager * mgr)1038*4882a593Smuzhiyun static void dss_mgr_setup_fifos(struct omap_overlay_manager *mgr)
1039*4882a593Smuzhiyun {
1040*4882a593Smuzhiyun 	struct omap_overlay *ovl;
1041*4882a593Smuzhiyun 	struct mgr_priv_data *mp;
1042*4882a593Smuzhiyun 
1043*4882a593Smuzhiyun 	mp = get_mgr_priv(mgr);
1044*4882a593Smuzhiyun 
1045*4882a593Smuzhiyun 	if (!mp->enabled)
1046*4882a593Smuzhiyun 		return;
1047*4882a593Smuzhiyun 
1048*4882a593Smuzhiyun 	list_for_each_entry(ovl, &mgr->overlays, list)
1049*4882a593Smuzhiyun 		dss_ovl_setup_fifo(ovl);
1050*4882a593Smuzhiyun }
1051*4882a593Smuzhiyun 
dss_setup_fifos(void)1052*4882a593Smuzhiyun static void dss_setup_fifos(void)
1053*4882a593Smuzhiyun {
1054*4882a593Smuzhiyun 	const int num_mgrs = omap_dss_get_num_overlay_managers();
1055*4882a593Smuzhiyun 	struct omap_overlay_manager *mgr;
1056*4882a593Smuzhiyun 	int i;
1057*4882a593Smuzhiyun 
1058*4882a593Smuzhiyun 	for (i = 0; i < num_mgrs; ++i) {
1059*4882a593Smuzhiyun 		mgr = omap_dss_get_overlay_manager(i);
1060*4882a593Smuzhiyun 		dss_mgr_setup_fifos(mgr);
1061*4882a593Smuzhiyun 	}
1062*4882a593Smuzhiyun }
1063*4882a593Smuzhiyun 
dss_mgr_enable_compat(struct omap_overlay_manager * mgr)1064*4882a593Smuzhiyun static int dss_mgr_enable_compat(struct omap_overlay_manager *mgr)
1065*4882a593Smuzhiyun {
1066*4882a593Smuzhiyun 	struct mgr_priv_data *mp = get_mgr_priv(mgr);
1067*4882a593Smuzhiyun 	unsigned long flags;
1068*4882a593Smuzhiyun 	int r;
1069*4882a593Smuzhiyun 
1070*4882a593Smuzhiyun 	mutex_lock(&apply_lock);
1071*4882a593Smuzhiyun 
1072*4882a593Smuzhiyun 	if (mp->enabled)
1073*4882a593Smuzhiyun 		goto out;
1074*4882a593Smuzhiyun 
1075*4882a593Smuzhiyun 	spin_lock_irqsave(&data_lock, flags);
1076*4882a593Smuzhiyun 
1077*4882a593Smuzhiyun 	mp->enabled = true;
1078*4882a593Smuzhiyun 
1079*4882a593Smuzhiyun 	r = dss_check_settings(mgr);
1080*4882a593Smuzhiyun 	if (r) {
1081*4882a593Smuzhiyun 		DSSERR("failed to enable manager %d: check_settings failed\n",
1082*4882a593Smuzhiyun 				mgr->id);
1083*4882a593Smuzhiyun 		goto err;
1084*4882a593Smuzhiyun 	}
1085*4882a593Smuzhiyun 
1086*4882a593Smuzhiyun 	dss_setup_fifos();
1087*4882a593Smuzhiyun 
1088*4882a593Smuzhiyun 	dss_write_regs();
1089*4882a593Smuzhiyun 	dss_set_go_bits();
1090*4882a593Smuzhiyun 
1091*4882a593Smuzhiyun 	if (!mgr_manual_update(mgr))
1092*4882a593Smuzhiyun 		mp->updating = true;
1093*4882a593Smuzhiyun 
1094*4882a593Smuzhiyun 	if (!dss_data.irq_enabled && need_isr())
1095*4882a593Smuzhiyun 		dss_register_vsync_isr();
1096*4882a593Smuzhiyun 
1097*4882a593Smuzhiyun 	spin_unlock_irqrestore(&data_lock, flags);
1098*4882a593Smuzhiyun 
1099*4882a593Smuzhiyun 	if (!mgr_manual_update(mgr))
1100*4882a593Smuzhiyun 		dispc_mgr_enable_sync(mgr->id);
1101*4882a593Smuzhiyun 
1102*4882a593Smuzhiyun out:
1103*4882a593Smuzhiyun 	mutex_unlock(&apply_lock);
1104*4882a593Smuzhiyun 
1105*4882a593Smuzhiyun 	return 0;
1106*4882a593Smuzhiyun 
1107*4882a593Smuzhiyun err:
1108*4882a593Smuzhiyun 	mp->enabled = false;
1109*4882a593Smuzhiyun 	spin_unlock_irqrestore(&data_lock, flags);
1110*4882a593Smuzhiyun 	mutex_unlock(&apply_lock);
1111*4882a593Smuzhiyun 	return r;
1112*4882a593Smuzhiyun }
1113*4882a593Smuzhiyun 
dss_mgr_disable_compat(struct omap_overlay_manager * mgr)1114*4882a593Smuzhiyun static void dss_mgr_disable_compat(struct omap_overlay_manager *mgr)
1115*4882a593Smuzhiyun {
1116*4882a593Smuzhiyun 	struct mgr_priv_data *mp = get_mgr_priv(mgr);
1117*4882a593Smuzhiyun 	unsigned long flags;
1118*4882a593Smuzhiyun 
1119*4882a593Smuzhiyun 	mutex_lock(&apply_lock);
1120*4882a593Smuzhiyun 
1121*4882a593Smuzhiyun 	if (!mp->enabled)
1122*4882a593Smuzhiyun 		goto out;
1123*4882a593Smuzhiyun 
1124*4882a593Smuzhiyun 	wait_pending_extra_info_updates();
1125*4882a593Smuzhiyun 
1126*4882a593Smuzhiyun 	if (!mgr_manual_update(mgr))
1127*4882a593Smuzhiyun 		dispc_mgr_disable_sync(mgr->id);
1128*4882a593Smuzhiyun 
1129*4882a593Smuzhiyun 	spin_lock_irqsave(&data_lock, flags);
1130*4882a593Smuzhiyun 
1131*4882a593Smuzhiyun 	mp->updating = false;
1132*4882a593Smuzhiyun 	mp->enabled = false;
1133*4882a593Smuzhiyun 
1134*4882a593Smuzhiyun 	spin_unlock_irqrestore(&data_lock, flags);
1135*4882a593Smuzhiyun 
1136*4882a593Smuzhiyun out:
1137*4882a593Smuzhiyun 	mutex_unlock(&apply_lock);
1138*4882a593Smuzhiyun }
1139*4882a593Smuzhiyun 
dss_mgr_set_info(struct omap_overlay_manager * mgr,struct omap_overlay_manager_info * info)1140*4882a593Smuzhiyun static int dss_mgr_set_info(struct omap_overlay_manager *mgr,
1141*4882a593Smuzhiyun 		struct omap_overlay_manager_info *info)
1142*4882a593Smuzhiyun {
1143*4882a593Smuzhiyun 	struct mgr_priv_data *mp = get_mgr_priv(mgr);
1144*4882a593Smuzhiyun 	unsigned long flags;
1145*4882a593Smuzhiyun 	int r;
1146*4882a593Smuzhiyun 
1147*4882a593Smuzhiyun 	r = dss_mgr_simple_check(mgr, info);
1148*4882a593Smuzhiyun 	if (r)
1149*4882a593Smuzhiyun 		return r;
1150*4882a593Smuzhiyun 
1151*4882a593Smuzhiyun 	spin_lock_irqsave(&data_lock, flags);
1152*4882a593Smuzhiyun 
1153*4882a593Smuzhiyun 	mp->user_info = *info;
1154*4882a593Smuzhiyun 	mp->user_info_dirty = true;
1155*4882a593Smuzhiyun 
1156*4882a593Smuzhiyun 	spin_unlock_irqrestore(&data_lock, flags);
1157*4882a593Smuzhiyun 
1158*4882a593Smuzhiyun 	return 0;
1159*4882a593Smuzhiyun }
1160*4882a593Smuzhiyun 
dss_mgr_get_info(struct omap_overlay_manager * mgr,struct omap_overlay_manager_info * info)1161*4882a593Smuzhiyun static void dss_mgr_get_info(struct omap_overlay_manager *mgr,
1162*4882a593Smuzhiyun 		struct omap_overlay_manager_info *info)
1163*4882a593Smuzhiyun {
1164*4882a593Smuzhiyun 	struct mgr_priv_data *mp = get_mgr_priv(mgr);
1165*4882a593Smuzhiyun 	unsigned long flags;
1166*4882a593Smuzhiyun 
1167*4882a593Smuzhiyun 	spin_lock_irqsave(&data_lock, flags);
1168*4882a593Smuzhiyun 
1169*4882a593Smuzhiyun 	*info = mp->user_info;
1170*4882a593Smuzhiyun 
1171*4882a593Smuzhiyun 	spin_unlock_irqrestore(&data_lock, flags);
1172*4882a593Smuzhiyun }
1173*4882a593Smuzhiyun 
dss_mgr_set_output(struct omap_overlay_manager * mgr,struct omap_dss_device * output)1174*4882a593Smuzhiyun static int dss_mgr_set_output(struct omap_overlay_manager *mgr,
1175*4882a593Smuzhiyun 		struct omap_dss_device *output)
1176*4882a593Smuzhiyun {
1177*4882a593Smuzhiyun 	int r;
1178*4882a593Smuzhiyun 
1179*4882a593Smuzhiyun 	mutex_lock(&apply_lock);
1180*4882a593Smuzhiyun 
1181*4882a593Smuzhiyun 	if (mgr->output) {
1182*4882a593Smuzhiyun 		DSSERR("manager %s is already connected to an output\n",
1183*4882a593Smuzhiyun 			mgr->name);
1184*4882a593Smuzhiyun 		r = -EINVAL;
1185*4882a593Smuzhiyun 		goto err;
1186*4882a593Smuzhiyun 	}
1187*4882a593Smuzhiyun 
1188*4882a593Smuzhiyun 	if ((mgr->supported_outputs & output->id) == 0) {
1189*4882a593Smuzhiyun 		DSSERR("output does not support manager %s\n",
1190*4882a593Smuzhiyun 			mgr->name);
1191*4882a593Smuzhiyun 		r = -EINVAL;
1192*4882a593Smuzhiyun 		goto err;
1193*4882a593Smuzhiyun 	}
1194*4882a593Smuzhiyun 
1195*4882a593Smuzhiyun 	output->manager = mgr;
1196*4882a593Smuzhiyun 	mgr->output = output;
1197*4882a593Smuzhiyun 
1198*4882a593Smuzhiyun 	mutex_unlock(&apply_lock);
1199*4882a593Smuzhiyun 
1200*4882a593Smuzhiyun 	return 0;
1201*4882a593Smuzhiyun err:
1202*4882a593Smuzhiyun 	mutex_unlock(&apply_lock);
1203*4882a593Smuzhiyun 	return r;
1204*4882a593Smuzhiyun }
1205*4882a593Smuzhiyun 
dss_mgr_unset_output(struct omap_overlay_manager * mgr)1206*4882a593Smuzhiyun static int dss_mgr_unset_output(struct omap_overlay_manager *mgr)
1207*4882a593Smuzhiyun {
1208*4882a593Smuzhiyun 	int r;
1209*4882a593Smuzhiyun 	struct mgr_priv_data *mp = get_mgr_priv(mgr);
1210*4882a593Smuzhiyun 	unsigned long flags;
1211*4882a593Smuzhiyun 
1212*4882a593Smuzhiyun 	mutex_lock(&apply_lock);
1213*4882a593Smuzhiyun 
1214*4882a593Smuzhiyun 	if (!mgr->output) {
1215*4882a593Smuzhiyun 		DSSERR("failed to unset output, output not set\n");
1216*4882a593Smuzhiyun 		r = -EINVAL;
1217*4882a593Smuzhiyun 		goto err;
1218*4882a593Smuzhiyun 	}
1219*4882a593Smuzhiyun 
1220*4882a593Smuzhiyun 	spin_lock_irqsave(&data_lock, flags);
1221*4882a593Smuzhiyun 
1222*4882a593Smuzhiyun 	if (mp->enabled) {
1223*4882a593Smuzhiyun 		DSSERR("output can't be unset when manager is enabled\n");
1224*4882a593Smuzhiyun 		r = -EINVAL;
1225*4882a593Smuzhiyun 		goto err1;
1226*4882a593Smuzhiyun 	}
1227*4882a593Smuzhiyun 
1228*4882a593Smuzhiyun 	spin_unlock_irqrestore(&data_lock, flags);
1229*4882a593Smuzhiyun 
1230*4882a593Smuzhiyun 	mgr->output->manager = NULL;
1231*4882a593Smuzhiyun 	mgr->output = NULL;
1232*4882a593Smuzhiyun 
1233*4882a593Smuzhiyun 	mutex_unlock(&apply_lock);
1234*4882a593Smuzhiyun 
1235*4882a593Smuzhiyun 	return 0;
1236*4882a593Smuzhiyun err1:
1237*4882a593Smuzhiyun 	spin_unlock_irqrestore(&data_lock, flags);
1238*4882a593Smuzhiyun err:
1239*4882a593Smuzhiyun 	mutex_unlock(&apply_lock);
1240*4882a593Smuzhiyun 
1241*4882a593Smuzhiyun 	return r;
1242*4882a593Smuzhiyun }
1243*4882a593Smuzhiyun 
dss_apply_mgr_timings(struct omap_overlay_manager * mgr,const struct omap_video_timings * timings)1244*4882a593Smuzhiyun static void dss_apply_mgr_timings(struct omap_overlay_manager *mgr,
1245*4882a593Smuzhiyun 		const struct omap_video_timings *timings)
1246*4882a593Smuzhiyun {
1247*4882a593Smuzhiyun 	struct mgr_priv_data *mp = get_mgr_priv(mgr);
1248*4882a593Smuzhiyun 
1249*4882a593Smuzhiyun 	mp->timings = *timings;
1250*4882a593Smuzhiyun 	mp->extra_info_dirty = true;
1251*4882a593Smuzhiyun }
1252*4882a593Smuzhiyun 
dss_mgr_set_timings_compat(struct omap_overlay_manager * mgr,const struct omap_video_timings * timings)1253*4882a593Smuzhiyun static void dss_mgr_set_timings_compat(struct omap_overlay_manager *mgr,
1254*4882a593Smuzhiyun 		const struct omap_video_timings *timings)
1255*4882a593Smuzhiyun {
1256*4882a593Smuzhiyun 	unsigned long flags;
1257*4882a593Smuzhiyun 	struct mgr_priv_data *mp = get_mgr_priv(mgr);
1258*4882a593Smuzhiyun 
1259*4882a593Smuzhiyun 	spin_lock_irqsave(&data_lock, flags);
1260*4882a593Smuzhiyun 
1261*4882a593Smuzhiyun 	if (mp->updating) {
1262*4882a593Smuzhiyun 		DSSERR("cannot set timings for %s: manager needs to be disabled\n",
1263*4882a593Smuzhiyun 			mgr->name);
1264*4882a593Smuzhiyun 		goto out;
1265*4882a593Smuzhiyun 	}
1266*4882a593Smuzhiyun 
1267*4882a593Smuzhiyun 	dss_apply_mgr_timings(mgr, timings);
1268*4882a593Smuzhiyun out:
1269*4882a593Smuzhiyun 	spin_unlock_irqrestore(&data_lock, flags);
1270*4882a593Smuzhiyun }
1271*4882a593Smuzhiyun 
dss_apply_mgr_lcd_config(struct omap_overlay_manager * mgr,const struct dss_lcd_mgr_config * config)1272*4882a593Smuzhiyun static void dss_apply_mgr_lcd_config(struct omap_overlay_manager *mgr,
1273*4882a593Smuzhiyun 		const struct dss_lcd_mgr_config *config)
1274*4882a593Smuzhiyun {
1275*4882a593Smuzhiyun 	struct mgr_priv_data *mp = get_mgr_priv(mgr);
1276*4882a593Smuzhiyun 
1277*4882a593Smuzhiyun 	mp->lcd_config = *config;
1278*4882a593Smuzhiyun 	mp->extra_info_dirty = true;
1279*4882a593Smuzhiyun }
1280*4882a593Smuzhiyun 
dss_mgr_set_lcd_config_compat(struct omap_overlay_manager * mgr,const struct dss_lcd_mgr_config * config)1281*4882a593Smuzhiyun static void dss_mgr_set_lcd_config_compat(struct omap_overlay_manager *mgr,
1282*4882a593Smuzhiyun 		const struct dss_lcd_mgr_config *config)
1283*4882a593Smuzhiyun {
1284*4882a593Smuzhiyun 	unsigned long flags;
1285*4882a593Smuzhiyun 	struct mgr_priv_data *mp = get_mgr_priv(mgr);
1286*4882a593Smuzhiyun 
1287*4882a593Smuzhiyun 	spin_lock_irqsave(&data_lock, flags);
1288*4882a593Smuzhiyun 
1289*4882a593Smuzhiyun 	if (mp->enabled) {
1290*4882a593Smuzhiyun 		DSSERR("cannot apply lcd config for %s: manager needs to be disabled\n",
1291*4882a593Smuzhiyun 			mgr->name);
1292*4882a593Smuzhiyun 		goto out;
1293*4882a593Smuzhiyun 	}
1294*4882a593Smuzhiyun 
1295*4882a593Smuzhiyun 	dss_apply_mgr_lcd_config(mgr, config);
1296*4882a593Smuzhiyun out:
1297*4882a593Smuzhiyun 	spin_unlock_irqrestore(&data_lock, flags);
1298*4882a593Smuzhiyun }
1299*4882a593Smuzhiyun 
dss_ovl_set_info(struct omap_overlay * ovl,struct omap_overlay_info * info)1300*4882a593Smuzhiyun static int dss_ovl_set_info(struct omap_overlay *ovl,
1301*4882a593Smuzhiyun 		struct omap_overlay_info *info)
1302*4882a593Smuzhiyun {
1303*4882a593Smuzhiyun 	struct ovl_priv_data *op = get_ovl_priv(ovl);
1304*4882a593Smuzhiyun 	unsigned long flags;
1305*4882a593Smuzhiyun 	int r;
1306*4882a593Smuzhiyun 
1307*4882a593Smuzhiyun 	r = dss_ovl_simple_check(ovl, info);
1308*4882a593Smuzhiyun 	if (r)
1309*4882a593Smuzhiyun 		return r;
1310*4882a593Smuzhiyun 
1311*4882a593Smuzhiyun 	spin_lock_irqsave(&data_lock, flags);
1312*4882a593Smuzhiyun 
1313*4882a593Smuzhiyun 	op->user_info = *info;
1314*4882a593Smuzhiyun 	op->user_info_dirty = true;
1315*4882a593Smuzhiyun 
1316*4882a593Smuzhiyun 	spin_unlock_irqrestore(&data_lock, flags);
1317*4882a593Smuzhiyun 
1318*4882a593Smuzhiyun 	return 0;
1319*4882a593Smuzhiyun }
1320*4882a593Smuzhiyun 
dss_ovl_get_info(struct omap_overlay * ovl,struct omap_overlay_info * info)1321*4882a593Smuzhiyun static void dss_ovl_get_info(struct omap_overlay *ovl,
1322*4882a593Smuzhiyun 		struct omap_overlay_info *info)
1323*4882a593Smuzhiyun {
1324*4882a593Smuzhiyun 	struct ovl_priv_data *op = get_ovl_priv(ovl);
1325*4882a593Smuzhiyun 	unsigned long flags;
1326*4882a593Smuzhiyun 
1327*4882a593Smuzhiyun 	spin_lock_irqsave(&data_lock, flags);
1328*4882a593Smuzhiyun 
1329*4882a593Smuzhiyun 	*info = op->user_info;
1330*4882a593Smuzhiyun 
1331*4882a593Smuzhiyun 	spin_unlock_irqrestore(&data_lock, flags);
1332*4882a593Smuzhiyun }
1333*4882a593Smuzhiyun 
dss_ovl_set_manager(struct omap_overlay * ovl,struct omap_overlay_manager * mgr)1334*4882a593Smuzhiyun static int dss_ovl_set_manager(struct omap_overlay *ovl,
1335*4882a593Smuzhiyun 		struct omap_overlay_manager *mgr)
1336*4882a593Smuzhiyun {
1337*4882a593Smuzhiyun 	struct ovl_priv_data *op = get_ovl_priv(ovl);
1338*4882a593Smuzhiyun 	unsigned long flags;
1339*4882a593Smuzhiyun 	int r;
1340*4882a593Smuzhiyun 
1341*4882a593Smuzhiyun 	if (!mgr)
1342*4882a593Smuzhiyun 		return -EINVAL;
1343*4882a593Smuzhiyun 
1344*4882a593Smuzhiyun 	mutex_lock(&apply_lock);
1345*4882a593Smuzhiyun 
1346*4882a593Smuzhiyun 	if (ovl->manager) {
1347*4882a593Smuzhiyun 		DSSERR("overlay '%s' already has a manager '%s'\n",
1348*4882a593Smuzhiyun 				ovl->name, ovl->manager->name);
1349*4882a593Smuzhiyun 		r = -EINVAL;
1350*4882a593Smuzhiyun 		goto err;
1351*4882a593Smuzhiyun 	}
1352*4882a593Smuzhiyun 
1353*4882a593Smuzhiyun 	r = dispc_runtime_get();
1354*4882a593Smuzhiyun 	if (r)
1355*4882a593Smuzhiyun 		goto err;
1356*4882a593Smuzhiyun 
1357*4882a593Smuzhiyun 	spin_lock_irqsave(&data_lock, flags);
1358*4882a593Smuzhiyun 
1359*4882a593Smuzhiyun 	if (op->enabled) {
1360*4882a593Smuzhiyun 		spin_unlock_irqrestore(&data_lock, flags);
1361*4882a593Smuzhiyun 		DSSERR("overlay has to be disabled to change the manager\n");
1362*4882a593Smuzhiyun 		r = -EINVAL;
1363*4882a593Smuzhiyun 		goto err1;
1364*4882a593Smuzhiyun 	}
1365*4882a593Smuzhiyun 
1366*4882a593Smuzhiyun 	dispc_ovl_set_channel_out(ovl->id, mgr->id);
1367*4882a593Smuzhiyun 
1368*4882a593Smuzhiyun 	ovl->manager = mgr;
1369*4882a593Smuzhiyun 	list_add_tail(&ovl->list, &mgr->overlays);
1370*4882a593Smuzhiyun 
1371*4882a593Smuzhiyun 	spin_unlock_irqrestore(&data_lock, flags);
1372*4882a593Smuzhiyun 
1373*4882a593Smuzhiyun 	dispc_runtime_put();
1374*4882a593Smuzhiyun 
1375*4882a593Smuzhiyun 	mutex_unlock(&apply_lock);
1376*4882a593Smuzhiyun 
1377*4882a593Smuzhiyun 	return 0;
1378*4882a593Smuzhiyun 
1379*4882a593Smuzhiyun err1:
1380*4882a593Smuzhiyun 	dispc_runtime_put();
1381*4882a593Smuzhiyun err:
1382*4882a593Smuzhiyun 	mutex_unlock(&apply_lock);
1383*4882a593Smuzhiyun 	return r;
1384*4882a593Smuzhiyun }
1385*4882a593Smuzhiyun 
dss_ovl_unset_manager(struct omap_overlay * ovl)1386*4882a593Smuzhiyun static int dss_ovl_unset_manager(struct omap_overlay *ovl)
1387*4882a593Smuzhiyun {
1388*4882a593Smuzhiyun 	struct ovl_priv_data *op = get_ovl_priv(ovl);
1389*4882a593Smuzhiyun 	unsigned long flags;
1390*4882a593Smuzhiyun 	int r;
1391*4882a593Smuzhiyun 
1392*4882a593Smuzhiyun 	mutex_lock(&apply_lock);
1393*4882a593Smuzhiyun 
1394*4882a593Smuzhiyun 	if (!ovl->manager) {
1395*4882a593Smuzhiyun 		DSSERR("failed to detach overlay: manager not set\n");
1396*4882a593Smuzhiyun 		r = -EINVAL;
1397*4882a593Smuzhiyun 		goto err;
1398*4882a593Smuzhiyun 	}
1399*4882a593Smuzhiyun 
1400*4882a593Smuzhiyun 	spin_lock_irqsave(&data_lock, flags);
1401*4882a593Smuzhiyun 
1402*4882a593Smuzhiyun 	if (op->enabled) {
1403*4882a593Smuzhiyun 		spin_unlock_irqrestore(&data_lock, flags);
1404*4882a593Smuzhiyun 		DSSERR("overlay has to be disabled to unset the manager\n");
1405*4882a593Smuzhiyun 		r = -EINVAL;
1406*4882a593Smuzhiyun 		goto err;
1407*4882a593Smuzhiyun 	}
1408*4882a593Smuzhiyun 
1409*4882a593Smuzhiyun 	spin_unlock_irqrestore(&data_lock, flags);
1410*4882a593Smuzhiyun 
1411*4882a593Smuzhiyun 	/* wait for pending extra_info updates to ensure the ovl is disabled */
1412*4882a593Smuzhiyun 	wait_pending_extra_info_updates();
1413*4882a593Smuzhiyun 
1414*4882a593Smuzhiyun 	/*
1415*4882a593Smuzhiyun 	 * For a manual update display, there is no guarantee that the overlay
1416*4882a593Smuzhiyun 	 * is really disabled in HW, we may need an extra update from this
1417*4882a593Smuzhiyun 	 * manager before the configurations can go in. Return an error if the
1418*4882a593Smuzhiyun 	 * overlay needed an update from the manager.
1419*4882a593Smuzhiyun 	 *
1420*4882a593Smuzhiyun 	 * TODO: Instead of returning an error, try to do a dummy manager update
1421*4882a593Smuzhiyun 	 * here to disable the overlay in hardware. Use the *GATED fields in
1422*4882a593Smuzhiyun 	 * the DISPC_CONFIG registers to do a dummy update.
1423*4882a593Smuzhiyun 	 */
1424*4882a593Smuzhiyun 	spin_lock_irqsave(&data_lock, flags);
1425*4882a593Smuzhiyun 
1426*4882a593Smuzhiyun 	if (ovl_manual_update(ovl) && op->extra_info_dirty) {
1427*4882a593Smuzhiyun 		spin_unlock_irqrestore(&data_lock, flags);
1428*4882a593Smuzhiyun 		DSSERR("need an update to change the manager\n");
1429*4882a593Smuzhiyun 		r = -EINVAL;
1430*4882a593Smuzhiyun 		goto err;
1431*4882a593Smuzhiyun 	}
1432*4882a593Smuzhiyun 
1433*4882a593Smuzhiyun 	ovl->manager = NULL;
1434*4882a593Smuzhiyun 	list_del(&ovl->list);
1435*4882a593Smuzhiyun 
1436*4882a593Smuzhiyun 	spin_unlock_irqrestore(&data_lock, flags);
1437*4882a593Smuzhiyun 
1438*4882a593Smuzhiyun 	mutex_unlock(&apply_lock);
1439*4882a593Smuzhiyun 
1440*4882a593Smuzhiyun 	return 0;
1441*4882a593Smuzhiyun err:
1442*4882a593Smuzhiyun 	mutex_unlock(&apply_lock);
1443*4882a593Smuzhiyun 	return r;
1444*4882a593Smuzhiyun }
1445*4882a593Smuzhiyun 
dss_ovl_is_enabled(struct omap_overlay * ovl)1446*4882a593Smuzhiyun static bool dss_ovl_is_enabled(struct omap_overlay *ovl)
1447*4882a593Smuzhiyun {
1448*4882a593Smuzhiyun 	struct ovl_priv_data *op = get_ovl_priv(ovl);
1449*4882a593Smuzhiyun 	unsigned long flags;
1450*4882a593Smuzhiyun 	bool e;
1451*4882a593Smuzhiyun 
1452*4882a593Smuzhiyun 	spin_lock_irqsave(&data_lock, flags);
1453*4882a593Smuzhiyun 
1454*4882a593Smuzhiyun 	e = op->enabled;
1455*4882a593Smuzhiyun 
1456*4882a593Smuzhiyun 	spin_unlock_irqrestore(&data_lock, flags);
1457*4882a593Smuzhiyun 
1458*4882a593Smuzhiyun 	return e;
1459*4882a593Smuzhiyun }
1460*4882a593Smuzhiyun 
dss_ovl_enable(struct omap_overlay * ovl)1461*4882a593Smuzhiyun static int dss_ovl_enable(struct omap_overlay *ovl)
1462*4882a593Smuzhiyun {
1463*4882a593Smuzhiyun 	struct ovl_priv_data *op = get_ovl_priv(ovl);
1464*4882a593Smuzhiyun 	unsigned long flags;
1465*4882a593Smuzhiyun 	int r;
1466*4882a593Smuzhiyun 
1467*4882a593Smuzhiyun 	mutex_lock(&apply_lock);
1468*4882a593Smuzhiyun 
1469*4882a593Smuzhiyun 	if (op->enabled) {
1470*4882a593Smuzhiyun 		r = 0;
1471*4882a593Smuzhiyun 		goto err1;
1472*4882a593Smuzhiyun 	}
1473*4882a593Smuzhiyun 
1474*4882a593Smuzhiyun 	if (ovl->manager == NULL || ovl->manager->output == NULL) {
1475*4882a593Smuzhiyun 		r = -EINVAL;
1476*4882a593Smuzhiyun 		goto err1;
1477*4882a593Smuzhiyun 	}
1478*4882a593Smuzhiyun 
1479*4882a593Smuzhiyun 	spin_lock_irqsave(&data_lock, flags);
1480*4882a593Smuzhiyun 
1481*4882a593Smuzhiyun 	op->enabling = true;
1482*4882a593Smuzhiyun 
1483*4882a593Smuzhiyun 	r = dss_check_settings(ovl->manager);
1484*4882a593Smuzhiyun 	if (r) {
1485*4882a593Smuzhiyun 		DSSERR("failed to enable overlay %d: check_settings failed\n",
1486*4882a593Smuzhiyun 				ovl->id);
1487*4882a593Smuzhiyun 		goto err2;
1488*4882a593Smuzhiyun 	}
1489*4882a593Smuzhiyun 
1490*4882a593Smuzhiyun 	dss_setup_fifos();
1491*4882a593Smuzhiyun 
1492*4882a593Smuzhiyun 	op->enabling = false;
1493*4882a593Smuzhiyun 	dss_apply_ovl_enable(ovl, true);
1494*4882a593Smuzhiyun 
1495*4882a593Smuzhiyun 	dss_write_regs();
1496*4882a593Smuzhiyun 	dss_set_go_bits();
1497*4882a593Smuzhiyun 
1498*4882a593Smuzhiyun 	spin_unlock_irqrestore(&data_lock, flags);
1499*4882a593Smuzhiyun 
1500*4882a593Smuzhiyun 	mutex_unlock(&apply_lock);
1501*4882a593Smuzhiyun 
1502*4882a593Smuzhiyun 	return 0;
1503*4882a593Smuzhiyun err2:
1504*4882a593Smuzhiyun 	op->enabling = false;
1505*4882a593Smuzhiyun 	spin_unlock_irqrestore(&data_lock, flags);
1506*4882a593Smuzhiyun err1:
1507*4882a593Smuzhiyun 	mutex_unlock(&apply_lock);
1508*4882a593Smuzhiyun 	return r;
1509*4882a593Smuzhiyun }
1510*4882a593Smuzhiyun 
dss_ovl_disable(struct omap_overlay * ovl)1511*4882a593Smuzhiyun static int dss_ovl_disable(struct omap_overlay *ovl)
1512*4882a593Smuzhiyun {
1513*4882a593Smuzhiyun 	struct ovl_priv_data *op = get_ovl_priv(ovl);
1514*4882a593Smuzhiyun 	unsigned long flags;
1515*4882a593Smuzhiyun 	int r;
1516*4882a593Smuzhiyun 
1517*4882a593Smuzhiyun 	mutex_lock(&apply_lock);
1518*4882a593Smuzhiyun 
1519*4882a593Smuzhiyun 	if (!op->enabled) {
1520*4882a593Smuzhiyun 		r = 0;
1521*4882a593Smuzhiyun 		goto err;
1522*4882a593Smuzhiyun 	}
1523*4882a593Smuzhiyun 
1524*4882a593Smuzhiyun 	if (ovl->manager == NULL || ovl->manager->output == NULL) {
1525*4882a593Smuzhiyun 		r = -EINVAL;
1526*4882a593Smuzhiyun 		goto err;
1527*4882a593Smuzhiyun 	}
1528*4882a593Smuzhiyun 
1529*4882a593Smuzhiyun 	spin_lock_irqsave(&data_lock, flags);
1530*4882a593Smuzhiyun 
1531*4882a593Smuzhiyun 	dss_apply_ovl_enable(ovl, false);
1532*4882a593Smuzhiyun 	dss_write_regs();
1533*4882a593Smuzhiyun 	dss_set_go_bits();
1534*4882a593Smuzhiyun 
1535*4882a593Smuzhiyun 	spin_unlock_irqrestore(&data_lock, flags);
1536*4882a593Smuzhiyun 
1537*4882a593Smuzhiyun 	mutex_unlock(&apply_lock);
1538*4882a593Smuzhiyun 
1539*4882a593Smuzhiyun 	return 0;
1540*4882a593Smuzhiyun 
1541*4882a593Smuzhiyun err:
1542*4882a593Smuzhiyun 	mutex_unlock(&apply_lock);
1543*4882a593Smuzhiyun 	return r;
1544*4882a593Smuzhiyun }
1545*4882a593Smuzhiyun 
dss_mgr_register_framedone_handler_compat(struct omap_overlay_manager * mgr,void (* handler)(void *),void * data)1546*4882a593Smuzhiyun static int dss_mgr_register_framedone_handler_compat(struct omap_overlay_manager *mgr,
1547*4882a593Smuzhiyun 		void (*handler)(void *), void *data)
1548*4882a593Smuzhiyun {
1549*4882a593Smuzhiyun 	struct mgr_priv_data *mp = get_mgr_priv(mgr);
1550*4882a593Smuzhiyun 
1551*4882a593Smuzhiyun 	if (mp->framedone_handler)
1552*4882a593Smuzhiyun 		return -EBUSY;
1553*4882a593Smuzhiyun 
1554*4882a593Smuzhiyun 	mp->framedone_handler = handler;
1555*4882a593Smuzhiyun 	mp->framedone_handler_data = data;
1556*4882a593Smuzhiyun 
1557*4882a593Smuzhiyun 	return 0;
1558*4882a593Smuzhiyun }
1559*4882a593Smuzhiyun 
dss_mgr_unregister_framedone_handler_compat(struct omap_overlay_manager * mgr,void (* handler)(void *),void * data)1560*4882a593Smuzhiyun static void dss_mgr_unregister_framedone_handler_compat(struct omap_overlay_manager *mgr,
1561*4882a593Smuzhiyun 		void (*handler)(void *), void *data)
1562*4882a593Smuzhiyun {
1563*4882a593Smuzhiyun 	struct mgr_priv_data *mp = get_mgr_priv(mgr);
1564*4882a593Smuzhiyun 
1565*4882a593Smuzhiyun 	WARN_ON(mp->framedone_handler != handler ||
1566*4882a593Smuzhiyun 			mp->framedone_handler_data != data);
1567*4882a593Smuzhiyun 
1568*4882a593Smuzhiyun 	mp->framedone_handler = NULL;
1569*4882a593Smuzhiyun 	mp->framedone_handler_data = NULL;
1570*4882a593Smuzhiyun }
1571*4882a593Smuzhiyun 
1572*4882a593Smuzhiyun static const struct dss_mgr_ops apply_mgr_ops = {
1573*4882a593Smuzhiyun 	.connect = dss_mgr_connect_compat,
1574*4882a593Smuzhiyun 	.disconnect = dss_mgr_disconnect_compat,
1575*4882a593Smuzhiyun 	.start_update = dss_mgr_start_update_compat,
1576*4882a593Smuzhiyun 	.enable = dss_mgr_enable_compat,
1577*4882a593Smuzhiyun 	.disable = dss_mgr_disable_compat,
1578*4882a593Smuzhiyun 	.set_timings = dss_mgr_set_timings_compat,
1579*4882a593Smuzhiyun 	.set_lcd_config = dss_mgr_set_lcd_config_compat,
1580*4882a593Smuzhiyun 	.register_framedone_handler = dss_mgr_register_framedone_handler_compat,
1581*4882a593Smuzhiyun 	.unregister_framedone_handler = dss_mgr_unregister_framedone_handler_compat,
1582*4882a593Smuzhiyun };
1583*4882a593Smuzhiyun 
1584*4882a593Smuzhiyun static int compat_refcnt;
1585*4882a593Smuzhiyun static DEFINE_MUTEX(compat_init_lock);
1586*4882a593Smuzhiyun 
omapdss_compat_init(void)1587*4882a593Smuzhiyun int omapdss_compat_init(void)
1588*4882a593Smuzhiyun {
1589*4882a593Smuzhiyun 	struct platform_device *pdev = dss_get_core_pdev();
1590*4882a593Smuzhiyun 	int i, r;
1591*4882a593Smuzhiyun 
1592*4882a593Smuzhiyun 	mutex_lock(&compat_init_lock);
1593*4882a593Smuzhiyun 
1594*4882a593Smuzhiyun 	if (compat_refcnt++ > 0)
1595*4882a593Smuzhiyun 		goto out;
1596*4882a593Smuzhiyun 
1597*4882a593Smuzhiyun 	apply_init_priv();
1598*4882a593Smuzhiyun 
1599*4882a593Smuzhiyun 	dss_init_overlay_managers_sysfs(pdev);
1600*4882a593Smuzhiyun 	dss_init_overlays(pdev);
1601*4882a593Smuzhiyun 
1602*4882a593Smuzhiyun 	for (i = 0; i < omap_dss_get_num_overlay_managers(); i++) {
1603*4882a593Smuzhiyun 		struct omap_overlay_manager *mgr;
1604*4882a593Smuzhiyun 
1605*4882a593Smuzhiyun 		mgr = omap_dss_get_overlay_manager(i);
1606*4882a593Smuzhiyun 
1607*4882a593Smuzhiyun 		mgr->set_output = &dss_mgr_set_output;
1608*4882a593Smuzhiyun 		mgr->unset_output = &dss_mgr_unset_output;
1609*4882a593Smuzhiyun 		mgr->apply = &omap_dss_mgr_apply;
1610*4882a593Smuzhiyun 		mgr->set_manager_info = &dss_mgr_set_info;
1611*4882a593Smuzhiyun 		mgr->get_manager_info = &dss_mgr_get_info;
1612*4882a593Smuzhiyun 		mgr->wait_for_go = &dss_mgr_wait_for_go;
1613*4882a593Smuzhiyun 		mgr->wait_for_vsync = &dss_mgr_wait_for_vsync;
1614*4882a593Smuzhiyun 		mgr->get_device = &dss_mgr_get_device;
1615*4882a593Smuzhiyun 	}
1616*4882a593Smuzhiyun 
1617*4882a593Smuzhiyun 	for (i = 0; i < omap_dss_get_num_overlays(); i++) {
1618*4882a593Smuzhiyun 		struct omap_overlay *ovl = omap_dss_get_overlay(i);
1619*4882a593Smuzhiyun 
1620*4882a593Smuzhiyun 		ovl->is_enabled = &dss_ovl_is_enabled;
1621*4882a593Smuzhiyun 		ovl->enable = &dss_ovl_enable;
1622*4882a593Smuzhiyun 		ovl->disable = &dss_ovl_disable;
1623*4882a593Smuzhiyun 		ovl->set_manager = &dss_ovl_set_manager;
1624*4882a593Smuzhiyun 		ovl->unset_manager = &dss_ovl_unset_manager;
1625*4882a593Smuzhiyun 		ovl->set_overlay_info = &dss_ovl_set_info;
1626*4882a593Smuzhiyun 		ovl->get_overlay_info = &dss_ovl_get_info;
1627*4882a593Smuzhiyun 		ovl->wait_for_go = &dss_mgr_wait_for_go_ovl;
1628*4882a593Smuzhiyun 		ovl->get_device = &dss_ovl_get_device;
1629*4882a593Smuzhiyun 	}
1630*4882a593Smuzhiyun 
1631*4882a593Smuzhiyun 	r = dss_install_mgr_ops(&apply_mgr_ops);
1632*4882a593Smuzhiyun 	if (r)
1633*4882a593Smuzhiyun 		goto err_mgr_ops;
1634*4882a593Smuzhiyun 
1635*4882a593Smuzhiyun 	r = display_init_sysfs(pdev);
1636*4882a593Smuzhiyun 	if (r)
1637*4882a593Smuzhiyun 		goto err_disp_sysfs;
1638*4882a593Smuzhiyun 
1639*4882a593Smuzhiyun 	dispc_runtime_get();
1640*4882a593Smuzhiyun 
1641*4882a593Smuzhiyun 	r = dss_dispc_initialize_irq();
1642*4882a593Smuzhiyun 	if (r)
1643*4882a593Smuzhiyun 		goto err_init_irq;
1644*4882a593Smuzhiyun 
1645*4882a593Smuzhiyun 	dispc_runtime_put();
1646*4882a593Smuzhiyun 
1647*4882a593Smuzhiyun out:
1648*4882a593Smuzhiyun 	mutex_unlock(&compat_init_lock);
1649*4882a593Smuzhiyun 
1650*4882a593Smuzhiyun 	return 0;
1651*4882a593Smuzhiyun 
1652*4882a593Smuzhiyun err_init_irq:
1653*4882a593Smuzhiyun 	dispc_runtime_put();
1654*4882a593Smuzhiyun 	display_uninit_sysfs(pdev);
1655*4882a593Smuzhiyun 
1656*4882a593Smuzhiyun err_disp_sysfs:
1657*4882a593Smuzhiyun 	dss_uninstall_mgr_ops();
1658*4882a593Smuzhiyun 
1659*4882a593Smuzhiyun err_mgr_ops:
1660*4882a593Smuzhiyun 	dss_uninit_overlay_managers_sysfs(pdev);
1661*4882a593Smuzhiyun 	dss_uninit_overlays(pdev);
1662*4882a593Smuzhiyun 
1663*4882a593Smuzhiyun 	compat_refcnt--;
1664*4882a593Smuzhiyun 
1665*4882a593Smuzhiyun 	mutex_unlock(&compat_init_lock);
1666*4882a593Smuzhiyun 
1667*4882a593Smuzhiyun 	return r;
1668*4882a593Smuzhiyun }
1669*4882a593Smuzhiyun EXPORT_SYMBOL(omapdss_compat_init);
1670*4882a593Smuzhiyun 
omapdss_compat_uninit(void)1671*4882a593Smuzhiyun void omapdss_compat_uninit(void)
1672*4882a593Smuzhiyun {
1673*4882a593Smuzhiyun 	struct platform_device *pdev = dss_get_core_pdev();
1674*4882a593Smuzhiyun 
1675*4882a593Smuzhiyun 	mutex_lock(&compat_init_lock);
1676*4882a593Smuzhiyun 
1677*4882a593Smuzhiyun 	if (--compat_refcnt > 0)
1678*4882a593Smuzhiyun 		goto out;
1679*4882a593Smuzhiyun 
1680*4882a593Smuzhiyun 	dss_dispc_uninitialize_irq();
1681*4882a593Smuzhiyun 
1682*4882a593Smuzhiyun 	display_uninit_sysfs(pdev);
1683*4882a593Smuzhiyun 
1684*4882a593Smuzhiyun 	dss_uninstall_mgr_ops();
1685*4882a593Smuzhiyun 
1686*4882a593Smuzhiyun 	dss_uninit_overlay_managers_sysfs(pdev);
1687*4882a593Smuzhiyun 	dss_uninit_overlays(pdev);
1688*4882a593Smuzhiyun out:
1689*4882a593Smuzhiyun 	mutex_unlock(&compat_init_lock);
1690*4882a593Smuzhiyun }
1691*4882a593Smuzhiyun EXPORT_SYMBOL(omapdss_compat_uninit);
1692