xref: /OK3568_Linux_fs/kernel/drivers/video/fbdev/omap2/omapfb/displays/panel-tpo-td028ttec1.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Toppoly TD028TTEC1 panel support
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2008 Nokia Corporation
6*4882a593Smuzhiyun  * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * Neo 1973 code (jbt6k74.c):
9*4882a593Smuzhiyun  * Copyright (C) 2006-2007 by OpenMoko, Inc.
10*4882a593Smuzhiyun  * Author: Harald Welte <laforge@openmoko.org>
11*4882a593Smuzhiyun  *
12*4882a593Smuzhiyun  * Ported and adapted from Neo 1973 U-Boot by:
13*4882a593Smuzhiyun  * H. Nikolaus Schaller <hns@goldelico.com>
14*4882a593Smuzhiyun  */
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include <linux/module.h>
17*4882a593Smuzhiyun #include <linux/delay.h>
18*4882a593Smuzhiyun #include <linux/spi/spi.h>
19*4882a593Smuzhiyun #include <linux/gpio.h>
20*4882a593Smuzhiyun #include <video/omapfb_dss.h>
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun struct panel_drv_data {
23*4882a593Smuzhiyun 	struct omap_dss_device dssdev;
24*4882a593Smuzhiyun 	struct omap_dss_device *in;
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun 	int data_lines;
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun 	struct omap_video_timings videomode;
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun 	struct spi_device *spi_dev;
31*4882a593Smuzhiyun };
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun static const struct omap_video_timings td028ttec1_panel_timings = {
34*4882a593Smuzhiyun 	.x_res		= 480,
35*4882a593Smuzhiyun 	.y_res		= 640,
36*4882a593Smuzhiyun 	.pixelclock	= 22153000,
37*4882a593Smuzhiyun 	.hfp		= 24,
38*4882a593Smuzhiyun 	.hsw		= 8,
39*4882a593Smuzhiyun 	.hbp		= 8,
40*4882a593Smuzhiyun 	.vfp		= 4,
41*4882a593Smuzhiyun 	.vsw		= 2,
42*4882a593Smuzhiyun 	.vbp		= 2,
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun 	.vsync_level	= OMAPDSS_SIG_ACTIVE_LOW,
45*4882a593Smuzhiyun 	.hsync_level	= OMAPDSS_SIG_ACTIVE_LOW,
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun 	.data_pclk_edge	= OMAPDSS_DRIVE_SIG_FALLING_EDGE,
48*4882a593Smuzhiyun 	.de_level	= OMAPDSS_SIG_ACTIVE_HIGH,
49*4882a593Smuzhiyun 	.sync_pclk_edge	= OMAPDSS_DRIVE_SIG_RISING_EDGE,
50*4882a593Smuzhiyun };
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun #define JBT_COMMAND	0x000
53*4882a593Smuzhiyun #define JBT_DATA	0x100
54*4882a593Smuzhiyun 
jbt_ret_write_0(struct panel_drv_data * ddata,u8 reg)55*4882a593Smuzhiyun static int jbt_ret_write_0(struct panel_drv_data *ddata, u8 reg)
56*4882a593Smuzhiyun {
57*4882a593Smuzhiyun 	int rc;
58*4882a593Smuzhiyun 	u16 tx_buf = JBT_COMMAND | reg;
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun 	rc = spi_write(ddata->spi_dev, (u8 *)&tx_buf,
61*4882a593Smuzhiyun 			1*sizeof(u16));
62*4882a593Smuzhiyun 	if (rc != 0)
63*4882a593Smuzhiyun 		dev_err(&ddata->spi_dev->dev,
64*4882a593Smuzhiyun 			"jbt_ret_write_0 spi_write ret %d\n", rc);
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun 	return rc;
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun 
jbt_reg_write_1(struct panel_drv_data * ddata,u8 reg,u8 data)69*4882a593Smuzhiyun static int jbt_reg_write_1(struct panel_drv_data *ddata, u8 reg, u8 data)
70*4882a593Smuzhiyun {
71*4882a593Smuzhiyun 	int rc;
72*4882a593Smuzhiyun 	u16 tx_buf[2];
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 	tx_buf[0] = JBT_COMMAND | reg;
75*4882a593Smuzhiyun 	tx_buf[1] = JBT_DATA | data;
76*4882a593Smuzhiyun 	rc = spi_write(ddata->spi_dev, (u8 *)tx_buf,
77*4882a593Smuzhiyun 			2*sizeof(u16));
78*4882a593Smuzhiyun 	if (rc != 0)
79*4882a593Smuzhiyun 		dev_err(&ddata->spi_dev->dev,
80*4882a593Smuzhiyun 			"jbt_reg_write_1 spi_write ret %d\n", rc);
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun 	return rc;
83*4882a593Smuzhiyun }
84*4882a593Smuzhiyun 
jbt_reg_write_2(struct panel_drv_data * ddata,u8 reg,u16 data)85*4882a593Smuzhiyun static int jbt_reg_write_2(struct panel_drv_data *ddata, u8 reg, u16 data)
86*4882a593Smuzhiyun {
87*4882a593Smuzhiyun 	int rc;
88*4882a593Smuzhiyun 	u16 tx_buf[3];
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun 	tx_buf[0] = JBT_COMMAND | reg;
91*4882a593Smuzhiyun 	tx_buf[1] = JBT_DATA | (data >> 8);
92*4882a593Smuzhiyun 	tx_buf[2] = JBT_DATA | (data & 0xff);
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	rc = spi_write(ddata->spi_dev, (u8 *)tx_buf,
95*4882a593Smuzhiyun 			3*sizeof(u16));
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 	if (rc != 0)
98*4882a593Smuzhiyun 		dev_err(&ddata->spi_dev->dev,
99*4882a593Smuzhiyun 			"jbt_reg_write_2 spi_write ret %d\n", rc);
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	return rc;
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun enum jbt_register {
105*4882a593Smuzhiyun 	JBT_REG_SLEEP_IN		= 0x10,
106*4882a593Smuzhiyun 	JBT_REG_SLEEP_OUT		= 0x11,
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	JBT_REG_DISPLAY_OFF		= 0x28,
109*4882a593Smuzhiyun 	JBT_REG_DISPLAY_ON		= 0x29,
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 	JBT_REG_RGB_FORMAT		= 0x3a,
112*4882a593Smuzhiyun 	JBT_REG_QUAD_RATE		= 0x3b,
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	JBT_REG_POWER_ON_OFF		= 0xb0,
115*4882a593Smuzhiyun 	JBT_REG_BOOSTER_OP		= 0xb1,
116*4882a593Smuzhiyun 	JBT_REG_BOOSTER_MODE		= 0xb2,
117*4882a593Smuzhiyun 	JBT_REG_BOOSTER_FREQ		= 0xb3,
118*4882a593Smuzhiyun 	JBT_REG_OPAMP_SYSCLK		= 0xb4,
119*4882a593Smuzhiyun 	JBT_REG_VSC_VOLTAGE		= 0xb5,
120*4882a593Smuzhiyun 	JBT_REG_VCOM_VOLTAGE		= 0xb6,
121*4882a593Smuzhiyun 	JBT_REG_EXT_DISPL		= 0xb7,
122*4882a593Smuzhiyun 	JBT_REG_OUTPUT_CONTROL		= 0xb8,
123*4882a593Smuzhiyun 	JBT_REG_DCCLK_DCEV		= 0xb9,
124*4882a593Smuzhiyun 	JBT_REG_DISPLAY_MODE1		= 0xba,
125*4882a593Smuzhiyun 	JBT_REG_DISPLAY_MODE2		= 0xbb,
126*4882a593Smuzhiyun 	JBT_REG_DISPLAY_MODE		= 0xbc,
127*4882a593Smuzhiyun 	JBT_REG_ASW_SLEW		= 0xbd,
128*4882a593Smuzhiyun 	JBT_REG_DUMMY_DISPLAY		= 0xbe,
129*4882a593Smuzhiyun 	JBT_REG_DRIVE_SYSTEM		= 0xbf,
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	JBT_REG_SLEEP_OUT_FR_A		= 0xc0,
132*4882a593Smuzhiyun 	JBT_REG_SLEEP_OUT_FR_B		= 0xc1,
133*4882a593Smuzhiyun 	JBT_REG_SLEEP_OUT_FR_C		= 0xc2,
134*4882a593Smuzhiyun 	JBT_REG_SLEEP_IN_LCCNT_D	= 0xc3,
135*4882a593Smuzhiyun 	JBT_REG_SLEEP_IN_LCCNT_E	= 0xc4,
136*4882a593Smuzhiyun 	JBT_REG_SLEEP_IN_LCCNT_F	= 0xc5,
137*4882a593Smuzhiyun 	JBT_REG_SLEEP_IN_LCCNT_G	= 0xc6,
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	JBT_REG_GAMMA1_FINE_1		= 0xc7,
140*4882a593Smuzhiyun 	JBT_REG_GAMMA1_FINE_2		= 0xc8,
141*4882a593Smuzhiyun 	JBT_REG_GAMMA1_INCLINATION	= 0xc9,
142*4882a593Smuzhiyun 	JBT_REG_GAMMA1_BLUE_OFFSET	= 0xca,
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	JBT_REG_BLANK_CONTROL		= 0xcf,
145*4882a593Smuzhiyun 	JBT_REG_BLANK_TH_TV		= 0xd0,
146*4882a593Smuzhiyun 	JBT_REG_CKV_ON_OFF		= 0xd1,
147*4882a593Smuzhiyun 	JBT_REG_CKV_1_2			= 0xd2,
148*4882a593Smuzhiyun 	JBT_REG_OEV_TIMING		= 0xd3,
149*4882a593Smuzhiyun 	JBT_REG_ASW_TIMING_1		= 0xd4,
150*4882a593Smuzhiyun 	JBT_REG_ASW_TIMING_2		= 0xd5,
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	JBT_REG_HCLOCK_VGA		= 0xec,
153*4882a593Smuzhiyun 	JBT_REG_HCLOCK_QVGA		= 0xed,
154*4882a593Smuzhiyun };
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun #define to_panel_data(p) container_of(p, struct panel_drv_data, dssdev)
157*4882a593Smuzhiyun 
td028ttec1_panel_connect(struct omap_dss_device * dssdev)158*4882a593Smuzhiyun static int td028ttec1_panel_connect(struct omap_dss_device *dssdev)
159*4882a593Smuzhiyun {
160*4882a593Smuzhiyun 	struct panel_drv_data *ddata = to_panel_data(dssdev);
161*4882a593Smuzhiyun 	struct omap_dss_device *in = ddata->in;
162*4882a593Smuzhiyun 	int r;
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	if (omapdss_device_is_connected(dssdev))
165*4882a593Smuzhiyun 		return 0;
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	r = in->ops.dpi->connect(in, dssdev);
168*4882a593Smuzhiyun 	if (r)
169*4882a593Smuzhiyun 		return r;
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	return 0;
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun 
td028ttec1_panel_disconnect(struct omap_dss_device * dssdev)174*4882a593Smuzhiyun static void td028ttec1_panel_disconnect(struct omap_dss_device *dssdev)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun 	struct panel_drv_data *ddata = to_panel_data(dssdev);
177*4882a593Smuzhiyun 	struct omap_dss_device *in = ddata->in;
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	if (!omapdss_device_is_connected(dssdev))
180*4882a593Smuzhiyun 		return;
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	in->ops.dpi->disconnect(in, dssdev);
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun 
td028ttec1_panel_enable(struct omap_dss_device * dssdev)185*4882a593Smuzhiyun static int td028ttec1_panel_enable(struct omap_dss_device *dssdev)
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun 	struct panel_drv_data *ddata = to_panel_data(dssdev);
188*4882a593Smuzhiyun 	struct omap_dss_device *in = ddata->in;
189*4882a593Smuzhiyun 	int r;
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	if (!omapdss_device_is_connected(dssdev))
192*4882a593Smuzhiyun 		return -ENODEV;
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	if (omapdss_device_is_enabled(dssdev))
195*4882a593Smuzhiyun 		return 0;
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	if (ddata->data_lines)
198*4882a593Smuzhiyun 		in->ops.dpi->set_data_lines(in, ddata->data_lines);
199*4882a593Smuzhiyun 	in->ops.dpi->set_timings(in, &ddata->videomode);
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	r = in->ops.dpi->enable(in);
202*4882a593Smuzhiyun 	if (r)
203*4882a593Smuzhiyun 		return r;
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	dev_dbg(dssdev->dev, "td028ttec1_panel_enable() - state %d\n",
206*4882a593Smuzhiyun 		dssdev->state);
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	/* three times command zero */
209*4882a593Smuzhiyun 	r |= jbt_ret_write_0(ddata, 0x00);
210*4882a593Smuzhiyun 	usleep_range(1000, 2000);
211*4882a593Smuzhiyun 	r |= jbt_ret_write_0(ddata, 0x00);
212*4882a593Smuzhiyun 	usleep_range(1000, 2000);
213*4882a593Smuzhiyun 	r |= jbt_ret_write_0(ddata, 0x00);
214*4882a593Smuzhiyun 	usleep_range(1000, 2000);
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	if (r) {
217*4882a593Smuzhiyun 		dev_warn(dssdev->dev, "transfer error\n");
218*4882a593Smuzhiyun 		goto transfer_err;
219*4882a593Smuzhiyun 	}
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	/* deep standby out */
222*4882a593Smuzhiyun 	r |= jbt_reg_write_1(ddata, JBT_REG_POWER_ON_OFF, 0x17);
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	/* RGB I/F on, RAM write off, QVGA through, SIGCON enable */
225*4882a593Smuzhiyun 	r |= jbt_reg_write_1(ddata, JBT_REG_DISPLAY_MODE, 0x80);
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	/* Quad mode off */
228*4882a593Smuzhiyun 	r |= jbt_reg_write_1(ddata, JBT_REG_QUAD_RATE, 0x00);
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	/* AVDD on, XVDD on */
231*4882a593Smuzhiyun 	r |= jbt_reg_write_1(ddata, JBT_REG_POWER_ON_OFF, 0x16);
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	/* Output control */
234*4882a593Smuzhiyun 	r |= jbt_reg_write_2(ddata, JBT_REG_OUTPUT_CONTROL, 0xfff9);
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	/* Sleep mode off */
237*4882a593Smuzhiyun 	r |= jbt_ret_write_0(ddata, JBT_REG_SLEEP_OUT);
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	/* at this point we have like 50% grey */
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	/* initialize register set */
242*4882a593Smuzhiyun 	r |= jbt_reg_write_1(ddata, JBT_REG_DISPLAY_MODE1, 0x01);
243*4882a593Smuzhiyun 	r |= jbt_reg_write_1(ddata, JBT_REG_DISPLAY_MODE2, 0x00);
244*4882a593Smuzhiyun 	r |= jbt_reg_write_1(ddata, JBT_REG_RGB_FORMAT, 0x60);
245*4882a593Smuzhiyun 	r |= jbt_reg_write_1(ddata, JBT_REG_DRIVE_SYSTEM, 0x10);
246*4882a593Smuzhiyun 	r |= jbt_reg_write_1(ddata, JBT_REG_BOOSTER_OP, 0x56);
247*4882a593Smuzhiyun 	r |= jbt_reg_write_1(ddata, JBT_REG_BOOSTER_MODE, 0x33);
248*4882a593Smuzhiyun 	r |= jbt_reg_write_1(ddata, JBT_REG_BOOSTER_FREQ, 0x11);
249*4882a593Smuzhiyun 	r |= jbt_reg_write_1(ddata, JBT_REG_BOOSTER_FREQ, 0x11);
250*4882a593Smuzhiyun 	r |= jbt_reg_write_1(ddata, JBT_REG_OPAMP_SYSCLK, 0x02);
251*4882a593Smuzhiyun 	r |= jbt_reg_write_1(ddata, JBT_REG_VSC_VOLTAGE, 0x2b);
252*4882a593Smuzhiyun 	r |= jbt_reg_write_1(ddata, JBT_REG_VCOM_VOLTAGE, 0x40);
253*4882a593Smuzhiyun 	r |= jbt_reg_write_1(ddata, JBT_REG_EXT_DISPL, 0x03);
254*4882a593Smuzhiyun 	r |= jbt_reg_write_1(ddata, JBT_REG_DCCLK_DCEV, 0x04);
255*4882a593Smuzhiyun 	/*
256*4882a593Smuzhiyun 	 * default of 0x02 in JBT_REG_ASW_SLEW responsible for 72Hz requirement
257*4882a593Smuzhiyun 	 * to avoid red / blue flicker
258*4882a593Smuzhiyun 	 */
259*4882a593Smuzhiyun 	r |= jbt_reg_write_1(ddata, JBT_REG_ASW_SLEW, 0x04);
260*4882a593Smuzhiyun 	r |= jbt_reg_write_1(ddata, JBT_REG_DUMMY_DISPLAY, 0x00);
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	r |= jbt_reg_write_1(ddata, JBT_REG_SLEEP_OUT_FR_A, 0x11);
263*4882a593Smuzhiyun 	r |= jbt_reg_write_1(ddata, JBT_REG_SLEEP_OUT_FR_B, 0x11);
264*4882a593Smuzhiyun 	r |= jbt_reg_write_1(ddata, JBT_REG_SLEEP_OUT_FR_C, 0x11);
265*4882a593Smuzhiyun 	r |= jbt_reg_write_2(ddata, JBT_REG_SLEEP_IN_LCCNT_D, 0x2040);
266*4882a593Smuzhiyun 	r |= jbt_reg_write_2(ddata, JBT_REG_SLEEP_IN_LCCNT_E, 0x60c0);
267*4882a593Smuzhiyun 	r |= jbt_reg_write_2(ddata, JBT_REG_SLEEP_IN_LCCNT_F, 0x1020);
268*4882a593Smuzhiyun 	r |= jbt_reg_write_2(ddata, JBT_REG_SLEEP_IN_LCCNT_G, 0x60c0);
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	r |= jbt_reg_write_2(ddata, JBT_REG_GAMMA1_FINE_1, 0x5533);
271*4882a593Smuzhiyun 	r |= jbt_reg_write_1(ddata, JBT_REG_GAMMA1_FINE_2, 0x00);
272*4882a593Smuzhiyun 	r |= jbt_reg_write_1(ddata, JBT_REG_GAMMA1_INCLINATION, 0x00);
273*4882a593Smuzhiyun 	r |= jbt_reg_write_1(ddata, JBT_REG_GAMMA1_BLUE_OFFSET, 0x00);
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	r |= jbt_reg_write_2(ddata, JBT_REG_HCLOCK_VGA, 0x1f0);
276*4882a593Smuzhiyun 	r |= jbt_reg_write_1(ddata, JBT_REG_BLANK_CONTROL, 0x02);
277*4882a593Smuzhiyun 	r |= jbt_reg_write_2(ddata, JBT_REG_BLANK_TH_TV, 0x0804);
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	r |= jbt_reg_write_1(ddata, JBT_REG_CKV_ON_OFF, 0x01);
280*4882a593Smuzhiyun 	r |= jbt_reg_write_2(ddata, JBT_REG_CKV_1_2, 0x0000);
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 	r |= jbt_reg_write_2(ddata, JBT_REG_OEV_TIMING, 0x0d0e);
283*4882a593Smuzhiyun 	r |= jbt_reg_write_2(ddata, JBT_REG_ASW_TIMING_1, 0x11a4);
284*4882a593Smuzhiyun 	r |= jbt_reg_write_1(ddata, JBT_REG_ASW_TIMING_2, 0x0e);
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 	r |= jbt_ret_write_0(ddata, JBT_REG_DISPLAY_ON);
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	dssdev->state = OMAP_DSS_DISPLAY_ACTIVE;
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun transfer_err:
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 	return r ? -EIO : 0;
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun 
td028ttec1_panel_disable(struct omap_dss_device * dssdev)295*4882a593Smuzhiyun static void td028ttec1_panel_disable(struct omap_dss_device *dssdev)
296*4882a593Smuzhiyun {
297*4882a593Smuzhiyun 	struct panel_drv_data *ddata = to_panel_data(dssdev);
298*4882a593Smuzhiyun 	struct omap_dss_device *in = ddata->in;
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	if (!omapdss_device_is_enabled(dssdev))
301*4882a593Smuzhiyun 		return;
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	dev_dbg(dssdev->dev, "td028ttec1_panel_disable()\n");
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 	jbt_ret_write_0(ddata, JBT_REG_DISPLAY_OFF);
306*4882a593Smuzhiyun 	jbt_reg_write_2(ddata, JBT_REG_OUTPUT_CONTROL, 0x8002);
307*4882a593Smuzhiyun 	jbt_ret_write_0(ddata, JBT_REG_SLEEP_IN);
308*4882a593Smuzhiyun 	jbt_reg_write_1(ddata, JBT_REG_POWER_ON_OFF, 0x00);
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	in->ops.dpi->disable(in);
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	dssdev->state = OMAP_DSS_DISPLAY_DISABLED;
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun 
td028ttec1_panel_set_timings(struct omap_dss_device * dssdev,struct omap_video_timings * timings)315*4882a593Smuzhiyun static void td028ttec1_panel_set_timings(struct omap_dss_device *dssdev,
316*4882a593Smuzhiyun 		struct omap_video_timings *timings)
317*4882a593Smuzhiyun {
318*4882a593Smuzhiyun 	struct panel_drv_data *ddata = to_panel_data(dssdev);
319*4882a593Smuzhiyun 	struct omap_dss_device *in = ddata->in;
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 	ddata->videomode = *timings;
322*4882a593Smuzhiyun 	dssdev->panel.timings = *timings;
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	in->ops.dpi->set_timings(in, timings);
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun 
td028ttec1_panel_get_timings(struct omap_dss_device * dssdev,struct omap_video_timings * timings)327*4882a593Smuzhiyun static void td028ttec1_panel_get_timings(struct omap_dss_device *dssdev,
328*4882a593Smuzhiyun 		struct omap_video_timings *timings)
329*4882a593Smuzhiyun {
330*4882a593Smuzhiyun 	struct panel_drv_data *ddata = to_panel_data(dssdev);
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 	*timings = ddata->videomode;
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun 
td028ttec1_panel_check_timings(struct omap_dss_device * dssdev,struct omap_video_timings * timings)335*4882a593Smuzhiyun static int td028ttec1_panel_check_timings(struct omap_dss_device *dssdev,
336*4882a593Smuzhiyun 		struct omap_video_timings *timings)
337*4882a593Smuzhiyun {
338*4882a593Smuzhiyun 	struct panel_drv_data *ddata = to_panel_data(dssdev);
339*4882a593Smuzhiyun 	struct omap_dss_device *in = ddata->in;
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	return in->ops.dpi->check_timings(in, timings);
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun static struct omap_dss_driver td028ttec1_ops = {
345*4882a593Smuzhiyun 	.connect	= td028ttec1_panel_connect,
346*4882a593Smuzhiyun 	.disconnect	= td028ttec1_panel_disconnect,
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	.enable		= td028ttec1_panel_enable,
349*4882a593Smuzhiyun 	.disable	= td028ttec1_panel_disable,
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	.set_timings	= td028ttec1_panel_set_timings,
352*4882a593Smuzhiyun 	.get_timings	= td028ttec1_panel_get_timings,
353*4882a593Smuzhiyun 	.check_timings	= td028ttec1_panel_check_timings,
354*4882a593Smuzhiyun };
355*4882a593Smuzhiyun 
td028ttec1_probe_of(struct spi_device * spi)356*4882a593Smuzhiyun static int td028ttec1_probe_of(struct spi_device *spi)
357*4882a593Smuzhiyun {
358*4882a593Smuzhiyun 	struct device_node *node = spi->dev.of_node;
359*4882a593Smuzhiyun 	struct panel_drv_data *ddata = dev_get_drvdata(&spi->dev);
360*4882a593Smuzhiyun 	struct omap_dss_device *in;
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	in = omapdss_of_find_source_for_first_ep(node);
363*4882a593Smuzhiyun 	if (IS_ERR(in)) {
364*4882a593Smuzhiyun 		dev_err(&spi->dev, "failed to find video source\n");
365*4882a593Smuzhiyun 		return PTR_ERR(in);
366*4882a593Smuzhiyun 	}
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	ddata->in = in;
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	return 0;
371*4882a593Smuzhiyun }
372*4882a593Smuzhiyun 
td028ttec1_panel_probe(struct spi_device * spi)373*4882a593Smuzhiyun static int td028ttec1_panel_probe(struct spi_device *spi)
374*4882a593Smuzhiyun {
375*4882a593Smuzhiyun 	struct panel_drv_data *ddata;
376*4882a593Smuzhiyun 	struct omap_dss_device *dssdev;
377*4882a593Smuzhiyun 	int r;
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	dev_dbg(&spi->dev, "%s\n", __func__);
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	if (!spi->dev.of_node)
382*4882a593Smuzhiyun 		return -ENODEV;
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	spi->bits_per_word = 9;
385*4882a593Smuzhiyun 	spi->mode = SPI_MODE_3;
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 	r = spi_setup(spi);
388*4882a593Smuzhiyun 	if (r < 0) {
389*4882a593Smuzhiyun 		dev_err(&spi->dev, "spi_setup failed: %d\n", r);
390*4882a593Smuzhiyun 		return r;
391*4882a593Smuzhiyun 	}
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 	ddata = devm_kzalloc(&spi->dev, sizeof(*ddata), GFP_KERNEL);
394*4882a593Smuzhiyun 	if (ddata == NULL)
395*4882a593Smuzhiyun 		return -ENOMEM;
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	dev_set_drvdata(&spi->dev, ddata);
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 	ddata->spi_dev = spi;
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun 	r = td028ttec1_probe_of(spi);
402*4882a593Smuzhiyun 	if (r)
403*4882a593Smuzhiyun 		return r;
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun 	ddata->videomode = td028ttec1_panel_timings;
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 	dssdev = &ddata->dssdev;
408*4882a593Smuzhiyun 	dssdev->dev = &spi->dev;
409*4882a593Smuzhiyun 	dssdev->driver = &td028ttec1_ops;
410*4882a593Smuzhiyun 	dssdev->type = OMAP_DISPLAY_TYPE_DPI;
411*4882a593Smuzhiyun 	dssdev->owner = THIS_MODULE;
412*4882a593Smuzhiyun 	dssdev->panel.timings = ddata->videomode;
413*4882a593Smuzhiyun 	dssdev->phy.dpi.data_lines = ddata->data_lines;
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	r = omapdss_register_display(dssdev);
416*4882a593Smuzhiyun 	if (r) {
417*4882a593Smuzhiyun 		dev_err(&spi->dev, "Failed to register panel\n");
418*4882a593Smuzhiyun 		goto err_reg;
419*4882a593Smuzhiyun 	}
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun 	return 0;
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun err_reg:
424*4882a593Smuzhiyun 	omap_dss_put_device(ddata->in);
425*4882a593Smuzhiyun 	return r;
426*4882a593Smuzhiyun }
427*4882a593Smuzhiyun 
td028ttec1_panel_remove(struct spi_device * spi)428*4882a593Smuzhiyun static int td028ttec1_panel_remove(struct spi_device *spi)
429*4882a593Smuzhiyun {
430*4882a593Smuzhiyun 	struct panel_drv_data *ddata = dev_get_drvdata(&spi->dev);
431*4882a593Smuzhiyun 	struct omap_dss_device *dssdev = &ddata->dssdev;
432*4882a593Smuzhiyun 	struct omap_dss_device *in = ddata->in;
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 	dev_dbg(&ddata->spi_dev->dev, "%s\n", __func__);
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun 	omapdss_unregister_display(dssdev);
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun 	td028ttec1_panel_disable(dssdev);
439*4882a593Smuzhiyun 	td028ttec1_panel_disconnect(dssdev);
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 	omap_dss_put_device(in);
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	return 0;
444*4882a593Smuzhiyun }
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun static const struct of_device_id td028ttec1_of_match[] = {
447*4882a593Smuzhiyun 	{ .compatible = "omapdss,tpo,td028ttec1", },
448*4882a593Smuzhiyun 	/* keep to not break older DTB */
449*4882a593Smuzhiyun 	{ .compatible = "omapdss,toppoly,td028ttec1", },
450*4882a593Smuzhiyun 	{},
451*4882a593Smuzhiyun };
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, td028ttec1_of_match);
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun static const struct spi_device_id td028ttec1_ids[] = {
456*4882a593Smuzhiyun 	{ "toppoly,td028ttec1", 0 },
457*4882a593Smuzhiyun 	{ "tpo,td028ttec1", 0},
458*4882a593Smuzhiyun 	{ /* sentinel */ }
459*4882a593Smuzhiyun };
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun MODULE_DEVICE_TABLE(spi, td028ttec1_ids);
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun static struct spi_driver td028ttec1_spi_driver = {
464*4882a593Smuzhiyun 	.probe		= td028ttec1_panel_probe,
465*4882a593Smuzhiyun 	.remove		= td028ttec1_panel_remove,
466*4882a593Smuzhiyun 	.id_table	= td028ttec1_ids,
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun 	.driver         = {
469*4882a593Smuzhiyun 		.name   = "panel-tpo-td028ttec1",
470*4882a593Smuzhiyun 		.of_match_table = td028ttec1_of_match,
471*4882a593Smuzhiyun 		.suppress_bind_attrs = true,
472*4882a593Smuzhiyun 	},
473*4882a593Smuzhiyun };
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun module_spi_driver(td028ttec1_spi_driver);
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun MODULE_AUTHOR("H. Nikolaus Schaller <hns@goldelico.com>");
478*4882a593Smuzhiyun MODULE_DESCRIPTION("Toppoly TD028TTEC1 panel driver");
479*4882a593Smuzhiyun MODULE_LICENSE("GPL");
480