1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * OMAP1 Special OptimiSed Screen Interface support
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2004-2005 Nokia Corporation
6*4882a593Smuzhiyun * Author: Juha Yrjölä <juha.yrjola@nokia.com>
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun #include <linux/module.h>
9*4882a593Smuzhiyun #include <linux/mm.h>
10*4882a593Smuzhiyun #include <linux/clk.h>
11*4882a593Smuzhiyun #include <linux/irq.h>
12*4882a593Smuzhiyun #include <linux/io.h>
13*4882a593Smuzhiyun #include <linux/interrupt.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include <linux/omap-dma.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #include "omapfb.h"
18*4882a593Smuzhiyun #include "lcdc.h"
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #define MODULE_NAME "omapfb-sossi"
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #define OMAP_SOSSI_BASE 0xfffbac00
23*4882a593Smuzhiyun #define SOSSI_ID_REG 0x00
24*4882a593Smuzhiyun #define SOSSI_INIT1_REG 0x04
25*4882a593Smuzhiyun #define SOSSI_INIT2_REG 0x08
26*4882a593Smuzhiyun #define SOSSI_INIT3_REG 0x0c
27*4882a593Smuzhiyun #define SOSSI_FIFO_REG 0x10
28*4882a593Smuzhiyun #define SOSSI_REOTABLE_REG 0x14
29*4882a593Smuzhiyun #define SOSSI_TEARING_REG 0x18
30*4882a593Smuzhiyun #define SOSSI_INIT1B_REG 0x1c
31*4882a593Smuzhiyun #define SOSSI_FIFOB_REG 0x20
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #define DMA_GSCR 0xfffedc04
34*4882a593Smuzhiyun #define DMA_LCD_CCR 0xfffee3c2
35*4882a593Smuzhiyun #define DMA_LCD_CTRL 0xfffee3c4
36*4882a593Smuzhiyun #define DMA_LCD_LCH_CTRL 0xfffee3ea
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #define CONF_SOSSI_RESET_R (1 << 23)
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun #define RD_ACCESS 0
41*4882a593Smuzhiyun #define WR_ACCESS 1
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun #define SOSSI_MAX_XMIT_BYTES (512 * 1024)
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun static struct {
46*4882a593Smuzhiyun void __iomem *base;
47*4882a593Smuzhiyun struct clk *fck;
48*4882a593Smuzhiyun unsigned long fck_hz;
49*4882a593Smuzhiyun spinlock_t lock;
50*4882a593Smuzhiyun int bus_pick_count;
51*4882a593Smuzhiyun int bus_pick_width;
52*4882a593Smuzhiyun int tearsync_mode;
53*4882a593Smuzhiyun int tearsync_line;
54*4882a593Smuzhiyun void (*lcdc_callback)(void *data);
55*4882a593Smuzhiyun void *lcdc_callback_data;
56*4882a593Smuzhiyun int vsync_dma_pending;
57*4882a593Smuzhiyun /* timing for read and write access */
58*4882a593Smuzhiyun int clk_div;
59*4882a593Smuzhiyun u8 clk_tw0[2];
60*4882a593Smuzhiyun u8 clk_tw1[2];
61*4882a593Smuzhiyun /*
62*4882a593Smuzhiyun * if last_access is the same as current we don't have to change
63*4882a593Smuzhiyun * the timings
64*4882a593Smuzhiyun */
65*4882a593Smuzhiyun int last_access;
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun struct omapfb_device *fbdev;
68*4882a593Smuzhiyun } sossi;
69*4882a593Smuzhiyun
sossi_read_reg(int reg)70*4882a593Smuzhiyun static inline u32 sossi_read_reg(int reg)
71*4882a593Smuzhiyun {
72*4882a593Smuzhiyun return readl(sossi.base + reg);
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun
sossi_read_reg16(int reg)75*4882a593Smuzhiyun static inline u16 sossi_read_reg16(int reg)
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun return readw(sossi.base + reg);
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun
sossi_read_reg8(int reg)80*4882a593Smuzhiyun static inline u8 sossi_read_reg8(int reg)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun return readb(sossi.base + reg);
83*4882a593Smuzhiyun }
84*4882a593Smuzhiyun
sossi_write_reg(int reg,u32 value)85*4882a593Smuzhiyun static inline void sossi_write_reg(int reg, u32 value)
86*4882a593Smuzhiyun {
87*4882a593Smuzhiyun writel(value, sossi.base + reg);
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun
sossi_write_reg16(int reg,u16 value)90*4882a593Smuzhiyun static inline void sossi_write_reg16(int reg, u16 value)
91*4882a593Smuzhiyun {
92*4882a593Smuzhiyun writew(value, sossi.base + reg);
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun
sossi_write_reg8(int reg,u8 value)95*4882a593Smuzhiyun static inline void sossi_write_reg8(int reg, u8 value)
96*4882a593Smuzhiyun {
97*4882a593Smuzhiyun writeb(value, sossi.base + reg);
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun
sossi_set_bits(int reg,u32 bits)100*4882a593Smuzhiyun static void sossi_set_bits(int reg, u32 bits)
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun sossi_write_reg(reg, sossi_read_reg(reg) | bits);
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun
sossi_clear_bits(int reg,u32 bits)105*4882a593Smuzhiyun static void sossi_clear_bits(int reg, u32 bits)
106*4882a593Smuzhiyun {
107*4882a593Smuzhiyun sossi_write_reg(reg, sossi_read_reg(reg) & ~bits);
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun #define HZ_TO_PS(x) (1000000000 / (x / 1000))
111*4882a593Smuzhiyun
ps_to_sossi_ticks(u32 ps,int div)112*4882a593Smuzhiyun static u32 ps_to_sossi_ticks(u32 ps, int div)
113*4882a593Smuzhiyun {
114*4882a593Smuzhiyun u32 clk_period = HZ_TO_PS(sossi.fck_hz) * div;
115*4882a593Smuzhiyun return (clk_period + ps - 1) / clk_period;
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun
calc_rd_timings(struct extif_timings * t)118*4882a593Smuzhiyun static int calc_rd_timings(struct extif_timings *t)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun u32 tw0, tw1;
121*4882a593Smuzhiyun int reon, reoff, recyc, actim;
122*4882a593Smuzhiyun int div = t->clk_div;
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun /*
125*4882a593Smuzhiyun * Make sure that after conversion it still holds that:
126*4882a593Smuzhiyun * reoff > reon, recyc >= reoff, actim > reon
127*4882a593Smuzhiyun */
128*4882a593Smuzhiyun reon = ps_to_sossi_ticks(t->re_on_time, div);
129*4882a593Smuzhiyun /* reon will be exactly one sossi tick */
130*4882a593Smuzhiyun if (reon > 1)
131*4882a593Smuzhiyun return -1;
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun reoff = ps_to_sossi_ticks(t->re_off_time, div);
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun if (reoff <= reon)
136*4882a593Smuzhiyun reoff = reon + 1;
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun tw0 = reoff - reon;
139*4882a593Smuzhiyun if (tw0 > 0x10)
140*4882a593Smuzhiyun return -1;
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun recyc = ps_to_sossi_ticks(t->re_cycle_time, div);
143*4882a593Smuzhiyun if (recyc <= reoff)
144*4882a593Smuzhiyun recyc = reoff + 1;
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun tw1 = recyc - tw0;
147*4882a593Smuzhiyun /* values less then 3 result in the SOSSI block resetting itself */
148*4882a593Smuzhiyun if (tw1 < 3)
149*4882a593Smuzhiyun tw1 = 3;
150*4882a593Smuzhiyun if (tw1 > 0x40)
151*4882a593Smuzhiyun return -1;
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun actim = ps_to_sossi_ticks(t->access_time, div);
154*4882a593Smuzhiyun if (actim < reoff)
155*4882a593Smuzhiyun actim++;
156*4882a593Smuzhiyun /*
157*4882a593Smuzhiyun * access time (data hold time) will be exactly one sossi
158*4882a593Smuzhiyun * tick
159*4882a593Smuzhiyun */
160*4882a593Smuzhiyun if (actim - reoff > 1)
161*4882a593Smuzhiyun return -1;
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun t->tim[0] = tw0 - 1;
164*4882a593Smuzhiyun t->tim[1] = tw1 - 1;
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun return 0;
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun
calc_wr_timings(struct extif_timings * t)169*4882a593Smuzhiyun static int calc_wr_timings(struct extif_timings *t)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun u32 tw0, tw1;
172*4882a593Smuzhiyun int weon, weoff, wecyc;
173*4882a593Smuzhiyun int div = t->clk_div;
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun /*
176*4882a593Smuzhiyun * Make sure that after conversion it still holds that:
177*4882a593Smuzhiyun * weoff > weon, wecyc >= weoff
178*4882a593Smuzhiyun */
179*4882a593Smuzhiyun weon = ps_to_sossi_ticks(t->we_on_time, div);
180*4882a593Smuzhiyun /* weon will be exactly one sossi tick */
181*4882a593Smuzhiyun if (weon > 1)
182*4882a593Smuzhiyun return -1;
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun weoff = ps_to_sossi_ticks(t->we_off_time, div);
185*4882a593Smuzhiyun if (weoff <= weon)
186*4882a593Smuzhiyun weoff = weon + 1;
187*4882a593Smuzhiyun tw0 = weoff - weon;
188*4882a593Smuzhiyun if (tw0 > 0x10)
189*4882a593Smuzhiyun return -1;
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun wecyc = ps_to_sossi_ticks(t->we_cycle_time, div);
192*4882a593Smuzhiyun if (wecyc <= weoff)
193*4882a593Smuzhiyun wecyc = weoff + 1;
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun tw1 = wecyc - tw0;
196*4882a593Smuzhiyun /* values less then 3 result in the SOSSI block resetting itself */
197*4882a593Smuzhiyun if (tw1 < 3)
198*4882a593Smuzhiyun tw1 = 3;
199*4882a593Smuzhiyun if (tw1 > 0x40)
200*4882a593Smuzhiyun return -1;
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun t->tim[2] = tw0 - 1;
203*4882a593Smuzhiyun t->tim[3] = tw1 - 1;
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun return 0;
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun
_set_timing(int div,int tw0,int tw1)208*4882a593Smuzhiyun static void _set_timing(int div, int tw0, int tw1)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun u32 l;
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun #ifdef VERBOSE
213*4882a593Smuzhiyun dev_dbg(sossi.fbdev->dev, "Using TW0 = %d, TW1 = %d, div = %d\n",
214*4882a593Smuzhiyun tw0 + 1, tw1 + 1, div);
215*4882a593Smuzhiyun #endif
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun clk_set_rate(sossi.fck, sossi.fck_hz / div);
218*4882a593Smuzhiyun clk_enable(sossi.fck);
219*4882a593Smuzhiyun l = sossi_read_reg(SOSSI_INIT1_REG);
220*4882a593Smuzhiyun l &= ~((0x0f << 20) | (0x3f << 24));
221*4882a593Smuzhiyun l |= (tw0 << 20) | (tw1 << 24);
222*4882a593Smuzhiyun sossi_write_reg(SOSSI_INIT1_REG, l);
223*4882a593Smuzhiyun clk_disable(sossi.fck);
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun
_set_bits_per_cycle(int bus_pick_count,int bus_pick_width)226*4882a593Smuzhiyun static void _set_bits_per_cycle(int bus_pick_count, int bus_pick_width)
227*4882a593Smuzhiyun {
228*4882a593Smuzhiyun u32 l;
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun l = sossi_read_reg(SOSSI_INIT3_REG);
231*4882a593Smuzhiyun l &= ~0x3ff;
232*4882a593Smuzhiyun l |= ((bus_pick_count - 1) << 5) | ((bus_pick_width - 1) & 0x1f);
233*4882a593Smuzhiyun sossi_write_reg(SOSSI_INIT3_REG, l);
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun
_set_tearsync_mode(int mode,unsigned line)236*4882a593Smuzhiyun static void _set_tearsync_mode(int mode, unsigned line)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun u32 l;
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun l = sossi_read_reg(SOSSI_TEARING_REG);
241*4882a593Smuzhiyun l &= ~(((1 << 11) - 1) << 15);
242*4882a593Smuzhiyun l |= line << 15;
243*4882a593Smuzhiyun l &= ~(0x3 << 26);
244*4882a593Smuzhiyun l |= mode << 26;
245*4882a593Smuzhiyun sossi_write_reg(SOSSI_TEARING_REG, l);
246*4882a593Smuzhiyun if (mode)
247*4882a593Smuzhiyun sossi_set_bits(SOSSI_INIT2_REG, 1 << 6); /* TE logic */
248*4882a593Smuzhiyun else
249*4882a593Smuzhiyun sossi_clear_bits(SOSSI_INIT2_REG, 1 << 6);
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun
set_timing(int access)252*4882a593Smuzhiyun static inline void set_timing(int access)
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun if (access != sossi.last_access) {
255*4882a593Smuzhiyun sossi.last_access = access;
256*4882a593Smuzhiyun _set_timing(sossi.clk_div,
257*4882a593Smuzhiyun sossi.clk_tw0[access], sossi.clk_tw1[access]);
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun
sossi_start_transfer(void)261*4882a593Smuzhiyun static void sossi_start_transfer(void)
262*4882a593Smuzhiyun {
263*4882a593Smuzhiyun /* WE */
264*4882a593Smuzhiyun sossi_clear_bits(SOSSI_INIT2_REG, 1 << 4);
265*4882a593Smuzhiyun /* CS active low */
266*4882a593Smuzhiyun sossi_clear_bits(SOSSI_INIT1_REG, 1 << 30);
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun
sossi_stop_transfer(void)269*4882a593Smuzhiyun static void sossi_stop_transfer(void)
270*4882a593Smuzhiyun {
271*4882a593Smuzhiyun /* WE */
272*4882a593Smuzhiyun sossi_set_bits(SOSSI_INIT2_REG, 1 << 4);
273*4882a593Smuzhiyun /* CS active low */
274*4882a593Smuzhiyun sossi_set_bits(SOSSI_INIT1_REG, 1 << 30);
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun
wait_end_of_write(void)277*4882a593Smuzhiyun static void wait_end_of_write(void)
278*4882a593Smuzhiyun {
279*4882a593Smuzhiyun /* Before reading we must check if some writings are going on */
280*4882a593Smuzhiyun while (!(sossi_read_reg(SOSSI_INIT2_REG) & (1 << 3)));
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun
send_data(const void * data,unsigned int len)283*4882a593Smuzhiyun static void send_data(const void *data, unsigned int len)
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun while (len >= 4) {
286*4882a593Smuzhiyun sossi_write_reg(SOSSI_FIFO_REG, *(const u32 *) data);
287*4882a593Smuzhiyun len -= 4;
288*4882a593Smuzhiyun data += 4;
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun while (len >= 2) {
291*4882a593Smuzhiyun sossi_write_reg16(SOSSI_FIFO_REG, *(const u16 *) data);
292*4882a593Smuzhiyun len -= 2;
293*4882a593Smuzhiyun data += 2;
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun while (len) {
296*4882a593Smuzhiyun sossi_write_reg8(SOSSI_FIFO_REG, *(const u8 *) data);
297*4882a593Smuzhiyun len--;
298*4882a593Smuzhiyun data++;
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun
set_cycles(unsigned int len)302*4882a593Smuzhiyun static void set_cycles(unsigned int len)
303*4882a593Smuzhiyun {
304*4882a593Smuzhiyun unsigned long nr_cycles = len / (sossi.bus_pick_width / 8);
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun BUG_ON((nr_cycles - 1) & ~0x3ffff);
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun sossi_clear_bits(SOSSI_INIT1_REG, 0x3ffff);
309*4882a593Smuzhiyun sossi_set_bits(SOSSI_INIT1_REG, (nr_cycles - 1) & 0x3ffff);
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun
sossi_convert_timings(struct extif_timings * t)312*4882a593Smuzhiyun static int sossi_convert_timings(struct extif_timings *t)
313*4882a593Smuzhiyun {
314*4882a593Smuzhiyun int r = 0;
315*4882a593Smuzhiyun int div = t->clk_div;
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun t->converted = 0;
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun if (div <= 0 || div > 8)
320*4882a593Smuzhiyun return -1;
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun /* no CS on SOSSI, so ignore cson, csoff, cs_pulsewidth */
323*4882a593Smuzhiyun if ((r = calc_rd_timings(t)) < 0)
324*4882a593Smuzhiyun return r;
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun if ((r = calc_wr_timings(t)) < 0)
327*4882a593Smuzhiyun return r;
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun t->tim[4] = div;
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun t->converted = 1;
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun return 0;
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun
sossi_set_timings(const struct extif_timings * t)336*4882a593Smuzhiyun static void sossi_set_timings(const struct extif_timings *t)
337*4882a593Smuzhiyun {
338*4882a593Smuzhiyun BUG_ON(!t->converted);
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun sossi.clk_tw0[RD_ACCESS] = t->tim[0];
341*4882a593Smuzhiyun sossi.clk_tw1[RD_ACCESS] = t->tim[1];
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun sossi.clk_tw0[WR_ACCESS] = t->tim[2];
344*4882a593Smuzhiyun sossi.clk_tw1[WR_ACCESS] = t->tim[3];
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun sossi.clk_div = t->tim[4];
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun
sossi_get_clk_info(u32 * clk_period,u32 * max_clk_div)349*4882a593Smuzhiyun static void sossi_get_clk_info(u32 *clk_period, u32 *max_clk_div)
350*4882a593Smuzhiyun {
351*4882a593Smuzhiyun *clk_period = HZ_TO_PS(sossi.fck_hz);
352*4882a593Smuzhiyun *max_clk_div = 8;
353*4882a593Smuzhiyun }
354*4882a593Smuzhiyun
sossi_set_bits_per_cycle(int bpc)355*4882a593Smuzhiyun static void sossi_set_bits_per_cycle(int bpc)
356*4882a593Smuzhiyun {
357*4882a593Smuzhiyun int bus_pick_count, bus_pick_width;
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun /*
360*4882a593Smuzhiyun * We set explicitly the the bus_pick_count as well, although
361*4882a593Smuzhiyun * with remapping/reordering disabled it will be calculated by HW
362*4882a593Smuzhiyun * as (32 / bus_pick_width).
363*4882a593Smuzhiyun */
364*4882a593Smuzhiyun switch (bpc) {
365*4882a593Smuzhiyun case 8:
366*4882a593Smuzhiyun bus_pick_count = 4;
367*4882a593Smuzhiyun bus_pick_width = 8;
368*4882a593Smuzhiyun break;
369*4882a593Smuzhiyun case 16:
370*4882a593Smuzhiyun bus_pick_count = 2;
371*4882a593Smuzhiyun bus_pick_width = 16;
372*4882a593Smuzhiyun break;
373*4882a593Smuzhiyun default:
374*4882a593Smuzhiyun BUG();
375*4882a593Smuzhiyun return;
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun sossi.bus_pick_width = bus_pick_width;
378*4882a593Smuzhiyun sossi.bus_pick_count = bus_pick_count;
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun
sossi_setup_tearsync(unsigned pin_cnt,unsigned hs_pulse_time,unsigned vs_pulse_time,int hs_pol_inv,int vs_pol_inv,int div)381*4882a593Smuzhiyun static int sossi_setup_tearsync(unsigned pin_cnt,
382*4882a593Smuzhiyun unsigned hs_pulse_time, unsigned vs_pulse_time,
383*4882a593Smuzhiyun int hs_pol_inv, int vs_pol_inv, int div)
384*4882a593Smuzhiyun {
385*4882a593Smuzhiyun int hs, vs;
386*4882a593Smuzhiyun u32 l;
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun if (pin_cnt != 1 || div < 1 || div > 8)
389*4882a593Smuzhiyun return -EINVAL;
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun hs = ps_to_sossi_ticks(hs_pulse_time, div);
392*4882a593Smuzhiyun vs = ps_to_sossi_ticks(vs_pulse_time, div);
393*4882a593Smuzhiyun if (vs < 8 || vs <= hs || vs >= (1 << 12))
394*4882a593Smuzhiyun return -EDOM;
395*4882a593Smuzhiyun vs /= 8;
396*4882a593Smuzhiyun vs--;
397*4882a593Smuzhiyun if (hs > 8)
398*4882a593Smuzhiyun hs = 8;
399*4882a593Smuzhiyun if (hs)
400*4882a593Smuzhiyun hs--;
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun dev_dbg(sossi.fbdev->dev,
403*4882a593Smuzhiyun "setup_tearsync: hs %d vs %d hs_inv %d vs_inv %d\n",
404*4882a593Smuzhiyun hs, vs, hs_pol_inv, vs_pol_inv);
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun clk_enable(sossi.fck);
407*4882a593Smuzhiyun l = sossi_read_reg(SOSSI_TEARING_REG);
408*4882a593Smuzhiyun l &= ~((1 << 15) - 1);
409*4882a593Smuzhiyun l |= vs << 3;
410*4882a593Smuzhiyun l |= hs;
411*4882a593Smuzhiyun if (hs_pol_inv)
412*4882a593Smuzhiyun l |= 1 << 29;
413*4882a593Smuzhiyun else
414*4882a593Smuzhiyun l &= ~(1 << 29);
415*4882a593Smuzhiyun if (vs_pol_inv)
416*4882a593Smuzhiyun l |= 1 << 28;
417*4882a593Smuzhiyun else
418*4882a593Smuzhiyun l &= ~(1 << 28);
419*4882a593Smuzhiyun sossi_write_reg(SOSSI_TEARING_REG, l);
420*4882a593Smuzhiyun clk_disable(sossi.fck);
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun return 0;
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun
sossi_enable_tearsync(int enable,unsigned line)425*4882a593Smuzhiyun static int sossi_enable_tearsync(int enable, unsigned line)
426*4882a593Smuzhiyun {
427*4882a593Smuzhiyun int mode;
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun dev_dbg(sossi.fbdev->dev, "tearsync %d line %d\n", enable, line);
430*4882a593Smuzhiyun if (line >= 1 << 11)
431*4882a593Smuzhiyun return -EINVAL;
432*4882a593Smuzhiyun if (enable) {
433*4882a593Smuzhiyun if (line)
434*4882a593Smuzhiyun mode = 2; /* HS or VS */
435*4882a593Smuzhiyun else
436*4882a593Smuzhiyun mode = 3; /* VS only */
437*4882a593Smuzhiyun } else
438*4882a593Smuzhiyun mode = 0;
439*4882a593Smuzhiyun sossi.tearsync_line = line;
440*4882a593Smuzhiyun sossi.tearsync_mode = mode;
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun return 0;
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun
sossi_write_command(const void * data,unsigned int len)445*4882a593Smuzhiyun static void sossi_write_command(const void *data, unsigned int len)
446*4882a593Smuzhiyun {
447*4882a593Smuzhiyun clk_enable(sossi.fck);
448*4882a593Smuzhiyun set_timing(WR_ACCESS);
449*4882a593Smuzhiyun _set_bits_per_cycle(sossi.bus_pick_count, sossi.bus_pick_width);
450*4882a593Smuzhiyun /* CMD#/DATA */
451*4882a593Smuzhiyun sossi_clear_bits(SOSSI_INIT1_REG, 1 << 18);
452*4882a593Smuzhiyun set_cycles(len);
453*4882a593Smuzhiyun sossi_start_transfer();
454*4882a593Smuzhiyun send_data(data, len);
455*4882a593Smuzhiyun sossi_stop_transfer();
456*4882a593Smuzhiyun wait_end_of_write();
457*4882a593Smuzhiyun clk_disable(sossi.fck);
458*4882a593Smuzhiyun }
459*4882a593Smuzhiyun
sossi_write_data(const void * data,unsigned int len)460*4882a593Smuzhiyun static void sossi_write_data(const void *data, unsigned int len)
461*4882a593Smuzhiyun {
462*4882a593Smuzhiyun clk_enable(sossi.fck);
463*4882a593Smuzhiyun set_timing(WR_ACCESS);
464*4882a593Smuzhiyun _set_bits_per_cycle(sossi.bus_pick_count, sossi.bus_pick_width);
465*4882a593Smuzhiyun /* CMD#/DATA */
466*4882a593Smuzhiyun sossi_set_bits(SOSSI_INIT1_REG, 1 << 18);
467*4882a593Smuzhiyun set_cycles(len);
468*4882a593Smuzhiyun sossi_start_transfer();
469*4882a593Smuzhiyun send_data(data, len);
470*4882a593Smuzhiyun sossi_stop_transfer();
471*4882a593Smuzhiyun wait_end_of_write();
472*4882a593Smuzhiyun clk_disable(sossi.fck);
473*4882a593Smuzhiyun }
474*4882a593Smuzhiyun
sossi_transfer_area(int width,int height,void (callback)(void * data),void * data)475*4882a593Smuzhiyun static void sossi_transfer_area(int width, int height,
476*4882a593Smuzhiyun void (callback)(void *data), void *data)
477*4882a593Smuzhiyun {
478*4882a593Smuzhiyun BUG_ON(callback == NULL);
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun sossi.lcdc_callback = callback;
481*4882a593Smuzhiyun sossi.lcdc_callback_data = data;
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun clk_enable(sossi.fck);
484*4882a593Smuzhiyun set_timing(WR_ACCESS);
485*4882a593Smuzhiyun _set_bits_per_cycle(sossi.bus_pick_count, sossi.bus_pick_width);
486*4882a593Smuzhiyun _set_tearsync_mode(sossi.tearsync_mode, sossi.tearsync_line);
487*4882a593Smuzhiyun /* CMD#/DATA */
488*4882a593Smuzhiyun sossi_set_bits(SOSSI_INIT1_REG, 1 << 18);
489*4882a593Smuzhiyun set_cycles(width * height * sossi.bus_pick_width / 8);
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun sossi_start_transfer();
492*4882a593Smuzhiyun if (sossi.tearsync_mode) {
493*4882a593Smuzhiyun /*
494*4882a593Smuzhiyun * Wait for the sync signal and start the transfer only
495*4882a593Smuzhiyun * then. We can't seem to be able to use HW sync DMA for
496*4882a593Smuzhiyun * this since LCD DMA shows huge latencies, as if it
497*4882a593Smuzhiyun * would ignore some of the DMA requests from SoSSI.
498*4882a593Smuzhiyun */
499*4882a593Smuzhiyun unsigned long flags;
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun spin_lock_irqsave(&sossi.lock, flags);
502*4882a593Smuzhiyun sossi.vsync_dma_pending++;
503*4882a593Smuzhiyun spin_unlock_irqrestore(&sossi.lock, flags);
504*4882a593Smuzhiyun } else
505*4882a593Smuzhiyun /* Just start the transfer right away. */
506*4882a593Smuzhiyun omap_enable_lcd_dma();
507*4882a593Smuzhiyun }
508*4882a593Smuzhiyun
sossi_dma_callback(void * data)509*4882a593Smuzhiyun static void sossi_dma_callback(void *data)
510*4882a593Smuzhiyun {
511*4882a593Smuzhiyun omap_stop_lcd_dma();
512*4882a593Smuzhiyun sossi_stop_transfer();
513*4882a593Smuzhiyun clk_disable(sossi.fck);
514*4882a593Smuzhiyun sossi.lcdc_callback(sossi.lcdc_callback_data);
515*4882a593Smuzhiyun }
516*4882a593Smuzhiyun
sossi_read_data(void * data,unsigned int len)517*4882a593Smuzhiyun static void sossi_read_data(void *data, unsigned int len)
518*4882a593Smuzhiyun {
519*4882a593Smuzhiyun clk_enable(sossi.fck);
520*4882a593Smuzhiyun set_timing(RD_ACCESS);
521*4882a593Smuzhiyun _set_bits_per_cycle(sossi.bus_pick_count, sossi.bus_pick_width);
522*4882a593Smuzhiyun /* CMD#/DATA */
523*4882a593Smuzhiyun sossi_set_bits(SOSSI_INIT1_REG, 1 << 18);
524*4882a593Smuzhiyun set_cycles(len);
525*4882a593Smuzhiyun sossi_start_transfer();
526*4882a593Smuzhiyun while (len >= 4) {
527*4882a593Smuzhiyun *(u32 *) data = sossi_read_reg(SOSSI_FIFO_REG);
528*4882a593Smuzhiyun len -= 4;
529*4882a593Smuzhiyun data += 4;
530*4882a593Smuzhiyun }
531*4882a593Smuzhiyun while (len >= 2) {
532*4882a593Smuzhiyun *(u16 *) data = sossi_read_reg16(SOSSI_FIFO_REG);
533*4882a593Smuzhiyun len -= 2;
534*4882a593Smuzhiyun data += 2;
535*4882a593Smuzhiyun }
536*4882a593Smuzhiyun while (len) {
537*4882a593Smuzhiyun *(u8 *) data = sossi_read_reg8(SOSSI_FIFO_REG);
538*4882a593Smuzhiyun len--;
539*4882a593Smuzhiyun data++;
540*4882a593Smuzhiyun }
541*4882a593Smuzhiyun sossi_stop_transfer();
542*4882a593Smuzhiyun clk_disable(sossi.fck);
543*4882a593Smuzhiyun }
544*4882a593Smuzhiyun
sossi_match_irq(int irq,void * data)545*4882a593Smuzhiyun static irqreturn_t sossi_match_irq(int irq, void *data)
546*4882a593Smuzhiyun {
547*4882a593Smuzhiyun unsigned long flags;
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun spin_lock_irqsave(&sossi.lock, flags);
550*4882a593Smuzhiyun if (sossi.vsync_dma_pending) {
551*4882a593Smuzhiyun sossi.vsync_dma_pending--;
552*4882a593Smuzhiyun omap_enable_lcd_dma();
553*4882a593Smuzhiyun }
554*4882a593Smuzhiyun spin_unlock_irqrestore(&sossi.lock, flags);
555*4882a593Smuzhiyun return IRQ_HANDLED;
556*4882a593Smuzhiyun }
557*4882a593Smuzhiyun
sossi_init(struct omapfb_device * fbdev)558*4882a593Smuzhiyun static int sossi_init(struct omapfb_device *fbdev)
559*4882a593Smuzhiyun {
560*4882a593Smuzhiyun u32 l, k;
561*4882a593Smuzhiyun struct clk *fck;
562*4882a593Smuzhiyun struct clk *dpll1out_ck;
563*4882a593Smuzhiyun int r;
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun sossi.base = ioremap(OMAP_SOSSI_BASE, SZ_1K);
566*4882a593Smuzhiyun if (!sossi.base) {
567*4882a593Smuzhiyun dev_err(fbdev->dev, "can't ioremap SoSSI\n");
568*4882a593Smuzhiyun return -ENOMEM;
569*4882a593Smuzhiyun }
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun sossi.fbdev = fbdev;
572*4882a593Smuzhiyun spin_lock_init(&sossi.lock);
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun dpll1out_ck = clk_get(fbdev->dev, "ck_dpll1out");
575*4882a593Smuzhiyun if (IS_ERR(dpll1out_ck)) {
576*4882a593Smuzhiyun dev_err(fbdev->dev, "can't get DPLL1OUT clock\n");
577*4882a593Smuzhiyun return PTR_ERR(dpll1out_ck);
578*4882a593Smuzhiyun }
579*4882a593Smuzhiyun /*
580*4882a593Smuzhiyun * We need the parent clock rate, which we might divide further
581*4882a593Smuzhiyun * depending on the timing requirements of the controller. See
582*4882a593Smuzhiyun * _set_timings.
583*4882a593Smuzhiyun */
584*4882a593Smuzhiyun sossi.fck_hz = clk_get_rate(dpll1out_ck);
585*4882a593Smuzhiyun clk_put(dpll1out_ck);
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun fck = clk_get(fbdev->dev, "ck_sossi");
588*4882a593Smuzhiyun if (IS_ERR(fck)) {
589*4882a593Smuzhiyun dev_err(fbdev->dev, "can't get SoSSI functional clock\n");
590*4882a593Smuzhiyun return PTR_ERR(fck);
591*4882a593Smuzhiyun }
592*4882a593Smuzhiyun sossi.fck = fck;
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun /* Reset and enable the SoSSI module */
595*4882a593Smuzhiyun l = omap_readl(MOD_CONF_CTRL_1);
596*4882a593Smuzhiyun l |= CONF_SOSSI_RESET_R;
597*4882a593Smuzhiyun omap_writel(l, MOD_CONF_CTRL_1);
598*4882a593Smuzhiyun l &= ~CONF_SOSSI_RESET_R;
599*4882a593Smuzhiyun omap_writel(l, MOD_CONF_CTRL_1);
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun clk_enable(sossi.fck);
602*4882a593Smuzhiyun l = omap_readl(ARM_IDLECT2);
603*4882a593Smuzhiyun l &= ~(1 << 8); /* DMACK_REQ */
604*4882a593Smuzhiyun omap_writel(l, ARM_IDLECT2);
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun l = sossi_read_reg(SOSSI_INIT2_REG);
607*4882a593Smuzhiyun /* Enable and reset the SoSSI block */
608*4882a593Smuzhiyun l |= (1 << 0) | (1 << 1);
609*4882a593Smuzhiyun sossi_write_reg(SOSSI_INIT2_REG, l);
610*4882a593Smuzhiyun /* Take SoSSI out of reset */
611*4882a593Smuzhiyun l &= ~(1 << 1);
612*4882a593Smuzhiyun sossi_write_reg(SOSSI_INIT2_REG, l);
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun sossi_write_reg(SOSSI_ID_REG, 0);
615*4882a593Smuzhiyun l = sossi_read_reg(SOSSI_ID_REG);
616*4882a593Smuzhiyun k = sossi_read_reg(SOSSI_ID_REG);
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun if (l != 0x55555555 || k != 0xaaaaaaaa) {
619*4882a593Smuzhiyun dev_err(fbdev->dev,
620*4882a593Smuzhiyun "invalid SoSSI sync pattern: %08x, %08x\n", l, k);
621*4882a593Smuzhiyun r = -ENODEV;
622*4882a593Smuzhiyun goto err;
623*4882a593Smuzhiyun }
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun if ((r = omap_lcdc_set_dma_callback(sossi_dma_callback, NULL)) < 0) {
626*4882a593Smuzhiyun dev_err(fbdev->dev, "can't get LCDC IRQ\n");
627*4882a593Smuzhiyun r = -ENODEV;
628*4882a593Smuzhiyun goto err;
629*4882a593Smuzhiyun }
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun l = sossi_read_reg(SOSSI_ID_REG); /* Component code */
632*4882a593Smuzhiyun l = sossi_read_reg(SOSSI_ID_REG);
633*4882a593Smuzhiyun dev_info(fbdev->dev, "SoSSI version %d.%d initialized\n",
634*4882a593Smuzhiyun l >> 16, l & 0xffff);
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun l = sossi_read_reg(SOSSI_INIT1_REG);
637*4882a593Smuzhiyun l |= (1 << 19); /* DMA_MODE */
638*4882a593Smuzhiyun l &= ~(1 << 31); /* REORDERING */
639*4882a593Smuzhiyun sossi_write_reg(SOSSI_INIT1_REG, l);
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun if ((r = request_irq(INT_1610_SoSSI_MATCH, sossi_match_irq,
642*4882a593Smuzhiyun IRQ_TYPE_EDGE_FALLING,
643*4882a593Smuzhiyun "sossi_match", sossi.fbdev->dev)) < 0) {
644*4882a593Smuzhiyun dev_err(sossi.fbdev->dev, "can't get SoSSI match IRQ\n");
645*4882a593Smuzhiyun goto err;
646*4882a593Smuzhiyun }
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun clk_disable(sossi.fck);
649*4882a593Smuzhiyun return 0;
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun err:
652*4882a593Smuzhiyun clk_disable(sossi.fck);
653*4882a593Smuzhiyun clk_put(sossi.fck);
654*4882a593Smuzhiyun return r;
655*4882a593Smuzhiyun }
656*4882a593Smuzhiyun
sossi_cleanup(void)657*4882a593Smuzhiyun static void sossi_cleanup(void)
658*4882a593Smuzhiyun {
659*4882a593Smuzhiyun omap_lcdc_free_dma_callback();
660*4882a593Smuzhiyun clk_put(sossi.fck);
661*4882a593Smuzhiyun iounmap(sossi.base);
662*4882a593Smuzhiyun }
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun struct lcd_ctrl_extif omap1_ext_if = {
665*4882a593Smuzhiyun .init = sossi_init,
666*4882a593Smuzhiyun .cleanup = sossi_cleanup,
667*4882a593Smuzhiyun .get_clk_info = sossi_get_clk_info,
668*4882a593Smuzhiyun .convert_timings = sossi_convert_timings,
669*4882a593Smuzhiyun .set_timings = sossi_set_timings,
670*4882a593Smuzhiyun .set_bits_per_cycle = sossi_set_bits_per_cycle,
671*4882a593Smuzhiyun .setup_tearsync = sossi_setup_tearsync,
672*4882a593Smuzhiyun .enable_tearsync = sossi_enable_tearsync,
673*4882a593Smuzhiyun .write_command = sossi_write_command,
674*4882a593Smuzhiyun .read_data = sossi_read_data,
675*4882a593Smuzhiyun .write_data = sossi_write_data,
676*4882a593Smuzhiyun .transfer_area = sossi_transfer_area,
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun .max_transmit_size = SOSSI_MAX_XMIT_BYTES,
679*4882a593Smuzhiyun };
680*4882a593Smuzhiyun
681