xref: /OK3568_Linux_fs/kernel/drivers/video/fbdev/omap/lcdc.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * OMAP1 internal LCD controller
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2004 Nokia Corporation
6*4882a593Smuzhiyun  * Author: Imre Deak <imre.deak@nokia.com>
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun #include <linux/module.h>
9*4882a593Smuzhiyun #include <linux/device.h>
10*4882a593Smuzhiyun #include <linux/interrupt.h>
11*4882a593Smuzhiyun #include <linux/spinlock.h>
12*4882a593Smuzhiyun #include <linux/err.h>
13*4882a593Smuzhiyun #include <linux/mm.h>
14*4882a593Smuzhiyun #include <linux/fb.h>
15*4882a593Smuzhiyun #include <linux/dma-mapping.h>
16*4882a593Smuzhiyun #include <linux/vmalloc.h>
17*4882a593Smuzhiyun #include <linux/clk.h>
18*4882a593Smuzhiyun #include <linux/gfp.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #include <mach/lcdc.h>
21*4882a593Smuzhiyun #include <linux/omap-dma.h>
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #include <asm/mach-types.h>
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #include "omapfb.h"
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #include "lcdc.h"
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #define MODULE_NAME			"lcdc"
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #define MAX_PALETTE_SIZE		PAGE_SIZE
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun enum lcdc_load_mode {
34*4882a593Smuzhiyun 	OMAP_LCDC_LOAD_PALETTE,
35*4882a593Smuzhiyun 	OMAP_LCDC_LOAD_FRAME,
36*4882a593Smuzhiyun 	OMAP_LCDC_LOAD_PALETTE_AND_FRAME
37*4882a593Smuzhiyun };
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun static struct omap_lcd_controller {
40*4882a593Smuzhiyun 	enum omapfb_update_mode	update_mode;
41*4882a593Smuzhiyun 	int			ext_mode;
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun 	unsigned long		frame_offset;
44*4882a593Smuzhiyun 	int			screen_width;
45*4882a593Smuzhiyun 	int			xres;
46*4882a593Smuzhiyun 	int			yres;
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun 	enum omapfb_color_format	color_mode;
49*4882a593Smuzhiyun 	int			bpp;
50*4882a593Smuzhiyun 	void			*palette_virt;
51*4882a593Smuzhiyun 	dma_addr_t		palette_phys;
52*4882a593Smuzhiyun 	int			palette_code;
53*4882a593Smuzhiyun 	int			palette_size;
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun 	unsigned int		irq_mask;
56*4882a593Smuzhiyun 	struct completion	last_frame_complete;
57*4882a593Smuzhiyun 	struct completion	palette_load_complete;
58*4882a593Smuzhiyun 	struct clk		*lcd_ck;
59*4882a593Smuzhiyun 	struct omapfb_device	*fbdev;
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun 	void			(*dma_callback)(void *data);
62*4882a593Smuzhiyun 	void			*dma_callback_data;
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 	dma_addr_t		vram_phys;
65*4882a593Smuzhiyun 	void			*vram_virt;
66*4882a593Smuzhiyun 	unsigned long		vram_size;
67*4882a593Smuzhiyun } lcdc;
68*4882a593Smuzhiyun 
enable_irqs(int mask)69*4882a593Smuzhiyun static inline void enable_irqs(int mask)
70*4882a593Smuzhiyun {
71*4882a593Smuzhiyun 	lcdc.irq_mask |= mask;
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun 
disable_irqs(int mask)74*4882a593Smuzhiyun static inline void disable_irqs(int mask)
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun 	lcdc.irq_mask &= ~mask;
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun 
set_load_mode(enum lcdc_load_mode mode)79*4882a593Smuzhiyun static void set_load_mode(enum lcdc_load_mode mode)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun 	u32 l;
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	l = omap_readl(OMAP_LCDC_CONTROL);
84*4882a593Smuzhiyun 	l &= ~(3 << 20);
85*4882a593Smuzhiyun 	switch (mode) {
86*4882a593Smuzhiyun 	case OMAP_LCDC_LOAD_PALETTE:
87*4882a593Smuzhiyun 		l |= 1 << 20;
88*4882a593Smuzhiyun 		break;
89*4882a593Smuzhiyun 	case OMAP_LCDC_LOAD_FRAME:
90*4882a593Smuzhiyun 		l |= 2 << 20;
91*4882a593Smuzhiyun 		break;
92*4882a593Smuzhiyun 	case OMAP_LCDC_LOAD_PALETTE_AND_FRAME:
93*4882a593Smuzhiyun 		break;
94*4882a593Smuzhiyun 	default:
95*4882a593Smuzhiyun 		BUG();
96*4882a593Smuzhiyun 	}
97*4882a593Smuzhiyun 	omap_writel(l, OMAP_LCDC_CONTROL);
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun 
enable_controller(void)100*4882a593Smuzhiyun static void enable_controller(void)
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun 	u32 l;
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	l = omap_readl(OMAP_LCDC_CONTROL);
105*4882a593Smuzhiyun 	l |= OMAP_LCDC_CTRL_LCD_EN;
106*4882a593Smuzhiyun 	l &= ~OMAP_LCDC_IRQ_MASK;
107*4882a593Smuzhiyun 	l |= lcdc.irq_mask | OMAP_LCDC_IRQ_DONE;	/* enabled IRQs */
108*4882a593Smuzhiyun 	omap_writel(l, OMAP_LCDC_CONTROL);
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun 
disable_controller_async(void)111*4882a593Smuzhiyun static void disable_controller_async(void)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun 	u32 l;
114*4882a593Smuzhiyun 	u32 mask;
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	l = omap_readl(OMAP_LCDC_CONTROL);
117*4882a593Smuzhiyun 	mask = OMAP_LCDC_CTRL_LCD_EN | OMAP_LCDC_IRQ_MASK;
118*4882a593Smuzhiyun 	/*
119*4882a593Smuzhiyun 	 * Preserve the DONE mask, since we still want to get the
120*4882a593Smuzhiyun 	 * final DONE irq. It will be disabled in the IRQ handler.
121*4882a593Smuzhiyun 	 */
122*4882a593Smuzhiyun 	mask &= ~OMAP_LCDC_IRQ_DONE;
123*4882a593Smuzhiyun 	l &= ~mask;
124*4882a593Smuzhiyun 	omap_writel(l, OMAP_LCDC_CONTROL);
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun 
disable_controller(void)127*4882a593Smuzhiyun static void disable_controller(void)
128*4882a593Smuzhiyun {
129*4882a593Smuzhiyun 	init_completion(&lcdc.last_frame_complete);
130*4882a593Smuzhiyun 	disable_controller_async();
131*4882a593Smuzhiyun 	if (!wait_for_completion_timeout(&lcdc.last_frame_complete,
132*4882a593Smuzhiyun 				msecs_to_jiffies(500)))
133*4882a593Smuzhiyun 		dev_err(lcdc.fbdev->dev, "timeout waiting for FRAME DONE\n");
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun 
reset_controller(u32 status)136*4882a593Smuzhiyun static void reset_controller(u32 status)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun 	static unsigned long reset_count;
139*4882a593Smuzhiyun 	static unsigned long last_jiffies;
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	disable_controller_async();
142*4882a593Smuzhiyun 	reset_count++;
143*4882a593Smuzhiyun 	if (reset_count == 1 || time_after(jiffies, last_jiffies + HZ)) {
144*4882a593Smuzhiyun 		dev_err(lcdc.fbdev->dev,
145*4882a593Smuzhiyun 			  "resetting (status %#010x,reset count %lu)\n",
146*4882a593Smuzhiyun 			  status, reset_count);
147*4882a593Smuzhiyun 		last_jiffies = jiffies;
148*4882a593Smuzhiyun 	}
149*4882a593Smuzhiyun 	if (reset_count < 100) {
150*4882a593Smuzhiyun 		enable_controller();
151*4882a593Smuzhiyun 	} else {
152*4882a593Smuzhiyun 		reset_count = 0;
153*4882a593Smuzhiyun 		dev_err(lcdc.fbdev->dev,
154*4882a593Smuzhiyun 			"too many reset attempts, giving up.\n");
155*4882a593Smuzhiyun 	}
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun /*
159*4882a593Smuzhiyun  * Configure the LCD DMA according to the current mode specified by parameters
160*4882a593Smuzhiyun  * in lcdc.fbdev and fbdev->var.
161*4882a593Smuzhiyun  */
setup_lcd_dma(void)162*4882a593Smuzhiyun static void setup_lcd_dma(void)
163*4882a593Smuzhiyun {
164*4882a593Smuzhiyun 	static const int dma_elem_type[] = {
165*4882a593Smuzhiyun 		0,
166*4882a593Smuzhiyun 		OMAP_DMA_DATA_TYPE_S8,
167*4882a593Smuzhiyun 		OMAP_DMA_DATA_TYPE_S16,
168*4882a593Smuzhiyun 		0,
169*4882a593Smuzhiyun 		OMAP_DMA_DATA_TYPE_S32,
170*4882a593Smuzhiyun 	};
171*4882a593Smuzhiyun 	struct omapfb_plane_struct *plane = lcdc.fbdev->fb_info[0]->par;
172*4882a593Smuzhiyun 	struct fb_var_screeninfo *var = &lcdc.fbdev->fb_info[0]->var;
173*4882a593Smuzhiyun 	unsigned long	src;
174*4882a593Smuzhiyun 	int		esize, xelem, yelem;
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	src = lcdc.vram_phys + lcdc.frame_offset;
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	switch (var->rotate) {
179*4882a593Smuzhiyun 	case 0:
180*4882a593Smuzhiyun 		if (plane->info.mirror || (src & 3) ||
181*4882a593Smuzhiyun 		    lcdc.color_mode == OMAPFB_COLOR_YUV420 ||
182*4882a593Smuzhiyun 		    (lcdc.xres & 1))
183*4882a593Smuzhiyun 			esize = 2;
184*4882a593Smuzhiyun 		else
185*4882a593Smuzhiyun 			esize = 4;
186*4882a593Smuzhiyun 		xelem = lcdc.xres * lcdc.bpp / 8 / esize;
187*4882a593Smuzhiyun 		yelem = lcdc.yres;
188*4882a593Smuzhiyun 		break;
189*4882a593Smuzhiyun 	case 90:
190*4882a593Smuzhiyun 	case 180:
191*4882a593Smuzhiyun 	case 270:
192*4882a593Smuzhiyun 		if (cpu_is_omap15xx()) {
193*4882a593Smuzhiyun 			BUG();
194*4882a593Smuzhiyun 		}
195*4882a593Smuzhiyun 		esize = 2;
196*4882a593Smuzhiyun 		xelem = lcdc.yres * lcdc.bpp / 16;
197*4882a593Smuzhiyun 		yelem = lcdc.xres;
198*4882a593Smuzhiyun 		break;
199*4882a593Smuzhiyun 	default:
200*4882a593Smuzhiyun 		BUG();
201*4882a593Smuzhiyun 		return;
202*4882a593Smuzhiyun 	}
203*4882a593Smuzhiyun #ifdef VERBOSE
204*4882a593Smuzhiyun 	dev_dbg(lcdc.fbdev->dev,
205*4882a593Smuzhiyun 		 "setup_dma: src %#010lx esize %d xelem %d yelem %d\n",
206*4882a593Smuzhiyun 		 src, esize, xelem, yelem);
207*4882a593Smuzhiyun #endif
208*4882a593Smuzhiyun 	omap_set_lcd_dma_b1(src, xelem, yelem, dma_elem_type[esize]);
209*4882a593Smuzhiyun 	if (!cpu_is_omap15xx()) {
210*4882a593Smuzhiyun 		int bpp = lcdc.bpp;
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 		/*
213*4882a593Smuzhiyun 		 * YUV support is only for external mode when we have the
214*4882a593Smuzhiyun 		 * YUV window embedded in a 16bpp frame buffer.
215*4882a593Smuzhiyun 		 */
216*4882a593Smuzhiyun 		if (lcdc.color_mode == OMAPFB_COLOR_YUV420)
217*4882a593Smuzhiyun 			bpp = 16;
218*4882a593Smuzhiyun 		/* Set virtual xres elem size */
219*4882a593Smuzhiyun 		omap_set_lcd_dma_b1_vxres(
220*4882a593Smuzhiyun 			lcdc.screen_width * bpp / 8 / esize);
221*4882a593Smuzhiyun 		/* Setup transformations */
222*4882a593Smuzhiyun 		omap_set_lcd_dma_b1_rotation(var->rotate);
223*4882a593Smuzhiyun 		omap_set_lcd_dma_b1_mirror(plane->info.mirror);
224*4882a593Smuzhiyun 	}
225*4882a593Smuzhiyun 	omap_setup_lcd_dma();
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun 
lcdc_irq_handler(int irq,void * dev_id)228*4882a593Smuzhiyun static irqreturn_t lcdc_irq_handler(int irq, void *dev_id)
229*4882a593Smuzhiyun {
230*4882a593Smuzhiyun 	u32 status;
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	status = omap_readl(OMAP_LCDC_STATUS);
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	if (status & (OMAP_LCDC_STAT_FUF | OMAP_LCDC_STAT_SYNC_LOST))
235*4882a593Smuzhiyun 		reset_controller(status);
236*4882a593Smuzhiyun 	else {
237*4882a593Smuzhiyun 		if (status & OMAP_LCDC_STAT_DONE) {
238*4882a593Smuzhiyun 			u32 l;
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 			/*
241*4882a593Smuzhiyun 			 * Disable IRQ_DONE. The status bit will be cleared
242*4882a593Smuzhiyun 			 * only when the controller is reenabled and we don't
243*4882a593Smuzhiyun 			 * want to get more interrupts.
244*4882a593Smuzhiyun 			 */
245*4882a593Smuzhiyun 			l = omap_readl(OMAP_LCDC_CONTROL);
246*4882a593Smuzhiyun 			l &= ~OMAP_LCDC_IRQ_DONE;
247*4882a593Smuzhiyun 			omap_writel(l, OMAP_LCDC_CONTROL);
248*4882a593Smuzhiyun 			complete(&lcdc.last_frame_complete);
249*4882a593Smuzhiyun 		}
250*4882a593Smuzhiyun 		if (status & OMAP_LCDC_STAT_LOADED_PALETTE) {
251*4882a593Smuzhiyun 			disable_controller_async();
252*4882a593Smuzhiyun 			complete(&lcdc.palette_load_complete);
253*4882a593Smuzhiyun 		}
254*4882a593Smuzhiyun 	}
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	/*
257*4882a593Smuzhiyun 	 * Clear these interrupt status bits.
258*4882a593Smuzhiyun 	 * Sync_lost, FUF bits were cleared by disabling the LCD controller
259*4882a593Smuzhiyun 	 * LOADED_PALETTE can be cleared this way only in palette only
260*4882a593Smuzhiyun 	 * load mode. In other load modes it's cleared by disabling the
261*4882a593Smuzhiyun 	 * controller.
262*4882a593Smuzhiyun 	 */
263*4882a593Smuzhiyun 	status &= ~(OMAP_LCDC_STAT_VSYNC |
264*4882a593Smuzhiyun 		    OMAP_LCDC_STAT_LOADED_PALETTE |
265*4882a593Smuzhiyun 		    OMAP_LCDC_STAT_ABC |
266*4882a593Smuzhiyun 		    OMAP_LCDC_STAT_LINE_INT);
267*4882a593Smuzhiyun 	omap_writel(status, OMAP_LCDC_STATUS);
268*4882a593Smuzhiyun 	return IRQ_HANDLED;
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun /*
272*4882a593Smuzhiyun  * Change to a new video mode. We defer this to a later time to avoid any
273*4882a593Smuzhiyun  * flicker and not to mess up the current LCD DMA context. For this we disable
274*4882a593Smuzhiyun  * the LCD controller, which will generate a DONE irq after the last frame has
275*4882a593Smuzhiyun  * been transferred. Then it'll be safe to reconfigure both the LCD controller
276*4882a593Smuzhiyun  * as well as the LCD DMA.
277*4882a593Smuzhiyun  */
omap_lcdc_setup_plane(int plane,int channel_out,unsigned long offset,int screen_width,int pos_x,int pos_y,int width,int height,int color_mode)278*4882a593Smuzhiyun static int omap_lcdc_setup_plane(int plane, int channel_out,
279*4882a593Smuzhiyun 				 unsigned long offset, int screen_width,
280*4882a593Smuzhiyun 				 int pos_x, int pos_y, int width, int height,
281*4882a593Smuzhiyun 				 int color_mode)
282*4882a593Smuzhiyun {
283*4882a593Smuzhiyun 	struct fb_var_screeninfo *var = &lcdc.fbdev->fb_info[0]->var;
284*4882a593Smuzhiyun 	struct lcd_panel *panel = lcdc.fbdev->panel;
285*4882a593Smuzhiyun 	int rot_x, rot_y;
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 	if (var->rotate == 0) {
288*4882a593Smuzhiyun 		rot_x = panel->x_res;
289*4882a593Smuzhiyun 		rot_y = panel->y_res;
290*4882a593Smuzhiyun 	} else {
291*4882a593Smuzhiyun 		rot_x = panel->y_res;
292*4882a593Smuzhiyun 		rot_y = panel->x_res;
293*4882a593Smuzhiyun 	}
294*4882a593Smuzhiyun 	if (plane != 0 || channel_out != 0 || pos_x != 0 || pos_y != 0 ||
295*4882a593Smuzhiyun 	    width > rot_x || height > rot_y) {
296*4882a593Smuzhiyun #ifdef VERBOSE
297*4882a593Smuzhiyun 		dev_dbg(lcdc.fbdev->dev,
298*4882a593Smuzhiyun 			"invalid plane params plane %d pos_x %d pos_y %d "
299*4882a593Smuzhiyun 			"w %d h %d\n", plane, pos_x, pos_y, width, height);
300*4882a593Smuzhiyun #endif
301*4882a593Smuzhiyun 		return -EINVAL;
302*4882a593Smuzhiyun 	}
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	lcdc.frame_offset = offset;
305*4882a593Smuzhiyun 	lcdc.xres = width;
306*4882a593Smuzhiyun 	lcdc.yres = height;
307*4882a593Smuzhiyun 	lcdc.screen_width = screen_width;
308*4882a593Smuzhiyun 	lcdc.color_mode = color_mode;
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	switch (color_mode) {
311*4882a593Smuzhiyun 	case OMAPFB_COLOR_CLUT_8BPP:
312*4882a593Smuzhiyun 		lcdc.bpp = 8;
313*4882a593Smuzhiyun 		lcdc.palette_code = 0x3000;
314*4882a593Smuzhiyun 		lcdc.palette_size = 512;
315*4882a593Smuzhiyun 		break;
316*4882a593Smuzhiyun 	case OMAPFB_COLOR_RGB565:
317*4882a593Smuzhiyun 		lcdc.bpp = 16;
318*4882a593Smuzhiyun 		lcdc.palette_code = 0x4000;
319*4882a593Smuzhiyun 		lcdc.palette_size = 32;
320*4882a593Smuzhiyun 		break;
321*4882a593Smuzhiyun 	case OMAPFB_COLOR_RGB444:
322*4882a593Smuzhiyun 		lcdc.bpp = 16;
323*4882a593Smuzhiyun 		lcdc.palette_code = 0x4000;
324*4882a593Smuzhiyun 		lcdc.palette_size = 32;
325*4882a593Smuzhiyun 		break;
326*4882a593Smuzhiyun 	case OMAPFB_COLOR_YUV420:
327*4882a593Smuzhiyun 		if (lcdc.ext_mode) {
328*4882a593Smuzhiyun 			lcdc.bpp = 12;
329*4882a593Smuzhiyun 			break;
330*4882a593Smuzhiyun 		}
331*4882a593Smuzhiyun 		fallthrough;
332*4882a593Smuzhiyun 	case OMAPFB_COLOR_YUV422:
333*4882a593Smuzhiyun 		if (lcdc.ext_mode) {
334*4882a593Smuzhiyun 			lcdc.bpp = 16;
335*4882a593Smuzhiyun 			break;
336*4882a593Smuzhiyun 		}
337*4882a593Smuzhiyun 		fallthrough;
338*4882a593Smuzhiyun 	default:
339*4882a593Smuzhiyun 		/* FIXME: other BPPs.
340*4882a593Smuzhiyun 		 * bpp1: code  0,     size 256
341*4882a593Smuzhiyun 		 * bpp2: code  0x1000 size 256
342*4882a593Smuzhiyun 		 * bpp4: code  0x2000 size 256
343*4882a593Smuzhiyun 		 * bpp12: code 0x4000 size 32
344*4882a593Smuzhiyun 		 */
345*4882a593Smuzhiyun 		dev_dbg(lcdc.fbdev->dev, "invalid color mode %d\n", color_mode);
346*4882a593Smuzhiyun 		BUG();
347*4882a593Smuzhiyun 		return -1;
348*4882a593Smuzhiyun 	}
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	if (lcdc.ext_mode) {
351*4882a593Smuzhiyun 		setup_lcd_dma();
352*4882a593Smuzhiyun 		return 0;
353*4882a593Smuzhiyun 	}
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 	if (lcdc.update_mode == OMAPFB_AUTO_UPDATE) {
356*4882a593Smuzhiyun 		disable_controller();
357*4882a593Smuzhiyun 		omap_stop_lcd_dma();
358*4882a593Smuzhiyun 		setup_lcd_dma();
359*4882a593Smuzhiyun 		enable_controller();
360*4882a593Smuzhiyun 	}
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	return 0;
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun 
omap_lcdc_enable_plane(int plane,int enable)365*4882a593Smuzhiyun static int omap_lcdc_enable_plane(int plane, int enable)
366*4882a593Smuzhiyun {
367*4882a593Smuzhiyun 	dev_dbg(lcdc.fbdev->dev,
368*4882a593Smuzhiyun 		"plane %d enable %d update_mode %d ext_mode %d\n",
369*4882a593Smuzhiyun 		plane, enable, lcdc.update_mode, lcdc.ext_mode);
370*4882a593Smuzhiyun 	if (plane != OMAPFB_PLANE_GFX)
371*4882a593Smuzhiyun 		return -EINVAL;
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	return 0;
374*4882a593Smuzhiyun }
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun /*
377*4882a593Smuzhiyun  * Configure the LCD DMA for a palette load operation and do the palette
378*4882a593Smuzhiyun  * downloading synchronously. We don't use the frame+palette load mode of
379*4882a593Smuzhiyun  * the controller, since the palette can always be downloaded separately.
380*4882a593Smuzhiyun  */
load_palette(void)381*4882a593Smuzhiyun static void load_palette(void)
382*4882a593Smuzhiyun {
383*4882a593Smuzhiyun 	u16	*palette;
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	palette = (u16 *)lcdc.palette_virt;
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 	*(u16 *)palette &= 0x0fff;
388*4882a593Smuzhiyun 	*(u16 *)palette |= lcdc.palette_code;
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	omap_set_lcd_dma_b1(lcdc.palette_phys,
391*4882a593Smuzhiyun 		lcdc.palette_size / 4 + 1, 1, OMAP_DMA_DATA_TYPE_S32);
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 	omap_set_lcd_dma_single_transfer(1);
394*4882a593Smuzhiyun 	omap_setup_lcd_dma();
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 	init_completion(&lcdc.palette_load_complete);
397*4882a593Smuzhiyun 	enable_irqs(OMAP_LCDC_IRQ_LOADED_PALETTE);
398*4882a593Smuzhiyun 	set_load_mode(OMAP_LCDC_LOAD_PALETTE);
399*4882a593Smuzhiyun 	enable_controller();
400*4882a593Smuzhiyun 	if (!wait_for_completion_timeout(&lcdc.palette_load_complete,
401*4882a593Smuzhiyun 				msecs_to_jiffies(500)))
402*4882a593Smuzhiyun 		dev_err(lcdc.fbdev->dev, "timeout waiting for FRAME DONE\n");
403*4882a593Smuzhiyun 	/* The controller gets disabled in the irq handler */
404*4882a593Smuzhiyun 	disable_irqs(OMAP_LCDC_IRQ_LOADED_PALETTE);
405*4882a593Smuzhiyun 	omap_stop_lcd_dma();
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 	omap_set_lcd_dma_single_transfer(lcdc.ext_mode);
408*4882a593Smuzhiyun }
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun /* Used only in internal controller mode */
omap_lcdc_setcolreg(u_int regno,u16 red,u16 green,u16 blue,u16 transp,int update_hw_pal)411*4882a593Smuzhiyun static int omap_lcdc_setcolreg(u_int regno, u16 red, u16 green, u16 blue,
412*4882a593Smuzhiyun 			       u16 transp, int update_hw_pal)
413*4882a593Smuzhiyun {
414*4882a593Smuzhiyun 	u16 *palette;
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 	if (lcdc.color_mode != OMAPFB_COLOR_CLUT_8BPP || regno > 255)
417*4882a593Smuzhiyun 		return -EINVAL;
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	palette = (u16 *)lcdc.palette_virt;
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun 	palette[regno] &= ~0x0fff;
422*4882a593Smuzhiyun 	palette[regno] |= ((red >> 12) << 8) | ((green >> 12) << 4 ) |
423*4882a593Smuzhiyun 			   (blue >> 12);
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 	if (update_hw_pal) {
426*4882a593Smuzhiyun 		disable_controller();
427*4882a593Smuzhiyun 		omap_stop_lcd_dma();
428*4882a593Smuzhiyun 		load_palette();
429*4882a593Smuzhiyun 		setup_lcd_dma();
430*4882a593Smuzhiyun 		set_load_mode(OMAP_LCDC_LOAD_FRAME);
431*4882a593Smuzhiyun 		enable_controller();
432*4882a593Smuzhiyun 	}
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 	return 0;
435*4882a593Smuzhiyun }
436*4882a593Smuzhiyun 
calc_ck_div(int is_tft,int pck,int * pck_div)437*4882a593Smuzhiyun static void calc_ck_div(int is_tft, int pck, int *pck_div)
438*4882a593Smuzhiyun {
439*4882a593Smuzhiyun 	unsigned long lck;
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 	pck = max(1, pck);
442*4882a593Smuzhiyun 	lck = clk_get_rate(lcdc.lcd_ck);
443*4882a593Smuzhiyun 	*pck_div = (lck + pck - 1) / pck;
444*4882a593Smuzhiyun 	if (is_tft)
445*4882a593Smuzhiyun 		*pck_div = max(2, *pck_div);
446*4882a593Smuzhiyun 	else
447*4882a593Smuzhiyun 		*pck_div = max(3, *pck_div);
448*4882a593Smuzhiyun 	if (*pck_div > 255) {
449*4882a593Smuzhiyun 		/* FIXME: try to adjust logic clock divider as well */
450*4882a593Smuzhiyun 		*pck_div = 255;
451*4882a593Smuzhiyun 		dev_warn(lcdc.fbdev->dev, "pixclock %d kHz too low.\n",
452*4882a593Smuzhiyun 			 pck / 1000);
453*4882a593Smuzhiyun 	}
454*4882a593Smuzhiyun }
455*4882a593Smuzhiyun 
setup_regs(void)456*4882a593Smuzhiyun static inline void setup_regs(void)
457*4882a593Smuzhiyun {
458*4882a593Smuzhiyun 	u32 l;
459*4882a593Smuzhiyun 	struct lcd_panel *panel = lcdc.fbdev->panel;
460*4882a593Smuzhiyun 	int is_tft = panel->config & OMAP_LCDC_PANEL_TFT;
461*4882a593Smuzhiyun 	unsigned long lck;
462*4882a593Smuzhiyun 	int pcd;
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 	l = omap_readl(OMAP_LCDC_CONTROL);
465*4882a593Smuzhiyun 	l &= ~OMAP_LCDC_CTRL_LCD_TFT;
466*4882a593Smuzhiyun 	l |= is_tft ? OMAP_LCDC_CTRL_LCD_TFT : 0;
467*4882a593Smuzhiyun #ifdef CONFIG_MACH_OMAP_PALMTE
468*4882a593Smuzhiyun /* FIXME:if (machine_is_omap_palmte()) { */
469*4882a593Smuzhiyun 		/* PalmTE uses alternate TFT setting in 8BPP mode */
470*4882a593Smuzhiyun 		l |= (is_tft && panel->bpp == 8) ? 0x810000 : 0;
471*4882a593Smuzhiyun /*	} */
472*4882a593Smuzhiyun #endif
473*4882a593Smuzhiyun 	omap_writel(l, OMAP_LCDC_CONTROL);
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 	l = omap_readl(OMAP_LCDC_TIMING2);
476*4882a593Smuzhiyun 	l &= ~(((1 << 6) - 1) << 20);
477*4882a593Smuzhiyun 	l |= (panel->config & OMAP_LCDC_SIGNAL_MASK) << 20;
478*4882a593Smuzhiyun 	omap_writel(l, OMAP_LCDC_TIMING2);
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 	l = panel->x_res - 1;
481*4882a593Smuzhiyun 	l |= (panel->hsw - 1) << 10;
482*4882a593Smuzhiyun 	l |= (panel->hfp - 1) << 16;
483*4882a593Smuzhiyun 	l |= (panel->hbp - 1) << 24;
484*4882a593Smuzhiyun 	omap_writel(l, OMAP_LCDC_TIMING0);
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 	l = panel->y_res - 1;
487*4882a593Smuzhiyun 	l |= (panel->vsw - 1) << 10;
488*4882a593Smuzhiyun 	l |= panel->vfp << 16;
489*4882a593Smuzhiyun 	l |= panel->vbp << 24;
490*4882a593Smuzhiyun 	omap_writel(l, OMAP_LCDC_TIMING1);
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 	l = omap_readl(OMAP_LCDC_TIMING2);
493*4882a593Smuzhiyun 	l &= ~0xff;
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun 	lck = clk_get_rate(lcdc.lcd_ck);
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun 	if (!panel->pcd)
498*4882a593Smuzhiyun 		calc_ck_div(is_tft, panel->pixel_clock * 1000, &pcd);
499*4882a593Smuzhiyun 	else {
500*4882a593Smuzhiyun 		dev_warn(lcdc.fbdev->dev,
501*4882a593Smuzhiyun 		    "Pixel clock divider value is obsolete.\n"
502*4882a593Smuzhiyun 		    "Try to set pixel_clock to %lu and pcd to 0 "
503*4882a593Smuzhiyun 		    "in drivers/video/omap/lcd_%s.c and submit a patch.\n",
504*4882a593Smuzhiyun 			lck / panel->pcd / 1000, panel->name);
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun 		pcd = panel->pcd;
507*4882a593Smuzhiyun 	}
508*4882a593Smuzhiyun 	l |= pcd & 0xff;
509*4882a593Smuzhiyun 	l |= panel->acb << 8;
510*4882a593Smuzhiyun 	omap_writel(l, OMAP_LCDC_TIMING2);
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun 	/* update panel info with the exact clock */
513*4882a593Smuzhiyun 	panel->pixel_clock = lck / pcd / 1000;
514*4882a593Smuzhiyun }
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun /*
517*4882a593Smuzhiyun  * Configure the LCD controller, download the color palette and start a looped
518*4882a593Smuzhiyun  * DMA transfer of the frame image data. Called only in internal
519*4882a593Smuzhiyun  * controller mode.
520*4882a593Smuzhiyun  */
omap_lcdc_set_update_mode(enum omapfb_update_mode mode)521*4882a593Smuzhiyun static int omap_lcdc_set_update_mode(enum omapfb_update_mode mode)
522*4882a593Smuzhiyun {
523*4882a593Smuzhiyun 	int r = 0;
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 	if (mode != lcdc.update_mode) {
526*4882a593Smuzhiyun 		switch (mode) {
527*4882a593Smuzhiyun 		case OMAPFB_AUTO_UPDATE:
528*4882a593Smuzhiyun 			setup_regs();
529*4882a593Smuzhiyun 			load_palette();
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun 			/* Setup and start LCD DMA */
532*4882a593Smuzhiyun 			setup_lcd_dma();
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun 			set_load_mode(OMAP_LCDC_LOAD_FRAME);
535*4882a593Smuzhiyun 			enable_irqs(OMAP_LCDC_IRQ_DONE);
536*4882a593Smuzhiyun 			/* This will start the actual DMA transfer */
537*4882a593Smuzhiyun 			enable_controller();
538*4882a593Smuzhiyun 			lcdc.update_mode = mode;
539*4882a593Smuzhiyun 			break;
540*4882a593Smuzhiyun 		case OMAPFB_UPDATE_DISABLED:
541*4882a593Smuzhiyun 			disable_controller();
542*4882a593Smuzhiyun 			omap_stop_lcd_dma();
543*4882a593Smuzhiyun 			lcdc.update_mode = mode;
544*4882a593Smuzhiyun 			break;
545*4882a593Smuzhiyun 		default:
546*4882a593Smuzhiyun 			r = -EINVAL;
547*4882a593Smuzhiyun 		}
548*4882a593Smuzhiyun 	}
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun 	return r;
551*4882a593Smuzhiyun }
552*4882a593Smuzhiyun 
omap_lcdc_get_update_mode(void)553*4882a593Smuzhiyun static enum omapfb_update_mode omap_lcdc_get_update_mode(void)
554*4882a593Smuzhiyun {
555*4882a593Smuzhiyun 	return lcdc.update_mode;
556*4882a593Smuzhiyun }
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun /* PM code called only in internal controller mode */
omap_lcdc_suspend(void)559*4882a593Smuzhiyun static void omap_lcdc_suspend(void)
560*4882a593Smuzhiyun {
561*4882a593Smuzhiyun 	omap_lcdc_set_update_mode(OMAPFB_UPDATE_DISABLED);
562*4882a593Smuzhiyun }
563*4882a593Smuzhiyun 
omap_lcdc_resume(void)564*4882a593Smuzhiyun static void omap_lcdc_resume(void)
565*4882a593Smuzhiyun {
566*4882a593Smuzhiyun 	omap_lcdc_set_update_mode(OMAPFB_AUTO_UPDATE);
567*4882a593Smuzhiyun }
568*4882a593Smuzhiyun 
omap_lcdc_get_caps(int plane,struct omapfb_caps * caps)569*4882a593Smuzhiyun static void omap_lcdc_get_caps(int plane, struct omapfb_caps *caps)
570*4882a593Smuzhiyun {
571*4882a593Smuzhiyun 	return;
572*4882a593Smuzhiyun }
573*4882a593Smuzhiyun 
omap_lcdc_set_dma_callback(void (* callback)(void * data),void * data)574*4882a593Smuzhiyun int omap_lcdc_set_dma_callback(void (*callback)(void *data), void *data)
575*4882a593Smuzhiyun {
576*4882a593Smuzhiyun 	BUG_ON(callback == NULL);
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun 	if (lcdc.dma_callback)
579*4882a593Smuzhiyun 		return -EBUSY;
580*4882a593Smuzhiyun 	else {
581*4882a593Smuzhiyun 		lcdc.dma_callback = callback;
582*4882a593Smuzhiyun 		lcdc.dma_callback_data = data;
583*4882a593Smuzhiyun 	}
584*4882a593Smuzhiyun 	return 0;
585*4882a593Smuzhiyun }
586*4882a593Smuzhiyun EXPORT_SYMBOL(omap_lcdc_set_dma_callback);
587*4882a593Smuzhiyun 
omap_lcdc_free_dma_callback(void)588*4882a593Smuzhiyun void omap_lcdc_free_dma_callback(void)
589*4882a593Smuzhiyun {
590*4882a593Smuzhiyun 	lcdc.dma_callback = NULL;
591*4882a593Smuzhiyun }
592*4882a593Smuzhiyun EXPORT_SYMBOL(omap_lcdc_free_dma_callback);
593*4882a593Smuzhiyun 
lcdc_dma_handler(u16 status,void * data)594*4882a593Smuzhiyun static void lcdc_dma_handler(u16 status, void *data)
595*4882a593Smuzhiyun {
596*4882a593Smuzhiyun 	if (lcdc.dma_callback)
597*4882a593Smuzhiyun 		lcdc.dma_callback(lcdc.dma_callback_data);
598*4882a593Smuzhiyun }
599*4882a593Smuzhiyun 
alloc_palette_ram(void)600*4882a593Smuzhiyun static int alloc_palette_ram(void)
601*4882a593Smuzhiyun {
602*4882a593Smuzhiyun 	lcdc.palette_virt = dma_alloc_wc(lcdc.fbdev->dev, MAX_PALETTE_SIZE,
603*4882a593Smuzhiyun 					 &lcdc.palette_phys, GFP_KERNEL);
604*4882a593Smuzhiyun 	if (lcdc.palette_virt == NULL) {
605*4882a593Smuzhiyun 		dev_err(lcdc.fbdev->dev, "failed to alloc palette memory\n");
606*4882a593Smuzhiyun 		return -ENOMEM;
607*4882a593Smuzhiyun 	}
608*4882a593Smuzhiyun 	memset(lcdc.palette_virt, 0, MAX_PALETTE_SIZE);
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun 	return 0;
611*4882a593Smuzhiyun }
612*4882a593Smuzhiyun 
free_palette_ram(void)613*4882a593Smuzhiyun static void free_palette_ram(void)
614*4882a593Smuzhiyun {
615*4882a593Smuzhiyun 	dma_free_wc(lcdc.fbdev->dev, MAX_PALETTE_SIZE, lcdc.palette_virt,
616*4882a593Smuzhiyun 		    lcdc.palette_phys);
617*4882a593Smuzhiyun }
618*4882a593Smuzhiyun 
alloc_fbmem(struct omapfb_mem_region * region)619*4882a593Smuzhiyun static int alloc_fbmem(struct omapfb_mem_region *region)
620*4882a593Smuzhiyun {
621*4882a593Smuzhiyun 	int bpp;
622*4882a593Smuzhiyun 	int frame_size;
623*4882a593Smuzhiyun 	struct lcd_panel *panel = lcdc.fbdev->panel;
624*4882a593Smuzhiyun 
625*4882a593Smuzhiyun 	bpp = panel->bpp;
626*4882a593Smuzhiyun 	if (bpp == 12)
627*4882a593Smuzhiyun 		bpp = 16;
628*4882a593Smuzhiyun 	frame_size = PAGE_ALIGN(panel->x_res * bpp / 8 * panel->y_res);
629*4882a593Smuzhiyun 	if (region->size > frame_size)
630*4882a593Smuzhiyun 		frame_size = region->size;
631*4882a593Smuzhiyun 	lcdc.vram_size = frame_size;
632*4882a593Smuzhiyun 	lcdc.vram_virt = dma_alloc_wc(lcdc.fbdev->dev, lcdc.vram_size,
633*4882a593Smuzhiyun 				      &lcdc.vram_phys, GFP_KERNEL);
634*4882a593Smuzhiyun 	if (lcdc.vram_virt == NULL) {
635*4882a593Smuzhiyun 		dev_err(lcdc.fbdev->dev, "unable to allocate FB DMA memory\n");
636*4882a593Smuzhiyun 		return -ENOMEM;
637*4882a593Smuzhiyun 	}
638*4882a593Smuzhiyun 	region->size = frame_size;
639*4882a593Smuzhiyun 	region->paddr = lcdc.vram_phys;
640*4882a593Smuzhiyun 	region->vaddr = lcdc.vram_virt;
641*4882a593Smuzhiyun 	region->alloc = 1;
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun 	memset(lcdc.vram_virt, 0, lcdc.vram_size);
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun 	return 0;
646*4882a593Smuzhiyun }
647*4882a593Smuzhiyun 
free_fbmem(void)648*4882a593Smuzhiyun static void free_fbmem(void)
649*4882a593Smuzhiyun {
650*4882a593Smuzhiyun 	dma_free_wc(lcdc.fbdev->dev, lcdc.vram_size, lcdc.vram_virt,
651*4882a593Smuzhiyun 		    lcdc.vram_phys);
652*4882a593Smuzhiyun }
653*4882a593Smuzhiyun 
setup_fbmem(struct omapfb_mem_desc * req_md)654*4882a593Smuzhiyun static int setup_fbmem(struct omapfb_mem_desc *req_md)
655*4882a593Smuzhiyun {
656*4882a593Smuzhiyun 	if (!req_md->region_cnt) {
657*4882a593Smuzhiyun 		dev_err(lcdc.fbdev->dev, "no memory regions defined\n");
658*4882a593Smuzhiyun 		return -EINVAL;
659*4882a593Smuzhiyun 	}
660*4882a593Smuzhiyun 
661*4882a593Smuzhiyun 	if (req_md->region_cnt > 1) {
662*4882a593Smuzhiyun 		dev_err(lcdc.fbdev->dev, "only one plane is supported\n");
663*4882a593Smuzhiyun 		req_md->region_cnt = 1;
664*4882a593Smuzhiyun 	}
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun 	return alloc_fbmem(&req_md->region[0]);
667*4882a593Smuzhiyun }
668*4882a593Smuzhiyun 
omap_lcdc_init(struct omapfb_device * fbdev,int ext_mode,struct omapfb_mem_desc * req_vram)669*4882a593Smuzhiyun static int omap_lcdc_init(struct omapfb_device *fbdev, int ext_mode,
670*4882a593Smuzhiyun 			  struct omapfb_mem_desc *req_vram)
671*4882a593Smuzhiyun {
672*4882a593Smuzhiyun 	int r;
673*4882a593Smuzhiyun 	u32 l;
674*4882a593Smuzhiyun 	int rate;
675*4882a593Smuzhiyun 	struct clk *tc_ck;
676*4882a593Smuzhiyun 
677*4882a593Smuzhiyun 	lcdc.irq_mask = 0;
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun 	lcdc.fbdev = fbdev;
680*4882a593Smuzhiyun 	lcdc.ext_mode = ext_mode;
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun 	l = 0;
683*4882a593Smuzhiyun 	omap_writel(l, OMAP_LCDC_CONTROL);
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun 	/* FIXME:
686*4882a593Smuzhiyun 	 * According to errata some platforms have a clock rate limitiation
687*4882a593Smuzhiyun 	 */
688*4882a593Smuzhiyun 	lcdc.lcd_ck = clk_get(fbdev->dev, "lcd_ck");
689*4882a593Smuzhiyun 	if (IS_ERR(lcdc.lcd_ck)) {
690*4882a593Smuzhiyun 		dev_err(fbdev->dev, "unable to access LCD clock\n");
691*4882a593Smuzhiyun 		r = PTR_ERR(lcdc.lcd_ck);
692*4882a593Smuzhiyun 		goto fail0;
693*4882a593Smuzhiyun 	}
694*4882a593Smuzhiyun 
695*4882a593Smuzhiyun 	tc_ck = clk_get(fbdev->dev, "tc_ck");
696*4882a593Smuzhiyun 	if (IS_ERR(tc_ck)) {
697*4882a593Smuzhiyun 		dev_err(fbdev->dev, "unable to access TC clock\n");
698*4882a593Smuzhiyun 		r = PTR_ERR(tc_ck);
699*4882a593Smuzhiyun 		goto fail1;
700*4882a593Smuzhiyun 	}
701*4882a593Smuzhiyun 
702*4882a593Smuzhiyun 	rate = clk_get_rate(tc_ck);
703*4882a593Smuzhiyun 	clk_put(tc_ck);
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun 	if (machine_is_ams_delta())
706*4882a593Smuzhiyun 		rate /= 4;
707*4882a593Smuzhiyun 	if (machine_is_omap_h3())
708*4882a593Smuzhiyun 		rate /= 3;
709*4882a593Smuzhiyun 	r = clk_set_rate(lcdc.lcd_ck, rate);
710*4882a593Smuzhiyun 	if (r) {
711*4882a593Smuzhiyun 		dev_err(fbdev->dev, "failed to adjust LCD rate\n");
712*4882a593Smuzhiyun 		goto fail1;
713*4882a593Smuzhiyun 	}
714*4882a593Smuzhiyun 	clk_enable(lcdc.lcd_ck);
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun 	r = request_irq(OMAP_LCDC_IRQ, lcdc_irq_handler, 0, MODULE_NAME, fbdev);
717*4882a593Smuzhiyun 	if (r) {
718*4882a593Smuzhiyun 		dev_err(fbdev->dev, "unable to get IRQ\n");
719*4882a593Smuzhiyun 		goto fail2;
720*4882a593Smuzhiyun 	}
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun 	r = omap_request_lcd_dma(lcdc_dma_handler, NULL);
723*4882a593Smuzhiyun 	if (r) {
724*4882a593Smuzhiyun 		dev_err(fbdev->dev, "unable to get LCD DMA\n");
725*4882a593Smuzhiyun 		goto fail3;
726*4882a593Smuzhiyun 	}
727*4882a593Smuzhiyun 
728*4882a593Smuzhiyun 	omap_set_lcd_dma_single_transfer(ext_mode);
729*4882a593Smuzhiyun 	omap_set_lcd_dma_ext_controller(ext_mode);
730*4882a593Smuzhiyun 
731*4882a593Smuzhiyun 	if (!ext_mode)
732*4882a593Smuzhiyun 		if ((r = alloc_palette_ram()) < 0)
733*4882a593Smuzhiyun 			goto fail4;
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun 	if ((r = setup_fbmem(req_vram)) < 0)
736*4882a593Smuzhiyun 		goto fail5;
737*4882a593Smuzhiyun 
738*4882a593Smuzhiyun 	pr_info("omapfb: LCDC initialized\n");
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun 	return 0;
741*4882a593Smuzhiyun fail5:
742*4882a593Smuzhiyun 	if (!ext_mode)
743*4882a593Smuzhiyun 		free_palette_ram();
744*4882a593Smuzhiyun fail4:
745*4882a593Smuzhiyun 	omap_free_lcd_dma();
746*4882a593Smuzhiyun fail3:
747*4882a593Smuzhiyun 	free_irq(OMAP_LCDC_IRQ, lcdc.fbdev);
748*4882a593Smuzhiyun fail2:
749*4882a593Smuzhiyun 	clk_disable(lcdc.lcd_ck);
750*4882a593Smuzhiyun fail1:
751*4882a593Smuzhiyun 	clk_put(lcdc.lcd_ck);
752*4882a593Smuzhiyun fail0:
753*4882a593Smuzhiyun 	return r;
754*4882a593Smuzhiyun }
755*4882a593Smuzhiyun 
omap_lcdc_cleanup(void)756*4882a593Smuzhiyun static void omap_lcdc_cleanup(void)
757*4882a593Smuzhiyun {
758*4882a593Smuzhiyun 	if (!lcdc.ext_mode)
759*4882a593Smuzhiyun 		free_palette_ram();
760*4882a593Smuzhiyun 	free_fbmem();
761*4882a593Smuzhiyun 	omap_free_lcd_dma();
762*4882a593Smuzhiyun 	free_irq(OMAP_LCDC_IRQ, lcdc.fbdev);
763*4882a593Smuzhiyun 	clk_disable(lcdc.lcd_ck);
764*4882a593Smuzhiyun 	clk_put(lcdc.lcd_ck);
765*4882a593Smuzhiyun }
766*4882a593Smuzhiyun 
767*4882a593Smuzhiyun const struct lcd_ctrl omap1_int_ctrl = {
768*4882a593Smuzhiyun 	.name			= "internal",
769*4882a593Smuzhiyun 	.init			= omap_lcdc_init,
770*4882a593Smuzhiyun 	.cleanup		= omap_lcdc_cleanup,
771*4882a593Smuzhiyun 	.get_caps		= omap_lcdc_get_caps,
772*4882a593Smuzhiyun 	.set_update_mode	= omap_lcdc_set_update_mode,
773*4882a593Smuzhiyun 	.get_update_mode	= omap_lcdc_get_update_mode,
774*4882a593Smuzhiyun 	.update_window		= NULL,
775*4882a593Smuzhiyun 	.suspend		= omap_lcdc_suspend,
776*4882a593Smuzhiyun 	.resume			= omap_lcdc_resume,
777*4882a593Smuzhiyun 	.setup_plane		= omap_lcdc_setup_plane,
778*4882a593Smuzhiyun 	.enable_plane		= omap_lcdc_enable_plane,
779*4882a593Smuzhiyun 	.setcolreg		= omap_lcdc_setcolreg,
780*4882a593Smuzhiyun };
781