1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Epson HWA742 LCD controller driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2004-2005 Nokia Corporation
6*4882a593Smuzhiyun * Authors: Juha Yrjölä <juha.yrjola@nokia.com>
7*4882a593Smuzhiyun * Imre Deak <imre.deak@nokia.com>
8*4882a593Smuzhiyun * YUV support: Jussi Laako <jussi.laako@nokia.com>
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/mm.h>
12*4882a593Smuzhiyun #include <linux/fb.h>
13*4882a593Smuzhiyun #include <linux/delay.h>
14*4882a593Smuzhiyun #include <linux/clk.h>
15*4882a593Smuzhiyun #include <linux/interrupt.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #include "omapfb.h"
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #define HWA742_REV_CODE_REG 0x0
20*4882a593Smuzhiyun #define HWA742_CONFIG_REG 0x2
21*4882a593Smuzhiyun #define HWA742_PLL_DIV_REG 0x4
22*4882a593Smuzhiyun #define HWA742_PLL_0_REG 0x6
23*4882a593Smuzhiyun #define HWA742_PLL_1_REG 0x8
24*4882a593Smuzhiyun #define HWA742_PLL_2_REG 0xa
25*4882a593Smuzhiyun #define HWA742_PLL_3_REG 0xc
26*4882a593Smuzhiyun #define HWA742_PLL_4_REG 0xe
27*4882a593Smuzhiyun #define HWA742_CLK_SRC_REG 0x12
28*4882a593Smuzhiyun #define HWA742_PANEL_TYPE_REG 0x14
29*4882a593Smuzhiyun #define HWA742_H_DISP_REG 0x16
30*4882a593Smuzhiyun #define HWA742_H_NDP_REG 0x18
31*4882a593Smuzhiyun #define HWA742_V_DISP_1_REG 0x1a
32*4882a593Smuzhiyun #define HWA742_V_DISP_2_REG 0x1c
33*4882a593Smuzhiyun #define HWA742_V_NDP_REG 0x1e
34*4882a593Smuzhiyun #define HWA742_HS_W_REG 0x20
35*4882a593Smuzhiyun #define HWA742_HP_S_REG 0x22
36*4882a593Smuzhiyun #define HWA742_VS_W_REG 0x24
37*4882a593Smuzhiyun #define HWA742_VP_S_REG 0x26
38*4882a593Smuzhiyun #define HWA742_PCLK_POL_REG 0x28
39*4882a593Smuzhiyun #define HWA742_INPUT_MODE_REG 0x2a
40*4882a593Smuzhiyun #define HWA742_TRANSL_MODE_REG1 0x2e
41*4882a593Smuzhiyun #define HWA742_DISP_MODE_REG 0x34
42*4882a593Smuzhiyun #define HWA742_WINDOW_TYPE 0x36
43*4882a593Smuzhiyun #define HWA742_WINDOW_X_START_0 0x38
44*4882a593Smuzhiyun #define HWA742_WINDOW_X_START_1 0x3a
45*4882a593Smuzhiyun #define HWA742_WINDOW_Y_START_0 0x3c
46*4882a593Smuzhiyun #define HWA742_WINDOW_Y_START_1 0x3e
47*4882a593Smuzhiyun #define HWA742_WINDOW_X_END_0 0x40
48*4882a593Smuzhiyun #define HWA742_WINDOW_X_END_1 0x42
49*4882a593Smuzhiyun #define HWA742_WINDOW_Y_END_0 0x44
50*4882a593Smuzhiyun #define HWA742_WINDOW_Y_END_1 0x46
51*4882a593Smuzhiyun #define HWA742_MEMORY_WRITE_LSB 0x48
52*4882a593Smuzhiyun #define HWA742_MEMORY_WRITE_MSB 0x49
53*4882a593Smuzhiyun #define HWA742_MEMORY_READ_0 0x4a
54*4882a593Smuzhiyun #define HWA742_MEMORY_READ_1 0x4c
55*4882a593Smuzhiyun #define HWA742_MEMORY_READ_2 0x4e
56*4882a593Smuzhiyun #define HWA742_POWER_SAVE 0x56
57*4882a593Smuzhiyun #define HWA742_NDP_CTRL 0x58
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun #define HWA742_AUTO_UPDATE_TIME (HZ / 20)
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun /* Reserve 4 request slots for requests in irq context */
62*4882a593Smuzhiyun #define REQ_POOL_SIZE 24
63*4882a593Smuzhiyun #define IRQ_REQ_POOL_SIZE 4
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun #define REQ_FROM_IRQ_POOL 0x01
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun #define REQ_COMPLETE 0
68*4882a593Smuzhiyun #define REQ_PENDING 1
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun struct update_param {
71*4882a593Smuzhiyun int x, y, width, height;
72*4882a593Smuzhiyun int color_mode;
73*4882a593Smuzhiyun int flags;
74*4882a593Smuzhiyun };
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun struct hwa742_request {
77*4882a593Smuzhiyun struct list_head entry;
78*4882a593Smuzhiyun unsigned int flags;
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun int (*handler)(struct hwa742_request *req);
81*4882a593Smuzhiyun void (*complete)(void *data);
82*4882a593Smuzhiyun void *complete_data;
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun union {
85*4882a593Smuzhiyun struct update_param update;
86*4882a593Smuzhiyun struct completion *sync;
87*4882a593Smuzhiyun } par;
88*4882a593Smuzhiyun };
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun struct {
91*4882a593Smuzhiyun enum omapfb_update_mode update_mode;
92*4882a593Smuzhiyun enum omapfb_update_mode update_mode_before_suspend;
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun struct timer_list auto_update_timer;
95*4882a593Smuzhiyun int stop_auto_update;
96*4882a593Smuzhiyun struct omapfb_update_window auto_update_window;
97*4882a593Smuzhiyun unsigned te_connected:1;
98*4882a593Smuzhiyun unsigned vsync_only:1;
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun struct hwa742_request req_pool[REQ_POOL_SIZE];
101*4882a593Smuzhiyun struct list_head pending_req_list;
102*4882a593Smuzhiyun struct list_head free_req_list;
103*4882a593Smuzhiyun struct semaphore req_sema;
104*4882a593Smuzhiyun spinlock_t req_lock;
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun struct extif_timings reg_timings, lut_timings;
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun int prev_color_mode;
109*4882a593Smuzhiyun int prev_flags;
110*4882a593Smuzhiyun int window_type;
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun u32 max_transmit_size;
113*4882a593Smuzhiyun u32 extif_clk_period;
114*4882a593Smuzhiyun unsigned long pix_tx_time;
115*4882a593Smuzhiyun unsigned long line_upd_time;
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun struct omapfb_device *fbdev;
119*4882a593Smuzhiyun struct lcd_ctrl_extif *extif;
120*4882a593Smuzhiyun const struct lcd_ctrl *int_ctrl;
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun struct clk *sys_ck;
123*4882a593Smuzhiyun } hwa742;
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun struct lcd_ctrl hwa742_ctrl;
126*4882a593Smuzhiyun
hwa742_read_reg(u8 reg)127*4882a593Smuzhiyun static u8 hwa742_read_reg(u8 reg)
128*4882a593Smuzhiyun {
129*4882a593Smuzhiyun u8 data;
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun hwa742.extif->set_bits_per_cycle(8);
132*4882a593Smuzhiyun hwa742.extif->write_command(®, 1);
133*4882a593Smuzhiyun hwa742.extif->read_data(&data, 1);
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun return data;
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun
hwa742_write_reg(u8 reg,u8 data)138*4882a593Smuzhiyun static void hwa742_write_reg(u8 reg, u8 data)
139*4882a593Smuzhiyun {
140*4882a593Smuzhiyun hwa742.extif->set_bits_per_cycle(8);
141*4882a593Smuzhiyun hwa742.extif->write_command(®, 1);
142*4882a593Smuzhiyun hwa742.extif->write_data(&data, 1);
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun
set_window_regs(int x_start,int y_start,int x_end,int y_end)145*4882a593Smuzhiyun static void set_window_regs(int x_start, int y_start, int x_end, int y_end)
146*4882a593Smuzhiyun {
147*4882a593Smuzhiyun u8 tmp[8];
148*4882a593Smuzhiyun u8 cmd;
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun x_end--;
151*4882a593Smuzhiyun y_end--;
152*4882a593Smuzhiyun tmp[0] = x_start;
153*4882a593Smuzhiyun tmp[1] = x_start >> 8;
154*4882a593Smuzhiyun tmp[2] = y_start;
155*4882a593Smuzhiyun tmp[3] = y_start >> 8;
156*4882a593Smuzhiyun tmp[4] = x_end;
157*4882a593Smuzhiyun tmp[5] = x_end >> 8;
158*4882a593Smuzhiyun tmp[6] = y_end;
159*4882a593Smuzhiyun tmp[7] = y_end >> 8;
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun hwa742.extif->set_bits_per_cycle(8);
162*4882a593Smuzhiyun cmd = HWA742_WINDOW_X_START_0;
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun hwa742.extif->write_command(&cmd, 1);
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun hwa742.extif->write_data(tmp, 8);
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun
set_format_regs(int conv,int transl,int flags)169*4882a593Smuzhiyun static void set_format_regs(int conv, int transl, int flags)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun if (flags & OMAPFB_FORMAT_FLAG_DOUBLE) {
172*4882a593Smuzhiyun hwa742.window_type = ((hwa742.window_type & 0xfc) | 0x01);
173*4882a593Smuzhiyun #ifdef VERBOSE
174*4882a593Smuzhiyun dev_dbg(hwa742.fbdev->dev, "hwa742: enabled pixel doubling\n");
175*4882a593Smuzhiyun #endif
176*4882a593Smuzhiyun } else {
177*4882a593Smuzhiyun hwa742.window_type = (hwa742.window_type & 0xfc);
178*4882a593Smuzhiyun #ifdef VERBOSE
179*4882a593Smuzhiyun dev_dbg(hwa742.fbdev->dev, "hwa742: disabled pixel doubling\n");
180*4882a593Smuzhiyun #endif
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun hwa742_write_reg(HWA742_INPUT_MODE_REG, conv);
184*4882a593Smuzhiyun hwa742_write_reg(HWA742_TRANSL_MODE_REG1, transl);
185*4882a593Smuzhiyun hwa742_write_reg(HWA742_WINDOW_TYPE, hwa742.window_type);
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun
enable_tearsync(int y,int width,int height,int screen_height,int force_vsync)188*4882a593Smuzhiyun static void enable_tearsync(int y, int width, int height, int screen_height,
189*4882a593Smuzhiyun int force_vsync)
190*4882a593Smuzhiyun {
191*4882a593Smuzhiyun u8 b;
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun b = hwa742_read_reg(HWA742_NDP_CTRL);
194*4882a593Smuzhiyun b |= 1 << 2;
195*4882a593Smuzhiyun hwa742_write_reg(HWA742_NDP_CTRL, b);
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun if (likely(hwa742.vsync_only || force_vsync)) {
198*4882a593Smuzhiyun hwa742.extif->enable_tearsync(1, 0);
199*4882a593Smuzhiyun return;
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun if (width * hwa742.pix_tx_time < hwa742.line_upd_time) {
203*4882a593Smuzhiyun hwa742.extif->enable_tearsync(1, 0);
204*4882a593Smuzhiyun return;
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun if ((width * hwa742.pix_tx_time / 1000) * height <
208*4882a593Smuzhiyun (y + height) * (hwa742.line_upd_time / 1000)) {
209*4882a593Smuzhiyun hwa742.extif->enable_tearsync(1, 0);
210*4882a593Smuzhiyun return;
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun hwa742.extif->enable_tearsync(1, y + 1);
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun
disable_tearsync(void)216*4882a593Smuzhiyun static void disable_tearsync(void)
217*4882a593Smuzhiyun {
218*4882a593Smuzhiyun u8 b;
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun hwa742.extif->enable_tearsync(0, 0);
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun b = hwa742_read_reg(HWA742_NDP_CTRL);
223*4882a593Smuzhiyun b &= ~(1 << 2);
224*4882a593Smuzhiyun hwa742_write_reg(HWA742_NDP_CTRL, b);
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun
alloc_req(void)227*4882a593Smuzhiyun static inline struct hwa742_request *alloc_req(void)
228*4882a593Smuzhiyun {
229*4882a593Smuzhiyun unsigned long flags;
230*4882a593Smuzhiyun struct hwa742_request *req;
231*4882a593Smuzhiyun int req_flags = 0;
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun if (!in_interrupt())
234*4882a593Smuzhiyun down(&hwa742.req_sema);
235*4882a593Smuzhiyun else
236*4882a593Smuzhiyun req_flags = REQ_FROM_IRQ_POOL;
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun spin_lock_irqsave(&hwa742.req_lock, flags);
239*4882a593Smuzhiyun BUG_ON(list_empty(&hwa742.free_req_list));
240*4882a593Smuzhiyun req = list_entry(hwa742.free_req_list.next,
241*4882a593Smuzhiyun struct hwa742_request, entry);
242*4882a593Smuzhiyun list_del(&req->entry);
243*4882a593Smuzhiyun spin_unlock_irqrestore(&hwa742.req_lock, flags);
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun INIT_LIST_HEAD(&req->entry);
246*4882a593Smuzhiyun req->flags = req_flags;
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun return req;
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun
free_req(struct hwa742_request * req)251*4882a593Smuzhiyun static inline void free_req(struct hwa742_request *req)
252*4882a593Smuzhiyun {
253*4882a593Smuzhiyun unsigned long flags;
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun spin_lock_irqsave(&hwa742.req_lock, flags);
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun list_move(&req->entry, &hwa742.free_req_list);
258*4882a593Smuzhiyun if (!(req->flags & REQ_FROM_IRQ_POOL))
259*4882a593Smuzhiyun up(&hwa742.req_sema);
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun spin_unlock_irqrestore(&hwa742.req_lock, flags);
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun
process_pending_requests(void)264*4882a593Smuzhiyun static void process_pending_requests(void)
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun unsigned long flags;
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun spin_lock_irqsave(&hwa742.req_lock, flags);
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun while (!list_empty(&hwa742.pending_req_list)) {
271*4882a593Smuzhiyun struct hwa742_request *req;
272*4882a593Smuzhiyun void (*complete)(void *);
273*4882a593Smuzhiyun void *complete_data;
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun req = list_entry(hwa742.pending_req_list.next,
276*4882a593Smuzhiyun struct hwa742_request, entry);
277*4882a593Smuzhiyun spin_unlock_irqrestore(&hwa742.req_lock, flags);
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun if (req->handler(req) == REQ_PENDING)
280*4882a593Smuzhiyun return;
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun complete = req->complete;
283*4882a593Smuzhiyun complete_data = req->complete_data;
284*4882a593Smuzhiyun free_req(req);
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun if (complete)
287*4882a593Smuzhiyun complete(complete_data);
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun spin_lock_irqsave(&hwa742.req_lock, flags);
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun spin_unlock_irqrestore(&hwa742.req_lock, flags);
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun
submit_req_list(struct list_head * head)295*4882a593Smuzhiyun static void submit_req_list(struct list_head *head)
296*4882a593Smuzhiyun {
297*4882a593Smuzhiyun unsigned long flags;
298*4882a593Smuzhiyun int process = 1;
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun spin_lock_irqsave(&hwa742.req_lock, flags);
301*4882a593Smuzhiyun if (likely(!list_empty(&hwa742.pending_req_list)))
302*4882a593Smuzhiyun process = 0;
303*4882a593Smuzhiyun list_splice_init(head, hwa742.pending_req_list.prev);
304*4882a593Smuzhiyun spin_unlock_irqrestore(&hwa742.req_lock, flags);
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun if (process)
307*4882a593Smuzhiyun process_pending_requests();
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun
request_complete(void * data)310*4882a593Smuzhiyun static void request_complete(void *data)
311*4882a593Smuzhiyun {
312*4882a593Smuzhiyun struct hwa742_request *req = (struct hwa742_request *)data;
313*4882a593Smuzhiyun void (*complete)(void *);
314*4882a593Smuzhiyun void *complete_data;
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun complete = req->complete;
317*4882a593Smuzhiyun complete_data = req->complete_data;
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun free_req(req);
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun if (complete)
322*4882a593Smuzhiyun complete(complete_data);
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun process_pending_requests();
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun
send_frame_handler(struct hwa742_request * req)327*4882a593Smuzhiyun static int send_frame_handler(struct hwa742_request *req)
328*4882a593Smuzhiyun {
329*4882a593Smuzhiyun struct update_param *par = &req->par.update;
330*4882a593Smuzhiyun int x = par->x;
331*4882a593Smuzhiyun int y = par->y;
332*4882a593Smuzhiyun int w = par->width;
333*4882a593Smuzhiyun int h = par->height;
334*4882a593Smuzhiyun int bpp;
335*4882a593Smuzhiyun int conv, transl;
336*4882a593Smuzhiyun unsigned long offset;
337*4882a593Smuzhiyun int color_mode = par->color_mode;
338*4882a593Smuzhiyun int flags = par->flags;
339*4882a593Smuzhiyun int scr_width = hwa742.fbdev->panel->x_res;
340*4882a593Smuzhiyun int scr_height = hwa742.fbdev->panel->y_res;
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun #ifdef VERBOSE
343*4882a593Smuzhiyun dev_dbg(hwa742.fbdev->dev, "x %d y %d w %d h %d scr_width %d "
344*4882a593Smuzhiyun "color_mode %d flags %d\n",
345*4882a593Smuzhiyun x, y, w, h, scr_width, color_mode, flags);
346*4882a593Smuzhiyun #endif
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun switch (color_mode) {
349*4882a593Smuzhiyun case OMAPFB_COLOR_YUV422:
350*4882a593Smuzhiyun bpp = 16;
351*4882a593Smuzhiyun conv = 0x08;
352*4882a593Smuzhiyun transl = 0x25;
353*4882a593Smuzhiyun break;
354*4882a593Smuzhiyun case OMAPFB_COLOR_YUV420:
355*4882a593Smuzhiyun bpp = 12;
356*4882a593Smuzhiyun conv = 0x09;
357*4882a593Smuzhiyun transl = 0x25;
358*4882a593Smuzhiyun break;
359*4882a593Smuzhiyun case OMAPFB_COLOR_RGB565:
360*4882a593Smuzhiyun bpp = 16;
361*4882a593Smuzhiyun conv = 0x01;
362*4882a593Smuzhiyun transl = 0x05;
363*4882a593Smuzhiyun break;
364*4882a593Smuzhiyun default:
365*4882a593Smuzhiyun return -EINVAL;
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun if (hwa742.prev_flags != flags ||
369*4882a593Smuzhiyun hwa742.prev_color_mode != color_mode) {
370*4882a593Smuzhiyun set_format_regs(conv, transl, flags);
371*4882a593Smuzhiyun hwa742.prev_color_mode = color_mode;
372*4882a593Smuzhiyun hwa742.prev_flags = flags;
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun flags = req->par.update.flags;
375*4882a593Smuzhiyun if (flags & OMAPFB_FORMAT_FLAG_TEARSYNC)
376*4882a593Smuzhiyun enable_tearsync(y, scr_width, h, scr_height,
377*4882a593Smuzhiyun flags & OMAPFB_FORMAT_FLAG_FORCE_VSYNC);
378*4882a593Smuzhiyun else
379*4882a593Smuzhiyun disable_tearsync();
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun set_window_regs(x, y, x + w, y + h);
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun offset = (scr_width * y + x) * bpp / 8;
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun hwa742.int_ctrl->setup_plane(OMAPFB_PLANE_GFX,
386*4882a593Smuzhiyun OMAPFB_CHANNEL_OUT_LCD, offset, scr_width, 0, 0, w, h,
387*4882a593Smuzhiyun color_mode);
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun hwa742.extif->set_bits_per_cycle(16);
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun hwa742.int_ctrl->enable_plane(OMAPFB_PLANE_GFX, 1);
392*4882a593Smuzhiyun hwa742.extif->transfer_area(w, h, request_complete, req);
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun return REQ_PENDING;
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun
send_frame_complete(void * data)397*4882a593Smuzhiyun static void send_frame_complete(void *data)
398*4882a593Smuzhiyun {
399*4882a593Smuzhiyun hwa742.int_ctrl->enable_plane(OMAPFB_PLANE_GFX, 0);
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun #define ADD_PREQ(_x, _y, _w, _h) do { \
403*4882a593Smuzhiyun req = alloc_req(); \
404*4882a593Smuzhiyun req->handler = send_frame_handler; \
405*4882a593Smuzhiyun req->complete = send_frame_complete; \
406*4882a593Smuzhiyun req->par.update.x = _x; \
407*4882a593Smuzhiyun req->par.update.y = _y; \
408*4882a593Smuzhiyun req->par.update.width = _w; \
409*4882a593Smuzhiyun req->par.update.height = _h; \
410*4882a593Smuzhiyun req->par.update.color_mode = color_mode;\
411*4882a593Smuzhiyun req->par.update.flags = flags; \
412*4882a593Smuzhiyun list_add_tail(&req->entry, req_head); \
413*4882a593Smuzhiyun } while(0)
414*4882a593Smuzhiyun
create_req_list(struct omapfb_update_window * win,struct list_head * req_head)415*4882a593Smuzhiyun static void create_req_list(struct omapfb_update_window *win,
416*4882a593Smuzhiyun struct list_head *req_head)
417*4882a593Smuzhiyun {
418*4882a593Smuzhiyun struct hwa742_request *req;
419*4882a593Smuzhiyun int x = win->x;
420*4882a593Smuzhiyun int y = win->y;
421*4882a593Smuzhiyun int width = win->width;
422*4882a593Smuzhiyun int height = win->height;
423*4882a593Smuzhiyun int color_mode;
424*4882a593Smuzhiyun int flags;
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun flags = win->format & ~OMAPFB_FORMAT_MASK;
427*4882a593Smuzhiyun color_mode = win->format & OMAPFB_FORMAT_MASK;
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun if (x & 1) {
430*4882a593Smuzhiyun ADD_PREQ(x, y, 1, height);
431*4882a593Smuzhiyun width--;
432*4882a593Smuzhiyun x++;
433*4882a593Smuzhiyun flags &= ~OMAPFB_FORMAT_FLAG_TEARSYNC;
434*4882a593Smuzhiyun }
435*4882a593Smuzhiyun if (width & ~1) {
436*4882a593Smuzhiyun unsigned int xspan = width & ~1;
437*4882a593Smuzhiyun unsigned int ystart = y;
438*4882a593Smuzhiyun unsigned int yspan = height;
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun if (xspan * height * 2 > hwa742.max_transmit_size) {
441*4882a593Smuzhiyun yspan = hwa742.max_transmit_size / (xspan * 2);
442*4882a593Smuzhiyun ADD_PREQ(x, ystart, xspan, yspan);
443*4882a593Smuzhiyun ystart += yspan;
444*4882a593Smuzhiyun yspan = height - yspan;
445*4882a593Smuzhiyun flags &= ~OMAPFB_FORMAT_FLAG_TEARSYNC;
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun ADD_PREQ(x, ystart, xspan, yspan);
449*4882a593Smuzhiyun x += xspan;
450*4882a593Smuzhiyun width -= xspan;
451*4882a593Smuzhiyun flags &= ~OMAPFB_FORMAT_FLAG_TEARSYNC;
452*4882a593Smuzhiyun }
453*4882a593Smuzhiyun if (width)
454*4882a593Smuzhiyun ADD_PREQ(x, y, 1, height);
455*4882a593Smuzhiyun }
456*4882a593Smuzhiyun
auto_update_complete(void * data)457*4882a593Smuzhiyun static void auto_update_complete(void *data)
458*4882a593Smuzhiyun {
459*4882a593Smuzhiyun if (!hwa742.stop_auto_update)
460*4882a593Smuzhiyun mod_timer(&hwa742.auto_update_timer,
461*4882a593Smuzhiyun jiffies + HWA742_AUTO_UPDATE_TIME);
462*4882a593Smuzhiyun }
463*4882a593Smuzhiyun
hwa742_update_window_auto(struct timer_list * unused)464*4882a593Smuzhiyun static void hwa742_update_window_auto(struct timer_list *unused)
465*4882a593Smuzhiyun {
466*4882a593Smuzhiyun LIST_HEAD(req_list);
467*4882a593Smuzhiyun struct hwa742_request *last;
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun create_req_list(&hwa742.auto_update_window, &req_list);
470*4882a593Smuzhiyun last = list_entry(req_list.prev, struct hwa742_request, entry);
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun last->complete = auto_update_complete;
473*4882a593Smuzhiyun last->complete_data = NULL;
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun submit_req_list(&req_list);
476*4882a593Smuzhiyun }
477*4882a593Smuzhiyun
hwa742_update_window_async(struct fb_info * fbi,struct omapfb_update_window * win,void (* complete_callback)(void * arg),void * complete_callback_data)478*4882a593Smuzhiyun int hwa742_update_window_async(struct fb_info *fbi,
479*4882a593Smuzhiyun struct omapfb_update_window *win,
480*4882a593Smuzhiyun void (*complete_callback)(void *arg),
481*4882a593Smuzhiyun void *complete_callback_data)
482*4882a593Smuzhiyun {
483*4882a593Smuzhiyun LIST_HEAD(req_list);
484*4882a593Smuzhiyun struct hwa742_request *last;
485*4882a593Smuzhiyun int r = 0;
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun if (hwa742.update_mode != OMAPFB_MANUAL_UPDATE) {
488*4882a593Smuzhiyun dev_dbg(hwa742.fbdev->dev, "invalid update mode\n");
489*4882a593Smuzhiyun r = -EINVAL;
490*4882a593Smuzhiyun goto out;
491*4882a593Smuzhiyun }
492*4882a593Smuzhiyun if (unlikely(win->format &
493*4882a593Smuzhiyun ~(0x03 | OMAPFB_FORMAT_FLAG_DOUBLE |
494*4882a593Smuzhiyun OMAPFB_FORMAT_FLAG_TEARSYNC | OMAPFB_FORMAT_FLAG_FORCE_VSYNC))) {
495*4882a593Smuzhiyun dev_dbg(hwa742.fbdev->dev, "invalid window flag\n");
496*4882a593Smuzhiyun r = -EINVAL;
497*4882a593Smuzhiyun goto out;
498*4882a593Smuzhiyun }
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun create_req_list(win, &req_list);
501*4882a593Smuzhiyun last = list_entry(req_list.prev, struct hwa742_request, entry);
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun last->complete = complete_callback;
504*4882a593Smuzhiyun last->complete_data = (void *)complete_callback_data;
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun submit_req_list(&req_list);
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun out:
509*4882a593Smuzhiyun return r;
510*4882a593Smuzhiyun }
511*4882a593Smuzhiyun EXPORT_SYMBOL(hwa742_update_window_async);
512*4882a593Smuzhiyun
hwa742_setup_plane(int plane,int channel_out,unsigned long offset,int screen_width,int pos_x,int pos_y,int width,int height,int color_mode)513*4882a593Smuzhiyun static int hwa742_setup_plane(int plane, int channel_out,
514*4882a593Smuzhiyun unsigned long offset, int screen_width,
515*4882a593Smuzhiyun int pos_x, int pos_y, int width, int height,
516*4882a593Smuzhiyun int color_mode)
517*4882a593Smuzhiyun {
518*4882a593Smuzhiyun if (plane != OMAPFB_PLANE_GFX ||
519*4882a593Smuzhiyun channel_out != OMAPFB_CHANNEL_OUT_LCD)
520*4882a593Smuzhiyun return -EINVAL;
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun return 0;
523*4882a593Smuzhiyun }
524*4882a593Smuzhiyun
hwa742_enable_plane(int plane,int enable)525*4882a593Smuzhiyun static int hwa742_enable_plane(int plane, int enable)
526*4882a593Smuzhiyun {
527*4882a593Smuzhiyun if (plane != 0)
528*4882a593Smuzhiyun return -EINVAL;
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun hwa742.int_ctrl->enable_plane(plane, enable);
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun return 0;
533*4882a593Smuzhiyun }
534*4882a593Smuzhiyun
sync_handler(struct hwa742_request * req)535*4882a593Smuzhiyun static int sync_handler(struct hwa742_request *req)
536*4882a593Smuzhiyun {
537*4882a593Smuzhiyun complete(req->par.sync);
538*4882a593Smuzhiyun return REQ_COMPLETE;
539*4882a593Smuzhiyun }
540*4882a593Smuzhiyun
hwa742_sync(void)541*4882a593Smuzhiyun static void hwa742_sync(void)
542*4882a593Smuzhiyun {
543*4882a593Smuzhiyun LIST_HEAD(req_list);
544*4882a593Smuzhiyun struct hwa742_request *req;
545*4882a593Smuzhiyun struct completion comp;
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun req = alloc_req();
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun req->handler = sync_handler;
550*4882a593Smuzhiyun req->complete = NULL;
551*4882a593Smuzhiyun init_completion(&comp);
552*4882a593Smuzhiyun req->par.sync = ∁
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun list_add(&req->entry, &req_list);
555*4882a593Smuzhiyun submit_req_list(&req_list);
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun wait_for_completion(&comp);
558*4882a593Smuzhiyun }
559*4882a593Smuzhiyun
hwa742_bind_client(struct omapfb_notifier_block * nb)560*4882a593Smuzhiyun static void hwa742_bind_client(struct omapfb_notifier_block *nb)
561*4882a593Smuzhiyun {
562*4882a593Smuzhiyun dev_dbg(hwa742.fbdev->dev, "update_mode %d\n", hwa742.update_mode);
563*4882a593Smuzhiyun if (hwa742.update_mode == OMAPFB_MANUAL_UPDATE) {
564*4882a593Smuzhiyun omapfb_notify_clients(hwa742.fbdev, OMAPFB_EVENT_READY);
565*4882a593Smuzhiyun }
566*4882a593Smuzhiyun }
567*4882a593Smuzhiyun
hwa742_set_update_mode(enum omapfb_update_mode mode)568*4882a593Smuzhiyun static int hwa742_set_update_mode(enum omapfb_update_mode mode)
569*4882a593Smuzhiyun {
570*4882a593Smuzhiyun if (mode != OMAPFB_MANUAL_UPDATE && mode != OMAPFB_AUTO_UPDATE &&
571*4882a593Smuzhiyun mode != OMAPFB_UPDATE_DISABLED)
572*4882a593Smuzhiyun return -EINVAL;
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun if (mode == hwa742.update_mode)
575*4882a593Smuzhiyun return 0;
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun dev_info(hwa742.fbdev->dev, "HWA742: setting update mode to %s\n",
578*4882a593Smuzhiyun mode == OMAPFB_UPDATE_DISABLED ? "disabled" :
579*4882a593Smuzhiyun (mode == OMAPFB_AUTO_UPDATE ? "auto" : "manual"));
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun switch (hwa742.update_mode) {
582*4882a593Smuzhiyun case OMAPFB_MANUAL_UPDATE:
583*4882a593Smuzhiyun omapfb_notify_clients(hwa742.fbdev, OMAPFB_EVENT_DISABLED);
584*4882a593Smuzhiyun break;
585*4882a593Smuzhiyun case OMAPFB_AUTO_UPDATE:
586*4882a593Smuzhiyun hwa742.stop_auto_update = 1;
587*4882a593Smuzhiyun del_timer_sync(&hwa742.auto_update_timer);
588*4882a593Smuzhiyun break;
589*4882a593Smuzhiyun case OMAPFB_UPDATE_DISABLED:
590*4882a593Smuzhiyun break;
591*4882a593Smuzhiyun }
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun hwa742.update_mode = mode;
594*4882a593Smuzhiyun hwa742_sync();
595*4882a593Smuzhiyun hwa742.stop_auto_update = 0;
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun switch (mode) {
598*4882a593Smuzhiyun case OMAPFB_MANUAL_UPDATE:
599*4882a593Smuzhiyun omapfb_notify_clients(hwa742.fbdev, OMAPFB_EVENT_READY);
600*4882a593Smuzhiyun break;
601*4882a593Smuzhiyun case OMAPFB_AUTO_UPDATE:
602*4882a593Smuzhiyun hwa742_update_window_auto(0);
603*4882a593Smuzhiyun break;
604*4882a593Smuzhiyun case OMAPFB_UPDATE_DISABLED:
605*4882a593Smuzhiyun break;
606*4882a593Smuzhiyun }
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun return 0;
609*4882a593Smuzhiyun }
610*4882a593Smuzhiyun
hwa742_get_update_mode(void)611*4882a593Smuzhiyun static enum omapfb_update_mode hwa742_get_update_mode(void)
612*4882a593Smuzhiyun {
613*4882a593Smuzhiyun return hwa742.update_mode;
614*4882a593Smuzhiyun }
615*4882a593Smuzhiyun
round_to_extif_ticks(unsigned long ps,int div)616*4882a593Smuzhiyun static unsigned long round_to_extif_ticks(unsigned long ps, int div)
617*4882a593Smuzhiyun {
618*4882a593Smuzhiyun int bus_tick = hwa742.extif_clk_period * div;
619*4882a593Smuzhiyun return (ps + bus_tick - 1) / bus_tick * bus_tick;
620*4882a593Smuzhiyun }
621*4882a593Smuzhiyun
calc_reg_timing(unsigned long sysclk,int div)622*4882a593Smuzhiyun static int calc_reg_timing(unsigned long sysclk, int div)
623*4882a593Smuzhiyun {
624*4882a593Smuzhiyun struct extif_timings *t;
625*4882a593Smuzhiyun unsigned long systim;
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun /* CSOnTime 0, WEOnTime 2 ns, REOnTime 2 ns,
628*4882a593Smuzhiyun * AccessTime 2 ns + 12.2 ns (regs),
629*4882a593Smuzhiyun * WEOffTime = WEOnTime + 1 ns,
630*4882a593Smuzhiyun * REOffTime = REOnTime + 16 ns (regs),
631*4882a593Smuzhiyun * CSOffTime = REOffTime + 1 ns
632*4882a593Smuzhiyun * ReadCycle = 2ns + 2*SYSCLK (regs),
633*4882a593Smuzhiyun * WriteCycle = 2*SYSCLK + 2 ns,
634*4882a593Smuzhiyun * CSPulseWidth = 10 ns */
635*4882a593Smuzhiyun systim = 1000000000 / (sysclk / 1000);
636*4882a593Smuzhiyun dev_dbg(hwa742.fbdev->dev, "HWA742 systim %lu ps extif_clk_period %u ps"
637*4882a593Smuzhiyun "extif_clk_div %d\n", systim, hwa742.extif_clk_period, div);
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun t = &hwa742.reg_timings;
640*4882a593Smuzhiyun memset(t, 0, sizeof(*t));
641*4882a593Smuzhiyun t->clk_div = div;
642*4882a593Smuzhiyun t->cs_on_time = 0;
643*4882a593Smuzhiyun t->we_on_time = round_to_extif_ticks(t->cs_on_time + 2000, div);
644*4882a593Smuzhiyun t->re_on_time = round_to_extif_ticks(t->cs_on_time + 2000, div);
645*4882a593Smuzhiyun t->access_time = round_to_extif_ticks(t->re_on_time + 12200, div);
646*4882a593Smuzhiyun t->we_off_time = round_to_extif_ticks(t->we_on_time + 1000, div);
647*4882a593Smuzhiyun t->re_off_time = round_to_extif_ticks(t->re_on_time + 16000, div);
648*4882a593Smuzhiyun t->cs_off_time = round_to_extif_ticks(t->re_off_time + 1000, div);
649*4882a593Smuzhiyun t->we_cycle_time = round_to_extif_ticks(2 * systim + 2000, div);
650*4882a593Smuzhiyun if (t->we_cycle_time < t->we_off_time)
651*4882a593Smuzhiyun t->we_cycle_time = t->we_off_time;
652*4882a593Smuzhiyun t->re_cycle_time = round_to_extif_ticks(2 * systim + 2000, div);
653*4882a593Smuzhiyun if (t->re_cycle_time < t->re_off_time)
654*4882a593Smuzhiyun t->re_cycle_time = t->re_off_time;
655*4882a593Smuzhiyun t->cs_pulse_width = 0;
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun dev_dbg(hwa742.fbdev->dev, "[reg]cson %d csoff %d reon %d reoff %d\n",
658*4882a593Smuzhiyun t->cs_on_time, t->cs_off_time, t->re_on_time, t->re_off_time);
659*4882a593Smuzhiyun dev_dbg(hwa742.fbdev->dev, "[reg]weon %d weoff %d recyc %d wecyc %d\n",
660*4882a593Smuzhiyun t->we_on_time, t->we_off_time, t->re_cycle_time,
661*4882a593Smuzhiyun t->we_cycle_time);
662*4882a593Smuzhiyun dev_dbg(hwa742.fbdev->dev, "[reg]rdaccess %d cspulse %d\n",
663*4882a593Smuzhiyun t->access_time, t->cs_pulse_width);
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun return hwa742.extif->convert_timings(t);
666*4882a593Smuzhiyun }
667*4882a593Smuzhiyun
calc_lut_timing(unsigned long sysclk,int div)668*4882a593Smuzhiyun static int calc_lut_timing(unsigned long sysclk, int div)
669*4882a593Smuzhiyun {
670*4882a593Smuzhiyun struct extif_timings *t;
671*4882a593Smuzhiyun unsigned long systim;
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun /* CSOnTime 0, WEOnTime 2 ns, REOnTime 2 ns,
674*4882a593Smuzhiyun * AccessTime 2 ns + 4 * SYSCLK + 26 (lut),
675*4882a593Smuzhiyun * WEOffTime = WEOnTime + 1 ns,
676*4882a593Smuzhiyun * REOffTime = REOnTime + 4*SYSCLK + 26 ns (lut),
677*4882a593Smuzhiyun * CSOffTime = REOffTime + 1 ns
678*4882a593Smuzhiyun * ReadCycle = 2ns + 4*SYSCLK + 26 ns (lut),
679*4882a593Smuzhiyun * WriteCycle = 2*SYSCLK + 2 ns,
680*4882a593Smuzhiyun * CSPulseWidth = 10 ns
681*4882a593Smuzhiyun */
682*4882a593Smuzhiyun systim = 1000000000 / (sysclk / 1000);
683*4882a593Smuzhiyun dev_dbg(hwa742.fbdev->dev, "HWA742 systim %lu ps extif_clk_period %u ps"
684*4882a593Smuzhiyun "extif_clk_div %d\n", systim, hwa742.extif_clk_period, div);
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun t = &hwa742.lut_timings;
687*4882a593Smuzhiyun memset(t, 0, sizeof(*t));
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun t->clk_div = div;
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun t->cs_on_time = 0;
692*4882a593Smuzhiyun t->we_on_time = round_to_extif_ticks(t->cs_on_time + 2000, div);
693*4882a593Smuzhiyun t->re_on_time = round_to_extif_ticks(t->cs_on_time + 2000, div);
694*4882a593Smuzhiyun t->access_time = round_to_extif_ticks(t->re_on_time + 4 * systim +
695*4882a593Smuzhiyun 26000, div);
696*4882a593Smuzhiyun t->we_off_time = round_to_extif_ticks(t->we_on_time + 1000, div);
697*4882a593Smuzhiyun t->re_off_time = round_to_extif_ticks(t->re_on_time + 4 * systim +
698*4882a593Smuzhiyun 26000, div);
699*4882a593Smuzhiyun t->cs_off_time = round_to_extif_ticks(t->re_off_time + 1000, div);
700*4882a593Smuzhiyun t->we_cycle_time = round_to_extif_ticks(2 * systim + 2000, div);
701*4882a593Smuzhiyun if (t->we_cycle_time < t->we_off_time)
702*4882a593Smuzhiyun t->we_cycle_time = t->we_off_time;
703*4882a593Smuzhiyun t->re_cycle_time = round_to_extif_ticks(2000 + 4 * systim + 26000, div);
704*4882a593Smuzhiyun if (t->re_cycle_time < t->re_off_time)
705*4882a593Smuzhiyun t->re_cycle_time = t->re_off_time;
706*4882a593Smuzhiyun t->cs_pulse_width = 0;
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun dev_dbg(hwa742.fbdev->dev, "[lut]cson %d csoff %d reon %d reoff %d\n",
709*4882a593Smuzhiyun t->cs_on_time, t->cs_off_time, t->re_on_time, t->re_off_time);
710*4882a593Smuzhiyun dev_dbg(hwa742.fbdev->dev, "[lut]weon %d weoff %d recyc %d wecyc %d\n",
711*4882a593Smuzhiyun t->we_on_time, t->we_off_time, t->re_cycle_time,
712*4882a593Smuzhiyun t->we_cycle_time);
713*4882a593Smuzhiyun dev_dbg(hwa742.fbdev->dev, "[lut]rdaccess %d cspulse %d\n",
714*4882a593Smuzhiyun t->access_time, t->cs_pulse_width);
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun return hwa742.extif->convert_timings(t);
717*4882a593Smuzhiyun }
718*4882a593Smuzhiyun
calc_extif_timings(unsigned long sysclk,int * extif_mem_div)719*4882a593Smuzhiyun static int calc_extif_timings(unsigned long sysclk, int *extif_mem_div)
720*4882a593Smuzhiyun {
721*4882a593Smuzhiyun int max_clk_div;
722*4882a593Smuzhiyun int div;
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun hwa742.extif->get_clk_info(&hwa742.extif_clk_period, &max_clk_div);
725*4882a593Smuzhiyun for (div = 1; div < max_clk_div; div++) {
726*4882a593Smuzhiyun if (calc_reg_timing(sysclk, div) == 0)
727*4882a593Smuzhiyun break;
728*4882a593Smuzhiyun }
729*4882a593Smuzhiyun if (div >= max_clk_div)
730*4882a593Smuzhiyun goto err;
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun *extif_mem_div = div;
733*4882a593Smuzhiyun
734*4882a593Smuzhiyun for (div = 1; div < max_clk_div; div++) {
735*4882a593Smuzhiyun if (calc_lut_timing(sysclk, div) == 0)
736*4882a593Smuzhiyun break;
737*4882a593Smuzhiyun }
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun if (div >= max_clk_div)
740*4882a593Smuzhiyun goto err;
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun return 0;
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun err:
745*4882a593Smuzhiyun dev_err(hwa742.fbdev->dev, "can't setup timings\n");
746*4882a593Smuzhiyun return -1;
747*4882a593Smuzhiyun }
748*4882a593Smuzhiyun
calc_hwa742_clk_rates(unsigned long ext_clk,unsigned long * sys_clk,unsigned long * pix_clk)749*4882a593Smuzhiyun static void calc_hwa742_clk_rates(unsigned long ext_clk,
750*4882a593Smuzhiyun unsigned long *sys_clk, unsigned long *pix_clk)
751*4882a593Smuzhiyun {
752*4882a593Smuzhiyun int pix_clk_src;
753*4882a593Smuzhiyun int sys_div = 0, sys_mul = 0;
754*4882a593Smuzhiyun int pix_div;
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun pix_clk_src = hwa742_read_reg(HWA742_CLK_SRC_REG);
757*4882a593Smuzhiyun pix_div = ((pix_clk_src >> 3) & 0x1f) + 1;
758*4882a593Smuzhiyun if ((pix_clk_src & (0x3 << 1)) == 0) {
759*4882a593Smuzhiyun /* Source is the PLL */
760*4882a593Smuzhiyun sys_div = (hwa742_read_reg(HWA742_PLL_DIV_REG) & 0x3f) + 1;
761*4882a593Smuzhiyun sys_mul = (hwa742_read_reg(HWA742_PLL_4_REG) & 0x7f) + 1;
762*4882a593Smuzhiyun *sys_clk = ext_clk * sys_mul / sys_div;
763*4882a593Smuzhiyun } else /* else source is ext clk, or oscillator */
764*4882a593Smuzhiyun *sys_clk = ext_clk;
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun *pix_clk = *sys_clk / pix_div; /* HZ */
767*4882a593Smuzhiyun dev_dbg(hwa742.fbdev->dev,
768*4882a593Smuzhiyun "ext_clk %ld pix_src %d pix_div %d sys_div %d sys_mul %d\n",
769*4882a593Smuzhiyun ext_clk, pix_clk_src & (0x3 << 1), pix_div, sys_div, sys_mul);
770*4882a593Smuzhiyun dev_dbg(hwa742.fbdev->dev, "sys_clk %ld pix_clk %ld\n",
771*4882a593Smuzhiyun *sys_clk, *pix_clk);
772*4882a593Smuzhiyun }
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun
setup_tearsync(unsigned long pix_clk,int extif_div)775*4882a593Smuzhiyun static int setup_tearsync(unsigned long pix_clk, int extif_div)
776*4882a593Smuzhiyun {
777*4882a593Smuzhiyun int hdisp, vdisp;
778*4882a593Smuzhiyun int hndp, vndp;
779*4882a593Smuzhiyun int hsw, vsw;
780*4882a593Smuzhiyun int hs, vs;
781*4882a593Smuzhiyun int hs_pol_inv, vs_pol_inv;
782*4882a593Smuzhiyun int use_hsvs, use_ndp;
783*4882a593Smuzhiyun u8 b;
784*4882a593Smuzhiyun
785*4882a593Smuzhiyun hsw = hwa742_read_reg(HWA742_HS_W_REG);
786*4882a593Smuzhiyun vsw = hwa742_read_reg(HWA742_VS_W_REG);
787*4882a593Smuzhiyun hs_pol_inv = !(hsw & 0x80);
788*4882a593Smuzhiyun vs_pol_inv = !(vsw & 0x80);
789*4882a593Smuzhiyun hsw = hsw & 0x7f;
790*4882a593Smuzhiyun vsw = vsw & 0x3f;
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun hdisp = (hwa742_read_reg(HWA742_H_DISP_REG) & 0x7f) * 8;
793*4882a593Smuzhiyun vdisp = hwa742_read_reg(HWA742_V_DISP_1_REG) +
794*4882a593Smuzhiyun ((hwa742_read_reg(HWA742_V_DISP_2_REG) & 0x3) << 8);
795*4882a593Smuzhiyun
796*4882a593Smuzhiyun hndp = hwa742_read_reg(HWA742_H_NDP_REG) & 0x7f;
797*4882a593Smuzhiyun vndp = hwa742_read_reg(HWA742_V_NDP_REG);
798*4882a593Smuzhiyun
799*4882a593Smuzhiyun /* time to transfer one pixel (16bpp) in ps */
800*4882a593Smuzhiyun hwa742.pix_tx_time = hwa742.reg_timings.we_cycle_time;
801*4882a593Smuzhiyun if (hwa742.extif->get_max_tx_rate != NULL) {
802*4882a593Smuzhiyun /*
803*4882a593Smuzhiyun * The external interface might have a rate limitation,
804*4882a593Smuzhiyun * if so, we have to maximize our transfer rate.
805*4882a593Smuzhiyun */
806*4882a593Smuzhiyun unsigned long min_tx_time;
807*4882a593Smuzhiyun unsigned long max_tx_rate = hwa742.extif->get_max_tx_rate();
808*4882a593Smuzhiyun
809*4882a593Smuzhiyun dev_dbg(hwa742.fbdev->dev, "max_tx_rate %ld HZ\n",
810*4882a593Smuzhiyun max_tx_rate);
811*4882a593Smuzhiyun min_tx_time = 1000000000 / (max_tx_rate / 1000); /* ps */
812*4882a593Smuzhiyun if (hwa742.pix_tx_time < min_tx_time)
813*4882a593Smuzhiyun hwa742.pix_tx_time = min_tx_time;
814*4882a593Smuzhiyun }
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun /* time to update one line in ps */
817*4882a593Smuzhiyun hwa742.line_upd_time = (hdisp + hndp) * 1000000 / (pix_clk / 1000);
818*4882a593Smuzhiyun hwa742.line_upd_time *= 1000;
819*4882a593Smuzhiyun if (hdisp * hwa742.pix_tx_time > hwa742.line_upd_time)
820*4882a593Smuzhiyun /*
821*4882a593Smuzhiyun * transfer speed too low, we might have to use both
822*4882a593Smuzhiyun * HS and VS
823*4882a593Smuzhiyun */
824*4882a593Smuzhiyun use_hsvs = 1;
825*4882a593Smuzhiyun else
826*4882a593Smuzhiyun /* decent transfer speed, we'll always use only VS */
827*4882a593Smuzhiyun use_hsvs = 0;
828*4882a593Smuzhiyun
829*4882a593Smuzhiyun if (use_hsvs && (hs_pol_inv || vs_pol_inv)) {
830*4882a593Smuzhiyun /*
831*4882a593Smuzhiyun * HS or'ed with VS doesn't work, use the active high
832*4882a593Smuzhiyun * TE signal based on HNDP / VNDP
833*4882a593Smuzhiyun */
834*4882a593Smuzhiyun use_ndp = 1;
835*4882a593Smuzhiyun hs_pol_inv = 0;
836*4882a593Smuzhiyun vs_pol_inv = 0;
837*4882a593Smuzhiyun hs = hndp;
838*4882a593Smuzhiyun vs = vndp;
839*4882a593Smuzhiyun } else {
840*4882a593Smuzhiyun /*
841*4882a593Smuzhiyun * Use HS or'ed with VS as a TE signal if both are needed
842*4882a593Smuzhiyun * or VNDP if only vsync is needed.
843*4882a593Smuzhiyun */
844*4882a593Smuzhiyun use_ndp = 0;
845*4882a593Smuzhiyun hs = hsw;
846*4882a593Smuzhiyun vs = vsw;
847*4882a593Smuzhiyun if (!use_hsvs) {
848*4882a593Smuzhiyun hs_pol_inv = 0;
849*4882a593Smuzhiyun vs_pol_inv = 0;
850*4882a593Smuzhiyun }
851*4882a593Smuzhiyun }
852*4882a593Smuzhiyun
853*4882a593Smuzhiyun hs = hs * 1000000 / (pix_clk / 1000); /* ps */
854*4882a593Smuzhiyun hs *= 1000;
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun vs = vs * (hdisp + hndp) * 1000000 / (pix_clk / 1000); /* ps */
857*4882a593Smuzhiyun vs *= 1000;
858*4882a593Smuzhiyun
859*4882a593Smuzhiyun if (vs <= hs)
860*4882a593Smuzhiyun return -EDOM;
861*4882a593Smuzhiyun /* set VS to 120% of HS to minimize VS detection time */
862*4882a593Smuzhiyun vs = hs * 12 / 10;
863*4882a593Smuzhiyun /* minimize HS too */
864*4882a593Smuzhiyun hs = 10000;
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun b = hwa742_read_reg(HWA742_NDP_CTRL);
867*4882a593Smuzhiyun b &= ~0x3;
868*4882a593Smuzhiyun b |= use_hsvs ? 1 : 0;
869*4882a593Smuzhiyun b |= (use_ndp && use_hsvs) ? 0 : 2;
870*4882a593Smuzhiyun hwa742_write_reg(HWA742_NDP_CTRL, b);
871*4882a593Smuzhiyun
872*4882a593Smuzhiyun hwa742.vsync_only = !use_hsvs;
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun dev_dbg(hwa742.fbdev->dev,
875*4882a593Smuzhiyun "pix_clk %ld HZ pix_tx_time %ld ps line_upd_time %ld ps\n",
876*4882a593Smuzhiyun pix_clk, hwa742.pix_tx_time, hwa742.line_upd_time);
877*4882a593Smuzhiyun dev_dbg(hwa742.fbdev->dev,
878*4882a593Smuzhiyun "hs %d ps vs %d ps mode %d vsync_only %d\n",
879*4882a593Smuzhiyun hs, vs, (b & 0x3), !use_hsvs);
880*4882a593Smuzhiyun
881*4882a593Smuzhiyun return hwa742.extif->setup_tearsync(1, hs, vs,
882*4882a593Smuzhiyun hs_pol_inv, vs_pol_inv, extif_div);
883*4882a593Smuzhiyun }
884*4882a593Smuzhiyun
hwa742_get_caps(int plane,struct omapfb_caps * caps)885*4882a593Smuzhiyun static void hwa742_get_caps(int plane, struct omapfb_caps *caps)
886*4882a593Smuzhiyun {
887*4882a593Smuzhiyun hwa742.int_ctrl->get_caps(plane, caps);
888*4882a593Smuzhiyun caps->ctrl |= OMAPFB_CAPS_MANUAL_UPDATE |
889*4882a593Smuzhiyun OMAPFB_CAPS_WINDOW_PIXEL_DOUBLE;
890*4882a593Smuzhiyun if (hwa742.te_connected)
891*4882a593Smuzhiyun caps->ctrl |= OMAPFB_CAPS_TEARSYNC;
892*4882a593Smuzhiyun caps->wnd_color |= (1 << OMAPFB_COLOR_RGB565) |
893*4882a593Smuzhiyun (1 << OMAPFB_COLOR_YUV420);
894*4882a593Smuzhiyun }
895*4882a593Smuzhiyun
hwa742_suspend(void)896*4882a593Smuzhiyun static void hwa742_suspend(void)
897*4882a593Smuzhiyun {
898*4882a593Smuzhiyun hwa742.update_mode_before_suspend = hwa742.update_mode;
899*4882a593Smuzhiyun hwa742_set_update_mode(OMAPFB_UPDATE_DISABLED);
900*4882a593Smuzhiyun /* Enable sleep mode */
901*4882a593Smuzhiyun hwa742_write_reg(HWA742_POWER_SAVE, 1 << 1);
902*4882a593Smuzhiyun clk_disable(hwa742.sys_ck);
903*4882a593Smuzhiyun }
904*4882a593Smuzhiyun
hwa742_resume(void)905*4882a593Smuzhiyun static void hwa742_resume(void)
906*4882a593Smuzhiyun {
907*4882a593Smuzhiyun clk_enable(hwa742.sys_ck);
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun /* Disable sleep mode */
910*4882a593Smuzhiyun hwa742_write_reg(HWA742_POWER_SAVE, 0);
911*4882a593Smuzhiyun while (1) {
912*4882a593Smuzhiyun /* Loop until PLL output is stabilized */
913*4882a593Smuzhiyun if (hwa742_read_reg(HWA742_PLL_DIV_REG) & (1 << 7))
914*4882a593Smuzhiyun break;
915*4882a593Smuzhiyun set_current_state(TASK_UNINTERRUPTIBLE);
916*4882a593Smuzhiyun schedule_timeout(msecs_to_jiffies(5));
917*4882a593Smuzhiyun }
918*4882a593Smuzhiyun hwa742_set_update_mode(hwa742.update_mode_before_suspend);
919*4882a593Smuzhiyun }
920*4882a593Smuzhiyun
hwa742_init(struct omapfb_device * fbdev,int ext_mode,struct omapfb_mem_desc * req_vram)921*4882a593Smuzhiyun static int hwa742_init(struct omapfb_device *fbdev, int ext_mode,
922*4882a593Smuzhiyun struct omapfb_mem_desc *req_vram)
923*4882a593Smuzhiyun {
924*4882a593Smuzhiyun int r = 0, i;
925*4882a593Smuzhiyun u8 rev, conf;
926*4882a593Smuzhiyun unsigned long ext_clk;
927*4882a593Smuzhiyun unsigned long sys_clk, pix_clk;
928*4882a593Smuzhiyun int extif_mem_div;
929*4882a593Smuzhiyun struct omapfb_platform_data *omapfb_conf;
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun BUG_ON(!fbdev->ext_if || !fbdev->int_ctrl);
932*4882a593Smuzhiyun
933*4882a593Smuzhiyun hwa742.fbdev = fbdev;
934*4882a593Smuzhiyun hwa742.extif = fbdev->ext_if;
935*4882a593Smuzhiyun hwa742.int_ctrl = fbdev->int_ctrl;
936*4882a593Smuzhiyun
937*4882a593Smuzhiyun omapfb_conf = dev_get_platdata(fbdev->dev);
938*4882a593Smuzhiyun
939*4882a593Smuzhiyun hwa742.sys_ck = clk_get(NULL, "hwa_sys_ck");
940*4882a593Smuzhiyun
941*4882a593Smuzhiyun spin_lock_init(&hwa742.req_lock);
942*4882a593Smuzhiyun
943*4882a593Smuzhiyun if ((r = hwa742.int_ctrl->init(fbdev, 1, req_vram)) < 0)
944*4882a593Smuzhiyun goto err1;
945*4882a593Smuzhiyun
946*4882a593Smuzhiyun if ((r = hwa742.extif->init(fbdev)) < 0)
947*4882a593Smuzhiyun goto err2;
948*4882a593Smuzhiyun
949*4882a593Smuzhiyun ext_clk = clk_get_rate(hwa742.sys_ck);
950*4882a593Smuzhiyun if ((r = calc_extif_timings(ext_clk, &extif_mem_div)) < 0)
951*4882a593Smuzhiyun goto err3;
952*4882a593Smuzhiyun hwa742.extif->set_timings(&hwa742.reg_timings);
953*4882a593Smuzhiyun clk_enable(hwa742.sys_ck);
954*4882a593Smuzhiyun
955*4882a593Smuzhiyun calc_hwa742_clk_rates(ext_clk, &sys_clk, &pix_clk);
956*4882a593Smuzhiyun if ((r = calc_extif_timings(sys_clk, &extif_mem_div)) < 0)
957*4882a593Smuzhiyun goto err4;
958*4882a593Smuzhiyun hwa742.extif->set_timings(&hwa742.reg_timings);
959*4882a593Smuzhiyun
960*4882a593Smuzhiyun rev = hwa742_read_reg(HWA742_REV_CODE_REG);
961*4882a593Smuzhiyun if ((rev & 0xfc) != 0x80) {
962*4882a593Smuzhiyun dev_err(fbdev->dev, "HWA742: invalid revision %02x\n", rev);
963*4882a593Smuzhiyun r = -ENODEV;
964*4882a593Smuzhiyun goto err4;
965*4882a593Smuzhiyun }
966*4882a593Smuzhiyun
967*4882a593Smuzhiyun
968*4882a593Smuzhiyun if (!(hwa742_read_reg(HWA742_PLL_DIV_REG) & 0x80)) {
969*4882a593Smuzhiyun dev_err(fbdev->dev,
970*4882a593Smuzhiyun "HWA742: controller not initialized by the bootloader\n");
971*4882a593Smuzhiyun r = -ENODEV;
972*4882a593Smuzhiyun goto err4;
973*4882a593Smuzhiyun }
974*4882a593Smuzhiyun
975*4882a593Smuzhiyun if ((r = setup_tearsync(pix_clk, extif_mem_div)) < 0) {
976*4882a593Smuzhiyun dev_err(hwa742.fbdev->dev,
977*4882a593Smuzhiyun "HWA742: can't setup tearing synchronization\n");
978*4882a593Smuzhiyun goto err4;
979*4882a593Smuzhiyun }
980*4882a593Smuzhiyun hwa742.te_connected = 1;
981*4882a593Smuzhiyun
982*4882a593Smuzhiyun hwa742.max_transmit_size = hwa742.extif->max_transmit_size;
983*4882a593Smuzhiyun
984*4882a593Smuzhiyun hwa742.update_mode = OMAPFB_UPDATE_DISABLED;
985*4882a593Smuzhiyun
986*4882a593Smuzhiyun hwa742.auto_update_window.x = 0;
987*4882a593Smuzhiyun hwa742.auto_update_window.y = 0;
988*4882a593Smuzhiyun hwa742.auto_update_window.width = fbdev->panel->x_res;
989*4882a593Smuzhiyun hwa742.auto_update_window.height = fbdev->panel->y_res;
990*4882a593Smuzhiyun hwa742.auto_update_window.format = 0;
991*4882a593Smuzhiyun
992*4882a593Smuzhiyun timer_setup(&hwa742.auto_update_timer, hwa742_update_window_auto, 0);
993*4882a593Smuzhiyun
994*4882a593Smuzhiyun hwa742.prev_color_mode = -1;
995*4882a593Smuzhiyun hwa742.prev_flags = 0;
996*4882a593Smuzhiyun
997*4882a593Smuzhiyun hwa742.fbdev = fbdev;
998*4882a593Smuzhiyun
999*4882a593Smuzhiyun INIT_LIST_HEAD(&hwa742.free_req_list);
1000*4882a593Smuzhiyun INIT_LIST_HEAD(&hwa742.pending_req_list);
1001*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(hwa742.req_pool); i++)
1002*4882a593Smuzhiyun list_add(&hwa742.req_pool[i].entry, &hwa742.free_req_list);
1003*4882a593Smuzhiyun BUG_ON(i <= IRQ_REQ_POOL_SIZE);
1004*4882a593Smuzhiyun sema_init(&hwa742.req_sema, i - IRQ_REQ_POOL_SIZE);
1005*4882a593Smuzhiyun
1006*4882a593Smuzhiyun conf = hwa742_read_reg(HWA742_CONFIG_REG);
1007*4882a593Smuzhiyun dev_info(fbdev->dev, ": Epson HWA742 LCD controller rev %d "
1008*4882a593Smuzhiyun "initialized (CNF pins %x)\n", rev & 0x03, conf & 0x07);
1009*4882a593Smuzhiyun
1010*4882a593Smuzhiyun return 0;
1011*4882a593Smuzhiyun err4:
1012*4882a593Smuzhiyun clk_disable(hwa742.sys_ck);
1013*4882a593Smuzhiyun err3:
1014*4882a593Smuzhiyun hwa742.extif->cleanup();
1015*4882a593Smuzhiyun err2:
1016*4882a593Smuzhiyun hwa742.int_ctrl->cleanup();
1017*4882a593Smuzhiyun err1:
1018*4882a593Smuzhiyun return r;
1019*4882a593Smuzhiyun }
1020*4882a593Smuzhiyun
hwa742_cleanup(void)1021*4882a593Smuzhiyun static void hwa742_cleanup(void)
1022*4882a593Smuzhiyun {
1023*4882a593Smuzhiyun hwa742_set_update_mode(OMAPFB_UPDATE_DISABLED);
1024*4882a593Smuzhiyun hwa742.extif->cleanup();
1025*4882a593Smuzhiyun hwa742.int_ctrl->cleanup();
1026*4882a593Smuzhiyun clk_disable(hwa742.sys_ck);
1027*4882a593Smuzhiyun }
1028*4882a593Smuzhiyun
1029*4882a593Smuzhiyun struct lcd_ctrl hwa742_ctrl = {
1030*4882a593Smuzhiyun .name = "hwa742",
1031*4882a593Smuzhiyun .init = hwa742_init,
1032*4882a593Smuzhiyun .cleanup = hwa742_cleanup,
1033*4882a593Smuzhiyun .bind_client = hwa742_bind_client,
1034*4882a593Smuzhiyun .get_caps = hwa742_get_caps,
1035*4882a593Smuzhiyun .set_update_mode = hwa742_set_update_mode,
1036*4882a593Smuzhiyun .get_update_mode = hwa742_get_update_mode,
1037*4882a593Smuzhiyun .setup_plane = hwa742_setup_plane,
1038*4882a593Smuzhiyun .enable_plane = hwa742_enable_plane,
1039*4882a593Smuzhiyun .update_window = hwa742_update_window_async,
1040*4882a593Smuzhiyun .sync = hwa742_sync,
1041*4882a593Smuzhiyun .suspend = hwa742_suspend,
1042*4882a593Smuzhiyun .resume = hwa742_resume,
1043*4882a593Smuzhiyun };
1044*4882a593Smuzhiyun
1045