1*4882a593Smuzhiyun /***************************************************************************\
2*4882a593Smuzhiyun |* *|
3*4882a593Smuzhiyun |* Copyright 1993-2003 NVIDIA, Corporation. All rights reserved. *|
4*4882a593Smuzhiyun |* *|
5*4882a593Smuzhiyun |* NOTICE TO USER: The source code is copyrighted under U.S. and *|
6*4882a593Smuzhiyun |* international laws. Users and possessors of this source code are *|
7*4882a593Smuzhiyun |* hereby granted a nonexclusive, royalty-free copyright license to *|
8*4882a593Smuzhiyun |* use this code in individual and commercial software. *|
9*4882a593Smuzhiyun |* *|
10*4882a593Smuzhiyun |* Any use of this source code must include, in the user documenta- *|
11*4882a593Smuzhiyun |* tion and internal comments to the code, notices to the end user *|
12*4882a593Smuzhiyun |* as follows: *|
13*4882a593Smuzhiyun |* *|
14*4882a593Smuzhiyun |* Copyright 1993-2003 NVIDIA, Corporation. All rights reserved. *|
15*4882a593Smuzhiyun |* *|
16*4882a593Smuzhiyun |* NVIDIA, CORPORATION MAKES NO REPRESENTATION ABOUT THE SUITABILITY *|
17*4882a593Smuzhiyun |* OF THIS SOURCE CODE FOR ANY PURPOSE. IT IS PROVIDED "AS IS" *|
18*4882a593Smuzhiyun |* WITHOUT EXPRESS OR IMPLIED WARRANTY OF ANY KIND. NVIDIA, CORPOR- *|
19*4882a593Smuzhiyun |* ATION DISCLAIMS ALL WARRANTIES WITH REGARD TO THIS SOURCE CODE, *|
20*4882a593Smuzhiyun |* INCLUDING ALL IMPLIED WARRANTIES OF MERCHANTABILITY, NONINFRINGE- *|
21*4882a593Smuzhiyun |* MENT, AND FITNESS FOR A PARTICULAR PURPOSE. IN NO EVENT SHALL *|
22*4882a593Smuzhiyun |* NVIDIA, CORPORATION BE LIABLE FOR ANY SPECIAL, INDIRECT, INCI- *|
23*4882a593Smuzhiyun |* DENTAL, OR CONSEQUENTIAL DAMAGES, OR ANY DAMAGES WHATSOEVER RE- *|
24*4882a593Smuzhiyun |* SULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION *|
25*4882a593Smuzhiyun |* OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF *|
26*4882a593Smuzhiyun |* OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOURCE CODE. *|
27*4882a593Smuzhiyun |* *|
28*4882a593Smuzhiyun |* U.S. Government End Users. This source code is a "commercial *|
29*4882a593Smuzhiyun |* item," as that term is defined at 48 C.F.R. 2.101 (OCT 1995), *|
30*4882a593Smuzhiyun |* consisting of "commercial computer software" and "commercial *|
31*4882a593Smuzhiyun |* computer software documentation," as such terms are used in *|
32*4882a593Smuzhiyun |* 48 C.F.R. 12.212 (SEPT 1995) and is provided to the U.S. Govern- *|
33*4882a593Smuzhiyun |* ment only as a commercial end item. Consistent with 48 C.F.R. *|
34*4882a593Smuzhiyun |* 12.212 and 48 C.F.R. 227.7202-1 through 227.7202-4 (JUNE 1995), *|
35*4882a593Smuzhiyun |* all U.S. Government End Users acquire the source code with only *|
36*4882a593Smuzhiyun |* those rights set forth herein. *|
37*4882a593Smuzhiyun |* *|
38*4882a593Smuzhiyun \***************************************************************************/
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun /*
41*4882a593Smuzhiyun * GPL Licensing Note - According to Mark Vojkovich, author of the Xorg/
42*4882a593Smuzhiyun * XFree86 'nv' driver, this source code is provided under MIT-style licensing
43*4882a593Smuzhiyun * where the source code is provided "as is" without warranty of any kind.
44*4882a593Smuzhiyun * The only usage restriction is for the copyright notices to be retained
45*4882a593Smuzhiyun * whenever code is used.
46*4882a593Smuzhiyun *
47*4882a593Smuzhiyun * Antonino Daplas <adaplas@pol.net> 2005-03-11
48*4882a593Smuzhiyun */
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun /* $XFree86: xc/programs/Xserver/hw/xfree86/drivers/nv/nv_hw.c,v 1.4 2003/11/03 05:11:25 tsi Exp $ */
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun #include <linux/pci.h>
53*4882a593Smuzhiyun #include "nv_type.h"
54*4882a593Smuzhiyun #include "nv_local.h"
55*4882a593Smuzhiyun #include "nv_proto.h"
56*4882a593Smuzhiyun
NVLockUnlock(struct nvidia_par * par,int Lock)57*4882a593Smuzhiyun void NVLockUnlock(struct nvidia_par *par, int Lock)
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun u8 cr11;
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun VGA_WR08(par->PCIO, 0x3D4, 0x1F);
62*4882a593Smuzhiyun VGA_WR08(par->PCIO, 0x3D5, Lock ? 0x99 : 0x57);
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun VGA_WR08(par->PCIO, 0x3D4, 0x11);
65*4882a593Smuzhiyun cr11 = VGA_RD08(par->PCIO, 0x3D5);
66*4882a593Smuzhiyun if (Lock)
67*4882a593Smuzhiyun cr11 |= 0x80;
68*4882a593Smuzhiyun else
69*4882a593Smuzhiyun cr11 &= ~0x80;
70*4882a593Smuzhiyun VGA_WR08(par->PCIO, 0x3D5, cr11);
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun
NVShowHideCursor(struct nvidia_par * par,int ShowHide)73*4882a593Smuzhiyun int NVShowHideCursor(struct nvidia_par *par, int ShowHide)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun int cur = par->CurrentState->cursor1;
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun par->CurrentState->cursor1 = (par->CurrentState->cursor1 & 0xFE) |
78*4882a593Smuzhiyun (ShowHide & 0x01);
79*4882a593Smuzhiyun VGA_WR08(par->PCIO, 0x3D4, 0x31);
80*4882a593Smuzhiyun VGA_WR08(par->PCIO, 0x3D5, par->CurrentState->cursor1);
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun if (par->Architecture == NV_ARCH_40)
83*4882a593Smuzhiyun NV_WR32(par->PRAMDAC, 0x0300, NV_RD32(par->PRAMDAC, 0x0300));
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun return (cur & 0x01);
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun /****************************************************************************\
89*4882a593Smuzhiyun * *
90*4882a593Smuzhiyun * The video arbitration routines calculate some "magic" numbers. Fixes *
91*4882a593Smuzhiyun * the snow seen when accessing the framebuffer without it. *
92*4882a593Smuzhiyun * It just works (I hope). *
93*4882a593Smuzhiyun * *
94*4882a593Smuzhiyun \****************************************************************************/
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun typedef struct {
97*4882a593Smuzhiyun int graphics_lwm;
98*4882a593Smuzhiyun int video_lwm;
99*4882a593Smuzhiyun int graphics_burst_size;
100*4882a593Smuzhiyun int video_burst_size;
101*4882a593Smuzhiyun int valid;
102*4882a593Smuzhiyun } nv4_fifo_info;
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun typedef struct {
105*4882a593Smuzhiyun int pclk_khz;
106*4882a593Smuzhiyun int mclk_khz;
107*4882a593Smuzhiyun int nvclk_khz;
108*4882a593Smuzhiyun char mem_page_miss;
109*4882a593Smuzhiyun char mem_latency;
110*4882a593Smuzhiyun int memory_width;
111*4882a593Smuzhiyun char enable_video;
112*4882a593Smuzhiyun char gr_during_vid;
113*4882a593Smuzhiyun char pix_bpp;
114*4882a593Smuzhiyun char mem_aligned;
115*4882a593Smuzhiyun char enable_mp;
116*4882a593Smuzhiyun } nv4_sim_state;
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun typedef struct {
119*4882a593Smuzhiyun int graphics_lwm;
120*4882a593Smuzhiyun int video_lwm;
121*4882a593Smuzhiyun int graphics_burst_size;
122*4882a593Smuzhiyun int video_burst_size;
123*4882a593Smuzhiyun int valid;
124*4882a593Smuzhiyun } nv10_fifo_info;
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun typedef struct {
127*4882a593Smuzhiyun int pclk_khz;
128*4882a593Smuzhiyun int mclk_khz;
129*4882a593Smuzhiyun int nvclk_khz;
130*4882a593Smuzhiyun char mem_page_miss;
131*4882a593Smuzhiyun char mem_latency;
132*4882a593Smuzhiyun u32 memory_type;
133*4882a593Smuzhiyun int memory_width;
134*4882a593Smuzhiyun char enable_video;
135*4882a593Smuzhiyun char gr_during_vid;
136*4882a593Smuzhiyun char pix_bpp;
137*4882a593Smuzhiyun char mem_aligned;
138*4882a593Smuzhiyun char enable_mp;
139*4882a593Smuzhiyun } nv10_sim_state;
140*4882a593Smuzhiyun
nvGetClocks(struct nvidia_par * par,unsigned int * MClk,unsigned int * NVClk)141*4882a593Smuzhiyun static void nvGetClocks(struct nvidia_par *par, unsigned int *MClk,
142*4882a593Smuzhiyun unsigned int *NVClk)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun unsigned int pll, N, M, MB, NB, P;
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun if (par->Architecture >= NV_ARCH_40) {
147*4882a593Smuzhiyun pll = NV_RD32(par->PMC, 0x4020);
148*4882a593Smuzhiyun P = (pll >> 16) & 0x07;
149*4882a593Smuzhiyun pll = NV_RD32(par->PMC, 0x4024);
150*4882a593Smuzhiyun M = pll & 0xFF;
151*4882a593Smuzhiyun N = (pll >> 8) & 0xFF;
152*4882a593Smuzhiyun if (((par->Chipset & 0xfff0) == 0x0290) ||
153*4882a593Smuzhiyun ((par->Chipset & 0xfff0) == 0x0390)) {
154*4882a593Smuzhiyun MB = 1;
155*4882a593Smuzhiyun NB = 1;
156*4882a593Smuzhiyun } else {
157*4882a593Smuzhiyun MB = (pll >> 16) & 0xFF;
158*4882a593Smuzhiyun NB = (pll >> 24) & 0xFF;
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun *MClk = ((N * NB * par->CrystalFreqKHz) / (M * MB)) >> P;
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun pll = NV_RD32(par->PMC, 0x4000);
163*4882a593Smuzhiyun P = (pll >> 16) & 0x07;
164*4882a593Smuzhiyun pll = NV_RD32(par->PMC, 0x4004);
165*4882a593Smuzhiyun M = pll & 0xFF;
166*4882a593Smuzhiyun N = (pll >> 8) & 0xFF;
167*4882a593Smuzhiyun MB = (pll >> 16) & 0xFF;
168*4882a593Smuzhiyun NB = (pll >> 24) & 0xFF;
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun *NVClk = ((N * NB * par->CrystalFreqKHz) / (M * MB)) >> P;
171*4882a593Smuzhiyun } else if (par->twoStagePLL) {
172*4882a593Smuzhiyun pll = NV_RD32(par->PRAMDAC0, 0x0504);
173*4882a593Smuzhiyun M = pll & 0xFF;
174*4882a593Smuzhiyun N = (pll >> 8) & 0xFF;
175*4882a593Smuzhiyun P = (pll >> 16) & 0x0F;
176*4882a593Smuzhiyun pll = NV_RD32(par->PRAMDAC0, 0x0574);
177*4882a593Smuzhiyun if (pll & 0x80000000) {
178*4882a593Smuzhiyun MB = pll & 0xFF;
179*4882a593Smuzhiyun NB = (pll >> 8) & 0xFF;
180*4882a593Smuzhiyun } else {
181*4882a593Smuzhiyun MB = 1;
182*4882a593Smuzhiyun NB = 1;
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun *MClk = ((N * NB * par->CrystalFreqKHz) / (M * MB)) >> P;
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun pll = NV_RD32(par->PRAMDAC0, 0x0500);
187*4882a593Smuzhiyun M = pll & 0xFF;
188*4882a593Smuzhiyun N = (pll >> 8) & 0xFF;
189*4882a593Smuzhiyun P = (pll >> 16) & 0x0F;
190*4882a593Smuzhiyun pll = NV_RD32(par->PRAMDAC0, 0x0570);
191*4882a593Smuzhiyun if (pll & 0x80000000) {
192*4882a593Smuzhiyun MB = pll & 0xFF;
193*4882a593Smuzhiyun NB = (pll >> 8) & 0xFF;
194*4882a593Smuzhiyun } else {
195*4882a593Smuzhiyun MB = 1;
196*4882a593Smuzhiyun NB = 1;
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun *NVClk = ((N * NB * par->CrystalFreqKHz) / (M * MB)) >> P;
199*4882a593Smuzhiyun } else
200*4882a593Smuzhiyun if (((par->Chipset & 0x0ff0) == 0x0300) ||
201*4882a593Smuzhiyun ((par->Chipset & 0x0ff0) == 0x0330)) {
202*4882a593Smuzhiyun pll = NV_RD32(par->PRAMDAC0, 0x0504);
203*4882a593Smuzhiyun M = pll & 0x0F;
204*4882a593Smuzhiyun N = (pll >> 8) & 0xFF;
205*4882a593Smuzhiyun P = (pll >> 16) & 0x07;
206*4882a593Smuzhiyun if (pll & 0x00000080) {
207*4882a593Smuzhiyun MB = (pll >> 4) & 0x07;
208*4882a593Smuzhiyun NB = (pll >> 19) & 0x1f;
209*4882a593Smuzhiyun } else {
210*4882a593Smuzhiyun MB = 1;
211*4882a593Smuzhiyun NB = 1;
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun *MClk = ((N * NB * par->CrystalFreqKHz) / (M * MB)) >> P;
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun pll = NV_RD32(par->PRAMDAC0, 0x0500);
216*4882a593Smuzhiyun M = pll & 0x0F;
217*4882a593Smuzhiyun N = (pll >> 8) & 0xFF;
218*4882a593Smuzhiyun P = (pll >> 16) & 0x07;
219*4882a593Smuzhiyun if (pll & 0x00000080) {
220*4882a593Smuzhiyun MB = (pll >> 4) & 0x07;
221*4882a593Smuzhiyun NB = (pll >> 19) & 0x1f;
222*4882a593Smuzhiyun } else {
223*4882a593Smuzhiyun MB = 1;
224*4882a593Smuzhiyun NB = 1;
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun *NVClk = ((N * NB * par->CrystalFreqKHz) / (M * MB)) >> P;
227*4882a593Smuzhiyun } else {
228*4882a593Smuzhiyun pll = NV_RD32(par->PRAMDAC0, 0x0504);
229*4882a593Smuzhiyun M = pll & 0xFF;
230*4882a593Smuzhiyun N = (pll >> 8) & 0xFF;
231*4882a593Smuzhiyun P = (pll >> 16) & 0x0F;
232*4882a593Smuzhiyun *MClk = (N * par->CrystalFreqKHz / M) >> P;
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun pll = NV_RD32(par->PRAMDAC0, 0x0500);
235*4882a593Smuzhiyun M = pll & 0xFF;
236*4882a593Smuzhiyun N = (pll >> 8) & 0xFF;
237*4882a593Smuzhiyun P = (pll >> 16) & 0x0F;
238*4882a593Smuzhiyun *NVClk = (N * par->CrystalFreqKHz / M) >> P;
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun
nv4CalcArbitration(nv4_fifo_info * fifo,nv4_sim_state * arb)242*4882a593Smuzhiyun static void nv4CalcArbitration(nv4_fifo_info * fifo, nv4_sim_state * arb)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun int data, pagemiss, cas, width, video_enable, bpp;
245*4882a593Smuzhiyun int nvclks, mclks, pclks, vpagemiss, crtpagemiss, vbs;
246*4882a593Smuzhiyun int found, mclk_extra, mclk_loop, cbs, m1, p1;
247*4882a593Smuzhiyun int mclk_freq, pclk_freq, nvclk_freq, mp_enable;
248*4882a593Smuzhiyun int us_m, us_n, us_p, video_drain_rate, crtc_drain_rate;
249*4882a593Smuzhiyun int vpm_us, us_video, vlwm, video_fill_us, cpm_us, us_crt, clwm;
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun fifo->valid = 1;
252*4882a593Smuzhiyun pclk_freq = arb->pclk_khz;
253*4882a593Smuzhiyun mclk_freq = arb->mclk_khz;
254*4882a593Smuzhiyun nvclk_freq = arb->nvclk_khz;
255*4882a593Smuzhiyun pagemiss = arb->mem_page_miss;
256*4882a593Smuzhiyun cas = arb->mem_latency;
257*4882a593Smuzhiyun width = arb->memory_width >> 6;
258*4882a593Smuzhiyun video_enable = arb->enable_video;
259*4882a593Smuzhiyun bpp = arb->pix_bpp;
260*4882a593Smuzhiyun mp_enable = arb->enable_mp;
261*4882a593Smuzhiyun clwm = 0;
262*4882a593Smuzhiyun vlwm = 0;
263*4882a593Smuzhiyun cbs = 128;
264*4882a593Smuzhiyun pclks = 2;
265*4882a593Smuzhiyun nvclks = 2;
266*4882a593Smuzhiyun nvclks += 2;
267*4882a593Smuzhiyun nvclks += 1;
268*4882a593Smuzhiyun mclks = 5;
269*4882a593Smuzhiyun mclks += 3;
270*4882a593Smuzhiyun mclks += 1;
271*4882a593Smuzhiyun mclks += cas;
272*4882a593Smuzhiyun mclks += 1;
273*4882a593Smuzhiyun mclks += 1;
274*4882a593Smuzhiyun mclks += 1;
275*4882a593Smuzhiyun mclks += 1;
276*4882a593Smuzhiyun mclk_extra = 3;
277*4882a593Smuzhiyun nvclks += 2;
278*4882a593Smuzhiyun nvclks += 1;
279*4882a593Smuzhiyun nvclks += 1;
280*4882a593Smuzhiyun nvclks += 1;
281*4882a593Smuzhiyun if (mp_enable)
282*4882a593Smuzhiyun mclks += 4;
283*4882a593Smuzhiyun nvclks += 0;
284*4882a593Smuzhiyun pclks += 0;
285*4882a593Smuzhiyun found = 0;
286*4882a593Smuzhiyun vbs = 0;
287*4882a593Smuzhiyun while (found != 1) {
288*4882a593Smuzhiyun fifo->valid = 1;
289*4882a593Smuzhiyun found = 1;
290*4882a593Smuzhiyun mclk_loop = mclks + mclk_extra;
291*4882a593Smuzhiyun us_m = mclk_loop * 1000 * 1000 / mclk_freq;
292*4882a593Smuzhiyun us_n = nvclks * 1000 * 1000 / nvclk_freq;
293*4882a593Smuzhiyun us_p = nvclks * 1000 * 1000 / pclk_freq;
294*4882a593Smuzhiyun if (video_enable) {
295*4882a593Smuzhiyun video_drain_rate = pclk_freq * 2;
296*4882a593Smuzhiyun crtc_drain_rate = pclk_freq * bpp / 8;
297*4882a593Smuzhiyun vpagemiss = 2;
298*4882a593Smuzhiyun vpagemiss += 1;
299*4882a593Smuzhiyun crtpagemiss = 2;
300*4882a593Smuzhiyun vpm_us =
301*4882a593Smuzhiyun (vpagemiss * pagemiss) * 1000 * 1000 / mclk_freq;
302*4882a593Smuzhiyun if (nvclk_freq * 2 > mclk_freq * width)
303*4882a593Smuzhiyun video_fill_us =
304*4882a593Smuzhiyun cbs * 1000 * 1000 / 16 / nvclk_freq;
305*4882a593Smuzhiyun else
306*4882a593Smuzhiyun video_fill_us =
307*4882a593Smuzhiyun cbs * 1000 * 1000 / (8 * width) /
308*4882a593Smuzhiyun mclk_freq;
309*4882a593Smuzhiyun us_video = vpm_us + us_m + us_n + us_p + video_fill_us;
310*4882a593Smuzhiyun vlwm = us_video * video_drain_rate / (1000 * 1000);
311*4882a593Smuzhiyun vlwm++;
312*4882a593Smuzhiyun vbs = 128;
313*4882a593Smuzhiyun if (vlwm > 128)
314*4882a593Smuzhiyun vbs = 64;
315*4882a593Smuzhiyun if (vlwm > (256 - 64))
316*4882a593Smuzhiyun vbs = 32;
317*4882a593Smuzhiyun if (nvclk_freq * 2 > mclk_freq * width)
318*4882a593Smuzhiyun video_fill_us =
319*4882a593Smuzhiyun vbs * 1000 * 1000 / 16 / nvclk_freq;
320*4882a593Smuzhiyun else
321*4882a593Smuzhiyun video_fill_us =
322*4882a593Smuzhiyun vbs * 1000 * 1000 / (8 * width) /
323*4882a593Smuzhiyun mclk_freq;
324*4882a593Smuzhiyun cpm_us =
325*4882a593Smuzhiyun crtpagemiss * pagemiss * 1000 * 1000 / mclk_freq;
326*4882a593Smuzhiyun us_crt =
327*4882a593Smuzhiyun us_video + video_fill_us + cpm_us + us_m + us_n +
328*4882a593Smuzhiyun us_p;
329*4882a593Smuzhiyun clwm = us_crt * crtc_drain_rate / (1000 * 1000);
330*4882a593Smuzhiyun clwm++;
331*4882a593Smuzhiyun } else {
332*4882a593Smuzhiyun crtc_drain_rate = pclk_freq * bpp / 8;
333*4882a593Smuzhiyun crtpagemiss = 2;
334*4882a593Smuzhiyun crtpagemiss += 1;
335*4882a593Smuzhiyun cpm_us =
336*4882a593Smuzhiyun crtpagemiss * pagemiss * 1000 * 1000 / mclk_freq;
337*4882a593Smuzhiyun us_crt = cpm_us + us_m + us_n + us_p;
338*4882a593Smuzhiyun clwm = us_crt * crtc_drain_rate / (1000 * 1000);
339*4882a593Smuzhiyun clwm++;
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun m1 = clwm + cbs - 512;
342*4882a593Smuzhiyun p1 = m1 * pclk_freq / mclk_freq;
343*4882a593Smuzhiyun p1 = p1 * bpp / 8;
344*4882a593Smuzhiyun if ((p1 < m1) && (m1 > 0)) {
345*4882a593Smuzhiyun fifo->valid = 0;
346*4882a593Smuzhiyun found = 0;
347*4882a593Smuzhiyun if (mclk_extra == 0)
348*4882a593Smuzhiyun found = 1;
349*4882a593Smuzhiyun mclk_extra--;
350*4882a593Smuzhiyun } else if (video_enable) {
351*4882a593Smuzhiyun if ((clwm > 511) || (vlwm > 255)) {
352*4882a593Smuzhiyun fifo->valid = 0;
353*4882a593Smuzhiyun found = 0;
354*4882a593Smuzhiyun if (mclk_extra == 0)
355*4882a593Smuzhiyun found = 1;
356*4882a593Smuzhiyun mclk_extra--;
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun } else {
359*4882a593Smuzhiyun if (clwm > 519) {
360*4882a593Smuzhiyun fifo->valid = 0;
361*4882a593Smuzhiyun found = 0;
362*4882a593Smuzhiyun if (mclk_extra == 0)
363*4882a593Smuzhiyun found = 1;
364*4882a593Smuzhiyun mclk_extra--;
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun if (clwm < 384)
368*4882a593Smuzhiyun clwm = 384;
369*4882a593Smuzhiyun if (vlwm < 128)
370*4882a593Smuzhiyun vlwm = 128;
371*4882a593Smuzhiyun data = (int)(clwm);
372*4882a593Smuzhiyun fifo->graphics_lwm = data;
373*4882a593Smuzhiyun fifo->graphics_burst_size = 128;
374*4882a593Smuzhiyun data = (int)((vlwm + 15));
375*4882a593Smuzhiyun fifo->video_lwm = data;
376*4882a593Smuzhiyun fifo->video_burst_size = vbs;
377*4882a593Smuzhiyun }
378*4882a593Smuzhiyun }
379*4882a593Smuzhiyun
nv4UpdateArbitrationSettings(unsigned VClk,unsigned pixelDepth,unsigned * burst,unsigned * lwm,struct nvidia_par * par)380*4882a593Smuzhiyun static void nv4UpdateArbitrationSettings(unsigned VClk,
381*4882a593Smuzhiyun unsigned pixelDepth,
382*4882a593Smuzhiyun unsigned *burst,
383*4882a593Smuzhiyun unsigned *lwm, struct nvidia_par *par)
384*4882a593Smuzhiyun {
385*4882a593Smuzhiyun nv4_fifo_info fifo_data;
386*4882a593Smuzhiyun nv4_sim_state sim_data;
387*4882a593Smuzhiyun unsigned int MClk, NVClk, cfg1;
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun nvGetClocks(par, &MClk, &NVClk);
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun cfg1 = NV_RD32(par->PFB, 0x00000204);
392*4882a593Smuzhiyun sim_data.pix_bpp = (char)pixelDepth;
393*4882a593Smuzhiyun sim_data.enable_video = 0;
394*4882a593Smuzhiyun sim_data.enable_mp = 0;
395*4882a593Smuzhiyun sim_data.memory_width = (NV_RD32(par->PEXTDEV, 0x0000) & 0x10) ?
396*4882a593Smuzhiyun 128 : 64;
397*4882a593Smuzhiyun sim_data.mem_latency = (char)cfg1 & 0x0F;
398*4882a593Smuzhiyun sim_data.mem_aligned = 1;
399*4882a593Smuzhiyun sim_data.mem_page_miss =
400*4882a593Smuzhiyun (char)(((cfg1 >> 4) & 0x0F) + ((cfg1 >> 31) & 0x01));
401*4882a593Smuzhiyun sim_data.gr_during_vid = 0;
402*4882a593Smuzhiyun sim_data.pclk_khz = VClk;
403*4882a593Smuzhiyun sim_data.mclk_khz = MClk;
404*4882a593Smuzhiyun sim_data.nvclk_khz = NVClk;
405*4882a593Smuzhiyun nv4CalcArbitration(&fifo_data, &sim_data);
406*4882a593Smuzhiyun if (fifo_data.valid) {
407*4882a593Smuzhiyun int b = fifo_data.graphics_burst_size >> 4;
408*4882a593Smuzhiyun *burst = 0;
409*4882a593Smuzhiyun while (b >>= 1)
410*4882a593Smuzhiyun (*burst)++;
411*4882a593Smuzhiyun *lwm = fifo_data.graphics_lwm >> 3;
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun }
414*4882a593Smuzhiyun
nv10CalcArbitration(nv10_fifo_info * fifo,nv10_sim_state * arb)415*4882a593Smuzhiyun static void nv10CalcArbitration(nv10_fifo_info * fifo, nv10_sim_state * arb)
416*4882a593Smuzhiyun {
417*4882a593Smuzhiyun int data, pagemiss, width, video_enable, bpp;
418*4882a593Smuzhiyun int nvclks, mclks, pclks, vpagemiss, crtpagemiss;
419*4882a593Smuzhiyun int nvclk_fill;
420*4882a593Smuzhiyun int found, mclk_extra, mclk_loop, cbs, m1;
421*4882a593Smuzhiyun int mclk_freq, pclk_freq, nvclk_freq, mp_enable;
422*4882a593Smuzhiyun int us_m, us_m_min, us_n, us_p, crtc_drain_rate;
423*4882a593Smuzhiyun int vus_m;
424*4882a593Smuzhiyun int vpm_us, us_video, cpm_us, us_crt, clwm;
425*4882a593Smuzhiyun int clwm_rnd_down;
426*4882a593Smuzhiyun int m2us, us_pipe_min, p1clk, p2;
427*4882a593Smuzhiyun int min_mclk_extra;
428*4882a593Smuzhiyun int us_min_mclk_extra;
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun fifo->valid = 1;
431*4882a593Smuzhiyun pclk_freq = arb->pclk_khz; /* freq in KHz */
432*4882a593Smuzhiyun mclk_freq = arb->mclk_khz;
433*4882a593Smuzhiyun nvclk_freq = arb->nvclk_khz;
434*4882a593Smuzhiyun pagemiss = arb->mem_page_miss;
435*4882a593Smuzhiyun width = arb->memory_width / 64;
436*4882a593Smuzhiyun video_enable = arb->enable_video;
437*4882a593Smuzhiyun bpp = arb->pix_bpp;
438*4882a593Smuzhiyun mp_enable = arb->enable_mp;
439*4882a593Smuzhiyun clwm = 0;
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun cbs = 512;
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun pclks = 4; /* lwm detect. */
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun nvclks = 3; /* lwm -> sync. */
446*4882a593Smuzhiyun nvclks += 2; /* fbi bus cycles (1 req + 1 busy) */
447*4882a593Smuzhiyun /* 2 edge sync. may be very close to edge so just put one. */
448*4882a593Smuzhiyun mclks = 1;
449*4882a593Smuzhiyun mclks += 1; /* arb_hp_req */
450*4882a593Smuzhiyun mclks += 5; /* ap_hp_req tiling pipeline */
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun mclks += 2; /* tc_req latency fifo */
453*4882a593Smuzhiyun mclks += 2; /* fb_cas_n_ memory request to fbio block */
454*4882a593Smuzhiyun mclks += 7; /* sm_d_rdv data returned from fbio block */
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun /* fb.rd.d.Put_gc need to accumulate 256 bits for read */
457*4882a593Smuzhiyun if (arb->memory_type == 0)
458*4882a593Smuzhiyun if (arb->memory_width == 64) /* 64 bit bus */
459*4882a593Smuzhiyun mclks += 4;
460*4882a593Smuzhiyun else
461*4882a593Smuzhiyun mclks += 2;
462*4882a593Smuzhiyun else if (arb->memory_width == 64) /* 64 bit bus */
463*4882a593Smuzhiyun mclks += 2;
464*4882a593Smuzhiyun else
465*4882a593Smuzhiyun mclks += 1;
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun if ((!video_enable) && (arb->memory_width == 128)) {
468*4882a593Smuzhiyun mclk_extra = (bpp == 32) ? 31 : 42; /* Margin of error */
469*4882a593Smuzhiyun min_mclk_extra = 17;
470*4882a593Smuzhiyun } else {
471*4882a593Smuzhiyun mclk_extra = (bpp == 32) ? 8 : 4; /* Margin of error */
472*4882a593Smuzhiyun /* mclk_extra = 4; *//* Margin of error */
473*4882a593Smuzhiyun min_mclk_extra = 18;
474*4882a593Smuzhiyun }
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun /* 2 edge sync. may be very close to edge so just put one. */
477*4882a593Smuzhiyun nvclks += 1;
478*4882a593Smuzhiyun nvclks += 1; /* fbi_d_rdv_n */
479*4882a593Smuzhiyun nvclks += 1; /* Fbi_d_rdata */
480*4882a593Smuzhiyun nvclks += 1; /* crtfifo load */
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun if (mp_enable)
483*4882a593Smuzhiyun mclks += 4; /* Mp can get in with a burst of 8. */
484*4882a593Smuzhiyun /* Extra clocks determined by heuristics */
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun nvclks += 0;
487*4882a593Smuzhiyun pclks += 0;
488*4882a593Smuzhiyun found = 0;
489*4882a593Smuzhiyun while (found != 1) {
490*4882a593Smuzhiyun fifo->valid = 1;
491*4882a593Smuzhiyun found = 1;
492*4882a593Smuzhiyun mclk_loop = mclks + mclk_extra;
493*4882a593Smuzhiyun /* Mclk latency in us */
494*4882a593Smuzhiyun us_m = mclk_loop * 1000 * 1000 / mclk_freq;
495*4882a593Smuzhiyun /* Minimum Mclk latency in us */
496*4882a593Smuzhiyun us_m_min = mclks * 1000 * 1000 / mclk_freq;
497*4882a593Smuzhiyun us_min_mclk_extra = min_mclk_extra * 1000 * 1000 / mclk_freq;
498*4882a593Smuzhiyun /* nvclk latency in us */
499*4882a593Smuzhiyun us_n = nvclks * 1000 * 1000 / nvclk_freq;
500*4882a593Smuzhiyun /* nvclk latency in us */
501*4882a593Smuzhiyun us_p = pclks * 1000 * 1000 / pclk_freq;
502*4882a593Smuzhiyun us_pipe_min = us_m_min + us_n + us_p;
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun /* Mclk latency in us */
505*4882a593Smuzhiyun vus_m = mclk_loop * 1000 * 1000 / mclk_freq;
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun if (video_enable) {
508*4882a593Smuzhiyun crtc_drain_rate = pclk_freq * bpp / 8; /* MB/s */
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun vpagemiss = 1; /* self generating page miss */
511*4882a593Smuzhiyun vpagemiss += 1; /* One higher priority before */
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun crtpagemiss = 2; /* self generating page miss */
514*4882a593Smuzhiyun if (mp_enable)
515*4882a593Smuzhiyun crtpagemiss += 1; /* if MA0 conflict */
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun vpm_us =
518*4882a593Smuzhiyun (vpagemiss * pagemiss) * 1000 * 1000 / mclk_freq;
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun /* Video has separate read return path */
521*4882a593Smuzhiyun us_video = vpm_us + vus_m;
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun cpm_us =
524*4882a593Smuzhiyun crtpagemiss * pagemiss * 1000 * 1000 / mclk_freq;
525*4882a593Smuzhiyun /* Wait for video */
526*4882a593Smuzhiyun us_crt = us_video
527*4882a593Smuzhiyun + cpm_us /* CRT Page miss */
528*4882a593Smuzhiyun + us_m + us_n + us_p /* other latency */
529*4882a593Smuzhiyun ;
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun clwm = us_crt * crtc_drain_rate / (1000 * 1000);
532*4882a593Smuzhiyun /* fixed point <= float_point - 1. Fixes that */
533*4882a593Smuzhiyun clwm++;
534*4882a593Smuzhiyun } else {
535*4882a593Smuzhiyun /* bpp * pclk/8 */
536*4882a593Smuzhiyun crtc_drain_rate = pclk_freq * bpp / 8;
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun crtpagemiss = 1; /* self generating page miss */
539*4882a593Smuzhiyun crtpagemiss += 1; /* MA0 page miss */
540*4882a593Smuzhiyun if (mp_enable)
541*4882a593Smuzhiyun crtpagemiss += 1; /* if MA0 conflict */
542*4882a593Smuzhiyun cpm_us =
543*4882a593Smuzhiyun crtpagemiss * pagemiss * 1000 * 1000 / mclk_freq;
544*4882a593Smuzhiyun us_crt = cpm_us + us_m + us_n + us_p;
545*4882a593Smuzhiyun clwm = us_crt * crtc_drain_rate / (1000 * 1000);
546*4882a593Smuzhiyun /* fixed point <= float_point - 1. Fixes that */
547*4882a593Smuzhiyun clwm++;
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun /* Finally, a heuristic check when width == 64 bits */
550*4882a593Smuzhiyun if (width == 1) {
551*4882a593Smuzhiyun nvclk_fill = nvclk_freq * 8;
552*4882a593Smuzhiyun if (crtc_drain_rate * 100 >= nvclk_fill * 102)
553*4882a593Smuzhiyun /*Large number to fail */
554*4882a593Smuzhiyun clwm = 0xfff;
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun else if (crtc_drain_rate * 100 >=
557*4882a593Smuzhiyun nvclk_fill * 98) {
558*4882a593Smuzhiyun clwm = 1024;
559*4882a593Smuzhiyun cbs = 512;
560*4882a593Smuzhiyun }
561*4882a593Smuzhiyun }
562*4882a593Smuzhiyun }
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun /*
565*4882a593Smuzhiyun Overfill check:
566*4882a593Smuzhiyun */
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun clwm_rnd_down = ((int)clwm / 8) * 8;
569*4882a593Smuzhiyun if (clwm_rnd_down < clwm)
570*4882a593Smuzhiyun clwm += 8;
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun m1 = clwm + cbs - 1024; /* Amount of overfill */
573*4882a593Smuzhiyun m2us = us_pipe_min + us_min_mclk_extra;
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun /* pclk cycles to drain */
576*4882a593Smuzhiyun p1clk = m2us * pclk_freq / (1000 * 1000);
577*4882a593Smuzhiyun p2 = p1clk * bpp / 8; /* bytes drained. */
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun if ((p2 < m1) && (m1 > 0)) {
580*4882a593Smuzhiyun fifo->valid = 0;
581*4882a593Smuzhiyun found = 0;
582*4882a593Smuzhiyun if (min_mclk_extra == 0) {
583*4882a593Smuzhiyun if (cbs <= 32) {
584*4882a593Smuzhiyun /* Can't adjust anymore! */
585*4882a593Smuzhiyun found = 1;
586*4882a593Smuzhiyun } else {
587*4882a593Smuzhiyun /* reduce the burst size */
588*4882a593Smuzhiyun cbs = cbs / 2;
589*4882a593Smuzhiyun }
590*4882a593Smuzhiyun } else {
591*4882a593Smuzhiyun min_mclk_extra--;
592*4882a593Smuzhiyun }
593*4882a593Smuzhiyun } else {
594*4882a593Smuzhiyun if (clwm > 1023) { /* Have some margin */
595*4882a593Smuzhiyun fifo->valid = 0;
596*4882a593Smuzhiyun found = 0;
597*4882a593Smuzhiyun if (min_mclk_extra == 0)
598*4882a593Smuzhiyun /* Can't adjust anymore! */
599*4882a593Smuzhiyun found = 1;
600*4882a593Smuzhiyun else
601*4882a593Smuzhiyun min_mclk_extra--;
602*4882a593Smuzhiyun }
603*4882a593Smuzhiyun }
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun if (clwm < (1024 - cbs + 8))
606*4882a593Smuzhiyun clwm = 1024 - cbs + 8;
607*4882a593Smuzhiyun data = (int)(clwm);
608*4882a593Smuzhiyun /* printf("CRT LWM: %f bytes, prog: 0x%x, bs: 256\n",
609*4882a593Smuzhiyun clwm, data ); */
610*4882a593Smuzhiyun fifo->graphics_lwm = data;
611*4882a593Smuzhiyun fifo->graphics_burst_size = cbs;
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun fifo->video_lwm = 1024;
614*4882a593Smuzhiyun fifo->video_burst_size = 512;
615*4882a593Smuzhiyun }
616*4882a593Smuzhiyun }
617*4882a593Smuzhiyun
nv10UpdateArbitrationSettings(unsigned VClk,unsigned pixelDepth,unsigned * burst,unsigned * lwm,struct nvidia_par * par)618*4882a593Smuzhiyun static void nv10UpdateArbitrationSettings(unsigned VClk,
619*4882a593Smuzhiyun unsigned pixelDepth,
620*4882a593Smuzhiyun unsigned *burst,
621*4882a593Smuzhiyun unsigned *lwm,
622*4882a593Smuzhiyun struct nvidia_par *par)
623*4882a593Smuzhiyun {
624*4882a593Smuzhiyun nv10_fifo_info fifo_data;
625*4882a593Smuzhiyun nv10_sim_state sim_data;
626*4882a593Smuzhiyun unsigned int MClk, NVClk, cfg1;
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun nvGetClocks(par, &MClk, &NVClk);
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun cfg1 = NV_RD32(par->PFB, 0x0204);
631*4882a593Smuzhiyun sim_data.pix_bpp = (char)pixelDepth;
632*4882a593Smuzhiyun sim_data.enable_video = 1;
633*4882a593Smuzhiyun sim_data.enable_mp = 0;
634*4882a593Smuzhiyun sim_data.memory_type = (NV_RD32(par->PFB, 0x0200) & 0x01) ? 1 : 0;
635*4882a593Smuzhiyun sim_data.memory_width = (NV_RD32(par->PEXTDEV, 0x0000) & 0x10) ?
636*4882a593Smuzhiyun 128 : 64;
637*4882a593Smuzhiyun sim_data.mem_latency = (char)cfg1 & 0x0F;
638*4882a593Smuzhiyun sim_data.mem_aligned = 1;
639*4882a593Smuzhiyun sim_data.mem_page_miss =
640*4882a593Smuzhiyun (char)(((cfg1 >> 4) & 0x0F) + ((cfg1 >> 31) & 0x01));
641*4882a593Smuzhiyun sim_data.gr_during_vid = 0;
642*4882a593Smuzhiyun sim_data.pclk_khz = VClk;
643*4882a593Smuzhiyun sim_data.mclk_khz = MClk;
644*4882a593Smuzhiyun sim_data.nvclk_khz = NVClk;
645*4882a593Smuzhiyun nv10CalcArbitration(&fifo_data, &sim_data);
646*4882a593Smuzhiyun if (fifo_data.valid) {
647*4882a593Smuzhiyun int b = fifo_data.graphics_burst_size >> 4;
648*4882a593Smuzhiyun *burst = 0;
649*4882a593Smuzhiyun while (b >>= 1)
650*4882a593Smuzhiyun (*burst)++;
651*4882a593Smuzhiyun *lwm = fifo_data.graphics_lwm >> 3;
652*4882a593Smuzhiyun }
653*4882a593Smuzhiyun }
654*4882a593Smuzhiyun
nv30UpdateArbitrationSettings(struct nvidia_par * par,unsigned int * burst,unsigned int * lwm)655*4882a593Smuzhiyun static void nv30UpdateArbitrationSettings (
656*4882a593Smuzhiyun struct nvidia_par *par,
657*4882a593Smuzhiyun unsigned int *burst,
658*4882a593Smuzhiyun unsigned int *lwm
659*4882a593Smuzhiyun )
660*4882a593Smuzhiyun {
661*4882a593Smuzhiyun unsigned int MClk, NVClk;
662*4882a593Smuzhiyun unsigned int fifo_size, burst_size, graphics_lwm;
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun fifo_size = 2048;
665*4882a593Smuzhiyun burst_size = 512;
666*4882a593Smuzhiyun graphics_lwm = fifo_size - burst_size;
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun nvGetClocks(par, &MClk, &NVClk);
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun *burst = 0;
671*4882a593Smuzhiyun burst_size >>= 5;
672*4882a593Smuzhiyun while(burst_size >>= 1) (*burst)++;
673*4882a593Smuzhiyun *lwm = graphics_lwm >> 3;
674*4882a593Smuzhiyun }
675*4882a593Smuzhiyun
nForceUpdateArbitrationSettings(unsigned VClk,unsigned pixelDepth,unsigned * burst,unsigned * lwm,struct nvidia_par * par)676*4882a593Smuzhiyun static void nForceUpdateArbitrationSettings(unsigned VClk,
677*4882a593Smuzhiyun unsigned pixelDepth,
678*4882a593Smuzhiyun unsigned *burst,
679*4882a593Smuzhiyun unsigned *lwm,
680*4882a593Smuzhiyun struct nvidia_par *par)
681*4882a593Smuzhiyun {
682*4882a593Smuzhiyun nv10_fifo_info fifo_data;
683*4882a593Smuzhiyun nv10_sim_state sim_data;
684*4882a593Smuzhiyun unsigned int M, N, P, pll, MClk, NVClk, memctrl;
685*4882a593Smuzhiyun struct pci_dev *dev;
686*4882a593Smuzhiyun int domain = pci_domain_nr(par->pci_dev->bus);
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun if ((par->Chipset & 0x0FF0) == 0x01A0) {
689*4882a593Smuzhiyun unsigned int uMClkPostDiv;
690*4882a593Smuzhiyun dev = pci_get_domain_bus_and_slot(domain, 0, 3);
691*4882a593Smuzhiyun pci_read_config_dword(dev, 0x6C, &uMClkPostDiv);
692*4882a593Smuzhiyun uMClkPostDiv = (uMClkPostDiv >> 8) & 0xf;
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun if (!uMClkPostDiv)
695*4882a593Smuzhiyun uMClkPostDiv = 4;
696*4882a593Smuzhiyun MClk = 400000 / uMClkPostDiv;
697*4882a593Smuzhiyun } else {
698*4882a593Smuzhiyun dev = pci_get_domain_bus_and_slot(domain, 0, 5);
699*4882a593Smuzhiyun pci_read_config_dword(dev, 0x4c, &MClk);
700*4882a593Smuzhiyun MClk /= 1000;
701*4882a593Smuzhiyun }
702*4882a593Smuzhiyun pci_dev_put(dev);
703*4882a593Smuzhiyun pll = NV_RD32(par->PRAMDAC0, 0x0500);
704*4882a593Smuzhiyun M = (pll >> 0) & 0xFF;
705*4882a593Smuzhiyun N = (pll >> 8) & 0xFF;
706*4882a593Smuzhiyun P = (pll >> 16) & 0x0F;
707*4882a593Smuzhiyun NVClk = (N * par->CrystalFreqKHz / M) >> P;
708*4882a593Smuzhiyun sim_data.pix_bpp = (char)pixelDepth;
709*4882a593Smuzhiyun sim_data.enable_video = 0;
710*4882a593Smuzhiyun sim_data.enable_mp = 0;
711*4882a593Smuzhiyun dev = pci_get_domain_bus_and_slot(domain, 0, 1);
712*4882a593Smuzhiyun pci_read_config_dword(dev, 0x7C, &sim_data.memory_type);
713*4882a593Smuzhiyun pci_dev_put(dev);
714*4882a593Smuzhiyun sim_data.memory_type = (sim_data.memory_type >> 12) & 1;
715*4882a593Smuzhiyun sim_data.memory_width = 64;
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun dev = pci_get_domain_bus_and_slot(domain, 0, 3);
718*4882a593Smuzhiyun pci_read_config_dword(dev, 0, &memctrl);
719*4882a593Smuzhiyun pci_dev_put(dev);
720*4882a593Smuzhiyun memctrl >>= 16;
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun if ((memctrl == 0x1A9) || (memctrl == 0x1AB) || (memctrl == 0x1ED)) {
723*4882a593Smuzhiyun u32 dimm[3];
724*4882a593Smuzhiyun
725*4882a593Smuzhiyun dev = pci_get_domain_bus_and_slot(domain, 0, 2);
726*4882a593Smuzhiyun pci_read_config_dword(dev, 0x40, &dimm[0]);
727*4882a593Smuzhiyun dimm[0] = (dimm[0] >> 8) & 0x4f;
728*4882a593Smuzhiyun pci_read_config_dword(dev, 0x44, &dimm[1]);
729*4882a593Smuzhiyun dimm[1] = (dimm[1] >> 8) & 0x4f;
730*4882a593Smuzhiyun pci_read_config_dword(dev, 0x48, &dimm[2]);
731*4882a593Smuzhiyun dimm[2] = (dimm[2] >> 8) & 0x4f;
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun if ((dimm[0] + dimm[1]) != dimm[2]) {
734*4882a593Smuzhiyun printk("nvidiafb: your nForce DIMMs are not arranged "
735*4882a593Smuzhiyun "in optimal banks!\n");
736*4882a593Smuzhiyun }
737*4882a593Smuzhiyun pci_dev_put(dev);
738*4882a593Smuzhiyun }
739*4882a593Smuzhiyun
740*4882a593Smuzhiyun sim_data.mem_latency = 3;
741*4882a593Smuzhiyun sim_data.mem_aligned = 1;
742*4882a593Smuzhiyun sim_data.mem_page_miss = 10;
743*4882a593Smuzhiyun sim_data.gr_during_vid = 0;
744*4882a593Smuzhiyun sim_data.pclk_khz = VClk;
745*4882a593Smuzhiyun sim_data.mclk_khz = MClk;
746*4882a593Smuzhiyun sim_data.nvclk_khz = NVClk;
747*4882a593Smuzhiyun nv10CalcArbitration(&fifo_data, &sim_data);
748*4882a593Smuzhiyun if (fifo_data.valid) {
749*4882a593Smuzhiyun int b = fifo_data.graphics_burst_size >> 4;
750*4882a593Smuzhiyun *burst = 0;
751*4882a593Smuzhiyun while (b >>= 1)
752*4882a593Smuzhiyun (*burst)++;
753*4882a593Smuzhiyun *lwm = fifo_data.graphics_lwm >> 3;
754*4882a593Smuzhiyun }
755*4882a593Smuzhiyun }
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun /****************************************************************************\
758*4882a593Smuzhiyun * *
759*4882a593Smuzhiyun * RIVA Mode State Routines *
760*4882a593Smuzhiyun * *
761*4882a593Smuzhiyun \****************************************************************************/
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun /*
764*4882a593Smuzhiyun * Calculate the Video Clock parameters for the PLL.
765*4882a593Smuzhiyun */
CalcVClock(int clockIn,int * clockOut,u32 * pllOut,struct nvidia_par * par)766*4882a593Smuzhiyun static void CalcVClock(int clockIn,
767*4882a593Smuzhiyun int *clockOut, u32 * pllOut, struct nvidia_par *par)
768*4882a593Smuzhiyun {
769*4882a593Smuzhiyun unsigned lowM, highM;
770*4882a593Smuzhiyun unsigned DeltaNew, DeltaOld;
771*4882a593Smuzhiyun unsigned VClk, Freq;
772*4882a593Smuzhiyun unsigned M, N, P;
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun DeltaOld = 0xFFFFFFFF;
775*4882a593Smuzhiyun
776*4882a593Smuzhiyun VClk = (unsigned)clockIn;
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun if (par->CrystalFreqKHz == 13500) {
779*4882a593Smuzhiyun lowM = 7;
780*4882a593Smuzhiyun highM = 13;
781*4882a593Smuzhiyun } else {
782*4882a593Smuzhiyun lowM = 8;
783*4882a593Smuzhiyun highM = 14;
784*4882a593Smuzhiyun }
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun for (P = 0; P <= 4; P++) {
787*4882a593Smuzhiyun Freq = VClk << P;
788*4882a593Smuzhiyun if ((Freq >= 128000) && (Freq <= 350000)) {
789*4882a593Smuzhiyun for (M = lowM; M <= highM; M++) {
790*4882a593Smuzhiyun N = ((VClk << P) * M) / par->CrystalFreqKHz;
791*4882a593Smuzhiyun if (N <= 255) {
792*4882a593Smuzhiyun Freq =
793*4882a593Smuzhiyun ((par->CrystalFreqKHz * N) /
794*4882a593Smuzhiyun M) >> P;
795*4882a593Smuzhiyun if (Freq > VClk)
796*4882a593Smuzhiyun DeltaNew = Freq - VClk;
797*4882a593Smuzhiyun else
798*4882a593Smuzhiyun DeltaNew = VClk - Freq;
799*4882a593Smuzhiyun if (DeltaNew < DeltaOld) {
800*4882a593Smuzhiyun *pllOut =
801*4882a593Smuzhiyun (P << 16) | (N << 8) | M;
802*4882a593Smuzhiyun *clockOut = Freq;
803*4882a593Smuzhiyun DeltaOld = DeltaNew;
804*4882a593Smuzhiyun }
805*4882a593Smuzhiyun }
806*4882a593Smuzhiyun }
807*4882a593Smuzhiyun }
808*4882a593Smuzhiyun }
809*4882a593Smuzhiyun }
810*4882a593Smuzhiyun
CalcVClock2Stage(int clockIn,int * clockOut,u32 * pllOut,u32 * pllBOut,struct nvidia_par * par)811*4882a593Smuzhiyun static void CalcVClock2Stage(int clockIn,
812*4882a593Smuzhiyun int *clockOut,
813*4882a593Smuzhiyun u32 * pllOut,
814*4882a593Smuzhiyun u32 * pllBOut, struct nvidia_par *par)
815*4882a593Smuzhiyun {
816*4882a593Smuzhiyun unsigned DeltaNew, DeltaOld;
817*4882a593Smuzhiyun unsigned VClk, Freq;
818*4882a593Smuzhiyun unsigned M, N, P;
819*4882a593Smuzhiyun
820*4882a593Smuzhiyun DeltaOld = 0xFFFFFFFF;
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun *pllBOut = 0x80000401; /* fixed at x4 for now */
823*4882a593Smuzhiyun
824*4882a593Smuzhiyun VClk = (unsigned)clockIn;
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun for (P = 0; P <= 6; P++) {
827*4882a593Smuzhiyun Freq = VClk << P;
828*4882a593Smuzhiyun if ((Freq >= 400000) && (Freq <= 1000000)) {
829*4882a593Smuzhiyun for (M = 1; M <= 13; M++) {
830*4882a593Smuzhiyun N = ((VClk << P) * M) /
831*4882a593Smuzhiyun (par->CrystalFreqKHz << 2);
832*4882a593Smuzhiyun if ((N >= 5) && (N <= 255)) {
833*4882a593Smuzhiyun Freq =
834*4882a593Smuzhiyun (((par->CrystalFreqKHz << 2) * N) /
835*4882a593Smuzhiyun M) >> P;
836*4882a593Smuzhiyun if (Freq > VClk)
837*4882a593Smuzhiyun DeltaNew = Freq - VClk;
838*4882a593Smuzhiyun else
839*4882a593Smuzhiyun DeltaNew = VClk - Freq;
840*4882a593Smuzhiyun if (DeltaNew < DeltaOld) {
841*4882a593Smuzhiyun *pllOut =
842*4882a593Smuzhiyun (P << 16) | (N << 8) | M;
843*4882a593Smuzhiyun *clockOut = Freq;
844*4882a593Smuzhiyun DeltaOld = DeltaNew;
845*4882a593Smuzhiyun }
846*4882a593Smuzhiyun }
847*4882a593Smuzhiyun }
848*4882a593Smuzhiyun }
849*4882a593Smuzhiyun }
850*4882a593Smuzhiyun }
851*4882a593Smuzhiyun
852*4882a593Smuzhiyun /*
853*4882a593Smuzhiyun * Calculate extended mode parameters (SVGA) and save in a
854*4882a593Smuzhiyun * mode state structure.
855*4882a593Smuzhiyun */
NVCalcStateExt(struct nvidia_par * par,RIVA_HW_STATE * state,int bpp,int width,int hDisplaySize,int height,int dotClock,int flags)856*4882a593Smuzhiyun void NVCalcStateExt(struct nvidia_par *par,
857*4882a593Smuzhiyun RIVA_HW_STATE * state,
858*4882a593Smuzhiyun int bpp,
859*4882a593Smuzhiyun int width,
860*4882a593Smuzhiyun int hDisplaySize, int height, int dotClock, int flags)
861*4882a593Smuzhiyun {
862*4882a593Smuzhiyun int pixelDepth, VClk = 0;
863*4882a593Smuzhiyun /*
864*4882a593Smuzhiyun * Save mode parameters.
865*4882a593Smuzhiyun */
866*4882a593Smuzhiyun state->bpp = bpp; /* this is not bitsPerPixel, it's 8,15,16,32 */
867*4882a593Smuzhiyun state->width = width;
868*4882a593Smuzhiyun state->height = height;
869*4882a593Smuzhiyun /*
870*4882a593Smuzhiyun * Extended RIVA registers.
871*4882a593Smuzhiyun */
872*4882a593Smuzhiyun pixelDepth = (bpp + 1) / 8;
873*4882a593Smuzhiyun if (par->twoStagePLL)
874*4882a593Smuzhiyun CalcVClock2Stage(dotClock, &VClk, &state->pll, &state->pllB,
875*4882a593Smuzhiyun par);
876*4882a593Smuzhiyun else
877*4882a593Smuzhiyun CalcVClock(dotClock, &VClk, &state->pll, par);
878*4882a593Smuzhiyun
879*4882a593Smuzhiyun switch (par->Architecture) {
880*4882a593Smuzhiyun case NV_ARCH_04:
881*4882a593Smuzhiyun nv4UpdateArbitrationSettings(VClk,
882*4882a593Smuzhiyun pixelDepth * 8,
883*4882a593Smuzhiyun &(state->arbitration0),
884*4882a593Smuzhiyun &(state->arbitration1), par);
885*4882a593Smuzhiyun state->cursor0 = 0x00;
886*4882a593Smuzhiyun state->cursor1 = 0xbC;
887*4882a593Smuzhiyun if (flags & FB_VMODE_DOUBLE)
888*4882a593Smuzhiyun state->cursor1 |= 2;
889*4882a593Smuzhiyun state->cursor2 = 0x00000000;
890*4882a593Smuzhiyun state->pllsel = 0x10000700;
891*4882a593Smuzhiyun state->config = 0x00001114;
892*4882a593Smuzhiyun state->general = bpp == 16 ? 0x00101100 : 0x00100100;
893*4882a593Smuzhiyun state->repaint1 = hDisplaySize < 1280 ? 0x04 : 0x00;
894*4882a593Smuzhiyun break;
895*4882a593Smuzhiyun case NV_ARCH_40:
896*4882a593Smuzhiyun if (!par->FlatPanel)
897*4882a593Smuzhiyun state->control = NV_RD32(par->PRAMDAC0, 0x0580) &
898*4882a593Smuzhiyun 0xeffffeff;
899*4882a593Smuzhiyun fallthrough;
900*4882a593Smuzhiyun case NV_ARCH_10:
901*4882a593Smuzhiyun case NV_ARCH_20:
902*4882a593Smuzhiyun case NV_ARCH_30:
903*4882a593Smuzhiyun default:
904*4882a593Smuzhiyun if ((par->Chipset & 0xfff0) == 0x0240 ||
905*4882a593Smuzhiyun (par->Chipset & 0xfff0) == 0x03d0) {
906*4882a593Smuzhiyun state->arbitration0 = 256;
907*4882a593Smuzhiyun state->arbitration1 = 0x0480;
908*4882a593Smuzhiyun } else if (((par->Chipset & 0xffff) == 0x01A0) ||
909*4882a593Smuzhiyun ((par->Chipset & 0xffff) == 0x01f0)) {
910*4882a593Smuzhiyun nForceUpdateArbitrationSettings(VClk,
911*4882a593Smuzhiyun pixelDepth * 8,
912*4882a593Smuzhiyun &(state->arbitration0),
913*4882a593Smuzhiyun &(state->arbitration1),
914*4882a593Smuzhiyun par);
915*4882a593Smuzhiyun } else if (par->Architecture < NV_ARCH_30) {
916*4882a593Smuzhiyun nv10UpdateArbitrationSettings(VClk,
917*4882a593Smuzhiyun pixelDepth * 8,
918*4882a593Smuzhiyun &(state->arbitration0),
919*4882a593Smuzhiyun &(state->arbitration1),
920*4882a593Smuzhiyun par);
921*4882a593Smuzhiyun } else {
922*4882a593Smuzhiyun nv30UpdateArbitrationSettings(par,
923*4882a593Smuzhiyun &(state->arbitration0),
924*4882a593Smuzhiyun &(state->arbitration1));
925*4882a593Smuzhiyun }
926*4882a593Smuzhiyun
927*4882a593Smuzhiyun state->cursor0 = 0x80 | (par->CursorStart >> 17);
928*4882a593Smuzhiyun state->cursor1 = (par->CursorStart >> 11) << 2;
929*4882a593Smuzhiyun state->cursor2 = par->CursorStart >> 24;
930*4882a593Smuzhiyun if (flags & FB_VMODE_DOUBLE)
931*4882a593Smuzhiyun state->cursor1 |= 2;
932*4882a593Smuzhiyun state->pllsel = 0x10000700;
933*4882a593Smuzhiyun state->config = NV_RD32(par->PFB, 0x00000200);
934*4882a593Smuzhiyun state->general = bpp == 16 ? 0x00101100 : 0x00100100;
935*4882a593Smuzhiyun state->repaint1 = hDisplaySize < 1280 ? 0x04 : 0x00;
936*4882a593Smuzhiyun break;
937*4882a593Smuzhiyun }
938*4882a593Smuzhiyun
939*4882a593Smuzhiyun if (bpp != 8) /* DirectColor */
940*4882a593Smuzhiyun state->general |= 0x00000030;
941*4882a593Smuzhiyun
942*4882a593Smuzhiyun state->repaint0 = (((width / 8) * pixelDepth) & 0x700) >> 3;
943*4882a593Smuzhiyun state->pixel = (pixelDepth > 2) ? 3 : pixelDepth;
944*4882a593Smuzhiyun }
945*4882a593Smuzhiyun
NVLoadStateExt(struct nvidia_par * par,RIVA_HW_STATE * state)946*4882a593Smuzhiyun void NVLoadStateExt(struct nvidia_par *par, RIVA_HW_STATE * state)
947*4882a593Smuzhiyun {
948*4882a593Smuzhiyun int i, j;
949*4882a593Smuzhiyun
950*4882a593Smuzhiyun NV_WR32(par->PMC, 0x0140, 0x00000000);
951*4882a593Smuzhiyun NV_WR32(par->PMC, 0x0200, 0xFFFF00FF);
952*4882a593Smuzhiyun NV_WR32(par->PMC, 0x0200, 0xFFFFFFFF);
953*4882a593Smuzhiyun
954*4882a593Smuzhiyun NV_WR32(par->PTIMER, 0x0200 * 4, 0x00000008);
955*4882a593Smuzhiyun NV_WR32(par->PTIMER, 0x0210 * 4, 0x00000003);
956*4882a593Smuzhiyun NV_WR32(par->PTIMER, 0x0140 * 4, 0x00000000);
957*4882a593Smuzhiyun NV_WR32(par->PTIMER, 0x0100 * 4, 0xFFFFFFFF);
958*4882a593Smuzhiyun
959*4882a593Smuzhiyun if (par->Architecture == NV_ARCH_04) {
960*4882a593Smuzhiyun if (state)
961*4882a593Smuzhiyun NV_WR32(par->PFB, 0x0200, state->config);
962*4882a593Smuzhiyun } else if ((par->Architecture < NV_ARCH_40) ||
963*4882a593Smuzhiyun (par->Chipset & 0xfff0) == 0x0040) {
964*4882a593Smuzhiyun for (i = 0; i < 8; i++) {
965*4882a593Smuzhiyun NV_WR32(par->PFB, 0x0240 + (i * 0x10), 0);
966*4882a593Smuzhiyun NV_WR32(par->PFB, 0x0244 + (i * 0x10),
967*4882a593Smuzhiyun par->FbMapSize - 1);
968*4882a593Smuzhiyun }
969*4882a593Smuzhiyun } else {
970*4882a593Smuzhiyun int regions = 12;
971*4882a593Smuzhiyun
972*4882a593Smuzhiyun if (((par->Chipset & 0xfff0) == 0x0090) ||
973*4882a593Smuzhiyun ((par->Chipset & 0xfff0) == 0x01D0) ||
974*4882a593Smuzhiyun ((par->Chipset & 0xfff0) == 0x0290) ||
975*4882a593Smuzhiyun ((par->Chipset & 0xfff0) == 0x0390) ||
976*4882a593Smuzhiyun ((par->Chipset & 0xfff0) == 0x03D0))
977*4882a593Smuzhiyun regions = 15;
978*4882a593Smuzhiyun for(i = 0; i < regions; i++) {
979*4882a593Smuzhiyun NV_WR32(par->PFB, 0x0600 + (i * 0x10), 0);
980*4882a593Smuzhiyun NV_WR32(par->PFB, 0x0604 + (i * 0x10),
981*4882a593Smuzhiyun par->FbMapSize - 1);
982*4882a593Smuzhiyun }
983*4882a593Smuzhiyun }
984*4882a593Smuzhiyun
985*4882a593Smuzhiyun if (par->Architecture >= NV_ARCH_40) {
986*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0000 * 4, 0x80000010);
987*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0001 * 4, 0x00101202);
988*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0002 * 4, 0x80000011);
989*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0003 * 4, 0x00101204);
990*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0004 * 4, 0x80000012);
991*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0005 * 4, 0x00101206);
992*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0006 * 4, 0x80000013);
993*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0007 * 4, 0x00101208);
994*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0008 * 4, 0x80000014);
995*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0009 * 4, 0x0010120A);
996*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x000A * 4, 0x80000015);
997*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x000B * 4, 0x0010120C);
998*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x000C * 4, 0x80000016);
999*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x000D * 4, 0x0010120E);
1000*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x000E * 4, 0x80000017);
1001*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x000F * 4, 0x00101210);
1002*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0800 * 4, 0x00003000);
1003*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0801 * 4, par->FbMapSize - 1);
1004*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0802 * 4, 0x00000002);
1005*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0808 * 4, 0x02080062);
1006*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0809 * 4, 0x00000000);
1007*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x080A * 4, 0x00001200);
1008*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x080B * 4, 0x00001200);
1009*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x080C * 4, 0x00000000);
1010*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x080D * 4, 0x00000000);
1011*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0810 * 4, 0x02080043);
1012*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0811 * 4, 0x00000000);
1013*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0812 * 4, 0x00000000);
1014*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0813 * 4, 0x00000000);
1015*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0814 * 4, 0x00000000);
1016*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0815 * 4, 0x00000000);
1017*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0818 * 4, 0x02080044);
1018*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0819 * 4, 0x02000000);
1019*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x081A * 4, 0x00000000);
1020*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x081B * 4, 0x00000000);
1021*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x081C * 4, 0x00000000);
1022*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x081D * 4, 0x00000000);
1023*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0820 * 4, 0x02080019);
1024*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0821 * 4, 0x00000000);
1025*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0822 * 4, 0x00000000);
1026*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0823 * 4, 0x00000000);
1027*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0824 * 4, 0x00000000);
1028*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0825 * 4, 0x00000000);
1029*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0828 * 4, 0x020A005C);
1030*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0829 * 4, 0x00000000);
1031*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x082A * 4, 0x00000000);
1032*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x082B * 4, 0x00000000);
1033*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x082C * 4, 0x00000000);
1034*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x082D * 4, 0x00000000);
1035*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0830 * 4, 0x0208009F);
1036*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0831 * 4, 0x00000000);
1037*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0832 * 4, 0x00001200);
1038*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0833 * 4, 0x00001200);
1039*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0834 * 4, 0x00000000);
1040*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0835 * 4, 0x00000000);
1041*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0838 * 4, 0x0208004A);
1042*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0839 * 4, 0x02000000);
1043*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x083A * 4, 0x00000000);
1044*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x083B * 4, 0x00000000);
1045*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x083C * 4, 0x00000000);
1046*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x083D * 4, 0x00000000);
1047*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0840 * 4, 0x02080077);
1048*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0841 * 4, 0x00000000);
1049*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0842 * 4, 0x00001200);
1050*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0843 * 4, 0x00001200);
1051*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0844 * 4, 0x00000000);
1052*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0845 * 4, 0x00000000);
1053*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x084C * 4, 0x00003002);
1054*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x084D * 4, 0x00007FFF);
1055*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x084E * 4,
1056*4882a593Smuzhiyun par->FbUsableSize | 0x00000002);
1057*4882a593Smuzhiyun
1058*4882a593Smuzhiyun #ifdef __BIG_ENDIAN
1059*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x080A * 4,
1060*4882a593Smuzhiyun NV_RD32(par->PRAMIN, 0x080A * 4) | 0x01000000);
1061*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0812 * 4,
1062*4882a593Smuzhiyun NV_RD32(par->PRAMIN, 0x0812 * 4) | 0x01000000);
1063*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x081A * 4,
1064*4882a593Smuzhiyun NV_RD32(par->PRAMIN, 0x081A * 4) | 0x01000000);
1065*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0822 * 4,
1066*4882a593Smuzhiyun NV_RD32(par->PRAMIN, 0x0822 * 4) | 0x01000000);
1067*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x082A * 4,
1068*4882a593Smuzhiyun NV_RD32(par->PRAMIN, 0x082A * 4) | 0x01000000);
1069*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0832 * 4,
1070*4882a593Smuzhiyun NV_RD32(par->PRAMIN, 0x0832 * 4) | 0x01000000);
1071*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x083A * 4,
1072*4882a593Smuzhiyun NV_RD32(par->PRAMIN, 0x083A * 4) | 0x01000000);
1073*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0842 * 4,
1074*4882a593Smuzhiyun NV_RD32(par->PRAMIN, 0x0842 * 4) | 0x01000000);
1075*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0819 * 4, 0x01000000);
1076*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0839 * 4, 0x01000000);
1077*4882a593Smuzhiyun #endif
1078*4882a593Smuzhiyun } else {
1079*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0000 * 4, 0x80000010);
1080*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0001 * 4, 0x80011201);
1081*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0002 * 4, 0x80000011);
1082*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0003 * 4, 0x80011202);
1083*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0004 * 4, 0x80000012);
1084*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0005 * 4, 0x80011203);
1085*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0006 * 4, 0x80000013);
1086*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0007 * 4, 0x80011204);
1087*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0008 * 4, 0x80000014);
1088*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0009 * 4, 0x80011205);
1089*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x000A * 4, 0x80000015);
1090*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x000B * 4, 0x80011206);
1091*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x000C * 4, 0x80000016);
1092*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x000D * 4, 0x80011207);
1093*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x000E * 4, 0x80000017);
1094*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x000F * 4, 0x80011208);
1095*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0800 * 4, 0x00003000);
1096*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0801 * 4, par->FbMapSize - 1);
1097*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0802 * 4, 0x00000002);
1098*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0803 * 4, 0x00000002);
1099*4882a593Smuzhiyun if (par->Architecture >= NV_ARCH_10)
1100*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0804 * 4, 0x01008062);
1101*4882a593Smuzhiyun else
1102*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0804 * 4, 0x01008042);
1103*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0805 * 4, 0x00000000);
1104*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0806 * 4, 0x12001200);
1105*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0807 * 4, 0x00000000);
1106*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0808 * 4, 0x01008043);
1107*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0809 * 4, 0x00000000);
1108*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x080A * 4, 0x00000000);
1109*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x080B * 4, 0x00000000);
1110*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x080C * 4, 0x01008044);
1111*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x080D * 4, 0x00000002);
1112*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x080E * 4, 0x00000000);
1113*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x080F * 4, 0x00000000);
1114*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0810 * 4, 0x01008019);
1115*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0811 * 4, 0x00000000);
1116*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0812 * 4, 0x00000000);
1117*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0813 * 4, 0x00000000);
1118*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0814 * 4, 0x0100A05C);
1119*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0815 * 4, 0x00000000);
1120*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0816 * 4, 0x00000000);
1121*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0817 * 4, 0x00000000);
1122*4882a593Smuzhiyun if (par->WaitVSyncPossible)
1123*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0818 * 4, 0x0100809F);
1124*4882a593Smuzhiyun else
1125*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0818 * 4, 0x0100805F);
1126*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0819 * 4, 0x00000000);
1127*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x081A * 4, 0x12001200);
1128*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x081B * 4, 0x00000000);
1129*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x081C * 4, 0x0100804A);
1130*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x081D * 4, 0x00000002);
1131*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x081E * 4, 0x00000000);
1132*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x081F * 4, 0x00000000);
1133*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0820 * 4, 0x01018077);
1134*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0821 * 4, 0x00000000);
1135*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0822 * 4, 0x12001200);
1136*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0823 * 4, 0x00000000);
1137*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0824 * 4, 0x00003002);
1138*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0825 * 4, 0x00007FFF);
1139*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0826 * 4,
1140*4882a593Smuzhiyun par->FbUsableSize | 0x00000002);
1141*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0827 * 4, 0x00000002);
1142*4882a593Smuzhiyun #ifdef __BIG_ENDIAN
1143*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0804 * 4,
1144*4882a593Smuzhiyun NV_RD32(par->PRAMIN, 0x0804 * 4) | 0x00080000);
1145*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0808 * 4,
1146*4882a593Smuzhiyun NV_RD32(par->PRAMIN, 0x0808 * 4) | 0x00080000);
1147*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x080C * 4,
1148*4882a593Smuzhiyun NV_RD32(par->PRAMIN, 0x080C * 4) | 0x00080000);
1149*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0810 * 4,
1150*4882a593Smuzhiyun NV_RD32(par->PRAMIN, 0x0810 * 4) | 0x00080000);
1151*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0814 * 4,
1152*4882a593Smuzhiyun NV_RD32(par->PRAMIN, 0x0814 * 4) | 0x00080000);
1153*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0818 * 4,
1154*4882a593Smuzhiyun NV_RD32(par->PRAMIN, 0x0818 * 4) | 0x00080000);
1155*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x081C * 4,
1156*4882a593Smuzhiyun NV_RD32(par->PRAMIN, 0x081C * 4) | 0x00080000);
1157*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0820 * 4,
1158*4882a593Smuzhiyun NV_RD32(par->PRAMIN, 0x0820 * 4) | 0x00080000);
1159*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x080D * 4, 0x00000001);
1160*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x081D * 4, 0x00000001);
1161*4882a593Smuzhiyun #endif
1162*4882a593Smuzhiyun }
1163*4882a593Smuzhiyun if (par->Architecture < NV_ARCH_10) {
1164*4882a593Smuzhiyun if ((par->Chipset & 0x0fff) == 0x0020) {
1165*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0824 * 4,
1166*4882a593Smuzhiyun NV_RD32(par->PRAMIN, 0x0824 * 4) | 0x00020000);
1167*4882a593Smuzhiyun NV_WR32(par->PRAMIN, 0x0826 * 4,
1168*4882a593Smuzhiyun NV_RD32(par->PRAMIN,
1169*4882a593Smuzhiyun 0x0826 * 4) + par->FbAddress);
1170*4882a593Smuzhiyun }
1171*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x0080, 0x000001FF);
1172*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x0080, 0x1230C000);
1173*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x0084, 0x72111101);
1174*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x0088, 0x11D5F071);
1175*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x008C, 0x0004FF31);
1176*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x008C, 0x4004FF31);
1177*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x0140, 0x00000000);
1178*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x0100, 0xFFFFFFFF);
1179*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x0170, 0x10010100);
1180*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x0710, 0xFFFFFFFF);
1181*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x0720, 0x00000001);
1182*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x0810, 0x00000000);
1183*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x0608, 0xFFFFFFFF);
1184*4882a593Smuzhiyun } else {
1185*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x0080, 0xFFFFFFFF);
1186*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x0080, 0x00000000);
1187*4882a593Smuzhiyun
1188*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x0140, 0x00000000);
1189*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x0100, 0xFFFFFFFF);
1190*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x0144, 0x10010100);
1191*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x0714, 0xFFFFFFFF);
1192*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x0720, 0x00000001);
1193*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x0710,
1194*4882a593Smuzhiyun NV_RD32(par->PGRAPH, 0x0710) & 0x0007ff00);
1195*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x0710,
1196*4882a593Smuzhiyun NV_RD32(par->PGRAPH, 0x0710) | 0x00020100);
1197*4882a593Smuzhiyun
1198*4882a593Smuzhiyun if (par->Architecture == NV_ARCH_10) {
1199*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x0084, 0x00118700);
1200*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x0088, 0x24E00810);
1201*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x008C, 0x55DE0030);
1202*4882a593Smuzhiyun
1203*4882a593Smuzhiyun for (i = 0; i < 32; i++)
1204*4882a593Smuzhiyun NV_WR32(&par->PGRAPH[(0x0B00 / 4) + i], 0,
1205*4882a593Smuzhiyun NV_RD32(&par->PFB[(0x0240 / 4) + i],
1206*4882a593Smuzhiyun 0));
1207*4882a593Smuzhiyun
1208*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x640, 0);
1209*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x644, 0);
1210*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x684, par->FbMapSize - 1);
1211*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x688, par->FbMapSize - 1);
1212*4882a593Smuzhiyun
1213*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x0810, 0x00000000);
1214*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x0608, 0xFFFFFFFF);
1215*4882a593Smuzhiyun } else {
1216*4882a593Smuzhiyun if (par->Architecture >= NV_ARCH_40) {
1217*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x0084, 0x401287c0);
1218*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x008C, 0x60de8051);
1219*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x0090, 0x00008000);
1220*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x0610, 0x00be3c5f);
1221*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x0bc4,
1222*4882a593Smuzhiyun NV_RD32(par->PGRAPH, 0x0bc4) |
1223*4882a593Smuzhiyun 0x00008000);
1224*4882a593Smuzhiyun
1225*4882a593Smuzhiyun j = NV_RD32(par->REGS, 0x1540) & 0xff;
1226*4882a593Smuzhiyun
1227*4882a593Smuzhiyun if (j) {
1228*4882a593Smuzhiyun for (i = 0; !(j & 1); j >>= 1, i++);
1229*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x5000, i);
1230*4882a593Smuzhiyun }
1231*4882a593Smuzhiyun
1232*4882a593Smuzhiyun if ((par->Chipset & 0xfff0) == 0x0040) {
1233*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x09b0,
1234*4882a593Smuzhiyun 0x83280fff);
1235*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x09b4,
1236*4882a593Smuzhiyun 0x000000a0);
1237*4882a593Smuzhiyun } else {
1238*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x0820,
1239*4882a593Smuzhiyun 0x83280eff);
1240*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x0824,
1241*4882a593Smuzhiyun 0x000000a0);
1242*4882a593Smuzhiyun }
1243*4882a593Smuzhiyun
1244*4882a593Smuzhiyun switch (par->Chipset & 0xfff0) {
1245*4882a593Smuzhiyun case 0x0040:
1246*4882a593Smuzhiyun case 0x0210:
1247*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x09b8,
1248*4882a593Smuzhiyun 0x0078e366);
1249*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x09bc,
1250*4882a593Smuzhiyun 0x0000014c);
1251*4882a593Smuzhiyun NV_WR32(par->PFB, 0x033C,
1252*4882a593Smuzhiyun NV_RD32(par->PFB, 0x33C) &
1253*4882a593Smuzhiyun 0xffff7fff);
1254*4882a593Smuzhiyun break;
1255*4882a593Smuzhiyun case 0x00C0:
1256*4882a593Smuzhiyun case 0x0120:
1257*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x0828,
1258*4882a593Smuzhiyun 0x007596ff);
1259*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x082C,
1260*4882a593Smuzhiyun 0x00000108);
1261*4882a593Smuzhiyun break;
1262*4882a593Smuzhiyun case 0x0160:
1263*4882a593Smuzhiyun case 0x01D0:
1264*4882a593Smuzhiyun case 0x0240:
1265*4882a593Smuzhiyun case 0x03D0:
1266*4882a593Smuzhiyun NV_WR32(par->PMC, 0x1700,
1267*4882a593Smuzhiyun NV_RD32(par->PFB, 0x020C));
1268*4882a593Smuzhiyun NV_WR32(par->PMC, 0x1704, 0);
1269*4882a593Smuzhiyun NV_WR32(par->PMC, 0x1708, 0);
1270*4882a593Smuzhiyun NV_WR32(par->PMC, 0x170C,
1271*4882a593Smuzhiyun NV_RD32(par->PFB, 0x020C));
1272*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x0860, 0);
1273*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x0864, 0);
1274*4882a593Smuzhiyun NV_WR32(par->PRAMDAC, 0x0608,
1275*4882a593Smuzhiyun NV_RD32(par->PRAMDAC,
1276*4882a593Smuzhiyun 0x0608) | 0x00100000);
1277*4882a593Smuzhiyun break;
1278*4882a593Smuzhiyun case 0x0140:
1279*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x0828,
1280*4882a593Smuzhiyun 0x0072cb77);
1281*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x082C,
1282*4882a593Smuzhiyun 0x00000108);
1283*4882a593Smuzhiyun break;
1284*4882a593Smuzhiyun case 0x0220:
1285*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x0860, 0);
1286*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x0864, 0);
1287*4882a593Smuzhiyun NV_WR32(par->PRAMDAC, 0x0608,
1288*4882a593Smuzhiyun NV_RD32(par->PRAMDAC, 0x0608) |
1289*4882a593Smuzhiyun 0x00100000);
1290*4882a593Smuzhiyun break;
1291*4882a593Smuzhiyun case 0x0090:
1292*4882a593Smuzhiyun case 0x0290:
1293*4882a593Smuzhiyun case 0x0390:
1294*4882a593Smuzhiyun NV_WR32(par->PRAMDAC, 0x0608,
1295*4882a593Smuzhiyun NV_RD32(par->PRAMDAC, 0x0608) |
1296*4882a593Smuzhiyun 0x00100000);
1297*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x0828,
1298*4882a593Smuzhiyun 0x07830610);
1299*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x082C,
1300*4882a593Smuzhiyun 0x0000016A);
1301*4882a593Smuzhiyun break;
1302*4882a593Smuzhiyun default:
1303*4882a593Smuzhiyun break;
1304*4882a593Smuzhiyun }
1305*4882a593Smuzhiyun
1306*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x0b38, 0x2ffff800);
1307*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x0b3c, 0x00006000);
1308*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x032C, 0x01000000);
1309*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x0220, 0x00001200);
1310*4882a593Smuzhiyun } else if (par->Architecture == NV_ARCH_30) {
1311*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x0084, 0x40108700);
1312*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x0890, 0x00140000);
1313*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x008C, 0xf00e0431);
1314*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x0090, 0x00008000);
1315*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x0610, 0xf04b1f36);
1316*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x0B80, 0x1002d888);
1317*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x0B88, 0x62ff007f);
1318*4882a593Smuzhiyun } else {
1319*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x0084, 0x00118700);
1320*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x008C, 0xF20E0431);
1321*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x0090, 0x00000000);
1322*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x009C, 0x00000040);
1323*4882a593Smuzhiyun
1324*4882a593Smuzhiyun if ((par->Chipset & 0x0ff0) >= 0x0250) {
1325*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x0890,
1326*4882a593Smuzhiyun 0x00080000);
1327*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x0610,
1328*4882a593Smuzhiyun 0x304B1FB6);
1329*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x0B80,
1330*4882a593Smuzhiyun 0x18B82880);
1331*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x0B84,
1332*4882a593Smuzhiyun 0x44000000);
1333*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x0098,
1334*4882a593Smuzhiyun 0x40000080);
1335*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x0B88,
1336*4882a593Smuzhiyun 0x000000ff);
1337*4882a593Smuzhiyun } else {
1338*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x0880,
1339*4882a593Smuzhiyun 0x00080000);
1340*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x0094,
1341*4882a593Smuzhiyun 0x00000005);
1342*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x0B80,
1343*4882a593Smuzhiyun 0x45CAA208);
1344*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x0B84,
1345*4882a593Smuzhiyun 0x24000000);
1346*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x0098,
1347*4882a593Smuzhiyun 0x00000040);
1348*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x0750,
1349*4882a593Smuzhiyun 0x00E00038);
1350*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x0754,
1351*4882a593Smuzhiyun 0x00000030);
1352*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x0750,
1353*4882a593Smuzhiyun 0x00E10038);
1354*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x0754,
1355*4882a593Smuzhiyun 0x00000030);
1356*4882a593Smuzhiyun }
1357*4882a593Smuzhiyun }
1358*4882a593Smuzhiyun
1359*4882a593Smuzhiyun if ((par->Architecture < NV_ARCH_40) ||
1360*4882a593Smuzhiyun ((par->Chipset & 0xfff0) == 0x0040)) {
1361*4882a593Smuzhiyun for (i = 0; i < 32; i++) {
1362*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x0900 + i*4,
1363*4882a593Smuzhiyun NV_RD32(par->PFB, 0x0240 +i*4));
1364*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x6900 + i*4,
1365*4882a593Smuzhiyun NV_RD32(par->PFB, 0x0240 +i*4));
1366*4882a593Smuzhiyun }
1367*4882a593Smuzhiyun } else {
1368*4882a593Smuzhiyun if (((par->Chipset & 0xfff0) == 0x0090) ||
1369*4882a593Smuzhiyun ((par->Chipset & 0xfff0) == 0x01D0) ||
1370*4882a593Smuzhiyun ((par->Chipset & 0xfff0) == 0x0290) ||
1371*4882a593Smuzhiyun ((par->Chipset & 0xfff0) == 0x0390) ||
1372*4882a593Smuzhiyun ((par->Chipset & 0xfff0) == 0x03D0)) {
1373*4882a593Smuzhiyun for (i = 0; i < 60; i++) {
1374*4882a593Smuzhiyun NV_WR32(par->PGRAPH,
1375*4882a593Smuzhiyun 0x0D00 + i*4,
1376*4882a593Smuzhiyun NV_RD32(par->PFB,
1377*4882a593Smuzhiyun 0x0600 + i*4));
1378*4882a593Smuzhiyun NV_WR32(par->PGRAPH,
1379*4882a593Smuzhiyun 0x6900 + i*4,
1380*4882a593Smuzhiyun NV_RD32(par->PFB,
1381*4882a593Smuzhiyun 0x0600 + i*4));
1382*4882a593Smuzhiyun }
1383*4882a593Smuzhiyun } else {
1384*4882a593Smuzhiyun for (i = 0; i < 48; i++) {
1385*4882a593Smuzhiyun NV_WR32(par->PGRAPH,
1386*4882a593Smuzhiyun 0x0900 + i*4,
1387*4882a593Smuzhiyun NV_RD32(par->PFB,
1388*4882a593Smuzhiyun 0x0600 + i*4));
1389*4882a593Smuzhiyun if(((par->Chipset & 0xfff0)
1390*4882a593Smuzhiyun != 0x0160) &&
1391*4882a593Smuzhiyun ((par->Chipset & 0xfff0)
1392*4882a593Smuzhiyun != 0x0220) &&
1393*4882a593Smuzhiyun ((par->Chipset & 0xfff0)
1394*4882a593Smuzhiyun != 0x240))
1395*4882a593Smuzhiyun NV_WR32(par->PGRAPH,
1396*4882a593Smuzhiyun 0x6900 + i*4,
1397*4882a593Smuzhiyun NV_RD32(par->PFB,
1398*4882a593Smuzhiyun 0x0600 + i*4));
1399*4882a593Smuzhiyun }
1400*4882a593Smuzhiyun }
1401*4882a593Smuzhiyun }
1402*4882a593Smuzhiyun
1403*4882a593Smuzhiyun if (par->Architecture >= NV_ARCH_40) {
1404*4882a593Smuzhiyun if ((par->Chipset & 0xfff0) == 0x0040) {
1405*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x09A4,
1406*4882a593Smuzhiyun NV_RD32(par->PFB, 0x0200));
1407*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x09A8,
1408*4882a593Smuzhiyun NV_RD32(par->PFB, 0x0204));
1409*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x69A4,
1410*4882a593Smuzhiyun NV_RD32(par->PFB, 0x0200));
1411*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x69A8,
1412*4882a593Smuzhiyun NV_RD32(par->PFB, 0x0204));
1413*4882a593Smuzhiyun
1414*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x0820, 0);
1415*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x0824, 0);
1416*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x0864,
1417*4882a593Smuzhiyun par->FbMapSize - 1);
1418*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x0868,
1419*4882a593Smuzhiyun par->FbMapSize - 1);
1420*4882a593Smuzhiyun } else {
1421*4882a593Smuzhiyun if ((par->Chipset & 0xfff0) == 0x0090 ||
1422*4882a593Smuzhiyun (par->Chipset & 0xfff0) == 0x01D0 ||
1423*4882a593Smuzhiyun (par->Chipset & 0xfff0) == 0x0290 ||
1424*4882a593Smuzhiyun (par->Chipset & 0xfff0) == 0x0390) {
1425*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x0DF0,
1426*4882a593Smuzhiyun NV_RD32(par->PFB, 0x0200));
1427*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x0DF4,
1428*4882a593Smuzhiyun NV_RD32(par->PFB, 0x0204));
1429*4882a593Smuzhiyun } else {
1430*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x09F0,
1431*4882a593Smuzhiyun NV_RD32(par->PFB, 0x0200));
1432*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x09F4,
1433*4882a593Smuzhiyun NV_RD32(par->PFB, 0x0204));
1434*4882a593Smuzhiyun }
1435*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x69F0,
1436*4882a593Smuzhiyun NV_RD32(par->PFB, 0x0200));
1437*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x69F4,
1438*4882a593Smuzhiyun NV_RD32(par->PFB, 0x0204));
1439*4882a593Smuzhiyun
1440*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x0840, 0);
1441*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x0844, 0);
1442*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x08a0,
1443*4882a593Smuzhiyun par->FbMapSize - 1);
1444*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x08a4,
1445*4882a593Smuzhiyun par->FbMapSize - 1);
1446*4882a593Smuzhiyun }
1447*4882a593Smuzhiyun } else {
1448*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x09A4,
1449*4882a593Smuzhiyun NV_RD32(par->PFB, 0x0200));
1450*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x09A8,
1451*4882a593Smuzhiyun NV_RD32(par->PFB, 0x0204));
1452*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x0750, 0x00EA0000);
1453*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x0754,
1454*4882a593Smuzhiyun NV_RD32(par->PFB, 0x0200));
1455*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x0750, 0x00EA0004);
1456*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x0754,
1457*4882a593Smuzhiyun NV_RD32(par->PFB, 0x0204));
1458*4882a593Smuzhiyun
1459*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x0820, 0);
1460*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x0824, 0);
1461*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x0864,
1462*4882a593Smuzhiyun par->FbMapSize - 1);
1463*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x0868,
1464*4882a593Smuzhiyun par->FbMapSize - 1);
1465*4882a593Smuzhiyun }
1466*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x0B20, 0x00000000);
1467*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x0B04, 0xFFFFFFFF);
1468*4882a593Smuzhiyun }
1469*4882a593Smuzhiyun }
1470*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x053C, 0);
1471*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x0540, 0);
1472*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x0544, 0x00007FFF);
1473*4882a593Smuzhiyun NV_WR32(par->PGRAPH, 0x0548, 0x00007FFF);
1474*4882a593Smuzhiyun
1475*4882a593Smuzhiyun NV_WR32(par->PFIFO, 0x0140 * 4, 0x00000000);
1476*4882a593Smuzhiyun NV_WR32(par->PFIFO, 0x0141 * 4, 0x00000001);
1477*4882a593Smuzhiyun NV_WR32(par->PFIFO, 0x0480 * 4, 0x00000000);
1478*4882a593Smuzhiyun NV_WR32(par->PFIFO, 0x0494 * 4, 0x00000000);
1479*4882a593Smuzhiyun if (par->Architecture >= NV_ARCH_40)
1480*4882a593Smuzhiyun NV_WR32(par->PFIFO, 0x0481 * 4, 0x00010000);
1481*4882a593Smuzhiyun else
1482*4882a593Smuzhiyun NV_WR32(par->PFIFO, 0x0481 * 4, 0x00000100);
1483*4882a593Smuzhiyun NV_WR32(par->PFIFO, 0x0490 * 4, 0x00000000);
1484*4882a593Smuzhiyun NV_WR32(par->PFIFO, 0x0491 * 4, 0x00000000);
1485*4882a593Smuzhiyun if (par->Architecture >= NV_ARCH_40)
1486*4882a593Smuzhiyun NV_WR32(par->PFIFO, 0x048B * 4, 0x00001213);
1487*4882a593Smuzhiyun else
1488*4882a593Smuzhiyun NV_WR32(par->PFIFO, 0x048B * 4, 0x00001209);
1489*4882a593Smuzhiyun NV_WR32(par->PFIFO, 0x0400 * 4, 0x00000000);
1490*4882a593Smuzhiyun NV_WR32(par->PFIFO, 0x0414 * 4, 0x00000000);
1491*4882a593Smuzhiyun NV_WR32(par->PFIFO, 0x0084 * 4, 0x03000100);
1492*4882a593Smuzhiyun NV_WR32(par->PFIFO, 0x0085 * 4, 0x00000110);
1493*4882a593Smuzhiyun NV_WR32(par->PFIFO, 0x0086 * 4, 0x00000112);
1494*4882a593Smuzhiyun NV_WR32(par->PFIFO, 0x0143 * 4, 0x0000FFFF);
1495*4882a593Smuzhiyun NV_WR32(par->PFIFO, 0x0496 * 4, 0x0000FFFF);
1496*4882a593Smuzhiyun NV_WR32(par->PFIFO, 0x0050 * 4, 0x00000000);
1497*4882a593Smuzhiyun NV_WR32(par->PFIFO, 0x0040 * 4, 0xFFFFFFFF);
1498*4882a593Smuzhiyun NV_WR32(par->PFIFO, 0x0415 * 4, 0x00000001);
1499*4882a593Smuzhiyun NV_WR32(par->PFIFO, 0x048C * 4, 0x00000000);
1500*4882a593Smuzhiyun NV_WR32(par->PFIFO, 0x04A0 * 4, 0x00000000);
1501*4882a593Smuzhiyun #ifdef __BIG_ENDIAN
1502*4882a593Smuzhiyun NV_WR32(par->PFIFO, 0x0489 * 4, 0x800F0078);
1503*4882a593Smuzhiyun #else
1504*4882a593Smuzhiyun NV_WR32(par->PFIFO, 0x0489 * 4, 0x000F0078);
1505*4882a593Smuzhiyun #endif
1506*4882a593Smuzhiyun NV_WR32(par->PFIFO, 0x0488 * 4, 0x00000001);
1507*4882a593Smuzhiyun NV_WR32(par->PFIFO, 0x0480 * 4, 0x00000001);
1508*4882a593Smuzhiyun NV_WR32(par->PFIFO, 0x0494 * 4, 0x00000001);
1509*4882a593Smuzhiyun NV_WR32(par->PFIFO, 0x0495 * 4, 0x00000001);
1510*4882a593Smuzhiyun NV_WR32(par->PFIFO, 0x0140 * 4, 0x00000001);
1511*4882a593Smuzhiyun
1512*4882a593Smuzhiyun if (!state) {
1513*4882a593Smuzhiyun par->CurrentState = NULL;
1514*4882a593Smuzhiyun return;
1515*4882a593Smuzhiyun }
1516*4882a593Smuzhiyun
1517*4882a593Smuzhiyun if (par->Architecture >= NV_ARCH_10) {
1518*4882a593Smuzhiyun if (par->twoHeads) {
1519*4882a593Smuzhiyun NV_WR32(par->PCRTC0, 0x0860, state->head);
1520*4882a593Smuzhiyun NV_WR32(par->PCRTC0, 0x2860, state->head2);
1521*4882a593Smuzhiyun }
1522*4882a593Smuzhiyun NV_WR32(par->PRAMDAC, 0x0404, NV_RD32(par->PRAMDAC, 0x0404) |
1523*4882a593Smuzhiyun (1 << 25));
1524*4882a593Smuzhiyun
1525*4882a593Smuzhiyun NV_WR32(par->PMC, 0x8704, 1);
1526*4882a593Smuzhiyun NV_WR32(par->PMC, 0x8140, 0);
1527*4882a593Smuzhiyun NV_WR32(par->PMC, 0x8920, 0);
1528*4882a593Smuzhiyun NV_WR32(par->PMC, 0x8924, 0);
1529*4882a593Smuzhiyun NV_WR32(par->PMC, 0x8908, par->FbMapSize - 1);
1530*4882a593Smuzhiyun NV_WR32(par->PMC, 0x890C, par->FbMapSize - 1);
1531*4882a593Smuzhiyun NV_WR32(par->PMC, 0x1588, 0);
1532*4882a593Smuzhiyun
1533*4882a593Smuzhiyun NV_WR32(par->PCRTC, 0x0810, state->cursorConfig);
1534*4882a593Smuzhiyun NV_WR32(par->PCRTC, 0x0830, state->displayV - 3);
1535*4882a593Smuzhiyun NV_WR32(par->PCRTC, 0x0834, state->displayV - 1);
1536*4882a593Smuzhiyun
1537*4882a593Smuzhiyun if (par->FlatPanel) {
1538*4882a593Smuzhiyun if ((par->Chipset & 0x0ff0) == 0x0110) {
1539*4882a593Smuzhiyun NV_WR32(par->PRAMDAC, 0x0528, state->dither);
1540*4882a593Smuzhiyun } else if (par->twoHeads) {
1541*4882a593Smuzhiyun NV_WR32(par->PRAMDAC, 0x083C, state->dither);
1542*4882a593Smuzhiyun }
1543*4882a593Smuzhiyun
1544*4882a593Smuzhiyun VGA_WR08(par->PCIO, 0x03D4, 0x53);
1545*4882a593Smuzhiyun VGA_WR08(par->PCIO, 0x03D5, state->timingH);
1546*4882a593Smuzhiyun VGA_WR08(par->PCIO, 0x03D4, 0x54);
1547*4882a593Smuzhiyun VGA_WR08(par->PCIO, 0x03D5, state->timingV);
1548*4882a593Smuzhiyun VGA_WR08(par->PCIO, 0x03D4, 0x21);
1549*4882a593Smuzhiyun VGA_WR08(par->PCIO, 0x03D5, 0xfa);
1550*4882a593Smuzhiyun }
1551*4882a593Smuzhiyun
1552*4882a593Smuzhiyun VGA_WR08(par->PCIO, 0x03D4, 0x41);
1553*4882a593Smuzhiyun VGA_WR08(par->PCIO, 0x03D5, state->extra);
1554*4882a593Smuzhiyun }
1555*4882a593Smuzhiyun
1556*4882a593Smuzhiyun VGA_WR08(par->PCIO, 0x03D4, 0x19);
1557*4882a593Smuzhiyun VGA_WR08(par->PCIO, 0x03D5, state->repaint0);
1558*4882a593Smuzhiyun VGA_WR08(par->PCIO, 0x03D4, 0x1A);
1559*4882a593Smuzhiyun VGA_WR08(par->PCIO, 0x03D5, state->repaint1);
1560*4882a593Smuzhiyun VGA_WR08(par->PCIO, 0x03D4, 0x25);
1561*4882a593Smuzhiyun VGA_WR08(par->PCIO, 0x03D5, state->screen);
1562*4882a593Smuzhiyun VGA_WR08(par->PCIO, 0x03D4, 0x28);
1563*4882a593Smuzhiyun VGA_WR08(par->PCIO, 0x03D5, state->pixel);
1564*4882a593Smuzhiyun VGA_WR08(par->PCIO, 0x03D4, 0x2D);
1565*4882a593Smuzhiyun VGA_WR08(par->PCIO, 0x03D5, state->horiz);
1566*4882a593Smuzhiyun VGA_WR08(par->PCIO, 0x03D4, 0x1C);
1567*4882a593Smuzhiyun VGA_WR08(par->PCIO, 0x03D5, state->fifo);
1568*4882a593Smuzhiyun VGA_WR08(par->PCIO, 0x03D4, 0x1B);
1569*4882a593Smuzhiyun VGA_WR08(par->PCIO, 0x03D5, state->arbitration0);
1570*4882a593Smuzhiyun VGA_WR08(par->PCIO, 0x03D4, 0x20);
1571*4882a593Smuzhiyun VGA_WR08(par->PCIO, 0x03D5, state->arbitration1);
1572*4882a593Smuzhiyun
1573*4882a593Smuzhiyun if(par->Architecture >= NV_ARCH_30) {
1574*4882a593Smuzhiyun VGA_WR08(par->PCIO, 0x03D4, 0x47);
1575*4882a593Smuzhiyun VGA_WR08(par->PCIO, 0x03D5, state->arbitration1 >> 8);
1576*4882a593Smuzhiyun }
1577*4882a593Smuzhiyun
1578*4882a593Smuzhiyun VGA_WR08(par->PCIO, 0x03D4, 0x30);
1579*4882a593Smuzhiyun VGA_WR08(par->PCIO, 0x03D5, state->cursor0);
1580*4882a593Smuzhiyun VGA_WR08(par->PCIO, 0x03D4, 0x31);
1581*4882a593Smuzhiyun VGA_WR08(par->PCIO, 0x03D5, state->cursor1);
1582*4882a593Smuzhiyun VGA_WR08(par->PCIO, 0x03D4, 0x2F);
1583*4882a593Smuzhiyun VGA_WR08(par->PCIO, 0x03D5, state->cursor2);
1584*4882a593Smuzhiyun VGA_WR08(par->PCIO, 0x03D4, 0x39);
1585*4882a593Smuzhiyun VGA_WR08(par->PCIO, 0x03D5, state->interlace);
1586*4882a593Smuzhiyun
1587*4882a593Smuzhiyun if (!par->FlatPanel) {
1588*4882a593Smuzhiyun if (par->Architecture >= NV_ARCH_40)
1589*4882a593Smuzhiyun NV_WR32(par->PRAMDAC0, 0x0580, state->control);
1590*4882a593Smuzhiyun
1591*4882a593Smuzhiyun NV_WR32(par->PRAMDAC0, 0x050C, state->pllsel);
1592*4882a593Smuzhiyun NV_WR32(par->PRAMDAC0, 0x0508, state->vpll);
1593*4882a593Smuzhiyun if (par->twoHeads)
1594*4882a593Smuzhiyun NV_WR32(par->PRAMDAC0, 0x0520, state->vpll2);
1595*4882a593Smuzhiyun if (par->twoStagePLL) {
1596*4882a593Smuzhiyun NV_WR32(par->PRAMDAC0, 0x0578, state->vpllB);
1597*4882a593Smuzhiyun NV_WR32(par->PRAMDAC0, 0x057C, state->vpll2B);
1598*4882a593Smuzhiyun }
1599*4882a593Smuzhiyun } else {
1600*4882a593Smuzhiyun NV_WR32(par->PRAMDAC, 0x0848, state->scale);
1601*4882a593Smuzhiyun NV_WR32(par->PRAMDAC, 0x0828, state->crtcSync +
1602*4882a593Smuzhiyun par->PanelTweak);
1603*4882a593Smuzhiyun }
1604*4882a593Smuzhiyun
1605*4882a593Smuzhiyun NV_WR32(par->PRAMDAC, 0x0600, state->general);
1606*4882a593Smuzhiyun
1607*4882a593Smuzhiyun NV_WR32(par->PCRTC, 0x0140, 0);
1608*4882a593Smuzhiyun NV_WR32(par->PCRTC, 0x0100, 1);
1609*4882a593Smuzhiyun
1610*4882a593Smuzhiyun par->CurrentState = state;
1611*4882a593Smuzhiyun }
1612*4882a593Smuzhiyun
NVUnloadStateExt(struct nvidia_par * par,RIVA_HW_STATE * state)1613*4882a593Smuzhiyun void NVUnloadStateExt(struct nvidia_par *par, RIVA_HW_STATE * state) {
1614*4882a593Smuzhiyun VGA_WR08(par->PCIO, 0x03D4, 0x19);
1615*4882a593Smuzhiyun state->repaint0 = VGA_RD08(par->PCIO, 0x03D5);
1616*4882a593Smuzhiyun VGA_WR08(par->PCIO, 0x03D4, 0x1A);
1617*4882a593Smuzhiyun state->repaint1 = VGA_RD08(par->PCIO, 0x03D5);
1618*4882a593Smuzhiyun VGA_WR08(par->PCIO, 0x03D4, 0x25);
1619*4882a593Smuzhiyun state->screen = VGA_RD08(par->PCIO, 0x03D5);
1620*4882a593Smuzhiyun VGA_WR08(par->PCIO, 0x03D4, 0x28);
1621*4882a593Smuzhiyun state->pixel = VGA_RD08(par->PCIO, 0x03D5);
1622*4882a593Smuzhiyun VGA_WR08(par->PCIO, 0x03D4, 0x2D);
1623*4882a593Smuzhiyun state->horiz = VGA_RD08(par->PCIO, 0x03D5);
1624*4882a593Smuzhiyun VGA_WR08(par->PCIO, 0x03D4, 0x1C);
1625*4882a593Smuzhiyun state->fifo = VGA_RD08(par->PCIO, 0x03D5);
1626*4882a593Smuzhiyun VGA_WR08(par->PCIO, 0x03D4, 0x1B);
1627*4882a593Smuzhiyun state->arbitration0 = VGA_RD08(par->PCIO, 0x03D5);
1628*4882a593Smuzhiyun VGA_WR08(par->PCIO, 0x03D4, 0x20);
1629*4882a593Smuzhiyun state->arbitration1 = VGA_RD08(par->PCIO, 0x03D5);
1630*4882a593Smuzhiyun
1631*4882a593Smuzhiyun if(par->Architecture >= NV_ARCH_30) {
1632*4882a593Smuzhiyun VGA_WR08(par->PCIO, 0x03D4, 0x47);
1633*4882a593Smuzhiyun state->arbitration1 |= (VGA_RD08(par->PCIO, 0x03D5) & 1) << 8;
1634*4882a593Smuzhiyun }
1635*4882a593Smuzhiyun
1636*4882a593Smuzhiyun VGA_WR08(par->PCIO, 0x03D4, 0x30);
1637*4882a593Smuzhiyun state->cursor0 = VGA_RD08(par->PCIO, 0x03D5);
1638*4882a593Smuzhiyun VGA_WR08(par->PCIO, 0x03D4, 0x31);
1639*4882a593Smuzhiyun state->cursor1 = VGA_RD08(par->PCIO, 0x03D5);
1640*4882a593Smuzhiyun VGA_WR08(par->PCIO, 0x03D4, 0x2F);
1641*4882a593Smuzhiyun state->cursor2 = VGA_RD08(par->PCIO, 0x03D5);
1642*4882a593Smuzhiyun VGA_WR08(par->PCIO, 0x03D4, 0x39);
1643*4882a593Smuzhiyun state->interlace = VGA_RD08(par->PCIO, 0x03D5);
1644*4882a593Smuzhiyun state->vpll = NV_RD32(par->PRAMDAC0, 0x0508);
1645*4882a593Smuzhiyun if (par->twoHeads)
1646*4882a593Smuzhiyun state->vpll2 = NV_RD32(par->PRAMDAC0, 0x0520);
1647*4882a593Smuzhiyun if (par->twoStagePLL) {
1648*4882a593Smuzhiyun state->vpllB = NV_RD32(par->PRAMDAC0, 0x0578);
1649*4882a593Smuzhiyun state->vpll2B = NV_RD32(par->PRAMDAC0, 0x057C);
1650*4882a593Smuzhiyun }
1651*4882a593Smuzhiyun state->pllsel = NV_RD32(par->PRAMDAC0, 0x050C);
1652*4882a593Smuzhiyun state->general = NV_RD32(par->PRAMDAC, 0x0600);
1653*4882a593Smuzhiyun state->scale = NV_RD32(par->PRAMDAC, 0x0848);
1654*4882a593Smuzhiyun state->config = NV_RD32(par->PFB, 0x0200);
1655*4882a593Smuzhiyun
1656*4882a593Smuzhiyun if (par->Architecture >= NV_ARCH_40 && !par->FlatPanel)
1657*4882a593Smuzhiyun state->control = NV_RD32(par->PRAMDAC0, 0x0580);
1658*4882a593Smuzhiyun
1659*4882a593Smuzhiyun if (par->Architecture >= NV_ARCH_10) {
1660*4882a593Smuzhiyun if (par->twoHeads) {
1661*4882a593Smuzhiyun state->head = NV_RD32(par->PCRTC0, 0x0860);
1662*4882a593Smuzhiyun state->head2 = NV_RD32(par->PCRTC0, 0x2860);
1663*4882a593Smuzhiyun VGA_WR08(par->PCIO, 0x03D4, 0x44);
1664*4882a593Smuzhiyun state->crtcOwner = VGA_RD08(par->PCIO, 0x03D5);
1665*4882a593Smuzhiyun }
1666*4882a593Smuzhiyun VGA_WR08(par->PCIO, 0x03D4, 0x41);
1667*4882a593Smuzhiyun state->extra = VGA_RD08(par->PCIO, 0x03D5);
1668*4882a593Smuzhiyun state->cursorConfig = NV_RD32(par->PCRTC, 0x0810);
1669*4882a593Smuzhiyun
1670*4882a593Smuzhiyun if ((par->Chipset & 0x0ff0) == 0x0110) {
1671*4882a593Smuzhiyun state->dither = NV_RD32(par->PRAMDAC, 0x0528);
1672*4882a593Smuzhiyun } else if (par->twoHeads) {
1673*4882a593Smuzhiyun state->dither = NV_RD32(par->PRAMDAC, 0x083C);
1674*4882a593Smuzhiyun }
1675*4882a593Smuzhiyun
1676*4882a593Smuzhiyun if (par->FlatPanel) {
1677*4882a593Smuzhiyun VGA_WR08(par->PCIO, 0x03D4, 0x53);
1678*4882a593Smuzhiyun state->timingH = VGA_RD08(par->PCIO, 0x03D5);
1679*4882a593Smuzhiyun VGA_WR08(par->PCIO, 0x03D4, 0x54);
1680*4882a593Smuzhiyun state->timingV = VGA_RD08(par->PCIO, 0x03D5);
1681*4882a593Smuzhiyun }
1682*4882a593Smuzhiyun }
1683*4882a593Smuzhiyun }
1684*4882a593Smuzhiyun
NVSetStartAddress(struct nvidia_par * par,u32 start)1685*4882a593Smuzhiyun void NVSetStartAddress(struct nvidia_par *par, u32 start)
1686*4882a593Smuzhiyun {
1687*4882a593Smuzhiyun NV_WR32(par->PCRTC, 0x800, start);
1688*4882a593Smuzhiyun }
1689