1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * linux/drivers/video/neofb.c -- NeoMagic Framebuffer Driver
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (c) 2001-2002 Denis Oliver Kropp <dok@directfb.org>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Card specific code is based on XFree86's neomagic driver.
8*4882a593Smuzhiyun * Framebuffer framework code is based on code of cyber2000fb.
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * This file is subject to the terms and conditions of the GNU General
11*4882a593Smuzhiyun * Public License. See the file COPYING in the main directory of this
12*4882a593Smuzhiyun * archive for more details.
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun *
15*4882a593Smuzhiyun * 0.4.1
16*4882a593Smuzhiyun * - Cosmetic changes (dok)
17*4882a593Smuzhiyun *
18*4882a593Smuzhiyun * 0.4
19*4882a593Smuzhiyun * - Toshiba Libretto support, allow modes larger than LCD size if
20*4882a593Smuzhiyun * LCD is disabled, keep BIOS settings if internal/external display
21*4882a593Smuzhiyun * haven't been enabled explicitly
22*4882a593Smuzhiyun * (Thomas J. Moore <dark@mama.indstate.edu>)
23*4882a593Smuzhiyun *
24*4882a593Smuzhiyun * 0.3.3
25*4882a593Smuzhiyun * - Porting over to new fbdev api. (jsimmons)
26*4882a593Smuzhiyun *
27*4882a593Smuzhiyun * 0.3.2
28*4882a593Smuzhiyun * - got rid of all floating point (dok)
29*4882a593Smuzhiyun *
30*4882a593Smuzhiyun * 0.3.1
31*4882a593Smuzhiyun * - added module license (dok)
32*4882a593Smuzhiyun *
33*4882a593Smuzhiyun * 0.3
34*4882a593Smuzhiyun * - hardware accelerated clear and move for 2200 and above (dok)
35*4882a593Smuzhiyun * - maximum allowed dotclock is handled now (dok)
36*4882a593Smuzhiyun *
37*4882a593Smuzhiyun * 0.2.1
38*4882a593Smuzhiyun * - correct panning after X usage (dok)
39*4882a593Smuzhiyun * - added module and kernel parameters (dok)
40*4882a593Smuzhiyun * - no stretching if external display is enabled (dok)
41*4882a593Smuzhiyun *
42*4882a593Smuzhiyun * 0.2
43*4882a593Smuzhiyun * - initial version (dok)
44*4882a593Smuzhiyun *
45*4882a593Smuzhiyun *
46*4882a593Smuzhiyun * TODO
47*4882a593Smuzhiyun * - ioctl for internal/external switching
48*4882a593Smuzhiyun * - blanking
49*4882a593Smuzhiyun * - 32bit depth support, maybe impossible
50*4882a593Smuzhiyun * - disable pan-on-sync, need specs
51*4882a593Smuzhiyun *
52*4882a593Smuzhiyun * BUGS
53*4882a593Smuzhiyun * - white margin on bootup like with tdfxfb (colormap problem?)
54*4882a593Smuzhiyun *
55*4882a593Smuzhiyun */
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun #include <linux/module.h>
58*4882a593Smuzhiyun #include <linux/kernel.h>
59*4882a593Smuzhiyun #include <linux/errno.h>
60*4882a593Smuzhiyun #include <linux/string.h>
61*4882a593Smuzhiyun #include <linux/mm.h>
62*4882a593Smuzhiyun #include <linux/slab.h>
63*4882a593Smuzhiyun #include <linux/delay.h>
64*4882a593Smuzhiyun #include <linux/fb.h>
65*4882a593Smuzhiyun #include <linux/pci.h>
66*4882a593Smuzhiyun #include <linux/init.h>
67*4882a593Smuzhiyun #ifdef CONFIG_TOSHIBA
68*4882a593Smuzhiyun #include <linux/toshiba.h>
69*4882a593Smuzhiyun #endif
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun #include <asm/io.h>
72*4882a593Smuzhiyun #include <asm/irq.h>
73*4882a593Smuzhiyun #include <video/vga.h>
74*4882a593Smuzhiyun #include <video/neomagic.h>
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun #define NEOFB_VERSION "0.4.2"
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun /* --------------------------------------------------------------------- */
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun static bool internal;
81*4882a593Smuzhiyun static bool external;
82*4882a593Smuzhiyun static bool libretto;
83*4882a593Smuzhiyun static bool nostretch;
84*4882a593Smuzhiyun static bool nopciburst;
85*4882a593Smuzhiyun static char *mode_option = NULL;
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun #ifdef MODULE
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun MODULE_AUTHOR("(c) 2001-2002 Denis Oliver Kropp <dok@convergence.de>");
90*4882a593Smuzhiyun MODULE_LICENSE("GPL");
91*4882a593Smuzhiyun MODULE_DESCRIPTION("FBDev driver for NeoMagic PCI Chips");
92*4882a593Smuzhiyun module_param(internal, bool, 0);
93*4882a593Smuzhiyun MODULE_PARM_DESC(internal, "Enable output on internal LCD Display.");
94*4882a593Smuzhiyun module_param(external, bool, 0);
95*4882a593Smuzhiyun MODULE_PARM_DESC(external, "Enable output on external CRT.");
96*4882a593Smuzhiyun module_param(libretto, bool, 0);
97*4882a593Smuzhiyun MODULE_PARM_DESC(libretto, "Force Libretto 100/110 800x480 LCD.");
98*4882a593Smuzhiyun module_param(nostretch, bool, 0);
99*4882a593Smuzhiyun MODULE_PARM_DESC(nostretch,
100*4882a593Smuzhiyun "Disable stretching of modes smaller than LCD.");
101*4882a593Smuzhiyun module_param(nopciburst, bool, 0);
102*4882a593Smuzhiyun MODULE_PARM_DESC(nopciburst, "Disable PCI burst mode.");
103*4882a593Smuzhiyun module_param(mode_option, charp, 0);
104*4882a593Smuzhiyun MODULE_PARM_DESC(mode_option, "Preferred video mode ('640x480-8@60', etc)");
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun #endif
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun /* --------------------------------------------------------------------- */
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun static biosMode bios8[] = {
112*4882a593Smuzhiyun {320, 240, 0x40},
113*4882a593Smuzhiyun {300, 400, 0x42},
114*4882a593Smuzhiyun {640, 400, 0x20},
115*4882a593Smuzhiyun {640, 480, 0x21},
116*4882a593Smuzhiyun {800, 600, 0x23},
117*4882a593Smuzhiyun {1024, 768, 0x25},
118*4882a593Smuzhiyun };
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun static biosMode bios16[] = {
121*4882a593Smuzhiyun {320, 200, 0x2e},
122*4882a593Smuzhiyun {320, 240, 0x41},
123*4882a593Smuzhiyun {300, 400, 0x43},
124*4882a593Smuzhiyun {640, 480, 0x31},
125*4882a593Smuzhiyun {800, 600, 0x34},
126*4882a593Smuzhiyun {1024, 768, 0x37},
127*4882a593Smuzhiyun };
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun static biosMode bios24[] = {
130*4882a593Smuzhiyun {640, 480, 0x32},
131*4882a593Smuzhiyun {800, 600, 0x35},
132*4882a593Smuzhiyun {1024, 768, 0x38}
133*4882a593Smuzhiyun };
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun #ifdef NO_32BIT_SUPPORT_YET
136*4882a593Smuzhiyun /* FIXME: guessed values, wrong */
137*4882a593Smuzhiyun static biosMode bios32[] = {
138*4882a593Smuzhiyun {640, 480, 0x33},
139*4882a593Smuzhiyun {800, 600, 0x36},
140*4882a593Smuzhiyun {1024, 768, 0x39}
141*4882a593Smuzhiyun };
142*4882a593Smuzhiyun #endif
143*4882a593Smuzhiyun
write_le32(int regindex,u32 val,const struct neofb_par * par)144*4882a593Smuzhiyun static inline void write_le32(int regindex, u32 val, const struct neofb_par *par)
145*4882a593Smuzhiyun {
146*4882a593Smuzhiyun writel(val, par->neo2200 + par->cursorOff + regindex);
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun
neoFindMode(int xres,int yres,int depth)149*4882a593Smuzhiyun static int neoFindMode(int xres, int yres, int depth)
150*4882a593Smuzhiyun {
151*4882a593Smuzhiyun int xres_s;
152*4882a593Smuzhiyun int i, size;
153*4882a593Smuzhiyun biosMode *mode;
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun switch (depth) {
156*4882a593Smuzhiyun case 8:
157*4882a593Smuzhiyun size = ARRAY_SIZE(bios8);
158*4882a593Smuzhiyun mode = bios8;
159*4882a593Smuzhiyun break;
160*4882a593Smuzhiyun case 16:
161*4882a593Smuzhiyun size = ARRAY_SIZE(bios16);
162*4882a593Smuzhiyun mode = bios16;
163*4882a593Smuzhiyun break;
164*4882a593Smuzhiyun case 24:
165*4882a593Smuzhiyun size = ARRAY_SIZE(bios24);
166*4882a593Smuzhiyun mode = bios24;
167*4882a593Smuzhiyun break;
168*4882a593Smuzhiyun #ifdef NO_32BIT_SUPPORT_YET
169*4882a593Smuzhiyun case 32:
170*4882a593Smuzhiyun size = ARRAY_SIZE(bios32);
171*4882a593Smuzhiyun mode = bios32;
172*4882a593Smuzhiyun break;
173*4882a593Smuzhiyun #endif
174*4882a593Smuzhiyun default:
175*4882a593Smuzhiyun return 0;
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun for (i = 0; i < size; i++) {
179*4882a593Smuzhiyun if (xres <= mode[i].x_res) {
180*4882a593Smuzhiyun xres_s = mode[i].x_res;
181*4882a593Smuzhiyun for (; i < size; i++) {
182*4882a593Smuzhiyun if (mode[i].x_res != xres_s)
183*4882a593Smuzhiyun return mode[i - 1].mode;
184*4882a593Smuzhiyun if (yres <= mode[i].y_res)
185*4882a593Smuzhiyun return mode[i].mode;
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun return mode[size - 1].mode;
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun /*
193*4882a593Smuzhiyun * neoCalcVCLK --
194*4882a593Smuzhiyun *
195*4882a593Smuzhiyun * Determine the closest clock frequency to the one requested.
196*4882a593Smuzhiyun */
197*4882a593Smuzhiyun #define MAX_N 127
198*4882a593Smuzhiyun #define MAX_D 31
199*4882a593Smuzhiyun #define MAX_F 1
200*4882a593Smuzhiyun
neoCalcVCLK(const struct fb_info * info,struct neofb_par * par,long freq)201*4882a593Smuzhiyun static void neoCalcVCLK(const struct fb_info *info,
202*4882a593Smuzhiyun struct neofb_par *par, long freq)
203*4882a593Smuzhiyun {
204*4882a593Smuzhiyun int n, d, f;
205*4882a593Smuzhiyun int n_best = 0, d_best = 0, f_best = 0;
206*4882a593Smuzhiyun long f_best_diff = 0x7ffff;
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun for (f = 0; f <= MAX_F; f++)
209*4882a593Smuzhiyun for (d = 0; d <= MAX_D; d++)
210*4882a593Smuzhiyun for (n = 0; n <= MAX_N; n++) {
211*4882a593Smuzhiyun long f_out;
212*4882a593Smuzhiyun long f_diff;
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun f_out = ((14318 * (n + 1)) / (d + 1)) >> f;
215*4882a593Smuzhiyun f_diff = abs(f_out - freq);
216*4882a593Smuzhiyun if (f_diff <= f_best_diff) {
217*4882a593Smuzhiyun f_best_diff = f_diff;
218*4882a593Smuzhiyun n_best = n;
219*4882a593Smuzhiyun d_best = d;
220*4882a593Smuzhiyun f_best = f;
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun if (f_out > freq)
223*4882a593Smuzhiyun break;
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun if (info->fix.accel == FB_ACCEL_NEOMAGIC_NM2200 ||
227*4882a593Smuzhiyun info->fix.accel == FB_ACCEL_NEOMAGIC_NM2230 ||
228*4882a593Smuzhiyun info->fix.accel == FB_ACCEL_NEOMAGIC_NM2360 ||
229*4882a593Smuzhiyun info->fix.accel == FB_ACCEL_NEOMAGIC_NM2380) {
230*4882a593Smuzhiyun /* NOT_DONE: We are trying the full range of the 2200 clock.
231*4882a593Smuzhiyun We should be able to try n up to 2047 */
232*4882a593Smuzhiyun par->VCLK3NumeratorLow = n_best;
233*4882a593Smuzhiyun par->VCLK3NumeratorHigh = (f_best << 7);
234*4882a593Smuzhiyun } else
235*4882a593Smuzhiyun par->VCLK3NumeratorLow = n_best | (f_best << 7);
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun par->VCLK3Denominator = d_best;
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun #ifdef NEOFB_DEBUG
240*4882a593Smuzhiyun printk(KERN_DEBUG "neoVCLK: f:%ld NumLow=%d NumHi=%d Den=%d Df=%ld\n",
241*4882a593Smuzhiyun freq,
242*4882a593Smuzhiyun par->VCLK3NumeratorLow,
243*4882a593Smuzhiyun par->VCLK3NumeratorHigh,
244*4882a593Smuzhiyun par->VCLK3Denominator, f_best_diff);
245*4882a593Smuzhiyun #endif
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun /*
249*4882a593Smuzhiyun * vgaHWInit --
250*4882a593Smuzhiyun * Handle the initialization, etc. of a screen.
251*4882a593Smuzhiyun * Return FALSE on failure.
252*4882a593Smuzhiyun */
253*4882a593Smuzhiyun
vgaHWInit(const struct fb_var_screeninfo * var,struct neofb_par * par)254*4882a593Smuzhiyun static int vgaHWInit(const struct fb_var_screeninfo *var,
255*4882a593Smuzhiyun struct neofb_par *par)
256*4882a593Smuzhiyun {
257*4882a593Smuzhiyun int hsync_end = var->xres + var->right_margin + var->hsync_len;
258*4882a593Smuzhiyun int htotal = (hsync_end + var->left_margin) >> 3;
259*4882a593Smuzhiyun int vsync_start = var->yres + var->lower_margin;
260*4882a593Smuzhiyun int vsync_end = vsync_start + var->vsync_len;
261*4882a593Smuzhiyun int vtotal = vsync_end + var->upper_margin;
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun par->MiscOutReg = 0x23;
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun if (!(var->sync & FB_SYNC_HOR_HIGH_ACT))
266*4882a593Smuzhiyun par->MiscOutReg |= 0x40;
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun if (!(var->sync & FB_SYNC_VERT_HIGH_ACT))
269*4882a593Smuzhiyun par->MiscOutReg |= 0x80;
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun /*
272*4882a593Smuzhiyun * Time Sequencer
273*4882a593Smuzhiyun */
274*4882a593Smuzhiyun par->Sequencer[0] = 0x00;
275*4882a593Smuzhiyun par->Sequencer[1] = 0x01;
276*4882a593Smuzhiyun par->Sequencer[2] = 0x0F;
277*4882a593Smuzhiyun par->Sequencer[3] = 0x00; /* Font select */
278*4882a593Smuzhiyun par->Sequencer[4] = 0x0E; /* Misc */
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun /*
281*4882a593Smuzhiyun * CRTC Controller
282*4882a593Smuzhiyun */
283*4882a593Smuzhiyun par->CRTC[0] = htotal - 5;
284*4882a593Smuzhiyun par->CRTC[1] = (var->xres >> 3) - 1;
285*4882a593Smuzhiyun par->CRTC[2] = (var->xres >> 3) - 1;
286*4882a593Smuzhiyun par->CRTC[3] = ((htotal - 1) & 0x1F) | 0x80;
287*4882a593Smuzhiyun par->CRTC[4] = ((var->xres + var->right_margin) >> 3);
288*4882a593Smuzhiyun par->CRTC[5] = (((htotal - 1) & 0x20) << 2)
289*4882a593Smuzhiyun | (((hsync_end >> 3)) & 0x1F);
290*4882a593Smuzhiyun par->CRTC[6] = (vtotal - 2) & 0xFF;
291*4882a593Smuzhiyun par->CRTC[7] = (((vtotal - 2) & 0x100) >> 8)
292*4882a593Smuzhiyun | (((var->yres - 1) & 0x100) >> 7)
293*4882a593Smuzhiyun | ((vsync_start & 0x100) >> 6)
294*4882a593Smuzhiyun | (((var->yres - 1) & 0x100) >> 5)
295*4882a593Smuzhiyun | 0x10 | (((vtotal - 2) & 0x200) >> 4)
296*4882a593Smuzhiyun | (((var->yres - 1) & 0x200) >> 3)
297*4882a593Smuzhiyun | ((vsync_start & 0x200) >> 2);
298*4882a593Smuzhiyun par->CRTC[8] = 0x00;
299*4882a593Smuzhiyun par->CRTC[9] = (((var->yres - 1) & 0x200) >> 4) | 0x40;
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun if (var->vmode & FB_VMODE_DOUBLE)
302*4882a593Smuzhiyun par->CRTC[9] |= 0x80;
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun par->CRTC[10] = 0x00;
305*4882a593Smuzhiyun par->CRTC[11] = 0x00;
306*4882a593Smuzhiyun par->CRTC[12] = 0x00;
307*4882a593Smuzhiyun par->CRTC[13] = 0x00;
308*4882a593Smuzhiyun par->CRTC[14] = 0x00;
309*4882a593Smuzhiyun par->CRTC[15] = 0x00;
310*4882a593Smuzhiyun par->CRTC[16] = vsync_start & 0xFF;
311*4882a593Smuzhiyun par->CRTC[17] = (vsync_end & 0x0F) | 0x20;
312*4882a593Smuzhiyun par->CRTC[18] = (var->yres - 1) & 0xFF;
313*4882a593Smuzhiyun par->CRTC[19] = var->xres_virtual >> 4;
314*4882a593Smuzhiyun par->CRTC[20] = 0x00;
315*4882a593Smuzhiyun par->CRTC[21] = (var->yres - 1) & 0xFF;
316*4882a593Smuzhiyun par->CRTC[22] = (vtotal - 1) & 0xFF;
317*4882a593Smuzhiyun par->CRTC[23] = 0xC3;
318*4882a593Smuzhiyun par->CRTC[24] = 0xFF;
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun /*
321*4882a593Smuzhiyun * are these unnecessary?
322*4882a593Smuzhiyun * vgaHWHBlankKGA(mode, regp, 0, KGA_FIX_OVERSCAN | KGA_ENABLE_ON_ZERO);
323*4882a593Smuzhiyun * vgaHWVBlankKGA(mode, regp, 0, KGA_FIX_OVERSCAN | KGA_ENABLE_ON_ZERO);
324*4882a593Smuzhiyun */
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun /*
327*4882a593Smuzhiyun * Graphics Display Controller
328*4882a593Smuzhiyun */
329*4882a593Smuzhiyun par->Graphics[0] = 0x00;
330*4882a593Smuzhiyun par->Graphics[1] = 0x00;
331*4882a593Smuzhiyun par->Graphics[2] = 0x00;
332*4882a593Smuzhiyun par->Graphics[3] = 0x00;
333*4882a593Smuzhiyun par->Graphics[4] = 0x00;
334*4882a593Smuzhiyun par->Graphics[5] = 0x40;
335*4882a593Smuzhiyun par->Graphics[6] = 0x05; /* only map 64k VGA memory !!!! */
336*4882a593Smuzhiyun par->Graphics[7] = 0x0F;
337*4882a593Smuzhiyun par->Graphics[8] = 0xFF;
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun par->Attribute[0] = 0x00; /* standard colormap translation */
341*4882a593Smuzhiyun par->Attribute[1] = 0x01;
342*4882a593Smuzhiyun par->Attribute[2] = 0x02;
343*4882a593Smuzhiyun par->Attribute[3] = 0x03;
344*4882a593Smuzhiyun par->Attribute[4] = 0x04;
345*4882a593Smuzhiyun par->Attribute[5] = 0x05;
346*4882a593Smuzhiyun par->Attribute[6] = 0x06;
347*4882a593Smuzhiyun par->Attribute[7] = 0x07;
348*4882a593Smuzhiyun par->Attribute[8] = 0x08;
349*4882a593Smuzhiyun par->Attribute[9] = 0x09;
350*4882a593Smuzhiyun par->Attribute[10] = 0x0A;
351*4882a593Smuzhiyun par->Attribute[11] = 0x0B;
352*4882a593Smuzhiyun par->Attribute[12] = 0x0C;
353*4882a593Smuzhiyun par->Attribute[13] = 0x0D;
354*4882a593Smuzhiyun par->Attribute[14] = 0x0E;
355*4882a593Smuzhiyun par->Attribute[15] = 0x0F;
356*4882a593Smuzhiyun par->Attribute[16] = 0x41;
357*4882a593Smuzhiyun par->Attribute[17] = 0xFF;
358*4882a593Smuzhiyun par->Attribute[18] = 0x0F;
359*4882a593Smuzhiyun par->Attribute[19] = 0x00;
360*4882a593Smuzhiyun par->Attribute[20] = 0x00;
361*4882a593Smuzhiyun return 0;
362*4882a593Smuzhiyun }
363*4882a593Smuzhiyun
vgaHWLock(struct vgastate * state)364*4882a593Smuzhiyun static void vgaHWLock(struct vgastate *state)
365*4882a593Smuzhiyun {
366*4882a593Smuzhiyun /* Protect CRTC[0-7] */
367*4882a593Smuzhiyun vga_wcrt(state->vgabase, 0x11, vga_rcrt(state->vgabase, 0x11) | 0x80);
368*4882a593Smuzhiyun }
369*4882a593Smuzhiyun
vgaHWUnlock(void)370*4882a593Smuzhiyun static void vgaHWUnlock(void)
371*4882a593Smuzhiyun {
372*4882a593Smuzhiyun /* Unprotect CRTC[0-7] */
373*4882a593Smuzhiyun vga_wcrt(NULL, 0x11, vga_rcrt(NULL, 0x11) & ~0x80);
374*4882a593Smuzhiyun }
375*4882a593Smuzhiyun
neoLock(struct vgastate * state)376*4882a593Smuzhiyun static void neoLock(struct vgastate *state)
377*4882a593Smuzhiyun {
378*4882a593Smuzhiyun vga_wgfx(state->vgabase, 0x09, 0x00);
379*4882a593Smuzhiyun vgaHWLock(state);
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun
neoUnlock(void)382*4882a593Smuzhiyun static void neoUnlock(void)
383*4882a593Smuzhiyun {
384*4882a593Smuzhiyun vgaHWUnlock();
385*4882a593Smuzhiyun vga_wgfx(NULL, 0x09, 0x26);
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun /*
389*4882a593Smuzhiyun * VGA Palette management
390*4882a593Smuzhiyun */
391*4882a593Smuzhiyun static int paletteEnabled = 0;
392*4882a593Smuzhiyun
VGAenablePalette(void)393*4882a593Smuzhiyun static inline void VGAenablePalette(void)
394*4882a593Smuzhiyun {
395*4882a593Smuzhiyun vga_r(NULL, VGA_IS1_RC);
396*4882a593Smuzhiyun vga_w(NULL, VGA_ATT_W, 0x00);
397*4882a593Smuzhiyun paletteEnabled = 1;
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun
VGAdisablePalette(void)400*4882a593Smuzhiyun static inline void VGAdisablePalette(void)
401*4882a593Smuzhiyun {
402*4882a593Smuzhiyun vga_r(NULL, VGA_IS1_RC);
403*4882a593Smuzhiyun vga_w(NULL, VGA_ATT_W, 0x20);
404*4882a593Smuzhiyun paletteEnabled = 0;
405*4882a593Smuzhiyun }
406*4882a593Smuzhiyun
VGAwATTR(u8 index,u8 value)407*4882a593Smuzhiyun static inline void VGAwATTR(u8 index, u8 value)
408*4882a593Smuzhiyun {
409*4882a593Smuzhiyun if (paletteEnabled)
410*4882a593Smuzhiyun index &= ~0x20;
411*4882a593Smuzhiyun else
412*4882a593Smuzhiyun index |= 0x20;
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun vga_r(NULL, VGA_IS1_RC);
415*4882a593Smuzhiyun vga_wattr(NULL, index, value);
416*4882a593Smuzhiyun }
417*4882a593Smuzhiyun
vgaHWProtect(int on)418*4882a593Smuzhiyun static void vgaHWProtect(int on)
419*4882a593Smuzhiyun {
420*4882a593Smuzhiyun unsigned char tmp;
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun tmp = vga_rseq(NULL, 0x01);
423*4882a593Smuzhiyun if (on) {
424*4882a593Smuzhiyun /*
425*4882a593Smuzhiyun * Turn off screen and disable sequencer.
426*4882a593Smuzhiyun */
427*4882a593Smuzhiyun vga_wseq(NULL, 0x00, 0x01); /* Synchronous Reset */
428*4882a593Smuzhiyun vga_wseq(NULL, 0x01, tmp | 0x20); /* disable the display */
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun VGAenablePalette();
431*4882a593Smuzhiyun } else {
432*4882a593Smuzhiyun /*
433*4882a593Smuzhiyun * Reenable sequencer, then turn on screen.
434*4882a593Smuzhiyun */
435*4882a593Smuzhiyun vga_wseq(NULL, 0x01, tmp & ~0x20); /* reenable display */
436*4882a593Smuzhiyun vga_wseq(NULL, 0x00, 0x03); /* clear synchronousreset */
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun VGAdisablePalette();
439*4882a593Smuzhiyun }
440*4882a593Smuzhiyun }
441*4882a593Smuzhiyun
vgaHWRestore(const struct fb_info * info,const struct neofb_par * par)442*4882a593Smuzhiyun static void vgaHWRestore(const struct fb_info *info,
443*4882a593Smuzhiyun const struct neofb_par *par)
444*4882a593Smuzhiyun {
445*4882a593Smuzhiyun int i;
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun vga_w(NULL, VGA_MIS_W, par->MiscOutReg);
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun for (i = 1; i < 5; i++)
450*4882a593Smuzhiyun vga_wseq(NULL, i, par->Sequencer[i]);
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun /* Ensure CRTC registers 0-7 are unlocked by clearing bit 7 or CRTC[17] */
453*4882a593Smuzhiyun vga_wcrt(NULL, 17, par->CRTC[17] & ~0x80);
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun for (i = 0; i < 25; i++)
456*4882a593Smuzhiyun vga_wcrt(NULL, i, par->CRTC[i]);
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun for (i = 0; i < 9; i++)
459*4882a593Smuzhiyun vga_wgfx(NULL, i, par->Graphics[i]);
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun VGAenablePalette();
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun for (i = 0; i < 21; i++)
464*4882a593Smuzhiyun VGAwATTR(i, par->Attribute[i]);
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun VGAdisablePalette();
467*4882a593Smuzhiyun }
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun /* -------------------- Hardware specific routines ------------------------- */
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun /*
473*4882a593Smuzhiyun * Hardware Acceleration for Neo2200+
474*4882a593Smuzhiyun */
neo2200_sync(struct fb_info * info)475*4882a593Smuzhiyun static inline int neo2200_sync(struct fb_info *info)
476*4882a593Smuzhiyun {
477*4882a593Smuzhiyun struct neofb_par *par = info->par;
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun while (readl(&par->neo2200->bltStat) & 1)
480*4882a593Smuzhiyun cpu_relax();
481*4882a593Smuzhiyun return 0;
482*4882a593Smuzhiyun }
483*4882a593Smuzhiyun
neo2200_wait_fifo(struct fb_info * info,int requested_fifo_space)484*4882a593Smuzhiyun static inline void neo2200_wait_fifo(struct fb_info *info,
485*4882a593Smuzhiyun int requested_fifo_space)
486*4882a593Smuzhiyun {
487*4882a593Smuzhiyun // ndev->neo.waitfifo_calls++;
488*4882a593Smuzhiyun // ndev->neo.waitfifo_sum += requested_fifo_space;
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun /* FIXME: does not work
491*4882a593Smuzhiyun if (neo_fifo_space < requested_fifo_space)
492*4882a593Smuzhiyun {
493*4882a593Smuzhiyun neo_fifo_waitcycles++;
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun while (1)
496*4882a593Smuzhiyun {
497*4882a593Smuzhiyun neo_fifo_space = (neo2200->bltStat >> 8);
498*4882a593Smuzhiyun if (neo_fifo_space >= requested_fifo_space)
499*4882a593Smuzhiyun break;
500*4882a593Smuzhiyun }
501*4882a593Smuzhiyun }
502*4882a593Smuzhiyun else
503*4882a593Smuzhiyun {
504*4882a593Smuzhiyun neo_fifo_cache_hits++;
505*4882a593Smuzhiyun }
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun neo_fifo_space -= requested_fifo_space;
508*4882a593Smuzhiyun */
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun neo2200_sync(info);
511*4882a593Smuzhiyun }
512*4882a593Smuzhiyun
neo2200_accel_init(struct fb_info * info,struct fb_var_screeninfo * var)513*4882a593Smuzhiyun static inline void neo2200_accel_init(struct fb_info *info,
514*4882a593Smuzhiyun struct fb_var_screeninfo *var)
515*4882a593Smuzhiyun {
516*4882a593Smuzhiyun struct neofb_par *par = info->par;
517*4882a593Smuzhiyun Neo2200 __iomem *neo2200 = par->neo2200;
518*4882a593Smuzhiyun u32 bltMod, pitch;
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun neo2200_sync(info);
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun switch (var->bits_per_pixel) {
523*4882a593Smuzhiyun case 8:
524*4882a593Smuzhiyun bltMod = NEO_MODE1_DEPTH8;
525*4882a593Smuzhiyun pitch = var->xres_virtual;
526*4882a593Smuzhiyun break;
527*4882a593Smuzhiyun case 15:
528*4882a593Smuzhiyun case 16:
529*4882a593Smuzhiyun bltMod = NEO_MODE1_DEPTH16;
530*4882a593Smuzhiyun pitch = var->xres_virtual * 2;
531*4882a593Smuzhiyun break;
532*4882a593Smuzhiyun case 24:
533*4882a593Smuzhiyun bltMod = NEO_MODE1_DEPTH24;
534*4882a593Smuzhiyun pitch = var->xres_virtual * 3;
535*4882a593Smuzhiyun break;
536*4882a593Smuzhiyun default:
537*4882a593Smuzhiyun printk(KERN_ERR
538*4882a593Smuzhiyun "neofb: neo2200_accel_init: unexpected bits per pixel!\n");
539*4882a593Smuzhiyun return;
540*4882a593Smuzhiyun }
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun writel(bltMod << 16, &neo2200->bltStat);
543*4882a593Smuzhiyun writel((pitch << 16) | pitch, &neo2200->pitch);
544*4882a593Smuzhiyun }
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun /* --------------------------------------------------------------------- */
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun static int
neofb_open(struct fb_info * info,int user)549*4882a593Smuzhiyun neofb_open(struct fb_info *info, int user)
550*4882a593Smuzhiyun {
551*4882a593Smuzhiyun struct neofb_par *par = info->par;
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun if (!par->ref_count) {
554*4882a593Smuzhiyun memset(&par->state, 0, sizeof(struct vgastate));
555*4882a593Smuzhiyun par->state.flags = VGA_SAVE_MODE | VGA_SAVE_FONTS;
556*4882a593Smuzhiyun save_vga(&par->state);
557*4882a593Smuzhiyun }
558*4882a593Smuzhiyun par->ref_count++;
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun return 0;
561*4882a593Smuzhiyun }
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun static int
neofb_release(struct fb_info * info,int user)564*4882a593Smuzhiyun neofb_release(struct fb_info *info, int user)
565*4882a593Smuzhiyun {
566*4882a593Smuzhiyun struct neofb_par *par = info->par;
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun if (!par->ref_count)
569*4882a593Smuzhiyun return -EINVAL;
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun if (par->ref_count == 1) {
572*4882a593Smuzhiyun restore_vga(&par->state);
573*4882a593Smuzhiyun }
574*4882a593Smuzhiyun par->ref_count--;
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun return 0;
577*4882a593Smuzhiyun }
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun static int
neofb_check_var(struct fb_var_screeninfo * var,struct fb_info * info)580*4882a593Smuzhiyun neofb_check_var(struct fb_var_screeninfo *var, struct fb_info *info)
581*4882a593Smuzhiyun {
582*4882a593Smuzhiyun struct neofb_par *par = info->par;
583*4882a593Smuzhiyun int memlen, vramlen;
584*4882a593Smuzhiyun int mode_ok = 0;
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun DBG("neofb_check_var");
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun if (PICOS2KHZ(var->pixclock) > par->maxClock)
589*4882a593Smuzhiyun return -EINVAL;
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun /* Is the mode larger than the LCD panel? */
592*4882a593Smuzhiyun if (par->internal_display &&
593*4882a593Smuzhiyun ((var->xres > par->NeoPanelWidth) ||
594*4882a593Smuzhiyun (var->yres > par->NeoPanelHeight))) {
595*4882a593Smuzhiyun printk(KERN_INFO
596*4882a593Smuzhiyun "Mode (%dx%d) larger than the LCD panel (%dx%d)\n",
597*4882a593Smuzhiyun var->xres, var->yres, par->NeoPanelWidth,
598*4882a593Smuzhiyun par->NeoPanelHeight);
599*4882a593Smuzhiyun return -EINVAL;
600*4882a593Smuzhiyun }
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun /* Is the mode one of the acceptable sizes? */
603*4882a593Smuzhiyun if (!par->internal_display)
604*4882a593Smuzhiyun mode_ok = 1;
605*4882a593Smuzhiyun else {
606*4882a593Smuzhiyun switch (var->xres) {
607*4882a593Smuzhiyun case 1280:
608*4882a593Smuzhiyun if (var->yres == 1024)
609*4882a593Smuzhiyun mode_ok = 1;
610*4882a593Smuzhiyun break;
611*4882a593Smuzhiyun case 1024:
612*4882a593Smuzhiyun if (var->yres == 768)
613*4882a593Smuzhiyun mode_ok = 1;
614*4882a593Smuzhiyun break;
615*4882a593Smuzhiyun case 800:
616*4882a593Smuzhiyun if (var->yres == (par->libretto ? 480 : 600))
617*4882a593Smuzhiyun mode_ok = 1;
618*4882a593Smuzhiyun break;
619*4882a593Smuzhiyun case 640:
620*4882a593Smuzhiyun if (var->yres == 480)
621*4882a593Smuzhiyun mode_ok = 1;
622*4882a593Smuzhiyun break;
623*4882a593Smuzhiyun }
624*4882a593Smuzhiyun }
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun if (!mode_ok) {
627*4882a593Smuzhiyun printk(KERN_INFO
628*4882a593Smuzhiyun "Mode (%dx%d) won't display properly on LCD\n",
629*4882a593Smuzhiyun var->xres, var->yres);
630*4882a593Smuzhiyun return -EINVAL;
631*4882a593Smuzhiyun }
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun var->red.msb_right = 0;
634*4882a593Smuzhiyun var->green.msb_right = 0;
635*4882a593Smuzhiyun var->blue.msb_right = 0;
636*4882a593Smuzhiyun var->transp.msb_right = 0;
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun var->transp.offset = 0;
639*4882a593Smuzhiyun var->transp.length = 0;
640*4882a593Smuzhiyun switch (var->bits_per_pixel) {
641*4882a593Smuzhiyun case 8: /* PSEUDOCOLOUR, 256 */
642*4882a593Smuzhiyun var->red.offset = 0;
643*4882a593Smuzhiyun var->red.length = 8;
644*4882a593Smuzhiyun var->green.offset = 0;
645*4882a593Smuzhiyun var->green.length = 8;
646*4882a593Smuzhiyun var->blue.offset = 0;
647*4882a593Smuzhiyun var->blue.length = 8;
648*4882a593Smuzhiyun break;
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun case 16: /* DIRECTCOLOUR, 64k */
651*4882a593Smuzhiyun var->red.offset = 11;
652*4882a593Smuzhiyun var->red.length = 5;
653*4882a593Smuzhiyun var->green.offset = 5;
654*4882a593Smuzhiyun var->green.length = 6;
655*4882a593Smuzhiyun var->blue.offset = 0;
656*4882a593Smuzhiyun var->blue.length = 5;
657*4882a593Smuzhiyun break;
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun case 24: /* TRUECOLOUR, 16m */
660*4882a593Smuzhiyun var->red.offset = 16;
661*4882a593Smuzhiyun var->red.length = 8;
662*4882a593Smuzhiyun var->green.offset = 8;
663*4882a593Smuzhiyun var->green.length = 8;
664*4882a593Smuzhiyun var->blue.offset = 0;
665*4882a593Smuzhiyun var->blue.length = 8;
666*4882a593Smuzhiyun break;
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun #ifdef NO_32BIT_SUPPORT_YET
669*4882a593Smuzhiyun case 32: /* TRUECOLOUR, 16m */
670*4882a593Smuzhiyun var->transp.offset = 24;
671*4882a593Smuzhiyun var->transp.length = 8;
672*4882a593Smuzhiyun var->red.offset = 16;
673*4882a593Smuzhiyun var->red.length = 8;
674*4882a593Smuzhiyun var->green.offset = 8;
675*4882a593Smuzhiyun var->green.length = 8;
676*4882a593Smuzhiyun var->blue.offset = 0;
677*4882a593Smuzhiyun var->blue.length = 8;
678*4882a593Smuzhiyun break;
679*4882a593Smuzhiyun #endif
680*4882a593Smuzhiyun default:
681*4882a593Smuzhiyun printk(KERN_WARNING "neofb: no support for %dbpp\n",
682*4882a593Smuzhiyun var->bits_per_pixel);
683*4882a593Smuzhiyun return -EINVAL;
684*4882a593Smuzhiyun }
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun vramlen = info->fix.smem_len;
687*4882a593Smuzhiyun if (vramlen > 4 * 1024 * 1024)
688*4882a593Smuzhiyun vramlen = 4 * 1024 * 1024;
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun if (var->xres_virtual < var->xres)
691*4882a593Smuzhiyun var->xres_virtual = var->xres;
692*4882a593Smuzhiyun
693*4882a593Smuzhiyun memlen = var->xres_virtual * var->bits_per_pixel * var->yres_virtual >> 3;
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun if (memlen > vramlen) {
696*4882a593Smuzhiyun var->yres_virtual = vramlen * 8 / (var->xres_virtual *
697*4882a593Smuzhiyun var->bits_per_pixel);
698*4882a593Smuzhiyun memlen = var->xres_virtual * var->bits_per_pixel *
699*4882a593Smuzhiyun var->yres_virtual / 8;
700*4882a593Smuzhiyun }
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun /* we must round yres/xres down, we already rounded y/xres_virtual up
703*4882a593Smuzhiyun if it was possible. We should return -EINVAL, but I disagree */
704*4882a593Smuzhiyun if (var->yres_virtual < var->yres)
705*4882a593Smuzhiyun var->yres = var->yres_virtual;
706*4882a593Smuzhiyun if (var->xoffset + var->xres > var->xres_virtual)
707*4882a593Smuzhiyun var->xoffset = var->xres_virtual - var->xres;
708*4882a593Smuzhiyun if (var->yoffset + var->yres > var->yres_virtual)
709*4882a593Smuzhiyun var->yoffset = var->yres_virtual - var->yres;
710*4882a593Smuzhiyun
711*4882a593Smuzhiyun var->nonstd = 0;
712*4882a593Smuzhiyun var->height = -1;
713*4882a593Smuzhiyun var->width = -1;
714*4882a593Smuzhiyun
715*4882a593Smuzhiyun if (var->bits_per_pixel >= 24 || !par->neo2200)
716*4882a593Smuzhiyun var->accel_flags &= ~FB_ACCELF_TEXT;
717*4882a593Smuzhiyun return 0;
718*4882a593Smuzhiyun }
719*4882a593Smuzhiyun
neofb_set_par(struct fb_info * info)720*4882a593Smuzhiyun static int neofb_set_par(struct fb_info *info)
721*4882a593Smuzhiyun {
722*4882a593Smuzhiyun struct neofb_par *par = info->par;
723*4882a593Smuzhiyun unsigned char temp;
724*4882a593Smuzhiyun int i, clock_hi = 0;
725*4882a593Smuzhiyun int lcd_stretch;
726*4882a593Smuzhiyun int hoffset, voffset;
727*4882a593Smuzhiyun int vsync_start, vtotal;
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun DBG("neofb_set_par");
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun neoUnlock();
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun vgaHWProtect(1); /* Blank the screen */
734*4882a593Smuzhiyun
735*4882a593Smuzhiyun vsync_start = info->var.yres + info->var.lower_margin;
736*4882a593Smuzhiyun vtotal = vsync_start + info->var.vsync_len + info->var.upper_margin;
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun /*
739*4882a593Smuzhiyun * This will allocate the datastructure and initialize all of the
740*4882a593Smuzhiyun * generic VGA registers.
741*4882a593Smuzhiyun */
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun if (vgaHWInit(&info->var, par))
744*4882a593Smuzhiyun return -EINVAL;
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun /*
747*4882a593Smuzhiyun * The default value assigned by vgaHW.c is 0x41, but this does
748*4882a593Smuzhiyun * not work for NeoMagic.
749*4882a593Smuzhiyun */
750*4882a593Smuzhiyun par->Attribute[16] = 0x01;
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun switch (info->var.bits_per_pixel) {
753*4882a593Smuzhiyun case 8:
754*4882a593Smuzhiyun par->CRTC[0x13] = info->var.xres_virtual >> 3;
755*4882a593Smuzhiyun par->ExtCRTOffset = info->var.xres_virtual >> 11;
756*4882a593Smuzhiyun par->ExtColorModeSelect = 0x11;
757*4882a593Smuzhiyun break;
758*4882a593Smuzhiyun case 16:
759*4882a593Smuzhiyun par->CRTC[0x13] = info->var.xres_virtual >> 2;
760*4882a593Smuzhiyun par->ExtCRTOffset = info->var.xres_virtual >> 10;
761*4882a593Smuzhiyun par->ExtColorModeSelect = 0x13;
762*4882a593Smuzhiyun break;
763*4882a593Smuzhiyun case 24:
764*4882a593Smuzhiyun par->CRTC[0x13] = (info->var.xres_virtual * 3) >> 3;
765*4882a593Smuzhiyun par->ExtCRTOffset = (info->var.xres_virtual * 3) >> 11;
766*4882a593Smuzhiyun par->ExtColorModeSelect = 0x14;
767*4882a593Smuzhiyun break;
768*4882a593Smuzhiyun #ifdef NO_32BIT_SUPPORT_YET
769*4882a593Smuzhiyun case 32: /* FIXME: guessed values */
770*4882a593Smuzhiyun par->CRTC[0x13] = info->var.xres_virtual >> 1;
771*4882a593Smuzhiyun par->ExtCRTOffset = info->var.xres_virtual >> 9;
772*4882a593Smuzhiyun par->ExtColorModeSelect = 0x15;
773*4882a593Smuzhiyun break;
774*4882a593Smuzhiyun #endif
775*4882a593Smuzhiyun default:
776*4882a593Smuzhiyun break;
777*4882a593Smuzhiyun }
778*4882a593Smuzhiyun
779*4882a593Smuzhiyun par->ExtCRTDispAddr = 0x10;
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun /* Vertical Extension */
782*4882a593Smuzhiyun par->VerticalExt = (((vtotal - 2) & 0x400) >> 10)
783*4882a593Smuzhiyun | (((info->var.yres - 1) & 0x400) >> 9)
784*4882a593Smuzhiyun | (((vsync_start) & 0x400) >> 8)
785*4882a593Smuzhiyun | (((vsync_start) & 0x400) >> 7);
786*4882a593Smuzhiyun
787*4882a593Smuzhiyun /* Fast write bursts on unless disabled. */
788*4882a593Smuzhiyun if (par->pci_burst)
789*4882a593Smuzhiyun par->SysIfaceCntl1 = 0x30;
790*4882a593Smuzhiyun else
791*4882a593Smuzhiyun par->SysIfaceCntl1 = 0x00;
792*4882a593Smuzhiyun
793*4882a593Smuzhiyun par->SysIfaceCntl2 = 0xc0; /* VESA Bios sets this to 0x80! */
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun /* Initialize: by default, we want display config register to be read */
796*4882a593Smuzhiyun par->PanelDispCntlRegRead = 1;
797*4882a593Smuzhiyun
798*4882a593Smuzhiyun /* Enable any user specified display devices. */
799*4882a593Smuzhiyun par->PanelDispCntlReg1 = 0x00;
800*4882a593Smuzhiyun if (par->internal_display)
801*4882a593Smuzhiyun par->PanelDispCntlReg1 |= 0x02;
802*4882a593Smuzhiyun if (par->external_display)
803*4882a593Smuzhiyun par->PanelDispCntlReg1 |= 0x01;
804*4882a593Smuzhiyun
805*4882a593Smuzhiyun /* If the user did not specify any display devices, then... */
806*4882a593Smuzhiyun if (par->PanelDispCntlReg1 == 0x00) {
807*4882a593Smuzhiyun /* Default to internal (i.e., LCD) only. */
808*4882a593Smuzhiyun par->PanelDispCntlReg1 = vga_rgfx(NULL, 0x20) & 0x03;
809*4882a593Smuzhiyun }
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun /* If we are using a fixed mode, then tell the chip we are. */
812*4882a593Smuzhiyun switch (info->var.xres) {
813*4882a593Smuzhiyun case 1280:
814*4882a593Smuzhiyun par->PanelDispCntlReg1 |= 0x60;
815*4882a593Smuzhiyun break;
816*4882a593Smuzhiyun case 1024:
817*4882a593Smuzhiyun par->PanelDispCntlReg1 |= 0x40;
818*4882a593Smuzhiyun break;
819*4882a593Smuzhiyun case 800:
820*4882a593Smuzhiyun par->PanelDispCntlReg1 |= 0x20;
821*4882a593Smuzhiyun break;
822*4882a593Smuzhiyun case 640:
823*4882a593Smuzhiyun default:
824*4882a593Smuzhiyun break;
825*4882a593Smuzhiyun }
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun /* Setup shadow register locking. */
828*4882a593Smuzhiyun switch (par->PanelDispCntlReg1 & 0x03) {
829*4882a593Smuzhiyun case 0x01: /* External CRT only mode: */
830*4882a593Smuzhiyun par->GeneralLockReg = 0x00;
831*4882a593Smuzhiyun /* We need to program the VCLK for external display only mode. */
832*4882a593Smuzhiyun par->ProgramVCLK = 1;
833*4882a593Smuzhiyun break;
834*4882a593Smuzhiyun case 0x02: /* Internal LCD only mode: */
835*4882a593Smuzhiyun case 0x03: /* Simultaneous internal/external (LCD/CRT) mode: */
836*4882a593Smuzhiyun par->GeneralLockReg = 0x01;
837*4882a593Smuzhiyun /* Don't program the VCLK when using the LCD. */
838*4882a593Smuzhiyun par->ProgramVCLK = 0;
839*4882a593Smuzhiyun break;
840*4882a593Smuzhiyun }
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun /*
843*4882a593Smuzhiyun * If the screen is to be stretched, turn on stretching for the
844*4882a593Smuzhiyun * various modes.
845*4882a593Smuzhiyun *
846*4882a593Smuzhiyun * OPTION_LCD_STRETCH means stretching should be turned off!
847*4882a593Smuzhiyun */
848*4882a593Smuzhiyun par->PanelDispCntlReg2 = 0x00;
849*4882a593Smuzhiyun par->PanelDispCntlReg3 = 0x00;
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun if (par->lcd_stretch && (par->PanelDispCntlReg1 == 0x02) && /* LCD only */
852*4882a593Smuzhiyun (info->var.xres != par->NeoPanelWidth)) {
853*4882a593Smuzhiyun switch (info->var.xres) {
854*4882a593Smuzhiyun case 320: /* Needs testing. KEM -- 24 May 98 */
855*4882a593Smuzhiyun case 400: /* Needs testing. KEM -- 24 May 98 */
856*4882a593Smuzhiyun case 640:
857*4882a593Smuzhiyun case 800:
858*4882a593Smuzhiyun case 1024:
859*4882a593Smuzhiyun lcd_stretch = 1;
860*4882a593Smuzhiyun par->PanelDispCntlReg2 |= 0xC6;
861*4882a593Smuzhiyun break;
862*4882a593Smuzhiyun default:
863*4882a593Smuzhiyun lcd_stretch = 0;
864*4882a593Smuzhiyun /* No stretching in these modes. */
865*4882a593Smuzhiyun }
866*4882a593Smuzhiyun } else
867*4882a593Smuzhiyun lcd_stretch = 0;
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun /*
870*4882a593Smuzhiyun * If the screen is to be centerd, turn on the centering for the
871*4882a593Smuzhiyun * various modes.
872*4882a593Smuzhiyun */
873*4882a593Smuzhiyun par->PanelVertCenterReg1 = 0x00;
874*4882a593Smuzhiyun par->PanelVertCenterReg2 = 0x00;
875*4882a593Smuzhiyun par->PanelVertCenterReg3 = 0x00;
876*4882a593Smuzhiyun par->PanelVertCenterReg4 = 0x00;
877*4882a593Smuzhiyun par->PanelVertCenterReg5 = 0x00;
878*4882a593Smuzhiyun par->PanelHorizCenterReg1 = 0x00;
879*4882a593Smuzhiyun par->PanelHorizCenterReg2 = 0x00;
880*4882a593Smuzhiyun par->PanelHorizCenterReg3 = 0x00;
881*4882a593Smuzhiyun par->PanelHorizCenterReg4 = 0x00;
882*4882a593Smuzhiyun par->PanelHorizCenterReg5 = 0x00;
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun if (par->PanelDispCntlReg1 & 0x02) {
886*4882a593Smuzhiyun if (info->var.xres == par->NeoPanelWidth) {
887*4882a593Smuzhiyun /*
888*4882a593Smuzhiyun * No centering required when the requested display width
889*4882a593Smuzhiyun * equals the panel width.
890*4882a593Smuzhiyun */
891*4882a593Smuzhiyun } else {
892*4882a593Smuzhiyun par->PanelDispCntlReg2 |= 0x01;
893*4882a593Smuzhiyun par->PanelDispCntlReg3 |= 0x10;
894*4882a593Smuzhiyun
895*4882a593Smuzhiyun /* Calculate the horizontal and vertical offsets. */
896*4882a593Smuzhiyun if (!lcd_stretch) {
897*4882a593Smuzhiyun hoffset =
898*4882a593Smuzhiyun ((par->NeoPanelWidth -
899*4882a593Smuzhiyun info->var.xres) >> 4) - 1;
900*4882a593Smuzhiyun voffset =
901*4882a593Smuzhiyun ((par->NeoPanelHeight -
902*4882a593Smuzhiyun info->var.yres) >> 1) - 2;
903*4882a593Smuzhiyun } else {
904*4882a593Smuzhiyun /* Stretched modes cannot be centered. */
905*4882a593Smuzhiyun hoffset = 0;
906*4882a593Smuzhiyun voffset = 0;
907*4882a593Smuzhiyun }
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun switch (info->var.xres) {
910*4882a593Smuzhiyun case 320: /* Needs testing. KEM -- 24 May 98 */
911*4882a593Smuzhiyun par->PanelHorizCenterReg3 = hoffset;
912*4882a593Smuzhiyun par->PanelVertCenterReg2 = voffset;
913*4882a593Smuzhiyun break;
914*4882a593Smuzhiyun case 400: /* Needs testing. KEM -- 24 May 98 */
915*4882a593Smuzhiyun par->PanelHorizCenterReg4 = hoffset;
916*4882a593Smuzhiyun par->PanelVertCenterReg1 = voffset;
917*4882a593Smuzhiyun break;
918*4882a593Smuzhiyun case 640:
919*4882a593Smuzhiyun par->PanelHorizCenterReg1 = hoffset;
920*4882a593Smuzhiyun par->PanelVertCenterReg3 = voffset;
921*4882a593Smuzhiyun break;
922*4882a593Smuzhiyun case 800:
923*4882a593Smuzhiyun par->PanelHorizCenterReg2 = hoffset;
924*4882a593Smuzhiyun par->PanelVertCenterReg4 = voffset;
925*4882a593Smuzhiyun break;
926*4882a593Smuzhiyun case 1024:
927*4882a593Smuzhiyun par->PanelHorizCenterReg5 = hoffset;
928*4882a593Smuzhiyun par->PanelVertCenterReg5 = voffset;
929*4882a593Smuzhiyun break;
930*4882a593Smuzhiyun case 1280:
931*4882a593Smuzhiyun default:
932*4882a593Smuzhiyun /* No centering in these modes. */
933*4882a593Smuzhiyun break;
934*4882a593Smuzhiyun }
935*4882a593Smuzhiyun }
936*4882a593Smuzhiyun }
937*4882a593Smuzhiyun
938*4882a593Smuzhiyun par->biosMode =
939*4882a593Smuzhiyun neoFindMode(info->var.xres, info->var.yres,
940*4882a593Smuzhiyun info->var.bits_per_pixel);
941*4882a593Smuzhiyun
942*4882a593Smuzhiyun /*
943*4882a593Smuzhiyun * Calculate the VCLK that most closely matches the requested dot
944*4882a593Smuzhiyun * clock.
945*4882a593Smuzhiyun */
946*4882a593Smuzhiyun neoCalcVCLK(info, par, PICOS2KHZ(info->var.pixclock));
947*4882a593Smuzhiyun
948*4882a593Smuzhiyun /* Since we program the clocks ourselves, always use VCLK3. */
949*4882a593Smuzhiyun par->MiscOutReg |= 0x0C;
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun /* alread unlocked above */
952*4882a593Smuzhiyun /* BOGUS vga_wgfx(NULL, 0x09, 0x26); */
953*4882a593Smuzhiyun
954*4882a593Smuzhiyun /* don't know what this is, but it's 0 from bootup anyway */
955*4882a593Smuzhiyun vga_wgfx(NULL, 0x15, 0x00);
956*4882a593Smuzhiyun
957*4882a593Smuzhiyun /* was set to 0x01 by my bios in text and vesa modes */
958*4882a593Smuzhiyun vga_wgfx(NULL, 0x0A, par->GeneralLockReg);
959*4882a593Smuzhiyun
960*4882a593Smuzhiyun /*
961*4882a593Smuzhiyun * The color mode needs to be set before calling vgaHWRestore
962*4882a593Smuzhiyun * to ensure the DAC is initialized properly.
963*4882a593Smuzhiyun *
964*4882a593Smuzhiyun * NOTE: Make sure we don't change bits make sure we don't change
965*4882a593Smuzhiyun * any reserved bits.
966*4882a593Smuzhiyun */
967*4882a593Smuzhiyun temp = vga_rgfx(NULL, 0x90);
968*4882a593Smuzhiyun switch (info->fix.accel) {
969*4882a593Smuzhiyun case FB_ACCEL_NEOMAGIC_NM2070:
970*4882a593Smuzhiyun temp &= 0xF0; /* Save bits 7:4 */
971*4882a593Smuzhiyun temp |= (par->ExtColorModeSelect & ~0xF0);
972*4882a593Smuzhiyun break;
973*4882a593Smuzhiyun case FB_ACCEL_NEOMAGIC_NM2090:
974*4882a593Smuzhiyun case FB_ACCEL_NEOMAGIC_NM2093:
975*4882a593Smuzhiyun case FB_ACCEL_NEOMAGIC_NM2097:
976*4882a593Smuzhiyun case FB_ACCEL_NEOMAGIC_NM2160:
977*4882a593Smuzhiyun case FB_ACCEL_NEOMAGIC_NM2200:
978*4882a593Smuzhiyun case FB_ACCEL_NEOMAGIC_NM2230:
979*4882a593Smuzhiyun case FB_ACCEL_NEOMAGIC_NM2360:
980*4882a593Smuzhiyun case FB_ACCEL_NEOMAGIC_NM2380:
981*4882a593Smuzhiyun temp &= 0x70; /* Save bits 6:4 */
982*4882a593Smuzhiyun temp |= (par->ExtColorModeSelect & ~0x70);
983*4882a593Smuzhiyun break;
984*4882a593Smuzhiyun }
985*4882a593Smuzhiyun
986*4882a593Smuzhiyun vga_wgfx(NULL, 0x90, temp);
987*4882a593Smuzhiyun
988*4882a593Smuzhiyun /*
989*4882a593Smuzhiyun * In some rare cases a lockup might occur if we don't delay
990*4882a593Smuzhiyun * here. (Reported by Miles Lane)
991*4882a593Smuzhiyun */
992*4882a593Smuzhiyun //mdelay(200);
993*4882a593Smuzhiyun
994*4882a593Smuzhiyun /*
995*4882a593Smuzhiyun * Disable horizontal and vertical graphics and text expansions so
996*4882a593Smuzhiyun * that vgaHWRestore works properly.
997*4882a593Smuzhiyun */
998*4882a593Smuzhiyun temp = vga_rgfx(NULL, 0x25);
999*4882a593Smuzhiyun temp &= 0x39;
1000*4882a593Smuzhiyun vga_wgfx(NULL, 0x25, temp);
1001*4882a593Smuzhiyun
1002*4882a593Smuzhiyun /*
1003*4882a593Smuzhiyun * Sleep for 200ms to make sure that the two operations above have
1004*4882a593Smuzhiyun * had time to take effect.
1005*4882a593Smuzhiyun */
1006*4882a593Smuzhiyun mdelay(200);
1007*4882a593Smuzhiyun
1008*4882a593Smuzhiyun /*
1009*4882a593Smuzhiyun * This function handles restoring the generic VGA registers. */
1010*4882a593Smuzhiyun vgaHWRestore(info, par);
1011*4882a593Smuzhiyun
1012*4882a593Smuzhiyun /* linear colormap for non palettized modes */
1013*4882a593Smuzhiyun switch (info->var.bits_per_pixel) {
1014*4882a593Smuzhiyun case 8:
1015*4882a593Smuzhiyun /* PseudoColor, 256 */
1016*4882a593Smuzhiyun info->fix.visual = FB_VISUAL_PSEUDOCOLOR;
1017*4882a593Smuzhiyun break;
1018*4882a593Smuzhiyun case 16:
1019*4882a593Smuzhiyun /* TrueColor, 64k */
1020*4882a593Smuzhiyun info->fix.visual = FB_VISUAL_TRUECOLOR;
1021*4882a593Smuzhiyun
1022*4882a593Smuzhiyun for (i = 0; i < 64; i++) {
1023*4882a593Smuzhiyun outb(i, 0x3c8);
1024*4882a593Smuzhiyun
1025*4882a593Smuzhiyun outb(i << 1, 0x3c9);
1026*4882a593Smuzhiyun outb(i, 0x3c9);
1027*4882a593Smuzhiyun outb(i << 1, 0x3c9);
1028*4882a593Smuzhiyun }
1029*4882a593Smuzhiyun break;
1030*4882a593Smuzhiyun case 24:
1031*4882a593Smuzhiyun #ifdef NO_32BIT_SUPPORT_YET
1032*4882a593Smuzhiyun case 32:
1033*4882a593Smuzhiyun #endif
1034*4882a593Smuzhiyun /* TrueColor, 16m */
1035*4882a593Smuzhiyun info->fix.visual = FB_VISUAL_TRUECOLOR;
1036*4882a593Smuzhiyun
1037*4882a593Smuzhiyun for (i = 0; i < 256; i++) {
1038*4882a593Smuzhiyun outb(i, 0x3c8);
1039*4882a593Smuzhiyun
1040*4882a593Smuzhiyun outb(i, 0x3c9);
1041*4882a593Smuzhiyun outb(i, 0x3c9);
1042*4882a593Smuzhiyun outb(i, 0x3c9);
1043*4882a593Smuzhiyun }
1044*4882a593Smuzhiyun break;
1045*4882a593Smuzhiyun }
1046*4882a593Smuzhiyun
1047*4882a593Smuzhiyun vga_wgfx(NULL, 0x0E, par->ExtCRTDispAddr);
1048*4882a593Smuzhiyun vga_wgfx(NULL, 0x0F, par->ExtCRTOffset);
1049*4882a593Smuzhiyun temp = vga_rgfx(NULL, 0x10);
1050*4882a593Smuzhiyun temp &= 0x0F; /* Save bits 3:0 */
1051*4882a593Smuzhiyun temp |= (par->SysIfaceCntl1 & ~0x0F); /* VESA Bios sets bit 1! */
1052*4882a593Smuzhiyun vga_wgfx(NULL, 0x10, temp);
1053*4882a593Smuzhiyun
1054*4882a593Smuzhiyun vga_wgfx(NULL, 0x11, par->SysIfaceCntl2);
1055*4882a593Smuzhiyun vga_wgfx(NULL, 0x15, 0 /*par->SingleAddrPage */ );
1056*4882a593Smuzhiyun vga_wgfx(NULL, 0x16, 0 /*par->DualAddrPage */ );
1057*4882a593Smuzhiyun
1058*4882a593Smuzhiyun temp = vga_rgfx(NULL, 0x20);
1059*4882a593Smuzhiyun switch (info->fix.accel) {
1060*4882a593Smuzhiyun case FB_ACCEL_NEOMAGIC_NM2070:
1061*4882a593Smuzhiyun temp &= 0xFC; /* Save bits 7:2 */
1062*4882a593Smuzhiyun temp |= (par->PanelDispCntlReg1 & ~0xFC);
1063*4882a593Smuzhiyun break;
1064*4882a593Smuzhiyun case FB_ACCEL_NEOMAGIC_NM2090:
1065*4882a593Smuzhiyun case FB_ACCEL_NEOMAGIC_NM2093:
1066*4882a593Smuzhiyun case FB_ACCEL_NEOMAGIC_NM2097:
1067*4882a593Smuzhiyun case FB_ACCEL_NEOMAGIC_NM2160:
1068*4882a593Smuzhiyun temp &= 0xDC; /* Save bits 7:6,4:2 */
1069*4882a593Smuzhiyun temp |= (par->PanelDispCntlReg1 & ~0xDC);
1070*4882a593Smuzhiyun break;
1071*4882a593Smuzhiyun case FB_ACCEL_NEOMAGIC_NM2200:
1072*4882a593Smuzhiyun case FB_ACCEL_NEOMAGIC_NM2230:
1073*4882a593Smuzhiyun case FB_ACCEL_NEOMAGIC_NM2360:
1074*4882a593Smuzhiyun case FB_ACCEL_NEOMAGIC_NM2380:
1075*4882a593Smuzhiyun temp &= 0x98; /* Save bits 7,4:3 */
1076*4882a593Smuzhiyun temp |= (par->PanelDispCntlReg1 & ~0x98);
1077*4882a593Smuzhiyun break;
1078*4882a593Smuzhiyun }
1079*4882a593Smuzhiyun vga_wgfx(NULL, 0x20, temp);
1080*4882a593Smuzhiyun
1081*4882a593Smuzhiyun temp = vga_rgfx(NULL, 0x25);
1082*4882a593Smuzhiyun temp &= 0x38; /* Save bits 5:3 */
1083*4882a593Smuzhiyun temp |= (par->PanelDispCntlReg2 & ~0x38);
1084*4882a593Smuzhiyun vga_wgfx(NULL, 0x25, temp);
1085*4882a593Smuzhiyun
1086*4882a593Smuzhiyun if (info->fix.accel != FB_ACCEL_NEOMAGIC_NM2070) {
1087*4882a593Smuzhiyun temp = vga_rgfx(NULL, 0x30);
1088*4882a593Smuzhiyun temp &= 0xEF; /* Save bits 7:5 and bits 3:0 */
1089*4882a593Smuzhiyun temp |= (par->PanelDispCntlReg3 & ~0xEF);
1090*4882a593Smuzhiyun vga_wgfx(NULL, 0x30, temp);
1091*4882a593Smuzhiyun }
1092*4882a593Smuzhiyun
1093*4882a593Smuzhiyun vga_wgfx(NULL, 0x28, par->PanelVertCenterReg1);
1094*4882a593Smuzhiyun vga_wgfx(NULL, 0x29, par->PanelVertCenterReg2);
1095*4882a593Smuzhiyun vga_wgfx(NULL, 0x2a, par->PanelVertCenterReg3);
1096*4882a593Smuzhiyun
1097*4882a593Smuzhiyun if (info->fix.accel != FB_ACCEL_NEOMAGIC_NM2070) {
1098*4882a593Smuzhiyun vga_wgfx(NULL, 0x32, par->PanelVertCenterReg4);
1099*4882a593Smuzhiyun vga_wgfx(NULL, 0x33, par->PanelHorizCenterReg1);
1100*4882a593Smuzhiyun vga_wgfx(NULL, 0x34, par->PanelHorizCenterReg2);
1101*4882a593Smuzhiyun vga_wgfx(NULL, 0x35, par->PanelHorizCenterReg3);
1102*4882a593Smuzhiyun }
1103*4882a593Smuzhiyun
1104*4882a593Smuzhiyun if (info->fix.accel == FB_ACCEL_NEOMAGIC_NM2160)
1105*4882a593Smuzhiyun vga_wgfx(NULL, 0x36, par->PanelHorizCenterReg4);
1106*4882a593Smuzhiyun
1107*4882a593Smuzhiyun if (info->fix.accel == FB_ACCEL_NEOMAGIC_NM2200 ||
1108*4882a593Smuzhiyun info->fix.accel == FB_ACCEL_NEOMAGIC_NM2230 ||
1109*4882a593Smuzhiyun info->fix.accel == FB_ACCEL_NEOMAGIC_NM2360 ||
1110*4882a593Smuzhiyun info->fix.accel == FB_ACCEL_NEOMAGIC_NM2380) {
1111*4882a593Smuzhiyun vga_wgfx(NULL, 0x36, par->PanelHorizCenterReg4);
1112*4882a593Smuzhiyun vga_wgfx(NULL, 0x37, par->PanelVertCenterReg5);
1113*4882a593Smuzhiyun vga_wgfx(NULL, 0x38, par->PanelHorizCenterReg5);
1114*4882a593Smuzhiyun
1115*4882a593Smuzhiyun clock_hi = 1;
1116*4882a593Smuzhiyun }
1117*4882a593Smuzhiyun
1118*4882a593Smuzhiyun /* Program VCLK3 if needed. */
1119*4882a593Smuzhiyun if (par->ProgramVCLK && ((vga_rgfx(NULL, 0x9B) != par->VCLK3NumeratorLow)
1120*4882a593Smuzhiyun || (vga_rgfx(NULL, 0x9F) != par->VCLK3Denominator)
1121*4882a593Smuzhiyun || (clock_hi && ((vga_rgfx(NULL, 0x8F) & ~0x0f)
1122*4882a593Smuzhiyun != (par->VCLK3NumeratorHigh &
1123*4882a593Smuzhiyun ~0x0F))))) {
1124*4882a593Smuzhiyun vga_wgfx(NULL, 0x9B, par->VCLK3NumeratorLow);
1125*4882a593Smuzhiyun if (clock_hi) {
1126*4882a593Smuzhiyun temp = vga_rgfx(NULL, 0x8F);
1127*4882a593Smuzhiyun temp &= 0x0F; /* Save bits 3:0 */
1128*4882a593Smuzhiyun temp |= (par->VCLK3NumeratorHigh & ~0x0F);
1129*4882a593Smuzhiyun vga_wgfx(NULL, 0x8F, temp);
1130*4882a593Smuzhiyun }
1131*4882a593Smuzhiyun vga_wgfx(NULL, 0x9F, par->VCLK3Denominator);
1132*4882a593Smuzhiyun }
1133*4882a593Smuzhiyun
1134*4882a593Smuzhiyun if (par->biosMode)
1135*4882a593Smuzhiyun vga_wcrt(NULL, 0x23, par->biosMode);
1136*4882a593Smuzhiyun
1137*4882a593Smuzhiyun vga_wgfx(NULL, 0x93, 0xc0); /* Gives 5x faster framebuffer writes !!! */
1138*4882a593Smuzhiyun
1139*4882a593Smuzhiyun /* Program vertical extension register */
1140*4882a593Smuzhiyun if (info->fix.accel == FB_ACCEL_NEOMAGIC_NM2200 ||
1141*4882a593Smuzhiyun info->fix.accel == FB_ACCEL_NEOMAGIC_NM2230 ||
1142*4882a593Smuzhiyun info->fix.accel == FB_ACCEL_NEOMAGIC_NM2360 ||
1143*4882a593Smuzhiyun info->fix.accel == FB_ACCEL_NEOMAGIC_NM2380) {
1144*4882a593Smuzhiyun vga_wcrt(NULL, 0x70, par->VerticalExt);
1145*4882a593Smuzhiyun }
1146*4882a593Smuzhiyun
1147*4882a593Smuzhiyun vgaHWProtect(0); /* Turn on screen */
1148*4882a593Smuzhiyun
1149*4882a593Smuzhiyun /* Calling this also locks offset registers required in update_start */
1150*4882a593Smuzhiyun neoLock(&par->state);
1151*4882a593Smuzhiyun
1152*4882a593Smuzhiyun info->fix.line_length =
1153*4882a593Smuzhiyun info->var.xres_virtual * (info->var.bits_per_pixel >> 3);
1154*4882a593Smuzhiyun
1155*4882a593Smuzhiyun switch (info->fix.accel) {
1156*4882a593Smuzhiyun case FB_ACCEL_NEOMAGIC_NM2200:
1157*4882a593Smuzhiyun case FB_ACCEL_NEOMAGIC_NM2230:
1158*4882a593Smuzhiyun case FB_ACCEL_NEOMAGIC_NM2360:
1159*4882a593Smuzhiyun case FB_ACCEL_NEOMAGIC_NM2380:
1160*4882a593Smuzhiyun neo2200_accel_init(info, &info->var);
1161*4882a593Smuzhiyun break;
1162*4882a593Smuzhiyun default:
1163*4882a593Smuzhiyun break;
1164*4882a593Smuzhiyun }
1165*4882a593Smuzhiyun return 0;
1166*4882a593Smuzhiyun }
1167*4882a593Smuzhiyun
1168*4882a593Smuzhiyun /*
1169*4882a593Smuzhiyun * Pan or Wrap the Display
1170*4882a593Smuzhiyun */
neofb_pan_display(struct fb_var_screeninfo * var,struct fb_info * info)1171*4882a593Smuzhiyun static int neofb_pan_display(struct fb_var_screeninfo *var,
1172*4882a593Smuzhiyun struct fb_info *info)
1173*4882a593Smuzhiyun {
1174*4882a593Smuzhiyun struct neofb_par *par = info->par;
1175*4882a593Smuzhiyun struct vgastate *state = &par->state;
1176*4882a593Smuzhiyun int oldExtCRTDispAddr;
1177*4882a593Smuzhiyun int Base;
1178*4882a593Smuzhiyun
1179*4882a593Smuzhiyun DBG("neofb_update_start");
1180*4882a593Smuzhiyun
1181*4882a593Smuzhiyun Base = (var->yoffset * info->var.xres_virtual + var->xoffset) >> 2;
1182*4882a593Smuzhiyun Base *= (info->var.bits_per_pixel + 7) / 8;
1183*4882a593Smuzhiyun
1184*4882a593Smuzhiyun neoUnlock();
1185*4882a593Smuzhiyun
1186*4882a593Smuzhiyun /*
1187*4882a593Smuzhiyun * These are the generic starting address registers.
1188*4882a593Smuzhiyun */
1189*4882a593Smuzhiyun vga_wcrt(state->vgabase, 0x0C, (Base & 0x00FF00) >> 8);
1190*4882a593Smuzhiyun vga_wcrt(state->vgabase, 0x0D, (Base & 0x00FF));
1191*4882a593Smuzhiyun
1192*4882a593Smuzhiyun /*
1193*4882a593Smuzhiyun * Make sure we don't clobber some other bits that might already
1194*4882a593Smuzhiyun * have been set. NOTE: NM2200 has a writable bit 3, but it shouldn't
1195*4882a593Smuzhiyun * be needed.
1196*4882a593Smuzhiyun */
1197*4882a593Smuzhiyun oldExtCRTDispAddr = vga_rgfx(NULL, 0x0E);
1198*4882a593Smuzhiyun vga_wgfx(state->vgabase, 0x0E, (((Base >> 16) & 0x0f) | (oldExtCRTDispAddr & 0xf0)));
1199*4882a593Smuzhiyun
1200*4882a593Smuzhiyun neoLock(state);
1201*4882a593Smuzhiyun
1202*4882a593Smuzhiyun return 0;
1203*4882a593Smuzhiyun }
1204*4882a593Smuzhiyun
neofb_setcolreg(u_int regno,u_int red,u_int green,u_int blue,u_int transp,struct fb_info * fb)1205*4882a593Smuzhiyun static int neofb_setcolreg(u_int regno, u_int red, u_int green, u_int blue,
1206*4882a593Smuzhiyun u_int transp, struct fb_info *fb)
1207*4882a593Smuzhiyun {
1208*4882a593Smuzhiyun if (regno >= fb->cmap.len || regno > 255)
1209*4882a593Smuzhiyun return -EINVAL;
1210*4882a593Smuzhiyun
1211*4882a593Smuzhiyun if (fb->var.bits_per_pixel <= 8) {
1212*4882a593Smuzhiyun outb(regno, 0x3c8);
1213*4882a593Smuzhiyun
1214*4882a593Smuzhiyun outb(red >> 10, 0x3c9);
1215*4882a593Smuzhiyun outb(green >> 10, 0x3c9);
1216*4882a593Smuzhiyun outb(blue >> 10, 0x3c9);
1217*4882a593Smuzhiyun } else if (regno < 16) {
1218*4882a593Smuzhiyun switch (fb->var.bits_per_pixel) {
1219*4882a593Smuzhiyun case 16:
1220*4882a593Smuzhiyun ((u32 *) fb->pseudo_palette)[regno] =
1221*4882a593Smuzhiyun ((red & 0xf800)) | ((green & 0xfc00) >> 5) |
1222*4882a593Smuzhiyun ((blue & 0xf800) >> 11);
1223*4882a593Smuzhiyun break;
1224*4882a593Smuzhiyun case 24:
1225*4882a593Smuzhiyun ((u32 *) fb->pseudo_palette)[regno] =
1226*4882a593Smuzhiyun ((red & 0xff00) << 8) | ((green & 0xff00)) |
1227*4882a593Smuzhiyun ((blue & 0xff00) >> 8);
1228*4882a593Smuzhiyun break;
1229*4882a593Smuzhiyun #ifdef NO_32BIT_SUPPORT_YET
1230*4882a593Smuzhiyun case 32:
1231*4882a593Smuzhiyun ((u32 *) fb->pseudo_palette)[regno] =
1232*4882a593Smuzhiyun ((transp & 0xff00) << 16) | ((red & 0xff00) << 8) |
1233*4882a593Smuzhiyun ((green & 0xff00)) | ((blue & 0xff00) >> 8);
1234*4882a593Smuzhiyun break;
1235*4882a593Smuzhiyun #endif
1236*4882a593Smuzhiyun default:
1237*4882a593Smuzhiyun return 1;
1238*4882a593Smuzhiyun }
1239*4882a593Smuzhiyun }
1240*4882a593Smuzhiyun
1241*4882a593Smuzhiyun return 0;
1242*4882a593Smuzhiyun }
1243*4882a593Smuzhiyun
1244*4882a593Smuzhiyun /*
1245*4882a593Smuzhiyun * (Un)Blank the display.
1246*4882a593Smuzhiyun */
neofb_blank(int blank_mode,struct fb_info * info)1247*4882a593Smuzhiyun static int neofb_blank(int blank_mode, struct fb_info *info)
1248*4882a593Smuzhiyun {
1249*4882a593Smuzhiyun /*
1250*4882a593Smuzhiyun * Blank the screen if blank_mode != 0, else unblank.
1251*4882a593Smuzhiyun * Return 0 if blanking succeeded, != 0 if un-/blanking failed due to
1252*4882a593Smuzhiyun * e.g. a video mode which doesn't support it. Implements VESA suspend
1253*4882a593Smuzhiyun * and powerdown modes for monitors, and backlight control on LCDs.
1254*4882a593Smuzhiyun * blank_mode == 0: unblanked (backlight on)
1255*4882a593Smuzhiyun * blank_mode == 1: blank (backlight on)
1256*4882a593Smuzhiyun * blank_mode == 2: suspend vsync (backlight off)
1257*4882a593Smuzhiyun * blank_mode == 3: suspend hsync (backlight off)
1258*4882a593Smuzhiyun * blank_mode == 4: powerdown (backlight off)
1259*4882a593Smuzhiyun *
1260*4882a593Smuzhiyun * wms...Enable VESA DPMS compatible powerdown mode
1261*4882a593Smuzhiyun * run "setterm -powersave powerdown" to take advantage
1262*4882a593Smuzhiyun */
1263*4882a593Smuzhiyun struct neofb_par *par = info->par;
1264*4882a593Smuzhiyun int seqflags, lcdflags, dpmsflags, reg, tmpdisp;
1265*4882a593Smuzhiyun
1266*4882a593Smuzhiyun /*
1267*4882a593Smuzhiyun * Read back the register bits related to display configuration. They might
1268*4882a593Smuzhiyun * have been changed underneath the driver via Fn key stroke.
1269*4882a593Smuzhiyun */
1270*4882a593Smuzhiyun neoUnlock();
1271*4882a593Smuzhiyun tmpdisp = vga_rgfx(NULL, 0x20) & 0x03;
1272*4882a593Smuzhiyun neoLock(&par->state);
1273*4882a593Smuzhiyun
1274*4882a593Smuzhiyun /* In case we blank the screen, we want to store the possibly new
1275*4882a593Smuzhiyun * configuration in the driver. During un-blank, we re-apply this setting,
1276*4882a593Smuzhiyun * since the LCD bit will be cleared in order to switch off the backlight.
1277*4882a593Smuzhiyun */
1278*4882a593Smuzhiyun if (par->PanelDispCntlRegRead) {
1279*4882a593Smuzhiyun par->PanelDispCntlReg1 = tmpdisp;
1280*4882a593Smuzhiyun }
1281*4882a593Smuzhiyun par->PanelDispCntlRegRead = !blank_mode;
1282*4882a593Smuzhiyun
1283*4882a593Smuzhiyun switch (blank_mode) {
1284*4882a593Smuzhiyun case FB_BLANK_POWERDOWN: /* powerdown - both sync lines down */
1285*4882a593Smuzhiyun seqflags = VGA_SR01_SCREEN_OFF; /* Disable sequencer */
1286*4882a593Smuzhiyun lcdflags = 0; /* LCD off */
1287*4882a593Smuzhiyun dpmsflags = NEO_GR01_SUPPRESS_HSYNC |
1288*4882a593Smuzhiyun NEO_GR01_SUPPRESS_VSYNC;
1289*4882a593Smuzhiyun #ifdef CONFIG_TOSHIBA
1290*4882a593Smuzhiyun /* Do we still need this ? */
1291*4882a593Smuzhiyun /* attempt to turn off backlight on toshiba; also turns off external */
1292*4882a593Smuzhiyun {
1293*4882a593Smuzhiyun SMMRegisters regs;
1294*4882a593Smuzhiyun
1295*4882a593Smuzhiyun regs.eax = 0xff00; /* HCI_SET */
1296*4882a593Smuzhiyun regs.ebx = 0x0002; /* HCI_BACKLIGHT */
1297*4882a593Smuzhiyun regs.ecx = 0x0000; /* HCI_DISABLE */
1298*4882a593Smuzhiyun tosh_smm(®s);
1299*4882a593Smuzhiyun }
1300*4882a593Smuzhiyun #endif
1301*4882a593Smuzhiyun break;
1302*4882a593Smuzhiyun case FB_BLANK_HSYNC_SUSPEND: /* hsync off */
1303*4882a593Smuzhiyun seqflags = VGA_SR01_SCREEN_OFF; /* Disable sequencer */
1304*4882a593Smuzhiyun lcdflags = 0; /* LCD off */
1305*4882a593Smuzhiyun dpmsflags = NEO_GR01_SUPPRESS_HSYNC;
1306*4882a593Smuzhiyun break;
1307*4882a593Smuzhiyun case FB_BLANK_VSYNC_SUSPEND: /* vsync off */
1308*4882a593Smuzhiyun seqflags = VGA_SR01_SCREEN_OFF; /* Disable sequencer */
1309*4882a593Smuzhiyun lcdflags = 0; /* LCD off */
1310*4882a593Smuzhiyun dpmsflags = NEO_GR01_SUPPRESS_VSYNC;
1311*4882a593Smuzhiyun break;
1312*4882a593Smuzhiyun case FB_BLANK_NORMAL: /* just blank screen (backlight stays on) */
1313*4882a593Smuzhiyun seqflags = VGA_SR01_SCREEN_OFF; /* Disable sequencer */
1314*4882a593Smuzhiyun /*
1315*4882a593Smuzhiyun * During a blank operation with the LID shut, we might store "LCD off"
1316*4882a593Smuzhiyun * by mistake. Due to timing issues, the BIOS may switch the lights
1317*4882a593Smuzhiyun * back on, and we turn it back off once we "unblank".
1318*4882a593Smuzhiyun *
1319*4882a593Smuzhiyun * So here is an attempt to implement ">=" - if we are in the process
1320*4882a593Smuzhiyun * of unblanking, and the LCD bit is unset in the driver but set in the
1321*4882a593Smuzhiyun * register, we must keep it.
1322*4882a593Smuzhiyun */
1323*4882a593Smuzhiyun lcdflags = ((par->PanelDispCntlReg1 | tmpdisp) & 0x02); /* LCD normal */
1324*4882a593Smuzhiyun dpmsflags = 0x00; /* no hsync/vsync suppression */
1325*4882a593Smuzhiyun break;
1326*4882a593Smuzhiyun case FB_BLANK_UNBLANK: /* unblank */
1327*4882a593Smuzhiyun seqflags = 0; /* Enable sequencer */
1328*4882a593Smuzhiyun lcdflags = ((par->PanelDispCntlReg1 | tmpdisp) & 0x02); /* LCD normal */
1329*4882a593Smuzhiyun dpmsflags = 0x00; /* no hsync/vsync suppression */
1330*4882a593Smuzhiyun #ifdef CONFIG_TOSHIBA
1331*4882a593Smuzhiyun /* Do we still need this ? */
1332*4882a593Smuzhiyun /* attempt to re-enable backlight/external on toshiba */
1333*4882a593Smuzhiyun {
1334*4882a593Smuzhiyun SMMRegisters regs;
1335*4882a593Smuzhiyun
1336*4882a593Smuzhiyun regs.eax = 0xff00; /* HCI_SET */
1337*4882a593Smuzhiyun regs.ebx = 0x0002; /* HCI_BACKLIGHT */
1338*4882a593Smuzhiyun regs.ecx = 0x0001; /* HCI_ENABLE */
1339*4882a593Smuzhiyun tosh_smm(®s);
1340*4882a593Smuzhiyun }
1341*4882a593Smuzhiyun #endif
1342*4882a593Smuzhiyun break;
1343*4882a593Smuzhiyun default: /* Anything else we don't understand; return 1 to tell
1344*4882a593Smuzhiyun * fb_blank we didn't aactually do anything */
1345*4882a593Smuzhiyun return 1;
1346*4882a593Smuzhiyun }
1347*4882a593Smuzhiyun
1348*4882a593Smuzhiyun neoUnlock();
1349*4882a593Smuzhiyun reg = (vga_rseq(NULL, 0x01) & ~0x20) | seqflags;
1350*4882a593Smuzhiyun vga_wseq(NULL, 0x01, reg);
1351*4882a593Smuzhiyun reg = (vga_rgfx(NULL, 0x20) & ~0x02) | lcdflags;
1352*4882a593Smuzhiyun vga_wgfx(NULL, 0x20, reg);
1353*4882a593Smuzhiyun reg = (vga_rgfx(NULL, 0x01) & ~0xF0) | 0x80 | dpmsflags;
1354*4882a593Smuzhiyun vga_wgfx(NULL, 0x01, reg);
1355*4882a593Smuzhiyun neoLock(&par->state);
1356*4882a593Smuzhiyun return 0;
1357*4882a593Smuzhiyun }
1358*4882a593Smuzhiyun
1359*4882a593Smuzhiyun static void
neo2200_fillrect(struct fb_info * info,const struct fb_fillrect * rect)1360*4882a593Smuzhiyun neo2200_fillrect(struct fb_info *info, const struct fb_fillrect *rect)
1361*4882a593Smuzhiyun {
1362*4882a593Smuzhiyun struct neofb_par *par = info->par;
1363*4882a593Smuzhiyun u_long dst, rop;
1364*4882a593Smuzhiyun
1365*4882a593Smuzhiyun dst = rect->dx + rect->dy * info->var.xres_virtual;
1366*4882a593Smuzhiyun rop = rect->rop ? 0x060000 : 0x0c0000;
1367*4882a593Smuzhiyun
1368*4882a593Smuzhiyun neo2200_wait_fifo(info, 4);
1369*4882a593Smuzhiyun
1370*4882a593Smuzhiyun /* set blt control */
1371*4882a593Smuzhiyun writel(NEO_BC3_FIFO_EN |
1372*4882a593Smuzhiyun NEO_BC0_SRC_IS_FG | NEO_BC3_SKIP_MAPPING |
1373*4882a593Smuzhiyun // NEO_BC3_DST_XY_ADDR |
1374*4882a593Smuzhiyun // NEO_BC3_SRC_XY_ADDR |
1375*4882a593Smuzhiyun rop, &par->neo2200->bltCntl);
1376*4882a593Smuzhiyun
1377*4882a593Smuzhiyun switch (info->var.bits_per_pixel) {
1378*4882a593Smuzhiyun case 8:
1379*4882a593Smuzhiyun writel(rect->color, &par->neo2200->fgColor);
1380*4882a593Smuzhiyun break;
1381*4882a593Smuzhiyun case 16:
1382*4882a593Smuzhiyun case 24:
1383*4882a593Smuzhiyun writel(((u32 *) (info->pseudo_palette))[rect->color],
1384*4882a593Smuzhiyun &par->neo2200->fgColor);
1385*4882a593Smuzhiyun break;
1386*4882a593Smuzhiyun }
1387*4882a593Smuzhiyun
1388*4882a593Smuzhiyun writel(dst * ((info->var.bits_per_pixel + 7) >> 3),
1389*4882a593Smuzhiyun &par->neo2200->dstStart);
1390*4882a593Smuzhiyun writel((rect->height << 16) | (rect->width & 0xffff),
1391*4882a593Smuzhiyun &par->neo2200->xyExt);
1392*4882a593Smuzhiyun }
1393*4882a593Smuzhiyun
1394*4882a593Smuzhiyun static void
neo2200_copyarea(struct fb_info * info,const struct fb_copyarea * area)1395*4882a593Smuzhiyun neo2200_copyarea(struct fb_info *info, const struct fb_copyarea *area)
1396*4882a593Smuzhiyun {
1397*4882a593Smuzhiyun u32 sx = area->sx, sy = area->sy, dx = area->dx, dy = area->dy;
1398*4882a593Smuzhiyun struct neofb_par *par = info->par;
1399*4882a593Smuzhiyun u_long src, dst, bltCntl;
1400*4882a593Smuzhiyun
1401*4882a593Smuzhiyun bltCntl = NEO_BC3_FIFO_EN | NEO_BC3_SKIP_MAPPING | 0x0C0000;
1402*4882a593Smuzhiyun
1403*4882a593Smuzhiyun if ((dy > sy) || ((dy == sy) && (dx > sx))) {
1404*4882a593Smuzhiyun /* Start with the lower right corner */
1405*4882a593Smuzhiyun sy += (area->height - 1);
1406*4882a593Smuzhiyun dy += (area->height - 1);
1407*4882a593Smuzhiyun sx += (area->width - 1);
1408*4882a593Smuzhiyun dx += (area->width - 1);
1409*4882a593Smuzhiyun
1410*4882a593Smuzhiyun bltCntl |= NEO_BC0_X_DEC | NEO_BC0_DST_Y_DEC | NEO_BC0_SRC_Y_DEC;
1411*4882a593Smuzhiyun }
1412*4882a593Smuzhiyun
1413*4882a593Smuzhiyun src = sx * (info->var.bits_per_pixel >> 3) + sy*info->fix.line_length;
1414*4882a593Smuzhiyun dst = dx * (info->var.bits_per_pixel >> 3) + dy*info->fix.line_length;
1415*4882a593Smuzhiyun
1416*4882a593Smuzhiyun neo2200_wait_fifo(info, 4);
1417*4882a593Smuzhiyun
1418*4882a593Smuzhiyun /* set blt control */
1419*4882a593Smuzhiyun writel(bltCntl, &par->neo2200->bltCntl);
1420*4882a593Smuzhiyun
1421*4882a593Smuzhiyun writel(src, &par->neo2200->srcStart);
1422*4882a593Smuzhiyun writel(dst, &par->neo2200->dstStart);
1423*4882a593Smuzhiyun writel((area->height << 16) | (area->width & 0xffff),
1424*4882a593Smuzhiyun &par->neo2200->xyExt);
1425*4882a593Smuzhiyun }
1426*4882a593Smuzhiyun
1427*4882a593Smuzhiyun static void
neo2200_imageblit(struct fb_info * info,const struct fb_image * image)1428*4882a593Smuzhiyun neo2200_imageblit(struct fb_info *info, const struct fb_image *image)
1429*4882a593Smuzhiyun {
1430*4882a593Smuzhiyun struct neofb_par *par = info->par;
1431*4882a593Smuzhiyun int s_pitch = (image->width * image->depth + 7) >> 3;
1432*4882a593Smuzhiyun int scan_align = info->pixmap.scan_align - 1;
1433*4882a593Smuzhiyun int buf_align = info->pixmap.buf_align - 1;
1434*4882a593Smuzhiyun int bltCntl_flags, d_pitch, data_len;
1435*4882a593Smuzhiyun
1436*4882a593Smuzhiyun // The data is padded for the hardware
1437*4882a593Smuzhiyun d_pitch = (s_pitch + scan_align) & ~scan_align;
1438*4882a593Smuzhiyun data_len = ((d_pitch * image->height) + buf_align) & ~buf_align;
1439*4882a593Smuzhiyun
1440*4882a593Smuzhiyun neo2200_sync(info);
1441*4882a593Smuzhiyun
1442*4882a593Smuzhiyun if (image->depth == 1) {
1443*4882a593Smuzhiyun if (info->var.bits_per_pixel == 24 && image->width < 16) {
1444*4882a593Smuzhiyun /* FIXME. There is a bug with accelerated color-expanded
1445*4882a593Smuzhiyun * transfers in 24 bit mode if the image being transferred
1446*4882a593Smuzhiyun * is less than 16 bits wide. This is due to insufficient
1447*4882a593Smuzhiyun * padding when writing the image. We need to adjust
1448*4882a593Smuzhiyun * struct fb_pixmap. Not yet done. */
1449*4882a593Smuzhiyun cfb_imageblit(info, image);
1450*4882a593Smuzhiyun return;
1451*4882a593Smuzhiyun }
1452*4882a593Smuzhiyun bltCntl_flags = NEO_BC0_SRC_MONO;
1453*4882a593Smuzhiyun } else if (image->depth == info->var.bits_per_pixel) {
1454*4882a593Smuzhiyun bltCntl_flags = 0;
1455*4882a593Smuzhiyun } else {
1456*4882a593Smuzhiyun /* We don't currently support hardware acceleration if image
1457*4882a593Smuzhiyun * depth is different from display */
1458*4882a593Smuzhiyun cfb_imageblit(info, image);
1459*4882a593Smuzhiyun return;
1460*4882a593Smuzhiyun }
1461*4882a593Smuzhiyun
1462*4882a593Smuzhiyun switch (info->var.bits_per_pixel) {
1463*4882a593Smuzhiyun case 8:
1464*4882a593Smuzhiyun writel(image->fg_color, &par->neo2200->fgColor);
1465*4882a593Smuzhiyun writel(image->bg_color, &par->neo2200->bgColor);
1466*4882a593Smuzhiyun break;
1467*4882a593Smuzhiyun case 16:
1468*4882a593Smuzhiyun case 24:
1469*4882a593Smuzhiyun writel(((u32 *) (info->pseudo_palette))[image->fg_color],
1470*4882a593Smuzhiyun &par->neo2200->fgColor);
1471*4882a593Smuzhiyun writel(((u32 *) (info->pseudo_palette))[image->bg_color],
1472*4882a593Smuzhiyun &par->neo2200->bgColor);
1473*4882a593Smuzhiyun break;
1474*4882a593Smuzhiyun }
1475*4882a593Smuzhiyun
1476*4882a593Smuzhiyun writel(NEO_BC0_SYS_TO_VID |
1477*4882a593Smuzhiyun NEO_BC3_SKIP_MAPPING | bltCntl_flags |
1478*4882a593Smuzhiyun // NEO_BC3_DST_XY_ADDR |
1479*4882a593Smuzhiyun 0x0c0000, &par->neo2200->bltCntl);
1480*4882a593Smuzhiyun
1481*4882a593Smuzhiyun writel(0, &par->neo2200->srcStart);
1482*4882a593Smuzhiyun // par->neo2200->dstStart = (image->dy << 16) | (image->dx & 0xffff);
1483*4882a593Smuzhiyun writel(((image->dx & 0xffff) * (info->var.bits_per_pixel >> 3) +
1484*4882a593Smuzhiyun image->dy * info->fix.line_length), &par->neo2200->dstStart);
1485*4882a593Smuzhiyun writel((image->height << 16) | (image->width & 0xffff),
1486*4882a593Smuzhiyun &par->neo2200->xyExt);
1487*4882a593Smuzhiyun
1488*4882a593Smuzhiyun memcpy_toio(par->mmio_vbase + 0x100000, image->data, data_len);
1489*4882a593Smuzhiyun }
1490*4882a593Smuzhiyun
1491*4882a593Smuzhiyun static void
neofb_fillrect(struct fb_info * info,const struct fb_fillrect * rect)1492*4882a593Smuzhiyun neofb_fillrect(struct fb_info *info, const struct fb_fillrect *rect)
1493*4882a593Smuzhiyun {
1494*4882a593Smuzhiyun switch (info->fix.accel) {
1495*4882a593Smuzhiyun case FB_ACCEL_NEOMAGIC_NM2200:
1496*4882a593Smuzhiyun case FB_ACCEL_NEOMAGIC_NM2230:
1497*4882a593Smuzhiyun case FB_ACCEL_NEOMAGIC_NM2360:
1498*4882a593Smuzhiyun case FB_ACCEL_NEOMAGIC_NM2380:
1499*4882a593Smuzhiyun neo2200_fillrect(info, rect);
1500*4882a593Smuzhiyun break;
1501*4882a593Smuzhiyun default:
1502*4882a593Smuzhiyun cfb_fillrect(info, rect);
1503*4882a593Smuzhiyun break;
1504*4882a593Smuzhiyun }
1505*4882a593Smuzhiyun }
1506*4882a593Smuzhiyun
1507*4882a593Smuzhiyun static void
neofb_copyarea(struct fb_info * info,const struct fb_copyarea * area)1508*4882a593Smuzhiyun neofb_copyarea(struct fb_info *info, const struct fb_copyarea *area)
1509*4882a593Smuzhiyun {
1510*4882a593Smuzhiyun switch (info->fix.accel) {
1511*4882a593Smuzhiyun case FB_ACCEL_NEOMAGIC_NM2200:
1512*4882a593Smuzhiyun case FB_ACCEL_NEOMAGIC_NM2230:
1513*4882a593Smuzhiyun case FB_ACCEL_NEOMAGIC_NM2360:
1514*4882a593Smuzhiyun case FB_ACCEL_NEOMAGIC_NM2380:
1515*4882a593Smuzhiyun neo2200_copyarea(info, area);
1516*4882a593Smuzhiyun break;
1517*4882a593Smuzhiyun default:
1518*4882a593Smuzhiyun cfb_copyarea(info, area);
1519*4882a593Smuzhiyun break;
1520*4882a593Smuzhiyun }
1521*4882a593Smuzhiyun }
1522*4882a593Smuzhiyun
1523*4882a593Smuzhiyun static void
neofb_imageblit(struct fb_info * info,const struct fb_image * image)1524*4882a593Smuzhiyun neofb_imageblit(struct fb_info *info, const struct fb_image *image)
1525*4882a593Smuzhiyun {
1526*4882a593Smuzhiyun switch (info->fix.accel) {
1527*4882a593Smuzhiyun case FB_ACCEL_NEOMAGIC_NM2200:
1528*4882a593Smuzhiyun case FB_ACCEL_NEOMAGIC_NM2230:
1529*4882a593Smuzhiyun case FB_ACCEL_NEOMAGIC_NM2360:
1530*4882a593Smuzhiyun case FB_ACCEL_NEOMAGIC_NM2380:
1531*4882a593Smuzhiyun neo2200_imageblit(info, image);
1532*4882a593Smuzhiyun break;
1533*4882a593Smuzhiyun default:
1534*4882a593Smuzhiyun cfb_imageblit(info, image);
1535*4882a593Smuzhiyun break;
1536*4882a593Smuzhiyun }
1537*4882a593Smuzhiyun }
1538*4882a593Smuzhiyun
1539*4882a593Smuzhiyun static int
neofb_sync(struct fb_info * info)1540*4882a593Smuzhiyun neofb_sync(struct fb_info *info)
1541*4882a593Smuzhiyun {
1542*4882a593Smuzhiyun switch (info->fix.accel) {
1543*4882a593Smuzhiyun case FB_ACCEL_NEOMAGIC_NM2200:
1544*4882a593Smuzhiyun case FB_ACCEL_NEOMAGIC_NM2230:
1545*4882a593Smuzhiyun case FB_ACCEL_NEOMAGIC_NM2360:
1546*4882a593Smuzhiyun case FB_ACCEL_NEOMAGIC_NM2380:
1547*4882a593Smuzhiyun neo2200_sync(info);
1548*4882a593Smuzhiyun break;
1549*4882a593Smuzhiyun default:
1550*4882a593Smuzhiyun break;
1551*4882a593Smuzhiyun }
1552*4882a593Smuzhiyun return 0;
1553*4882a593Smuzhiyun }
1554*4882a593Smuzhiyun
1555*4882a593Smuzhiyun /*
1556*4882a593Smuzhiyun static void
1557*4882a593Smuzhiyun neofb_draw_cursor(struct fb_info *info, u8 *dst, u8 *src, unsigned int width)
1558*4882a593Smuzhiyun {
1559*4882a593Smuzhiyun //memset_io(info->sprite.addr, 0xff, 1);
1560*4882a593Smuzhiyun }
1561*4882a593Smuzhiyun
1562*4882a593Smuzhiyun static int
1563*4882a593Smuzhiyun neofb_cursor(struct fb_info *info, struct fb_cursor *cursor)
1564*4882a593Smuzhiyun {
1565*4882a593Smuzhiyun struct neofb_par *par = (struct neofb_par *) info->par;
1566*4882a593Smuzhiyun
1567*4882a593Smuzhiyun * Disable cursor *
1568*4882a593Smuzhiyun write_le32(NEOREG_CURSCNTL, ~NEO_CURS_ENABLE, par);
1569*4882a593Smuzhiyun
1570*4882a593Smuzhiyun if (cursor->set & FB_CUR_SETPOS) {
1571*4882a593Smuzhiyun u32 x = cursor->image.dx;
1572*4882a593Smuzhiyun u32 y = cursor->image.dy;
1573*4882a593Smuzhiyun
1574*4882a593Smuzhiyun info->cursor.image.dx = x;
1575*4882a593Smuzhiyun info->cursor.image.dy = y;
1576*4882a593Smuzhiyun write_le32(NEOREG_CURSX, x, par);
1577*4882a593Smuzhiyun write_le32(NEOREG_CURSY, y, par);
1578*4882a593Smuzhiyun }
1579*4882a593Smuzhiyun
1580*4882a593Smuzhiyun if (cursor->set & FB_CUR_SETSIZE) {
1581*4882a593Smuzhiyun info->cursor.image.height = cursor->image.height;
1582*4882a593Smuzhiyun info->cursor.image.width = cursor->image.width;
1583*4882a593Smuzhiyun }
1584*4882a593Smuzhiyun
1585*4882a593Smuzhiyun if (cursor->set & FB_CUR_SETHOT)
1586*4882a593Smuzhiyun info->cursor.hot = cursor->hot;
1587*4882a593Smuzhiyun
1588*4882a593Smuzhiyun if (cursor->set & FB_CUR_SETCMAP) {
1589*4882a593Smuzhiyun if (cursor->image.depth == 1) {
1590*4882a593Smuzhiyun u32 fg = cursor->image.fg_color;
1591*4882a593Smuzhiyun u32 bg = cursor->image.bg_color;
1592*4882a593Smuzhiyun
1593*4882a593Smuzhiyun info->cursor.image.fg_color = fg;
1594*4882a593Smuzhiyun info->cursor.image.bg_color = bg;
1595*4882a593Smuzhiyun
1596*4882a593Smuzhiyun fg = ((fg & 0xff0000) >> 16) | ((fg & 0xff) << 16) | (fg & 0xff00);
1597*4882a593Smuzhiyun bg = ((bg & 0xff0000) >> 16) | ((bg & 0xff) << 16) | (bg & 0xff00);
1598*4882a593Smuzhiyun write_le32(NEOREG_CURSFGCOLOR, fg, par);
1599*4882a593Smuzhiyun write_le32(NEOREG_CURSBGCOLOR, bg, par);
1600*4882a593Smuzhiyun }
1601*4882a593Smuzhiyun }
1602*4882a593Smuzhiyun
1603*4882a593Smuzhiyun if (cursor->set & FB_CUR_SETSHAPE)
1604*4882a593Smuzhiyun fb_load_cursor_image(info);
1605*4882a593Smuzhiyun
1606*4882a593Smuzhiyun if (info->cursor.enable)
1607*4882a593Smuzhiyun write_le32(NEOREG_CURSCNTL, NEO_CURS_ENABLE, par);
1608*4882a593Smuzhiyun return 0;
1609*4882a593Smuzhiyun }
1610*4882a593Smuzhiyun */
1611*4882a593Smuzhiyun
1612*4882a593Smuzhiyun static const struct fb_ops neofb_ops = {
1613*4882a593Smuzhiyun .owner = THIS_MODULE,
1614*4882a593Smuzhiyun .fb_open = neofb_open,
1615*4882a593Smuzhiyun .fb_release = neofb_release,
1616*4882a593Smuzhiyun .fb_check_var = neofb_check_var,
1617*4882a593Smuzhiyun .fb_set_par = neofb_set_par,
1618*4882a593Smuzhiyun .fb_setcolreg = neofb_setcolreg,
1619*4882a593Smuzhiyun .fb_pan_display = neofb_pan_display,
1620*4882a593Smuzhiyun .fb_blank = neofb_blank,
1621*4882a593Smuzhiyun .fb_sync = neofb_sync,
1622*4882a593Smuzhiyun .fb_fillrect = neofb_fillrect,
1623*4882a593Smuzhiyun .fb_copyarea = neofb_copyarea,
1624*4882a593Smuzhiyun .fb_imageblit = neofb_imageblit,
1625*4882a593Smuzhiyun };
1626*4882a593Smuzhiyun
1627*4882a593Smuzhiyun /* --------------------------------------------------------------------- */
1628*4882a593Smuzhiyun
1629*4882a593Smuzhiyun static struct fb_videomode mode800x480 = {
1630*4882a593Smuzhiyun .xres = 800,
1631*4882a593Smuzhiyun .yres = 480,
1632*4882a593Smuzhiyun .pixclock = 25000,
1633*4882a593Smuzhiyun .left_margin = 88,
1634*4882a593Smuzhiyun .right_margin = 40,
1635*4882a593Smuzhiyun .upper_margin = 23,
1636*4882a593Smuzhiyun .lower_margin = 1,
1637*4882a593Smuzhiyun .hsync_len = 128,
1638*4882a593Smuzhiyun .vsync_len = 4,
1639*4882a593Smuzhiyun .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
1640*4882a593Smuzhiyun .vmode = FB_VMODE_NONINTERLACED
1641*4882a593Smuzhiyun };
1642*4882a593Smuzhiyun
neo_map_mmio(struct fb_info * info,struct pci_dev * dev)1643*4882a593Smuzhiyun static int neo_map_mmio(struct fb_info *info, struct pci_dev *dev)
1644*4882a593Smuzhiyun {
1645*4882a593Smuzhiyun struct neofb_par *par = info->par;
1646*4882a593Smuzhiyun
1647*4882a593Smuzhiyun DBG("neo_map_mmio");
1648*4882a593Smuzhiyun
1649*4882a593Smuzhiyun switch (info->fix.accel) {
1650*4882a593Smuzhiyun case FB_ACCEL_NEOMAGIC_NM2070:
1651*4882a593Smuzhiyun info->fix.mmio_start = pci_resource_start(dev, 0)+
1652*4882a593Smuzhiyun 0x100000;
1653*4882a593Smuzhiyun break;
1654*4882a593Smuzhiyun case FB_ACCEL_NEOMAGIC_NM2090:
1655*4882a593Smuzhiyun case FB_ACCEL_NEOMAGIC_NM2093:
1656*4882a593Smuzhiyun info->fix.mmio_start = pci_resource_start(dev, 0)+
1657*4882a593Smuzhiyun 0x200000;
1658*4882a593Smuzhiyun break;
1659*4882a593Smuzhiyun case FB_ACCEL_NEOMAGIC_NM2160:
1660*4882a593Smuzhiyun case FB_ACCEL_NEOMAGIC_NM2097:
1661*4882a593Smuzhiyun case FB_ACCEL_NEOMAGIC_NM2200:
1662*4882a593Smuzhiyun case FB_ACCEL_NEOMAGIC_NM2230:
1663*4882a593Smuzhiyun case FB_ACCEL_NEOMAGIC_NM2360:
1664*4882a593Smuzhiyun case FB_ACCEL_NEOMAGIC_NM2380:
1665*4882a593Smuzhiyun info->fix.mmio_start = pci_resource_start(dev, 1);
1666*4882a593Smuzhiyun break;
1667*4882a593Smuzhiyun default:
1668*4882a593Smuzhiyun info->fix.mmio_start = pci_resource_start(dev, 0);
1669*4882a593Smuzhiyun }
1670*4882a593Smuzhiyun info->fix.mmio_len = MMIO_SIZE;
1671*4882a593Smuzhiyun
1672*4882a593Smuzhiyun if (!request_mem_region
1673*4882a593Smuzhiyun (info->fix.mmio_start, MMIO_SIZE, "memory mapped I/O")) {
1674*4882a593Smuzhiyun printk("neofb: memory mapped IO in use\n");
1675*4882a593Smuzhiyun return -EBUSY;
1676*4882a593Smuzhiyun }
1677*4882a593Smuzhiyun
1678*4882a593Smuzhiyun par->mmio_vbase = ioremap(info->fix.mmio_start, MMIO_SIZE);
1679*4882a593Smuzhiyun if (!par->mmio_vbase) {
1680*4882a593Smuzhiyun printk("neofb: unable to map memory mapped IO\n");
1681*4882a593Smuzhiyun release_mem_region(info->fix.mmio_start,
1682*4882a593Smuzhiyun info->fix.mmio_len);
1683*4882a593Smuzhiyun return -ENOMEM;
1684*4882a593Smuzhiyun } else
1685*4882a593Smuzhiyun printk(KERN_INFO "neofb: mapped io at %p\n",
1686*4882a593Smuzhiyun par->mmio_vbase);
1687*4882a593Smuzhiyun return 0;
1688*4882a593Smuzhiyun }
1689*4882a593Smuzhiyun
neo_unmap_mmio(struct fb_info * info)1690*4882a593Smuzhiyun static void neo_unmap_mmio(struct fb_info *info)
1691*4882a593Smuzhiyun {
1692*4882a593Smuzhiyun struct neofb_par *par = info->par;
1693*4882a593Smuzhiyun
1694*4882a593Smuzhiyun DBG("neo_unmap_mmio");
1695*4882a593Smuzhiyun
1696*4882a593Smuzhiyun iounmap(par->mmio_vbase);
1697*4882a593Smuzhiyun par->mmio_vbase = NULL;
1698*4882a593Smuzhiyun
1699*4882a593Smuzhiyun release_mem_region(info->fix.mmio_start,
1700*4882a593Smuzhiyun info->fix.mmio_len);
1701*4882a593Smuzhiyun }
1702*4882a593Smuzhiyun
neo_map_video(struct fb_info * info,struct pci_dev * dev,int video_len)1703*4882a593Smuzhiyun static int neo_map_video(struct fb_info *info, struct pci_dev *dev,
1704*4882a593Smuzhiyun int video_len)
1705*4882a593Smuzhiyun {
1706*4882a593Smuzhiyun //unsigned long addr;
1707*4882a593Smuzhiyun struct neofb_par *par = info->par;
1708*4882a593Smuzhiyun
1709*4882a593Smuzhiyun DBG("neo_map_video");
1710*4882a593Smuzhiyun
1711*4882a593Smuzhiyun info->fix.smem_start = pci_resource_start(dev, 0);
1712*4882a593Smuzhiyun info->fix.smem_len = video_len;
1713*4882a593Smuzhiyun
1714*4882a593Smuzhiyun if (!request_mem_region(info->fix.smem_start, info->fix.smem_len,
1715*4882a593Smuzhiyun "frame buffer")) {
1716*4882a593Smuzhiyun printk("neofb: frame buffer in use\n");
1717*4882a593Smuzhiyun return -EBUSY;
1718*4882a593Smuzhiyun }
1719*4882a593Smuzhiyun
1720*4882a593Smuzhiyun info->screen_base =
1721*4882a593Smuzhiyun ioremap_wc(info->fix.smem_start, info->fix.smem_len);
1722*4882a593Smuzhiyun if (!info->screen_base) {
1723*4882a593Smuzhiyun printk("neofb: unable to map screen memory\n");
1724*4882a593Smuzhiyun release_mem_region(info->fix.smem_start,
1725*4882a593Smuzhiyun info->fix.smem_len);
1726*4882a593Smuzhiyun return -ENOMEM;
1727*4882a593Smuzhiyun } else
1728*4882a593Smuzhiyun printk(KERN_INFO "neofb: mapped framebuffer at %p\n",
1729*4882a593Smuzhiyun info->screen_base);
1730*4882a593Smuzhiyun
1731*4882a593Smuzhiyun par->wc_cookie = arch_phys_wc_add(info->fix.smem_start,
1732*4882a593Smuzhiyun pci_resource_len(dev, 0));
1733*4882a593Smuzhiyun
1734*4882a593Smuzhiyun /* Clear framebuffer, it's all white in memory after boot */
1735*4882a593Smuzhiyun memset_io(info->screen_base, 0, info->fix.smem_len);
1736*4882a593Smuzhiyun
1737*4882a593Smuzhiyun /* Allocate Cursor drawing pad.
1738*4882a593Smuzhiyun info->fix.smem_len -= PAGE_SIZE;
1739*4882a593Smuzhiyun addr = info->fix.smem_start + info->fix.smem_len;
1740*4882a593Smuzhiyun write_le32(NEOREG_CURSMEMPOS, ((0x000f & (addr >> 10)) << 8) |
1741*4882a593Smuzhiyun ((0x0ff0 & (addr >> 10)) >> 4), par);
1742*4882a593Smuzhiyun addr = (unsigned long) info->screen_base + info->fix.smem_len;
1743*4882a593Smuzhiyun info->sprite.addr = (u8 *) addr; */
1744*4882a593Smuzhiyun return 0;
1745*4882a593Smuzhiyun }
1746*4882a593Smuzhiyun
neo_unmap_video(struct fb_info * info)1747*4882a593Smuzhiyun static void neo_unmap_video(struct fb_info *info)
1748*4882a593Smuzhiyun {
1749*4882a593Smuzhiyun struct neofb_par *par = info->par;
1750*4882a593Smuzhiyun
1751*4882a593Smuzhiyun DBG("neo_unmap_video");
1752*4882a593Smuzhiyun
1753*4882a593Smuzhiyun arch_phys_wc_del(par->wc_cookie);
1754*4882a593Smuzhiyun iounmap(info->screen_base);
1755*4882a593Smuzhiyun info->screen_base = NULL;
1756*4882a593Smuzhiyun
1757*4882a593Smuzhiyun release_mem_region(info->fix.smem_start,
1758*4882a593Smuzhiyun info->fix.smem_len);
1759*4882a593Smuzhiyun }
1760*4882a593Smuzhiyun
neo_scan_monitor(struct fb_info * info)1761*4882a593Smuzhiyun static int neo_scan_monitor(struct fb_info *info)
1762*4882a593Smuzhiyun {
1763*4882a593Smuzhiyun struct neofb_par *par = info->par;
1764*4882a593Smuzhiyun unsigned char type, display;
1765*4882a593Smuzhiyun int w;
1766*4882a593Smuzhiyun
1767*4882a593Smuzhiyun // Eventually we will have i2c support.
1768*4882a593Smuzhiyun info->monspecs.modedb = kmalloc(sizeof(struct fb_videomode), GFP_KERNEL);
1769*4882a593Smuzhiyun if (!info->monspecs.modedb)
1770*4882a593Smuzhiyun return -ENOMEM;
1771*4882a593Smuzhiyun info->monspecs.modedb_len = 1;
1772*4882a593Smuzhiyun
1773*4882a593Smuzhiyun /* Determine the panel type */
1774*4882a593Smuzhiyun vga_wgfx(NULL, 0x09, 0x26);
1775*4882a593Smuzhiyun type = vga_rgfx(NULL, 0x21);
1776*4882a593Smuzhiyun display = vga_rgfx(NULL, 0x20);
1777*4882a593Smuzhiyun if (!par->internal_display && !par->external_display) {
1778*4882a593Smuzhiyun par->internal_display = display & 2 || !(display & 3) ? 1 : 0;
1779*4882a593Smuzhiyun par->external_display = display & 1;
1780*4882a593Smuzhiyun printk (KERN_INFO "Autodetected %s display\n",
1781*4882a593Smuzhiyun par->internal_display && par->external_display ? "simultaneous" :
1782*4882a593Smuzhiyun par->internal_display ? "internal" : "external");
1783*4882a593Smuzhiyun }
1784*4882a593Smuzhiyun
1785*4882a593Smuzhiyun /* Determine panel width -- used in NeoValidMode. */
1786*4882a593Smuzhiyun w = vga_rgfx(NULL, 0x20);
1787*4882a593Smuzhiyun vga_wgfx(NULL, 0x09, 0x00);
1788*4882a593Smuzhiyun switch ((w & 0x18) >> 3) {
1789*4882a593Smuzhiyun case 0x00:
1790*4882a593Smuzhiyun // 640x480@60
1791*4882a593Smuzhiyun par->NeoPanelWidth = 640;
1792*4882a593Smuzhiyun par->NeoPanelHeight = 480;
1793*4882a593Smuzhiyun memcpy(info->monspecs.modedb, &vesa_modes[3], sizeof(struct fb_videomode));
1794*4882a593Smuzhiyun break;
1795*4882a593Smuzhiyun case 0x01:
1796*4882a593Smuzhiyun par->NeoPanelWidth = 800;
1797*4882a593Smuzhiyun if (par->libretto) {
1798*4882a593Smuzhiyun par->NeoPanelHeight = 480;
1799*4882a593Smuzhiyun memcpy(info->monspecs.modedb, &mode800x480, sizeof(struct fb_videomode));
1800*4882a593Smuzhiyun } else {
1801*4882a593Smuzhiyun // 800x600@60
1802*4882a593Smuzhiyun par->NeoPanelHeight = 600;
1803*4882a593Smuzhiyun memcpy(info->monspecs.modedb, &vesa_modes[8], sizeof(struct fb_videomode));
1804*4882a593Smuzhiyun }
1805*4882a593Smuzhiyun break;
1806*4882a593Smuzhiyun case 0x02:
1807*4882a593Smuzhiyun // 1024x768@60
1808*4882a593Smuzhiyun par->NeoPanelWidth = 1024;
1809*4882a593Smuzhiyun par->NeoPanelHeight = 768;
1810*4882a593Smuzhiyun memcpy(info->monspecs.modedb, &vesa_modes[13], sizeof(struct fb_videomode));
1811*4882a593Smuzhiyun break;
1812*4882a593Smuzhiyun case 0x03:
1813*4882a593Smuzhiyun /* 1280x1024@60 panel support needs to be added */
1814*4882a593Smuzhiyun #ifdef NOT_DONE
1815*4882a593Smuzhiyun par->NeoPanelWidth = 1280;
1816*4882a593Smuzhiyun par->NeoPanelHeight = 1024;
1817*4882a593Smuzhiyun memcpy(info->monspecs.modedb, &vesa_modes[20], sizeof(struct fb_videomode));
1818*4882a593Smuzhiyun break;
1819*4882a593Smuzhiyun #else
1820*4882a593Smuzhiyun printk(KERN_ERR
1821*4882a593Smuzhiyun "neofb: Only 640x480, 800x600/480 and 1024x768 panels are currently supported\n");
1822*4882a593Smuzhiyun kfree(info->monspecs.modedb);
1823*4882a593Smuzhiyun return -1;
1824*4882a593Smuzhiyun #endif
1825*4882a593Smuzhiyun default:
1826*4882a593Smuzhiyun // 640x480@60
1827*4882a593Smuzhiyun par->NeoPanelWidth = 640;
1828*4882a593Smuzhiyun par->NeoPanelHeight = 480;
1829*4882a593Smuzhiyun memcpy(info->monspecs.modedb, &vesa_modes[3], sizeof(struct fb_videomode));
1830*4882a593Smuzhiyun break;
1831*4882a593Smuzhiyun }
1832*4882a593Smuzhiyun
1833*4882a593Smuzhiyun printk(KERN_INFO "Panel is a %dx%d %s %s display\n",
1834*4882a593Smuzhiyun par->NeoPanelWidth,
1835*4882a593Smuzhiyun par->NeoPanelHeight,
1836*4882a593Smuzhiyun (type & 0x02) ? "color" : "monochrome",
1837*4882a593Smuzhiyun (type & 0x10) ? "TFT" : "dual scan");
1838*4882a593Smuzhiyun return 0;
1839*4882a593Smuzhiyun }
1840*4882a593Smuzhiyun
neo_init_hw(struct fb_info * info)1841*4882a593Smuzhiyun static int neo_init_hw(struct fb_info *info)
1842*4882a593Smuzhiyun {
1843*4882a593Smuzhiyun struct neofb_par *par = info->par;
1844*4882a593Smuzhiyun int videoRam = 896;
1845*4882a593Smuzhiyun int maxClock = 65000;
1846*4882a593Smuzhiyun int CursorMem = 1024;
1847*4882a593Smuzhiyun int CursorOff = 0x100;
1848*4882a593Smuzhiyun
1849*4882a593Smuzhiyun DBG("neo_init_hw");
1850*4882a593Smuzhiyun
1851*4882a593Smuzhiyun neoUnlock();
1852*4882a593Smuzhiyun
1853*4882a593Smuzhiyun #if 0
1854*4882a593Smuzhiyun printk(KERN_DEBUG "--- Neo extended register dump ---\n");
1855*4882a593Smuzhiyun for (int w = 0; w < 0x85; w++)
1856*4882a593Smuzhiyun printk(KERN_DEBUG "CR %p: %p\n", (void *) w,
1857*4882a593Smuzhiyun (void *) vga_rcrt(NULL, w));
1858*4882a593Smuzhiyun for (int w = 0; w < 0xC7; w++)
1859*4882a593Smuzhiyun printk(KERN_DEBUG "GR %p: %p\n", (void *) w,
1860*4882a593Smuzhiyun (void *) vga_rgfx(NULL, w));
1861*4882a593Smuzhiyun #endif
1862*4882a593Smuzhiyun switch (info->fix.accel) {
1863*4882a593Smuzhiyun case FB_ACCEL_NEOMAGIC_NM2070:
1864*4882a593Smuzhiyun videoRam = 896;
1865*4882a593Smuzhiyun maxClock = 65000;
1866*4882a593Smuzhiyun break;
1867*4882a593Smuzhiyun case FB_ACCEL_NEOMAGIC_NM2090:
1868*4882a593Smuzhiyun case FB_ACCEL_NEOMAGIC_NM2093:
1869*4882a593Smuzhiyun case FB_ACCEL_NEOMAGIC_NM2097:
1870*4882a593Smuzhiyun videoRam = 1152;
1871*4882a593Smuzhiyun maxClock = 80000;
1872*4882a593Smuzhiyun break;
1873*4882a593Smuzhiyun case FB_ACCEL_NEOMAGIC_NM2160:
1874*4882a593Smuzhiyun videoRam = 2048;
1875*4882a593Smuzhiyun maxClock = 90000;
1876*4882a593Smuzhiyun break;
1877*4882a593Smuzhiyun case FB_ACCEL_NEOMAGIC_NM2200:
1878*4882a593Smuzhiyun videoRam = 2560;
1879*4882a593Smuzhiyun maxClock = 110000;
1880*4882a593Smuzhiyun break;
1881*4882a593Smuzhiyun case FB_ACCEL_NEOMAGIC_NM2230:
1882*4882a593Smuzhiyun videoRam = 3008;
1883*4882a593Smuzhiyun maxClock = 110000;
1884*4882a593Smuzhiyun break;
1885*4882a593Smuzhiyun case FB_ACCEL_NEOMAGIC_NM2360:
1886*4882a593Smuzhiyun videoRam = 4096;
1887*4882a593Smuzhiyun maxClock = 110000;
1888*4882a593Smuzhiyun break;
1889*4882a593Smuzhiyun case FB_ACCEL_NEOMAGIC_NM2380:
1890*4882a593Smuzhiyun videoRam = 6144;
1891*4882a593Smuzhiyun maxClock = 110000;
1892*4882a593Smuzhiyun break;
1893*4882a593Smuzhiyun }
1894*4882a593Smuzhiyun switch (info->fix.accel) {
1895*4882a593Smuzhiyun case FB_ACCEL_NEOMAGIC_NM2070:
1896*4882a593Smuzhiyun case FB_ACCEL_NEOMAGIC_NM2090:
1897*4882a593Smuzhiyun case FB_ACCEL_NEOMAGIC_NM2093:
1898*4882a593Smuzhiyun CursorMem = 2048;
1899*4882a593Smuzhiyun CursorOff = 0x100;
1900*4882a593Smuzhiyun break;
1901*4882a593Smuzhiyun case FB_ACCEL_NEOMAGIC_NM2097:
1902*4882a593Smuzhiyun case FB_ACCEL_NEOMAGIC_NM2160:
1903*4882a593Smuzhiyun CursorMem = 1024;
1904*4882a593Smuzhiyun CursorOff = 0x100;
1905*4882a593Smuzhiyun break;
1906*4882a593Smuzhiyun case FB_ACCEL_NEOMAGIC_NM2200:
1907*4882a593Smuzhiyun case FB_ACCEL_NEOMAGIC_NM2230:
1908*4882a593Smuzhiyun case FB_ACCEL_NEOMAGIC_NM2360:
1909*4882a593Smuzhiyun case FB_ACCEL_NEOMAGIC_NM2380:
1910*4882a593Smuzhiyun CursorMem = 1024;
1911*4882a593Smuzhiyun CursorOff = 0x1000;
1912*4882a593Smuzhiyun
1913*4882a593Smuzhiyun par->neo2200 = (Neo2200 __iomem *) par->mmio_vbase;
1914*4882a593Smuzhiyun break;
1915*4882a593Smuzhiyun }
1916*4882a593Smuzhiyun /*
1917*4882a593Smuzhiyun info->sprite.size = CursorMem;
1918*4882a593Smuzhiyun info->sprite.scan_align = 1;
1919*4882a593Smuzhiyun info->sprite.buf_align = 1;
1920*4882a593Smuzhiyun info->sprite.flags = FB_PIXMAP_IO;
1921*4882a593Smuzhiyun info->sprite.outbuf = neofb_draw_cursor;
1922*4882a593Smuzhiyun */
1923*4882a593Smuzhiyun par->maxClock = maxClock;
1924*4882a593Smuzhiyun par->cursorOff = CursorOff;
1925*4882a593Smuzhiyun return videoRam * 1024;
1926*4882a593Smuzhiyun }
1927*4882a593Smuzhiyun
1928*4882a593Smuzhiyun
neo_alloc_fb_info(struct pci_dev * dev,const struct pci_device_id * id)1929*4882a593Smuzhiyun static struct fb_info *neo_alloc_fb_info(struct pci_dev *dev,
1930*4882a593Smuzhiyun const struct pci_device_id *id)
1931*4882a593Smuzhiyun {
1932*4882a593Smuzhiyun struct fb_info *info;
1933*4882a593Smuzhiyun struct neofb_par *par;
1934*4882a593Smuzhiyun
1935*4882a593Smuzhiyun info = framebuffer_alloc(sizeof(struct neofb_par), &dev->dev);
1936*4882a593Smuzhiyun
1937*4882a593Smuzhiyun if (!info)
1938*4882a593Smuzhiyun return NULL;
1939*4882a593Smuzhiyun
1940*4882a593Smuzhiyun par = info->par;
1941*4882a593Smuzhiyun
1942*4882a593Smuzhiyun info->fix.accel = id->driver_data;
1943*4882a593Smuzhiyun
1944*4882a593Smuzhiyun par->pci_burst = !nopciburst;
1945*4882a593Smuzhiyun par->lcd_stretch = !nostretch;
1946*4882a593Smuzhiyun par->libretto = libretto;
1947*4882a593Smuzhiyun
1948*4882a593Smuzhiyun par->internal_display = internal;
1949*4882a593Smuzhiyun par->external_display = external;
1950*4882a593Smuzhiyun info->flags = FBINFO_DEFAULT | FBINFO_HWACCEL_YPAN;
1951*4882a593Smuzhiyun
1952*4882a593Smuzhiyun switch (info->fix.accel) {
1953*4882a593Smuzhiyun case FB_ACCEL_NEOMAGIC_NM2070:
1954*4882a593Smuzhiyun snprintf(info->fix.id, sizeof(info->fix.id),
1955*4882a593Smuzhiyun "MagicGraph 128");
1956*4882a593Smuzhiyun break;
1957*4882a593Smuzhiyun case FB_ACCEL_NEOMAGIC_NM2090:
1958*4882a593Smuzhiyun snprintf(info->fix.id, sizeof(info->fix.id),
1959*4882a593Smuzhiyun "MagicGraph 128V");
1960*4882a593Smuzhiyun break;
1961*4882a593Smuzhiyun case FB_ACCEL_NEOMAGIC_NM2093:
1962*4882a593Smuzhiyun snprintf(info->fix.id, sizeof(info->fix.id),
1963*4882a593Smuzhiyun "MagicGraph 128ZV");
1964*4882a593Smuzhiyun break;
1965*4882a593Smuzhiyun case FB_ACCEL_NEOMAGIC_NM2097:
1966*4882a593Smuzhiyun snprintf(info->fix.id, sizeof(info->fix.id),
1967*4882a593Smuzhiyun "MagicGraph 128ZV+");
1968*4882a593Smuzhiyun break;
1969*4882a593Smuzhiyun case FB_ACCEL_NEOMAGIC_NM2160:
1970*4882a593Smuzhiyun snprintf(info->fix.id, sizeof(info->fix.id),
1971*4882a593Smuzhiyun "MagicGraph 128XD");
1972*4882a593Smuzhiyun break;
1973*4882a593Smuzhiyun case FB_ACCEL_NEOMAGIC_NM2200:
1974*4882a593Smuzhiyun snprintf(info->fix.id, sizeof(info->fix.id),
1975*4882a593Smuzhiyun "MagicGraph 256AV");
1976*4882a593Smuzhiyun info->flags |= FBINFO_HWACCEL_IMAGEBLIT |
1977*4882a593Smuzhiyun FBINFO_HWACCEL_COPYAREA |
1978*4882a593Smuzhiyun FBINFO_HWACCEL_FILLRECT;
1979*4882a593Smuzhiyun break;
1980*4882a593Smuzhiyun case FB_ACCEL_NEOMAGIC_NM2230:
1981*4882a593Smuzhiyun snprintf(info->fix.id, sizeof(info->fix.id),
1982*4882a593Smuzhiyun "MagicGraph 256AV+");
1983*4882a593Smuzhiyun info->flags |= FBINFO_HWACCEL_IMAGEBLIT |
1984*4882a593Smuzhiyun FBINFO_HWACCEL_COPYAREA |
1985*4882a593Smuzhiyun FBINFO_HWACCEL_FILLRECT;
1986*4882a593Smuzhiyun break;
1987*4882a593Smuzhiyun case FB_ACCEL_NEOMAGIC_NM2360:
1988*4882a593Smuzhiyun snprintf(info->fix.id, sizeof(info->fix.id),
1989*4882a593Smuzhiyun "MagicGraph 256ZX");
1990*4882a593Smuzhiyun info->flags |= FBINFO_HWACCEL_IMAGEBLIT |
1991*4882a593Smuzhiyun FBINFO_HWACCEL_COPYAREA |
1992*4882a593Smuzhiyun FBINFO_HWACCEL_FILLRECT;
1993*4882a593Smuzhiyun break;
1994*4882a593Smuzhiyun case FB_ACCEL_NEOMAGIC_NM2380:
1995*4882a593Smuzhiyun snprintf(info->fix.id, sizeof(info->fix.id),
1996*4882a593Smuzhiyun "MagicGraph 256XL+");
1997*4882a593Smuzhiyun info->flags |= FBINFO_HWACCEL_IMAGEBLIT |
1998*4882a593Smuzhiyun FBINFO_HWACCEL_COPYAREA |
1999*4882a593Smuzhiyun FBINFO_HWACCEL_FILLRECT;
2000*4882a593Smuzhiyun break;
2001*4882a593Smuzhiyun }
2002*4882a593Smuzhiyun
2003*4882a593Smuzhiyun info->fix.type = FB_TYPE_PACKED_PIXELS;
2004*4882a593Smuzhiyun info->fix.type_aux = 0;
2005*4882a593Smuzhiyun info->fix.xpanstep = 0;
2006*4882a593Smuzhiyun info->fix.ypanstep = 4;
2007*4882a593Smuzhiyun info->fix.ywrapstep = 0;
2008*4882a593Smuzhiyun info->fix.accel = id->driver_data;
2009*4882a593Smuzhiyun
2010*4882a593Smuzhiyun info->fbops = &neofb_ops;
2011*4882a593Smuzhiyun info->pseudo_palette = par->palette;
2012*4882a593Smuzhiyun return info;
2013*4882a593Smuzhiyun }
2014*4882a593Smuzhiyun
neo_free_fb_info(struct fb_info * info)2015*4882a593Smuzhiyun static void neo_free_fb_info(struct fb_info *info)
2016*4882a593Smuzhiyun {
2017*4882a593Smuzhiyun if (info) {
2018*4882a593Smuzhiyun /*
2019*4882a593Smuzhiyun * Free the colourmap
2020*4882a593Smuzhiyun */
2021*4882a593Smuzhiyun fb_dealloc_cmap(&info->cmap);
2022*4882a593Smuzhiyun framebuffer_release(info);
2023*4882a593Smuzhiyun }
2024*4882a593Smuzhiyun }
2025*4882a593Smuzhiyun
2026*4882a593Smuzhiyun /* --------------------------------------------------------------------- */
2027*4882a593Smuzhiyun
neofb_probe(struct pci_dev * dev,const struct pci_device_id * id)2028*4882a593Smuzhiyun static int neofb_probe(struct pci_dev *dev, const struct pci_device_id *id)
2029*4882a593Smuzhiyun {
2030*4882a593Smuzhiyun struct fb_info *info;
2031*4882a593Smuzhiyun u_int h_sync, v_sync;
2032*4882a593Smuzhiyun int video_len, err;
2033*4882a593Smuzhiyun
2034*4882a593Smuzhiyun DBG("neofb_probe");
2035*4882a593Smuzhiyun
2036*4882a593Smuzhiyun err = pci_enable_device(dev);
2037*4882a593Smuzhiyun if (err)
2038*4882a593Smuzhiyun return err;
2039*4882a593Smuzhiyun
2040*4882a593Smuzhiyun err = -ENOMEM;
2041*4882a593Smuzhiyun info = neo_alloc_fb_info(dev, id);
2042*4882a593Smuzhiyun if (!info)
2043*4882a593Smuzhiyun return err;
2044*4882a593Smuzhiyun
2045*4882a593Smuzhiyun err = neo_map_mmio(info, dev);
2046*4882a593Smuzhiyun if (err)
2047*4882a593Smuzhiyun goto err_map_mmio;
2048*4882a593Smuzhiyun
2049*4882a593Smuzhiyun err = neo_scan_monitor(info);
2050*4882a593Smuzhiyun if (err)
2051*4882a593Smuzhiyun goto err_scan_monitor;
2052*4882a593Smuzhiyun
2053*4882a593Smuzhiyun video_len = neo_init_hw(info);
2054*4882a593Smuzhiyun if (video_len < 0) {
2055*4882a593Smuzhiyun err = video_len;
2056*4882a593Smuzhiyun goto err_init_hw;
2057*4882a593Smuzhiyun }
2058*4882a593Smuzhiyun
2059*4882a593Smuzhiyun err = neo_map_video(info, dev, video_len);
2060*4882a593Smuzhiyun if (err)
2061*4882a593Smuzhiyun goto err_init_hw;
2062*4882a593Smuzhiyun
2063*4882a593Smuzhiyun if (!fb_find_mode(&info->var, info, mode_option, NULL, 0,
2064*4882a593Smuzhiyun info->monspecs.modedb, 16)) {
2065*4882a593Smuzhiyun printk(KERN_ERR "neofb: Unable to find usable video mode.\n");
2066*4882a593Smuzhiyun err = -EINVAL;
2067*4882a593Smuzhiyun goto err_map_video;
2068*4882a593Smuzhiyun }
2069*4882a593Smuzhiyun
2070*4882a593Smuzhiyun /*
2071*4882a593Smuzhiyun * Calculate the hsync and vsync frequencies. Note that
2072*4882a593Smuzhiyun * we split the 1e12 constant up so that we can preserve
2073*4882a593Smuzhiyun * the precision and fit the results into 32-bit registers.
2074*4882a593Smuzhiyun * (1953125000 * 512 = 1e12)
2075*4882a593Smuzhiyun */
2076*4882a593Smuzhiyun h_sync = 1953125000 / info->var.pixclock;
2077*4882a593Smuzhiyun h_sync =
2078*4882a593Smuzhiyun h_sync * 512 / (info->var.xres + info->var.left_margin +
2079*4882a593Smuzhiyun info->var.right_margin + info->var.hsync_len);
2080*4882a593Smuzhiyun v_sync =
2081*4882a593Smuzhiyun h_sync / (info->var.yres + info->var.upper_margin +
2082*4882a593Smuzhiyun info->var.lower_margin + info->var.vsync_len);
2083*4882a593Smuzhiyun
2084*4882a593Smuzhiyun printk(KERN_INFO "neofb v" NEOFB_VERSION
2085*4882a593Smuzhiyun ": %dkB VRAM, using %dx%d, %d.%03dkHz, %dHz\n",
2086*4882a593Smuzhiyun info->fix.smem_len >> 10, info->var.xres,
2087*4882a593Smuzhiyun info->var.yres, h_sync / 1000, h_sync % 1000, v_sync);
2088*4882a593Smuzhiyun
2089*4882a593Smuzhiyun err = fb_alloc_cmap(&info->cmap, 256, 0);
2090*4882a593Smuzhiyun if (err < 0)
2091*4882a593Smuzhiyun goto err_map_video;
2092*4882a593Smuzhiyun
2093*4882a593Smuzhiyun err = register_framebuffer(info);
2094*4882a593Smuzhiyun if (err < 0)
2095*4882a593Smuzhiyun goto err_reg_fb;
2096*4882a593Smuzhiyun
2097*4882a593Smuzhiyun fb_info(info, "%s frame buffer device\n", info->fix.id);
2098*4882a593Smuzhiyun
2099*4882a593Smuzhiyun /*
2100*4882a593Smuzhiyun * Our driver data
2101*4882a593Smuzhiyun */
2102*4882a593Smuzhiyun pci_set_drvdata(dev, info);
2103*4882a593Smuzhiyun return 0;
2104*4882a593Smuzhiyun
2105*4882a593Smuzhiyun err_reg_fb:
2106*4882a593Smuzhiyun fb_dealloc_cmap(&info->cmap);
2107*4882a593Smuzhiyun err_map_video:
2108*4882a593Smuzhiyun neo_unmap_video(info);
2109*4882a593Smuzhiyun err_init_hw:
2110*4882a593Smuzhiyun fb_destroy_modedb(info->monspecs.modedb);
2111*4882a593Smuzhiyun err_scan_monitor:
2112*4882a593Smuzhiyun neo_unmap_mmio(info);
2113*4882a593Smuzhiyun err_map_mmio:
2114*4882a593Smuzhiyun neo_free_fb_info(info);
2115*4882a593Smuzhiyun return err;
2116*4882a593Smuzhiyun }
2117*4882a593Smuzhiyun
neofb_remove(struct pci_dev * dev)2118*4882a593Smuzhiyun static void neofb_remove(struct pci_dev *dev)
2119*4882a593Smuzhiyun {
2120*4882a593Smuzhiyun struct fb_info *info = pci_get_drvdata(dev);
2121*4882a593Smuzhiyun
2122*4882a593Smuzhiyun DBG("neofb_remove");
2123*4882a593Smuzhiyun
2124*4882a593Smuzhiyun if (info) {
2125*4882a593Smuzhiyun unregister_framebuffer(info);
2126*4882a593Smuzhiyun
2127*4882a593Smuzhiyun neo_unmap_video(info);
2128*4882a593Smuzhiyun fb_destroy_modedb(info->monspecs.modedb);
2129*4882a593Smuzhiyun neo_unmap_mmio(info);
2130*4882a593Smuzhiyun neo_free_fb_info(info);
2131*4882a593Smuzhiyun }
2132*4882a593Smuzhiyun }
2133*4882a593Smuzhiyun
2134*4882a593Smuzhiyun static const struct pci_device_id neofb_devices[] = {
2135*4882a593Smuzhiyun {PCI_VENDOR_ID_NEOMAGIC, PCI_CHIP_NM2070,
2136*4882a593Smuzhiyun PCI_ANY_ID, PCI_ANY_ID, 0, 0, FB_ACCEL_NEOMAGIC_NM2070},
2137*4882a593Smuzhiyun
2138*4882a593Smuzhiyun {PCI_VENDOR_ID_NEOMAGIC, PCI_CHIP_NM2090,
2139*4882a593Smuzhiyun PCI_ANY_ID, PCI_ANY_ID, 0, 0, FB_ACCEL_NEOMAGIC_NM2090},
2140*4882a593Smuzhiyun
2141*4882a593Smuzhiyun {PCI_VENDOR_ID_NEOMAGIC, PCI_CHIP_NM2093,
2142*4882a593Smuzhiyun PCI_ANY_ID, PCI_ANY_ID, 0, 0, FB_ACCEL_NEOMAGIC_NM2093},
2143*4882a593Smuzhiyun
2144*4882a593Smuzhiyun {PCI_VENDOR_ID_NEOMAGIC, PCI_CHIP_NM2097,
2145*4882a593Smuzhiyun PCI_ANY_ID, PCI_ANY_ID, 0, 0, FB_ACCEL_NEOMAGIC_NM2097},
2146*4882a593Smuzhiyun
2147*4882a593Smuzhiyun {PCI_VENDOR_ID_NEOMAGIC, PCI_CHIP_NM2160,
2148*4882a593Smuzhiyun PCI_ANY_ID, PCI_ANY_ID, 0, 0, FB_ACCEL_NEOMAGIC_NM2160},
2149*4882a593Smuzhiyun
2150*4882a593Smuzhiyun {PCI_VENDOR_ID_NEOMAGIC, PCI_CHIP_NM2200,
2151*4882a593Smuzhiyun PCI_ANY_ID, PCI_ANY_ID, 0, 0, FB_ACCEL_NEOMAGIC_NM2200},
2152*4882a593Smuzhiyun
2153*4882a593Smuzhiyun {PCI_VENDOR_ID_NEOMAGIC, PCI_CHIP_NM2230,
2154*4882a593Smuzhiyun PCI_ANY_ID, PCI_ANY_ID, 0, 0, FB_ACCEL_NEOMAGIC_NM2230},
2155*4882a593Smuzhiyun
2156*4882a593Smuzhiyun {PCI_VENDOR_ID_NEOMAGIC, PCI_CHIP_NM2360,
2157*4882a593Smuzhiyun PCI_ANY_ID, PCI_ANY_ID, 0, 0, FB_ACCEL_NEOMAGIC_NM2360},
2158*4882a593Smuzhiyun
2159*4882a593Smuzhiyun {PCI_VENDOR_ID_NEOMAGIC, PCI_CHIP_NM2380,
2160*4882a593Smuzhiyun PCI_ANY_ID, PCI_ANY_ID, 0, 0, FB_ACCEL_NEOMAGIC_NM2380},
2161*4882a593Smuzhiyun
2162*4882a593Smuzhiyun {0, 0, 0, 0, 0, 0, 0}
2163*4882a593Smuzhiyun };
2164*4882a593Smuzhiyun
2165*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, neofb_devices);
2166*4882a593Smuzhiyun
2167*4882a593Smuzhiyun static struct pci_driver neofb_driver = {
2168*4882a593Smuzhiyun .name = "neofb",
2169*4882a593Smuzhiyun .id_table = neofb_devices,
2170*4882a593Smuzhiyun .probe = neofb_probe,
2171*4882a593Smuzhiyun .remove = neofb_remove,
2172*4882a593Smuzhiyun };
2173*4882a593Smuzhiyun
2174*4882a593Smuzhiyun /* ************************* init in-kernel code ************************** */
2175*4882a593Smuzhiyun
2176*4882a593Smuzhiyun #ifndef MODULE
neofb_setup(char * options)2177*4882a593Smuzhiyun static int __init neofb_setup(char *options)
2178*4882a593Smuzhiyun {
2179*4882a593Smuzhiyun char *this_opt;
2180*4882a593Smuzhiyun
2181*4882a593Smuzhiyun DBG("neofb_setup");
2182*4882a593Smuzhiyun
2183*4882a593Smuzhiyun if (!options || !*options)
2184*4882a593Smuzhiyun return 0;
2185*4882a593Smuzhiyun
2186*4882a593Smuzhiyun while ((this_opt = strsep(&options, ",")) != NULL) {
2187*4882a593Smuzhiyun if (!*this_opt)
2188*4882a593Smuzhiyun continue;
2189*4882a593Smuzhiyun
2190*4882a593Smuzhiyun if (!strncmp(this_opt, "internal", 8))
2191*4882a593Smuzhiyun internal = 1;
2192*4882a593Smuzhiyun else if (!strncmp(this_opt, "external", 8))
2193*4882a593Smuzhiyun external = 1;
2194*4882a593Smuzhiyun else if (!strncmp(this_opt, "nostretch", 9))
2195*4882a593Smuzhiyun nostretch = 1;
2196*4882a593Smuzhiyun else if (!strncmp(this_opt, "nopciburst", 10))
2197*4882a593Smuzhiyun nopciburst = 1;
2198*4882a593Smuzhiyun else if (!strncmp(this_opt, "libretto", 8))
2199*4882a593Smuzhiyun libretto = 1;
2200*4882a593Smuzhiyun else
2201*4882a593Smuzhiyun mode_option = this_opt;
2202*4882a593Smuzhiyun }
2203*4882a593Smuzhiyun return 0;
2204*4882a593Smuzhiyun }
2205*4882a593Smuzhiyun #endif /* MODULE */
2206*4882a593Smuzhiyun
neofb_init(void)2207*4882a593Smuzhiyun static int __init neofb_init(void)
2208*4882a593Smuzhiyun {
2209*4882a593Smuzhiyun #ifndef MODULE
2210*4882a593Smuzhiyun char *option = NULL;
2211*4882a593Smuzhiyun
2212*4882a593Smuzhiyun if (fb_get_options("neofb", &option))
2213*4882a593Smuzhiyun return -ENODEV;
2214*4882a593Smuzhiyun neofb_setup(option);
2215*4882a593Smuzhiyun #endif
2216*4882a593Smuzhiyun return pci_register_driver(&neofb_driver);
2217*4882a593Smuzhiyun }
2218*4882a593Smuzhiyun
2219*4882a593Smuzhiyun module_init(neofb_init);
2220*4882a593Smuzhiyun
2221*4882a593Smuzhiyun #ifdef MODULE
neofb_exit(void)2222*4882a593Smuzhiyun static void __exit neofb_exit(void)
2223*4882a593Smuzhiyun {
2224*4882a593Smuzhiyun pci_unregister_driver(&neofb_driver);
2225*4882a593Smuzhiyun }
2226*4882a593Smuzhiyun
2227*4882a593Smuzhiyun module_exit(neofb_exit);
2228*4882a593Smuzhiyun #endif /* MODULE */
2229