xref: /OK3568_Linux_fs/kernel/drivers/video/fbdev/mx3fb.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2008
4*4882a593Smuzhiyun  * Guennadi Liakhovetski, DENX Software Engineering, <lg@denx.de>
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/module.h>
10*4882a593Smuzhiyun #include <linux/kernel.h>
11*4882a593Smuzhiyun #include <linux/platform_device.h>
12*4882a593Smuzhiyun #include <linux/sched.h>
13*4882a593Smuzhiyun #include <linux/errno.h>
14*4882a593Smuzhiyun #include <linux/string.h>
15*4882a593Smuzhiyun #include <linux/interrupt.h>
16*4882a593Smuzhiyun #include <linux/slab.h>
17*4882a593Smuzhiyun #include <linux/fb.h>
18*4882a593Smuzhiyun #include <linux/delay.h>
19*4882a593Smuzhiyun #include <linux/init.h>
20*4882a593Smuzhiyun #include <linux/ioport.h>
21*4882a593Smuzhiyun #include <linux/dma-mapping.h>
22*4882a593Smuzhiyun #include <linux/dmaengine.h>
23*4882a593Smuzhiyun #include <linux/console.h>
24*4882a593Smuzhiyun #include <linux/clk.h>
25*4882a593Smuzhiyun #include <linux/mutex.h>
26*4882a593Smuzhiyun #include <linux/dma/ipu-dma.h>
27*4882a593Smuzhiyun #include <linux/backlight.h>
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #include <linux/platform_data/dma-imx.h>
30*4882a593Smuzhiyun #include <linux/platform_data/video-mx3fb.h>
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #include <asm/io.h>
33*4882a593Smuzhiyun #include <linux/uaccess.h>
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #define MX3FB_NAME		"mx3_sdc_fb"
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #define MX3FB_REG_OFFSET	0xB4
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun /* SDC Registers */
40*4882a593Smuzhiyun #define SDC_COM_CONF		(0xB4 - MX3FB_REG_OFFSET)
41*4882a593Smuzhiyun #define SDC_GW_CTRL		(0xB8 - MX3FB_REG_OFFSET)
42*4882a593Smuzhiyun #define SDC_FG_POS		(0xBC - MX3FB_REG_OFFSET)
43*4882a593Smuzhiyun #define SDC_BG_POS		(0xC0 - MX3FB_REG_OFFSET)
44*4882a593Smuzhiyun #define SDC_CUR_POS		(0xC4 - MX3FB_REG_OFFSET)
45*4882a593Smuzhiyun #define SDC_PWM_CTRL		(0xC8 - MX3FB_REG_OFFSET)
46*4882a593Smuzhiyun #define SDC_CUR_MAP		(0xCC - MX3FB_REG_OFFSET)
47*4882a593Smuzhiyun #define SDC_HOR_CONF		(0xD0 - MX3FB_REG_OFFSET)
48*4882a593Smuzhiyun #define SDC_VER_CONF		(0xD4 - MX3FB_REG_OFFSET)
49*4882a593Smuzhiyun #define SDC_SHARP_CONF_1	(0xD8 - MX3FB_REG_OFFSET)
50*4882a593Smuzhiyun #define SDC_SHARP_CONF_2	(0xDC - MX3FB_REG_OFFSET)
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun /* Register bits */
53*4882a593Smuzhiyun #define SDC_COM_TFT_COLOR	0x00000001UL
54*4882a593Smuzhiyun #define SDC_COM_FG_EN		0x00000010UL
55*4882a593Smuzhiyun #define SDC_COM_GWSEL		0x00000020UL
56*4882a593Smuzhiyun #define SDC_COM_GLB_A		0x00000040UL
57*4882a593Smuzhiyun #define SDC_COM_KEY_COLOR_G	0x00000080UL
58*4882a593Smuzhiyun #define SDC_COM_BG_EN		0x00000200UL
59*4882a593Smuzhiyun #define SDC_COM_SHARP		0x00001000UL
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun #define SDC_V_SYNC_WIDTH_L	0x00000001UL
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun /* Display Interface registers */
64*4882a593Smuzhiyun #define DI_DISP_IF_CONF		(0x0124 - MX3FB_REG_OFFSET)
65*4882a593Smuzhiyun #define DI_DISP_SIG_POL		(0x0128 - MX3FB_REG_OFFSET)
66*4882a593Smuzhiyun #define DI_SER_DISP1_CONF	(0x012C - MX3FB_REG_OFFSET)
67*4882a593Smuzhiyun #define DI_SER_DISP2_CONF	(0x0130 - MX3FB_REG_OFFSET)
68*4882a593Smuzhiyun #define DI_HSP_CLK_PER		(0x0134 - MX3FB_REG_OFFSET)
69*4882a593Smuzhiyun #define DI_DISP0_TIME_CONF_1	(0x0138 - MX3FB_REG_OFFSET)
70*4882a593Smuzhiyun #define DI_DISP0_TIME_CONF_2	(0x013C - MX3FB_REG_OFFSET)
71*4882a593Smuzhiyun #define DI_DISP0_TIME_CONF_3	(0x0140 - MX3FB_REG_OFFSET)
72*4882a593Smuzhiyun #define DI_DISP1_TIME_CONF_1	(0x0144 - MX3FB_REG_OFFSET)
73*4882a593Smuzhiyun #define DI_DISP1_TIME_CONF_2	(0x0148 - MX3FB_REG_OFFSET)
74*4882a593Smuzhiyun #define DI_DISP1_TIME_CONF_3	(0x014C - MX3FB_REG_OFFSET)
75*4882a593Smuzhiyun #define DI_DISP2_TIME_CONF_1	(0x0150 - MX3FB_REG_OFFSET)
76*4882a593Smuzhiyun #define DI_DISP2_TIME_CONF_2	(0x0154 - MX3FB_REG_OFFSET)
77*4882a593Smuzhiyun #define DI_DISP2_TIME_CONF_3	(0x0158 - MX3FB_REG_OFFSET)
78*4882a593Smuzhiyun #define DI_DISP3_TIME_CONF	(0x015C - MX3FB_REG_OFFSET)
79*4882a593Smuzhiyun #define DI_DISP0_DB0_MAP	(0x0160 - MX3FB_REG_OFFSET)
80*4882a593Smuzhiyun #define DI_DISP0_DB1_MAP	(0x0164 - MX3FB_REG_OFFSET)
81*4882a593Smuzhiyun #define DI_DISP0_DB2_MAP	(0x0168 - MX3FB_REG_OFFSET)
82*4882a593Smuzhiyun #define DI_DISP0_CB0_MAP	(0x016C - MX3FB_REG_OFFSET)
83*4882a593Smuzhiyun #define DI_DISP0_CB1_MAP	(0x0170 - MX3FB_REG_OFFSET)
84*4882a593Smuzhiyun #define DI_DISP0_CB2_MAP	(0x0174 - MX3FB_REG_OFFSET)
85*4882a593Smuzhiyun #define DI_DISP1_DB0_MAP	(0x0178 - MX3FB_REG_OFFSET)
86*4882a593Smuzhiyun #define DI_DISP1_DB1_MAP	(0x017C - MX3FB_REG_OFFSET)
87*4882a593Smuzhiyun #define DI_DISP1_DB2_MAP	(0x0180 - MX3FB_REG_OFFSET)
88*4882a593Smuzhiyun #define DI_DISP1_CB0_MAP	(0x0184 - MX3FB_REG_OFFSET)
89*4882a593Smuzhiyun #define DI_DISP1_CB1_MAP	(0x0188 - MX3FB_REG_OFFSET)
90*4882a593Smuzhiyun #define DI_DISP1_CB2_MAP	(0x018C - MX3FB_REG_OFFSET)
91*4882a593Smuzhiyun #define DI_DISP2_DB0_MAP	(0x0190 - MX3FB_REG_OFFSET)
92*4882a593Smuzhiyun #define DI_DISP2_DB1_MAP	(0x0194 - MX3FB_REG_OFFSET)
93*4882a593Smuzhiyun #define DI_DISP2_DB2_MAP	(0x0198 - MX3FB_REG_OFFSET)
94*4882a593Smuzhiyun #define DI_DISP2_CB0_MAP	(0x019C - MX3FB_REG_OFFSET)
95*4882a593Smuzhiyun #define DI_DISP2_CB1_MAP	(0x01A0 - MX3FB_REG_OFFSET)
96*4882a593Smuzhiyun #define DI_DISP2_CB2_MAP	(0x01A4 - MX3FB_REG_OFFSET)
97*4882a593Smuzhiyun #define DI_DISP3_B0_MAP		(0x01A8 - MX3FB_REG_OFFSET)
98*4882a593Smuzhiyun #define DI_DISP3_B1_MAP		(0x01AC - MX3FB_REG_OFFSET)
99*4882a593Smuzhiyun #define DI_DISP3_B2_MAP		(0x01B0 - MX3FB_REG_OFFSET)
100*4882a593Smuzhiyun #define DI_DISP_ACC_CC		(0x01B4 - MX3FB_REG_OFFSET)
101*4882a593Smuzhiyun #define DI_DISP_LLA_CONF	(0x01B8 - MX3FB_REG_OFFSET)
102*4882a593Smuzhiyun #define DI_DISP_LLA_DATA	(0x01BC - MX3FB_REG_OFFSET)
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun /* DI_DISP_SIG_POL bits */
105*4882a593Smuzhiyun #define DI_D3_VSYNC_POL_SHIFT		28
106*4882a593Smuzhiyun #define DI_D3_HSYNC_POL_SHIFT		27
107*4882a593Smuzhiyun #define DI_D3_DRDY_SHARP_POL_SHIFT	26
108*4882a593Smuzhiyun #define DI_D3_CLK_POL_SHIFT		25
109*4882a593Smuzhiyun #define DI_D3_DATA_POL_SHIFT		24
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun /* DI_DISP_IF_CONF bits */
112*4882a593Smuzhiyun #define DI_D3_CLK_IDLE_SHIFT		26
113*4882a593Smuzhiyun #define DI_D3_CLK_SEL_SHIFT		25
114*4882a593Smuzhiyun #define DI_D3_DATAMSK_SHIFT		24
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun enum ipu_panel {
117*4882a593Smuzhiyun 	IPU_PANEL_SHARP_TFT,
118*4882a593Smuzhiyun 	IPU_PANEL_TFT,
119*4882a593Smuzhiyun };
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun struct ipu_di_signal_cfg {
122*4882a593Smuzhiyun 	unsigned datamask_en:1;
123*4882a593Smuzhiyun 	unsigned clksel_en:1;
124*4882a593Smuzhiyun 	unsigned clkidle_en:1;
125*4882a593Smuzhiyun 	unsigned data_pol:1;	/* true = inverted */
126*4882a593Smuzhiyun 	unsigned clk_pol:1;	/* true = rising edge */
127*4882a593Smuzhiyun 	unsigned enable_pol:1;
128*4882a593Smuzhiyun 	unsigned Hsync_pol:1;	/* true = active high */
129*4882a593Smuzhiyun 	unsigned Vsync_pol:1;
130*4882a593Smuzhiyun };
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun static const struct fb_videomode mx3fb_modedb[] = {
133*4882a593Smuzhiyun 	{
134*4882a593Smuzhiyun 		/* 240x320 @ 60 Hz */
135*4882a593Smuzhiyun 		.name		= "Sharp-QVGA",
136*4882a593Smuzhiyun 		.refresh	= 60,
137*4882a593Smuzhiyun 		.xres		= 240,
138*4882a593Smuzhiyun 		.yres		= 320,
139*4882a593Smuzhiyun 		.pixclock	= 185925,
140*4882a593Smuzhiyun 		.left_margin	= 9,
141*4882a593Smuzhiyun 		.right_margin	= 16,
142*4882a593Smuzhiyun 		.upper_margin	= 7,
143*4882a593Smuzhiyun 		.lower_margin	= 9,
144*4882a593Smuzhiyun 		.hsync_len	= 1,
145*4882a593Smuzhiyun 		.vsync_len	= 1,
146*4882a593Smuzhiyun 		.sync		= FB_SYNC_HOR_HIGH_ACT | FB_SYNC_SHARP_MODE |
147*4882a593Smuzhiyun 				  FB_SYNC_CLK_INVERT | FB_SYNC_DATA_INVERT |
148*4882a593Smuzhiyun 				  FB_SYNC_CLK_IDLE_EN,
149*4882a593Smuzhiyun 		.vmode		= FB_VMODE_NONINTERLACED,
150*4882a593Smuzhiyun 		.flag		= 0,
151*4882a593Smuzhiyun 	}, {
152*4882a593Smuzhiyun 		/* 240x33 @ 60 Hz */
153*4882a593Smuzhiyun 		.name		= "Sharp-CLI",
154*4882a593Smuzhiyun 		.refresh	= 60,
155*4882a593Smuzhiyun 		.xres		= 240,
156*4882a593Smuzhiyun 		.yres		= 33,
157*4882a593Smuzhiyun 		.pixclock	= 185925,
158*4882a593Smuzhiyun 		.left_margin	= 9,
159*4882a593Smuzhiyun 		.right_margin	= 16,
160*4882a593Smuzhiyun 		.upper_margin	= 7,
161*4882a593Smuzhiyun 		.lower_margin	= 9 + 287,
162*4882a593Smuzhiyun 		.hsync_len	= 1,
163*4882a593Smuzhiyun 		.vsync_len	= 1,
164*4882a593Smuzhiyun 		.sync		= FB_SYNC_HOR_HIGH_ACT | FB_SYNC_SHARP_MODE |
165*4882a593Smuzhiyun 				  FB_SYNC_CLK_INVERT | FB_SYNC_DATA_INVERT |
166*4882a593Smuzhiyun 				  FB_SYNC_CLK_IDLE_EN,
167*4882a593Smuzhiyun 		.vmode		= FB_VMODE_NONINTERLACED,
168*4882a593Smuzhiyun 		.flag		= 0,
169*4882a593Smuzhiyun 	}, {
170*4882a593Smuzhiyun 		/* 640x480 @ 60 Hz */
171*4882a593Smuzhiyun 		.name		= "NEC-VGA",
172*4882a593Smuzhiyun 		.refresh	= 60,
173*4882a593Smuzhiyun 		.xres		= 640,
174*4882a593Smuzhiyun 		.yres		= 480,
175*4882a593Smuzhiyun 		.pixclock	= 38255,
176*4882a593Smuzhiyun 		.left_margin	= 144,
177*4882a593Smuzhiyun 		.right_margin	= 0,
178*4882a593Smuzhiyun 		.upper_margin	= 34,
179*4882a593Smuzhiyun 		.lower_margin	= 40,
180*4882a593Smuzhiyun 		.hsync_len	= 1,
181*4882a593Smuzhiyun 		.vsync_len	= 1,
182*4882a593Smuzhiyun 		.sync		= FB_SYNC_VERT_HIGH_ACT | FB_SYNC_OE_ACT_HIGH,
183*4882a593Smuzhiyun 		.vmode		= FB_VMODE_NONINTERLACED,
184*4882a593Smuzhiyun 		.flag		= 0,
185*4882a593Smuzhiyun 	}, {
186*4882a593Smuzhiyun 		/* NTSC TV output */
187*4882a593Smuzhiyun 		.name		= "TV-NTSC",
188*4882a593Smuzhiyun 		.refresh	= 60,
189*4882a593Smuzhiyun 		.xres		= 640,
190*4882a593Smuzhiyun 		.yres		= 480,
191*4882a593Smuzhiyun 		.pixclock	= 37538,
192*4882a593Smuzhiyun 		.left_margin	= 38,
193*4882a593Smuzhiyun 		.right_margin	= 858 - 640 - 38 - 3,
194*4882a593Smuzhiyun 		.upper_margin	= 36,
195*4882a593Smuzhiyun 		.lower_margin	= 518 - 480 - 36 - 1,
196*4882a593Smuzhiyun 		.hsync_len	= 3,
197*4882a593Smuzhiyun 		.vsync_len	= 1,
198*4882a593Smuzhiyun 		.sync		= 0,
199*4882a593Smuzhiyun 		.vmode		= FB_VMODE_NONINTERLACED,
200*4882a593Smuzhiyun 		.flag		= 0,
201*4882a593Smuzhiyun 	}, {
202*4882a593Smuzhiyun 		/* PAL TV output */
203*4882a593Smuzhiyun 		.name		= "TV-PAL",
204*4882a593Smuzhiyun 		.refresh	= 50,
205*4882a593Smuzhiyun 		.xres		= 640,
206*4882a593Smuzhiyun 		.yres		= 480,
207*4882a593Smuzhiyun 		.pixclock	= 37538,
208*4882a593Smuzhiyun 		.left_margin	= 38,
209*4882a593Smuzhiyun 		.right_margin	= 960 - 640 - 38 - 32,
210*4882a593Smuzhiyun 		.upper_margin	= 32,
211*4882a593Smuzhiyun 		.lower_margin	= 555 - 480 - 32 - 3,
212*4882a593Smuzhiyun 		.hsync_len	= 32,
213*4882a593Smuzhiyun 		.vsync_len	= 3,
214*4882a593Smuzhiyun 		.sync		= 0,
215*4882a593Smuzhiyun 		.vmode		= FB_VMODE_NONINTERLACED,
216*4882a593Smuzhiyun 		.flag		= 0,
217*4882a593Smuzhiyun 	}, {
218*4882a593Smuzhiyun 		/* TV output VGA mode, 640x480 @ 65 Hz */
219*4882a593Smuzhiyun 		.name		= "TV-VGA",
220*4882a593Smuzhiyun 		.refresh	= 60,
221*4882a593Smuzhiyun 		.xres		= 640,
222*4882a593Smuzhiyun 		.yres		= 480,
223*4882a593Smuzhiyun 		.pixclock	= 40574,
224*4882a593Smuzhiyun 		.left_margin	= 35,
225*4882a593Smuzhiyun 		.right_margin	= 45,
226*4882a593Smuzhiyun 		.upper_margin	= 9,
227*4882a593Smuzhiyun 		.lower_margin	= 1,
228*4882a593Smuzhiyun 		.hsync_len	= 46,
229*4882a593Smuzhiyun 		.vsync_len	= 5,
230*4882a593Smuzhiyun 		.sync		= 0,
231*4882a593Smuzhiyun 		.vmode		= FB_VMODE_NONINTERLACED,
232*4882a593Smuzhiyun 		.flag		= 0,
233*4882a593Smuzhiyun 	},
234*4882a593Smuzhiyun };
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun struct mx3fb_data {
237*4882a593Smuzhiyun 	struct fb_info		*fbi;
238*4882a593Smuzhiyun 	int			backlight_level;
239*4882a593Smuzhiyun 	void __iomem		*reg_base;
240*4882a593Smuzhiyun 	spinlock_t		lock;
241*4882a593Smuzhiyun 	struct device		*dev;
242*4882a593Smuzhiyun 	struct backlight_device	*bl;
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	uint32_t		h_start_width;
245*4882a593Smuzhiyun 	uint32_t		v_start_width;
246*4882a593Smuzhiyun 	enum disp_data_mapping	disp_data_fmt;
247*4882a593Smuzhiyun };
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun struct dma_chan_request {
250*4882a593Smuzhiyun 	struct mx3fb_data	*mx3fb;
251*4882a593Smuzhiyun 	enum ipu_channel	id;
252*4882a593Smuzhiyun };
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun /* MX3 specific framebuffer information. */
255*4882a593Smuzhiyun struct mx3fb_info {
256*4882a593Smuzhiyun 	int				blank;
257*4882a593Smuzhiyun 	enum ipu_channel		ipu_ch;
258*4882a593Smuzhiyun 	uint32_t			cur_ipu_buf;
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	u32				pseudo_palette[16];
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	struct completion		flip_cmpl;
263*4882a593Smuzhiyun 	struct mutex			mutex;	/* Protects fb-ops */
264*4882a593Smuzhiyun 	struct mx3fb_data		*mx3fb;
265*4882a593Smuzhiyun 	struct idmac_channel		*idmac_channel;
266*4882a593Smuzhiyun 	struct dma_async_tx_descriptor	*txd;
267*4882a593Smuzhiyun 	dma_cookie_t			cookie;
268*4882a593Smuzhiyun 	struct scatterlist		sg[2];
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	struct fb_var_screeninfo	cur_var; /* current var info */
271*4882a593Smuzhiyun };
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun static void sdc_set_brightness(struct mx3fb_data *mx3fb, uint8_t value);
274*4882a593Smuzhiyun static u32 sdc_get_brightness(struct mx3fb_data *mx3fb);
275*4882a593Smuzhiyun 
mx3fb_bl_get_brightness(struct backlight_device * bl)276*4882a593Smuzhiyun static int mx3fb_bl_get_brightness(struct backlight_device *bl)
277*4882a593Smuzhiyun {
278*4882a593Smuzhiyun 	struct mx3fb_data *fbd = bl_get_data(bl);
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	return sdc_get_brightness(fbd);
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun 
mx3fb_bl_update_status(struct backlight_device * bl)283*4882a593Smuzhiyun static int mx3fb_bl_update_status(struct backlight_device *bl)
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun 	struct mx3fb_data *fbd = bl_get_data(bl);
286*4882a593Smuzhiyun 	int brightness = bl->props.brightness;
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	if (bl->props.power != FB_BLANK_UNBLANK)
289*4882a593Smuzhiyun 		brightness = 0;
290*4882a593Smuzhiyun 	if (bl->props.fb_blank != FB_BLANK_UNBLANK)
291*4882a593Smuzhiyun 		brightness = 0;
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	fbd->backlight_level = (fbd->backlight_level & ~0xFF) | brightness;
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	sdc_set_brightness(fbd, fbd->backlight_level);
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	return 0;
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun static const struct backlight_ops mx3fb_lcdc_bl_ops = {
301*4882a593Smuzhiyun 	.update_status = mx3fb_bl_update_status,
302*4882a593Smuzhiyun 	.get_brightness = mx3fb_bl_get_brightness,
303*4882a593Smuzhiyun };
304*4882a593Smuzhiyun 
mx3fb_init_backlight(struct mx3fb_data * fbd)305*4882a593Smuzhiyun static void mx3fb_init_backlight(struct mx3fb_data *fbd)
306*4882a593Smuzhiyun {
307*4882a593Smuzhiyun 	struct backlight_properties props;
308*4882a593Smuzhiyun 	struct backlight_device	*bl;
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	if (fbd->bl)
311*4882a593Smuzhiyun 		return;
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	memset(&props, 0, sizeof(struct backlight_properties));
314*4882a593Smuzhiyun 	props.max_brightness = 0xff;
315*4882a593Smuzhiyun 	props.type = BACKLIGHT_RAW;
316*4882a593Smuzhiyun 	sdc_set_brightness(fbd, fbd->backlight_level);
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	bl = backlight_device_register("mx3fb-bl", fbd->dev, fbd,
319*4882a593Smuzhiyun 				       &mx3fb_lcdc_bl_ops, &props);
320*4882a593Smuzhiyun 	if (IS_ERR(bl)) {
321*4882a593Smuzhiyun 		dev_err(fbd->dev, "error %ld on backlight register\n",
322*4882a593Smuzhiyun 				PTR_ERR(bl));
323*4882a593Smuzhiyun 		return;
324*4882a593Smuzhiyun 	}
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	fbd->bl = bl;
327*4882a593Smuzhiyun 	bl->props.power = FB_BLANK_UNBLANK;
328*4882a593Smuzhiyun 	bl->props.fb_blank = FB_BLANK_UNBLANK;
329*4882a593Smuzhiyun 	bl->props.brightness = mx3fb_bl_get_brightness(bl);
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun 
mx3fb_exit_backlight(struct mx3fb_data * fbd)332*4882a593Smuzhiyun static void mx3fb_exit_backlight(struct mx3fb_data *fbd)
333*4882a593Smuzhiyun {
334*4882a593Smuzhiyun 	backlight_device_unregister(fbd->bl);
335*4882a593Smuzhiyun }
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun static void mx3fb_dma_done(void *);
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun /* Used fb-mode and bpp. Can be set on kernel command line, therefore file-static. */
340*4882a593Smuzhiyun static const char *fb_mode;
341*4882a593Smuzhiyun static unsigned long default_bpp = 16;
342*4882a593Smuzhiyun 
mx3fb_read_reg(struct mx3fb_data * mx3fb,unsigned long reg)343*4882a593Smuzhiyun static u32 mx3fb_read_reg(struct mx3fb_data *mx3fb, unsigned long reg)
344*4882a593Smuzhiyun {
345*4882a593Smuzhiyun 	return __raw_readl(mx3fb->reg_base + reg);
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun 
mx3fb_write_reg(struct mx3fb_data * mx3fb,u32 value,unsigned long reg)348*4882a593Smuzhiyun static void mx3fb_write_reg(struct mx3fb_data *mx3fb, u32 value, unsigned long reg)
349*4882a593Smuzhiyun {
350*4882a593Smuzhiyun 	__raw_writel(value, mx3fb->reg_base + reg);
351*4882a593Smuzhiyun }
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun struct di_mapping {
354*4882a593Smuzhiyun 	uint32_t b0, b1, b2;
355*4882a593Smuzhiyun };
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun static const struct di_mapping di_mappings[] = {
358*4882a593Smuzhiyun 	[IPU_DISP_DATA_MAPPING_RGB666] = { 0x0005000f, 0x000b000f, 0x0011000f },
359*4882a593Smuzhiyun 	[IPU_DISP_DATA_MAPPING_RGB565] = { 0x0004003f, 0x000a000f, 0x000f003f },
360*4882a593Smuzhiyun 	[IPU_DISP_DATA_MAPPING_RGB888] = { 0x00070000, 0x000f0000, 0x00170000 },
361*4882a593Smuzhiyun };
362*4882a593Smuzhiyun 
sdc_fb_init(struct mx3fb_info * fbi)363*4882a593Smuzhiyun static void sdc_fb_init(struct mx3fb_info *fbi)
364*4882a593Smuzhiyun {
365*4882a593Smuzhiyun 	struct mx3fb_data *mx3fb = fbi->mx3fb;
366*4882a593Smuzhiyun 	uint32_t reg;
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	reg = mx3fb_read_reg(mx3fb, SDC_COM_CONF);
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	mx3fb_write_reg(mx3fb, reg | SDC_COM_BG_EN, SDC_COM_CONF);
371*4882a593Smuzhiyun }
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun /* Returns enabled flag before uninit */
sdc_fb_uninit(struct mx3fb_info * fbi)374*4882a593Smuzhiyun static uint32_t sdc_fb_uninit(struct mx3fb_info *fbi)
375*4882a593Smuzhiyun {
376*4882a593Smuzhiyun 	struct mx3fb_data *mx3fb = fbi->mx3fb;
377*4882a593Smuzhiyun 	uint32_t reg;
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	reg = mx3fb_read_reg(mx3fb, SDC_COM_CONF);
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	mx3fb_write_reg(mx3fb, reg & ~SDC_COM_BG_EN, SDC_COM_CONF);
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 	return reg & SDC_COM_BG_EN;
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun 
sdc_enable_channel(struct mx3fb_info * mx3_fbi)386*4882a593Smuzhiyun static void sdc_enable_channel(struct mx3fb_info *mx3_fbi)
387*4882a593Smuzhiyun {
388*4882a593Smuzhiyun 	struct mx3fb_data *mx3fb = mx3_fbi->mx3fb;
389*4882a593Smuzhiyun 	struct idmac_channel *ichan = mx3_fbi->idmac_channel;
390*4882a593Smuzhiyun 	struct dma_chan *dma_chan = &ichan->dma_chan;
391*4882a593Smuzhiyun 	unsigned long flags;
392*4882a593Smuzhiyun 	dma_cookie_t cookie;
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	if (mx3_fbi->txd)
395*4882a593Smuzhiyun 		dev_dbg(mx3fb->dev, "mx3fbi %p, desc %p, sg %p\n", mx3_fbi,
396*4882a593Smuzhiyun 			to_tx_desc(mx3_fbi->txd), to_tx_desc(mx3_fbi->txd)->sg);
397*4882a593Smuzhiyun 	else
398*4882a593Smuzhiyun 		dev_dbg(mx3fb->dev, "mx3fbi %p, txd = NULL\n", mx3_fbi);
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 	/* This enables the channel */
401*4882a593Smuzhiyun 	if (mx3_fbi->cookie < 0) {
402*4882a593Smuzhiyun 		mx3_fbi->txd = dmaengine_prep_slave_sg(dma_chan,
403*4882a593Smuzhiyun 		      &mx3_fbi->sg[0], 1, DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT);
404*4882a593Smuzhiyun 		if (!mx3_fbi->txd) {
405*4882a593Smuzhiyun 			dev_err(mx3fb->dev, "Cannot allocate descriptor on %d\n",
406*4882a593Smuzhiyun 				dma_chan->chan_id);
407*4882a593Smuzhiyun 			return;
408*4882a593Smuzhiyun 		}
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun 		mx3_fbi->txd->callback_param	= mx3_fbi->txd;
411*4882a593Smuzhiyun 		mx3_fbi->txd->callback		= mx3fb_dma_done;
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 		cookie = mx3_fbi->txd->tx_submit(mx3_fbi->txd);
414*4882a593Smuzhiyun 		dev_dbg(mx3fb->dev, "%d: Submit %p #%d [%c]\n", __LINE__,
415*4882a593Smuzhiyun 		       mx3_fbi->txd, cookie, list_empty(&ichan->queue) ? '-' : '+');
416*4882a593Smuzhiyun 	} else {
417*4882a593Smuzhiyun 		if (!mx3_fbi->txd || !mx3_fbi->txd->tx_submit) {
418*4882a593Smuzhiyun 			dev_err(mx3fb->dev, "Cannot enable channel %d\n",
419*4882a593Smuzhiyun 				dma_chan->chan_id);
420*4882a593Smuzhiyun 			return;
421*4882a593Smuzhiyun 		}
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 		/* Just re-activate the same buffer */
424*4882a593Smuzhiyun 		dma_async_issue_pending(dma_chan);
425*4882a593Smuzhiyun 		cookie = mx3_fbi->cookie;
426*4882a593Smuzhiyun 		dev_dbg(mx3fb->dev, "%d: Re-submit %p #%d [%c]\n", __LINE__,
427*4882a593Smuzhiyun 		       mx3_fbi->txd, cookie, list_empty(&ichan->queue) ? '-' : '+');
428*4882a593Smuzhiyun 	}
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 	if (cookie >= 0) {
431*4882a593Smuzhiyun 		spin_lock_irqsave(&mx3fb->lock, flags);
432*4882a593Smuzhiyun 		sdc_fb_init(mx3_fbi);
433*4882a593Smuzhiyun 		mx3_fbi->cookie = cookie;
434*4882a593Smuzhiyun 		spin_unlock_irqrestore(&mx3fb->lock, flags);
435*4882a593Smuzhiyun 	}
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	/*
438*4882a593Smuzhiyun 	 * Attention! Without this msleep the channel keeps generating
439*4882a593Smuzhiyun 	 * interrupts. Next sdc_set_brightness() is going to be called
440*4882a593Smuzhiyun 	 * from mx3fb_blank().
441*4882a593Smuzhiyun 	 */
442*4882a593Smuzhiyun 	msleep(2);
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun 
sdc_disable_channel(struct mx3fb_info * mx3_fbi)445*4882a593Smuzhiyun static void sdc_disable_channel(struct mx3fb_info *mx3_fbi)
446*4882a593Smuzhiyun {
447*4882a593Smuzhiyun 	struct mx3fb_data *mx3fb = mx3_fbi->mx3fb;
448*4882a593Smuzhiyun 	uint32_t enabled;
449*4882a593Smuzhiyun 	unsigned long flags;
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 	if (mx3_fbi->txd == NULL)
452*4882a593Smuzhiyun 		return;
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun 	spin_lock_irqsave(&mx3fb->lock, flags);
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 	enabled = sdc_fb_uninit(mx3_fbi);
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 	spin_unlock_irqrestore(&mx3fb->lock, flags);
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 	dmaengine_terminate_all(mx3_fbi->txd->chan);
461*4882a593Smuzhiyun 	mx3_fbi->txd = NULL;
462*4882a593Smuzhiyun 	mx3_fbi->cookie = -EINVAL;
463*4882a593Smuzhiyun }
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun /**
466*4882a593Smuzhiyun  * sdc_set_window_pos() - set window position of the respective plane.
467*4882a593Smuzhiyun  * @mx3fb:	mx3fb context.
468*4882a593Smuzhiyun  * @channel:	IPU DMAC channel ID.
469*4882a593Smuzhiyun  * @x_pos:	X coordinate relative to the top left corner to place window at.
470*4882a593Smuzhiyun  * @y_pos:	Y coordinate relative to the top left corner to place window at.
471*4882a593Smuzhiyun  * @return:	0 on success or negative error code on failure.
472*4882a593Smuzhiyun  */
sdc_set_window_pos(struct mx3fb_data * mx3fb,enum ipu_channel channel,int16_t x_pos,int16_t y_pos)473*4882a593Smuzhiyun static int sdc_set_window_pos(struct mx3fb_data *mx3fb, enum ipu_channel channel,
474*4882a593Smuzhiyun 			      int16_t x_pos, int16_t y_pos)
475*4882a593Smuzhiyun {
476*4882a593Smuzhiyun 	if (channel != IDMAC_SDC_0)
477*4882a593Smuzhiyun 		return -EINVAL;
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun 	x_pos += mx3fb->h_start_width;
480*4882a593Smuzhiyun 	y_pos += mx3fb->v_start_width;
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun 	mx3fb_write_reg(mx3fb, (x_pos << 16) | y_pos, SDC_BG_POS);
483*4882a593Smuzhiyun 	return 0;
484*4882a593Smuzhiyun }
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun /**
487*4882a593Smuzhiyun  * sdc_init_panel() - initialize a synchronous LCD panel.
488*4882a593Smuzhiyun  * @mx3fb:		mx3fb context.
489*4882a593Smuzhiyun  * @panel:		panel type.
490*4882a593Smuzhiyun  * @pixel_clk:		desired pixel clock frequency in Hz.
491*4882a593Smuzhiyun  * @width:		width of panel in pixels.
492*4882a593Smuzhiyun  * @height:		height of panel in pixels.
493*4882a593Smuzhiyun  * @h_start_width:	number of pixel clocks between the HSYNC signal pulse
494*4882a593Smuzhiyun  *			and the start of valid data.
495*4882a593Smuzhiyun  * @h_sync_width:	width of the HSYNC signal in units of pixel clocks.
496*4882a593Smuzhiyun  * @h_end_width:	number of pixel clocks between the end of valid data
497*4882a593Smuzhiyun  *			and the HSYNC signal for next line.
498*4882a593Smuzhiyun  * @v_start_width:	number of lines between the VSYNC signal pulse and the
499*4882a593Smuzhiyun  *			start of valid data.
500*4882a593Smuzhiyun  * @v_sync_width:	width of the VSYNC signal in units of lines
501*4882a593Smuzhiyun  * @v_end_width:	number of lines between the end of valid data and the
502*4882a593Smuzhiyun  *			VSYNC signal for next frame.
503*4882a593Smuzhiyun  * @sig:		bitfield of signal polarities for LCD interface.
504*4882a593Smuzhiyun  * @return:		0 on success or negative error code on failure.
505*4882a593Smuzhiyun  */
sdc_init_panel(struct mx3fb_data * mx3fb,enum ipu_panel panel,uint32_t pixel_clk,uint16_t width,uint16_t height,uint16_t h_start_width,uint16_t h_sync_width,uint16_t h_end_width,uint16_t v_start_width,uint16_t v_sync_width,uint16_t v_end_width,const struct ipu_di_signal_cfg * sig)506*4882a593Smuzhiyun static int sdc_init_panel(struct mx3fb_data *mx3fb, enum ipu_panel panel,
507*4882a593Smuzhiyun 			  uint32_t pixel_clk,
508*4882a593Smuzhiyun 			  uint16_t width, uint16_t height,
509*4882a593Smuzhiyun 			  uint16_t h_start_width, uint16_t h_sync_width,
510*4882a593Smuzhiyun 			  uint16_t h_end_width, uint16_t v_start_width,
511*4882a593Smuzhiyun 			  uint16_t v_sync_width, uint16_t v_end_width,
512*4882a593Smuzhiyun 			  const struct ipu_di_signal_cfg *sig)
513*4882a593Smuzhiyun {
514*4882a593Smuzhiyun 	unsigned long lock_flags;
515*4882a593Smuzhiyun 	uint32_t reg;
516*4882a593Smuzhiyun 	uint32_t old_conf;
517*4882a593Smuzhiyun 	uint32_t div;
518*4882a593Smuzhiyun 	struct clk *ipu_clk;
519*4882a593Smuzhiyun 	const struct di_mapping *map;
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 	dev_dbg(mx3fb->dev, "panel size = %d x %d", width, height);
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun 	if (v_sync_width == 0 || h_sync_width == 0)
524*4882a593Smuzhiyun 		return -EINVAL;
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun 	/* Init panel size and blanking periods */
527*4882a593Smuzhiyun 	reg = ((uint32_t) (h_sync_width - 1) << 26) |
528*4882a593Smuzhiyun 		((uint32_t) (width + h_start_width + h_end_width - 1) << 16);
529*4882a593Smuzhiyun 	mx3fb_write_reg(mx3fb, reg, SDC_HOR_CONF);
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun #ifdef DEBUG
532*4882a593Smuzhiyun 	printk(KERN_CONT " hor_conf %x,", reg);
533*4882a593Smuzhiyun #endif
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun 	reg = ((uint32_t) (v_sync_width - 1) << 26) | SDC_V_SYNC_WIDTH_L |
536*4882a593Smuzhiyun 	    ((uint32_t) (height + v_start_width + v_end_width - 1) << 16);
537*4882a593Smuzhiyun 	mx3fb_write_reg(mx3fb, reg, SDC_VER_CONF);
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun #ifdef DEBUG
540*4882a593Smuzhiyun 	printk(KERN_CONT " ver_conf %x\n", reg);
541*4882a593Smuzhiyun #endif
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun 	mx3fb->h_start_width = h_start_width;
544*4882a593Smuzhiyun 	mx3fb->v_start_width = v_start_width;
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun 	switch (panel) {
547*4882a593Smuzhiyun 	case IPU_PANEL_SHARP_TFT:
548*4882a593Smuzhiyun 		mx3fb_write_reg(mx3fb, 0x00FD0102L, SDC_SHARP_CONF_1);
549*4882a593Smuzhiyun 		mx3fb_write_reg(mx3fb, 0x00F500F4L, SDC_SHARP_CONF_2);
550*4882a593Smuzhiyun 		mx3fb_write_reg(mx3fb, SDC_COM_SHARP | SDC_COM_TFT_COLOR, SDC_COM_CONF);
551*4882a593Smuzhiyun 		break;
552*4882a593Smuzhiyun 	case IPU_PANEL_TFT:
553*4882a593Smuzhiyun 		mx3fb_write_reg(mx3fb, SDC_COM_TFT_COLOR, SDC_COM_CONF);
554*4882a593Smuzhiyun 		break;
555*4882a593Smuzhiyun 	default:
556*4882a593Smuzhiyun 		return -EINVAL;
557*4882a593Smuzhiyun 	}
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 	/* Init clocking */
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun 	/*
562*4882a593Smuzhiyun 	 * Calculate divider: fractional part is 4 bits so simply multiple by
563*4882a593Smuzhiyun 	 * 2^4 to get fractional part, as long as we stay under ~250MHz and on
564*4882a593Smuzhiyun 	 * i.MX31 it (HSP_CLK) is <= 178MHz. Currently 128.267MHz
565*4882a593Smuzhiyun 	 */
566*4882a593Smuzhiyun 	ipu_clk = clk_get(mx3fb->dev, NULL);
567*4882a593Smuzhiyun 	if (!IS_ERR(ipu_clk)) {
568*4882a593Smuzhiyun 		div = clk_get_rate(ipu_clk) * 16 / pixel_clk;
569*4882a593Smuzhiyun 		clk_put(ipu_clk);
570*4882a593Smuzhiyun 	} else {
571*4882a593Smuzhiyun 		div = 0;
572*4882a593Smuzhiyun 	}
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun 	if (div < 0x40) {	/* Divider less than 4 */
575*4882a593Smuzhiyun 		dev_dbg(mx3fb->dev,
576*4882a593Smuzhiyun 			"InitPanel() - Pixel clock divider less than 4\n");
577*4882a593Smuzhiyun 		div = 0x40;
578*4882a593Smuzhiyun 	}
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 	dev_dbg(mx3fb->dev, "pixel clk = %u, divider %u.%u\n",
581*4882a593Smuzhiyun 		pixel_clk, div >> 4, (div & 7) * 125);
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun 	spin_lock_irqsave(&mx3fb->lock, lock_flags);
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun 	/*
586*4882a593Smuzhiyun 	 * DISP3_IF_CLK_DOWN_WR is half the divider value and 2 fraction bits
587*4882a593Smuzhiyun 	 * fewer. Subtract 1 extra from DISP3_IF_CLK_DOWN_WR based on timing
588*4882a593Smuzhiyun 	 * debug. DISP3_IF_CLK_UP_WR is 0
589*4882a593Smuzhiyun 	 */
590*4882a593Smuzhiyun 	mx3fb_write_reg(mx3fb, (((div / 8) - 1) << 22) | div, DI_DISP3_TIME_CONF);
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun 	/* DI settings */
593*4882a593Smuzhiyun 	old_conf = mx3fb_read_reg(mx3fb, DI_DISP_IF_CONF) & 0x78FFFFFF;
594*4882a593Smuzhiyun 	old_conf |= sig->datamask_en << DI_D3_DATAMSK_SHIFT |
595*4882a593Smuzhiyun 		sig->clksel_en << DI_D3_CLK_SEL_SHIFT |
596*4882a593Smuzhiyun 		sig->clkidle_en << DI_D3_CLK_IDLE_SHIFT;
597*4882a593Smuzhiyun 	mx3fb_write_reg(mx3fb, old_conf, DI_DISP_IF_CONF);
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun 	old_conf = mx3fb_read_reg(mx3fb, DI_DISP_SIG_POL) & 0xE0FFFFFF;
600*4882a593Smuzhiyun 	old_conf |= sig->data_pol << DI_D3_DATA_POL_SHIFT |
601*4882a593Smuzhiyun 		sig->clk_pol << DI_D3_CLK_POL_SHIFT |
602*4882a593Smuzhiyun 		sig->enable_pol << DI_D3_DRDY_SHARP_POL_SHIFT |
603*4882a593Smuzhiyun 		sig->Hsync_pol << DI_D3_HSYNC_POL_SHIFT |
604*4882a593Smuzhiyun 		sig->Vsync_pol << DI_D3_VSYNC_POL_SHIFT;
605*4882a593Smuzhiyun 	mx3fb_write_reg(mx3fb, old_conf, DI_DISP_SIG_POL);
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun 	map = &di_mappings[mx3fb->disp_data_fmt];
608*4882a593Smuzhiyun 	mx3fb_write_reg(mx3fb, map->b0, DI_DISP3_B0_MAP);
609*4882a593Smuzhiyun 	mx3fb_write_reg(mx3fb, map->b1, DI_DISP3_B1_MAP);
610*4882a593Smuzhiyun 	mx3fb_write_reg(mx3fb, map->b2, DI_DISP3_B2_MAP);
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 	spin_unlock_irqrestore(&mx3fb->lock, lock_flags);
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun 	dev_dbg(mx3fb->dev, "DI_DISP_IF_CONF = 0x%08X\n",
615*4882a593Smuzhiyun 		mx3fb_read_reg(mx3fb, DI_DISP_IF_CONF));
616*4882a593Smuzhiyun 	dev_dbg(mx3fb->dev, "DI_DISP_SIG_POL = 0x%08X\n",
617*4882a593Smuzhiyun 		mx3fb_read_reg(mx3fb, DI_DISP_SIG_POL));
618*4882a593Smuzhiyun 	dev_dbg(mx3fb->dev, "DI_DISP3_TIME_CONF = 0x%08X\n",
619*4882a593Smuzhiyun 		mx3fb_read_reg(mx3fb, DI_DISP3_TIME_CONF));
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun 	return 0;
622*4882a593Smuzhiyun }
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun /**
625*4882a593Smuzhiyun  * sdc_set_color_key() - set the transparent color key for SDC graphic plane.
626*4882a593Smuzhiyun  * @mx3fb:	mx3fb context.
627*4882a593Smuzhiyun  * @channel:	IPU DMAC channel ID.
628*4882a593Smuzhiyun  * @enable:	boolean to enable or disable color keyl.
629*4882a593Smuzhiyun  * @color_key:	24-bit RGB color to use as transparent color key.
630*4882a593Smuzhiyun  * @return:	0 on success or negative error code on failure.
631*4882a593Smuzhiyun  */
sdc_set_color_key(struct mx3fb_data * mx3fb,enum ipu_channel channel,bool enable,uint32_t color_key)632*4882a593Smuzhiyun static int sdc_set_color_key(struct mx3fb_data *mx3fb, enum ipu_channel channel,
633*4882a593Smuzhiyun 			     bool enable, uint32_t color_key)
634*4882a593Smuzhiyun {
635*4882a593Smuzhiyun 	uint32_t reg, sdc_conf;
636*4882a593Smuzhiyun 	unsigned long lock_flags;
637*4882a593Smuzhiyun 
638*4882a593Smuzhiyun 	spin_lock_irqsave(&mx3fb->lock, lock_flags);
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun 	sdc_conf = mx3fb_read_reg(mx3fb, SDC_COM_CONF);
641*4882a593Smuzhiyun 	if (channel == IDMAC_SDC_0)
642*4882a593Smuzhiyun 		sdc_conf &= ~SDC_COM_GWSEL;
643*4882a593Smuzhiyun 	else
644*4882a593Smuzhiyun 		sdc_conf |= SDC_COM_GWSEL;
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun 	if (enable) {
647*4882a593Smuzhiyun 		reg = mx3fb_read_reg(mx3fb, SDC_GW_CTRL) & 0xFF000000L;
648*4882a593Smuzhiyun 		mx3fb_write_reg(mx3fb, reg | (color_key & 0x00FFFFFFL),
649*4882a593Smuzhiyun 			     SDC_GW_CTRL);
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun 		sdc_conf |= SDC_COM_KEY_COLOR_G;
652*4882a593Smuzhiyun 	} else {
653*4882a593Smuzhiyun 		sdc_conf &= ~SDC_COM_KEY_COLOR_G;
654*4882a593Smuzhiyun 	}
655*4882a593Smuzhiyun 	mx3fb_write_reg(mx3fb, sdc_conf, SDC_COM_CONF);
656*4882a593Smuzhiyun 
657*4882a593Smuzhiyun 	spin_unlock_irqrestore(&mx3fb->lock, lock_flags);
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun 	return 0;
660*4882a593Smuzhiyun }
661*4882a593Smuzhiyun 
662*4882a593Smuzhiyun /**
663*4882a593Smuzhiyun  * sdc_set_global_alpha() - set global alpha blending modes.
664*4882a593Smuzhiyun  * @mx3fb:	mx3fb context.
665*4882a593Smuzhiyun  * @enable:	boolean to enable or disable global alpha blending. If disabled,
666*4882a593Smuzhiyun  *		per pixel blending is used.
667*4882a593Smuzhiyun  * @alpha:	global alpha value.
668*4882a593Smuzhiyun  * @return:	0 on success or negative error code on failure.
669*4882a593Smuzhiyun  */
sdc_set_global_alpha(struct mx3fb_data * mx3fb,bool enable,uint8_t alpha)670*4882a593Smuzhiyun static int sdc_set_global_alpha(struct mx3fb_data *mx3fb, bool enable, uint8_t alpha)
671*4882a593Smuzhiyun {
672*4882a593Smuzhiyun 	uint32_t reg;
673*4882a593Smuzhiyun 	unsigned long lock_flags;
674*4882a593Smuzhiyun 
675*4882a593Smuzhiyun 	spin_lock_irqsave(&mx3fb->lock, lock_flags);
676*4882a593Smuzhiyun 
677*4882a593Smuzhiyun 	if (enable) {
678*4882a593Smuzhiyun 		reg = mx3fb_read_reg(mx3fb, SDC_GW_CTRL) & 0x00FFFFFFL;
679*4882a593Smuzhiyun 		mx3fb_write_reg(mx3fb, reg | ((uint32_t) alpha << 24), SDC_GW_CTRL);
680*4882a593Smuzhiyun 
681*4882a593Smuzhiyun 		reg = mx3fb_read_reg(mx3fb, SDC_COM_CONF);
682*4882a593Smuzhiyun 		mx3fb_write_reg(mx3fb, reg | SDC_COM_GLB_A, SDC_COM_CONF);
683*4882a593Smuzhiyun 	} else {
684*4882a593Smuzhiyun 		reg = mx3fb_read_reg(mx3fb, SDC_COM_CONF);
685*4882a593Smuzhiyun 		mx3fb_write_reg(mx3fb, reg & ~SDC_COM_GLB_A, SDC_COM_CONF);
686*4882a593Smuzhiyun 	}
687*4882a593Smuzhiyun 
688*4882a593Smuzhiyun 	spin_unlock_irqrestore(&mx3fb->lock, lock_flags);
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun 	return 0;
691*4882a593Smuzhiyun }
692*4882a593Smuzhiyun 
sdc_get_brightness(struct mx3fb_data * mx3fb)693*4882a593Smuzhiyun static u32 sdc_get_brightness(struct mx3fb_data *mx3fb)
694*4882a593Smuzhiyun {
695*4882a593Smuzhiyun 	u32 brightness;
696*4882a593Smuzhiyun 
697*4882a593Smuzhiyun 	brightness = mx3fb_read_reg(mx3fb, SDC_PWM_CTRL);
698*4882a593Smuzhiyun 	brightness = (brightness >> 16) & 0xFF;
699*4882a593Smuzhiyun 
700*4882a593Smuzhiyun 	return brightness;
701*4882a593Smuzhiyun }
702*4882a593Smuzhiyun 
sdc_set_brightness(struct mx3fb_data * mx3fb,uint8_t value)703*4882a593Smuzhiyun static void sdc_set_brightness(struct mx3fb_data *mx3fb, uint8_t value)
704*4882a593Smuzhiyun {
705*4882a593Smuzhiyun 	dev_dbg(mx3fb->dev, "%s: value = %d\n", __func__, value);
706*4882a593Smuzhiyun 	/* This might be board-specific */
707*4882a593Smuzhiyun 	mx3fb_write_reg(mx3fb, 0x03000000UL | value << 16, SDC_PWM_CTRL);
708*4882a593Smuzhiyun 	return;
709*4882a593Smuzhiyun }
710*4882a593Smuzhiyun 
bpp_to_pixfmt(int bpp)711*4882a593Smuzhiyun static uint32_t bpp_to_pixfmt(int bpp)
712*4882a593Smuzhiyun {
713*4882a593Smuzhiyun 	uint32_t pixfmt = 0;
714*4882a593Smuzhiyun 	switch (bpp) {
715*4882a593Smuzhiyun 	case 24:
716*4882a593Smuzhiyun 		pixfmt = IPU_PIX_FMT_BGR24;
717*4882a593Smuzhiyun 		break;
718*4882a593Smuzhiyun 	case 32:
719*4882a593Smuzhiyun 		pixfmt = IPU_PIX_FMT_BGR32;
720*4882a593Smuzhiyun 		break;
721*4882a593Smuzhiyun 	case 16:
722*4882a593Smuzhiyun 		pixfmt = IPU_PIX_FMT_RGB565;
723*4882a593Smuzhiyun 		break;
724*4882a593Smuzhiyun 	}
725*4882a593Smuzhiyun 	return pixfmt;
726*4882a593Smuzhiyun }
727*4882a593Smuzhiyun 
728*4882a593Smuzhiyun static int mx3fb_blank(int blank, struct fb_info *fbi);
729*4882a593Smuzhiyun static int mx3fb_map_video_memory(struct fb_info *fbi, unsigned int mem_len,
730*4882a593Smuzhiyun 				  bool lock);
731*4882a593Smuzhiyun static int mx3fb_unmap_video_memory(struct fb_info *fbi);
732*4882a593Smuzhiyun 
733*4882a593Smuzhiyun /**
734*4882a593Smuzhiyun  * mx3fb_set_fix() - set fixed framebuffer parameters from variable settings.
735*4882a593Smuzhiyun  * @info:	framebuffer information pointer
736*4882a593Smuzhiyun  * @return:	0 on success or negative error code on failure.
737*4882a593Smuzhiyun  */
mx3fb_set_fix(struct fb_info * fbi)738*4882a593Smuzhiyun static int mx3fb_set_fix(struct fb_info *fbi)
739*4882a593Smuzhiyun {
740*4882a593Smuzhiyun 	struct fb_fix_screeninfo *fix = &fbi->fix;
741*4882a593Smuzhiyun 	struct fb_var_screeninfo *var = &fbi->var;
742*4882a593Smuzhiyun 
743*4882a593Smuzhiyun 	strncpy(fix->id, "DISP3 BG", 8);
744*4882a593Smuzhiyun 
745*4882a593Smuzhiyun 	fix->line_length = var->xres_virtual * var->bits_per_pixel / 8;
746*4882a593Smuzhiyun 
747*4882a593Smuzhiyun 	fix->type = FB_TYPE_PACKED_PIXELS;
748*4882a593Smuzhiyun 	fix->accel = FB_ACCEL_NONE;
749*4882a593Smuzhiyun 	fix->visual = FB_VISUAL_TRUECOLOR;
750*4882a593Smuzhiyun 	fix->xpanstep = 1;
751*4882a593Smuzhiyun 	fix->ypanstep = 1;
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun 	return 0;
754*4882a593Smuzhiyun }
755*4882a593Smuzhiyun 
mx3fb_dma_done(void * arg)756*4882a593Smuzhiyun static void mx3fb_dma_done(void *arg)
757*4882a593Smuzhiyun {
758*4882a593Smuzhiyun 	struct idmac_tx_desc *tx_desc = to_tx_desc(arg);
759*4882a593Smuzhiyun 	struct dma_chan *chan = tx_desc->txd.chan;
760*4882a593Smuzhiyun 	struct idmac_channel *ichannel = to_idmac_chan(chan);
761*4882a593Smuzhiyun 	struct mx3fb_data *mx3fb = ichannel->client;
762*4882a593Smuzhiyun 	struct mx3fb_info *mx3_fbi = mx3fb->fbi->par;
763*4882a593Smuzhiyun 
764*4882a593Smuzhiyun 	dev_dbg(mx3fb->dev, "irq %d callback\n", ichannel->eof_irq);
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun 	/* We only need one interrupt, it will be re-enabled as needed */
767*4882a593Smuzhiyun 	disable_irq_nosync(ichannel->eof_irq);
768*4882a593Smuzhiyun 
769*4882a593Smuzhiyun 	complete(&mx3_fbi->flip_cmpl);
770*4882a593Smuzhiyun }
771*4882a593Smuzhiyun 
mx3fb_must_set_par(struct fb_info * fbi)772*4882a593Smuzhiyun static bool mx3fb_must_set_par(struct fb_info *fbi)
773*4882a593Smuzhiyun {
774*4882a593Smuzhiyun 	struct mx3fb_info *mx3_fbi = fbi->par;
775*4882a593Smuzhiyun 	struct fb_var_screeninfo old_var = mx3_fbi->cur_var;
776*4882a593Smuzhiyun 	struct fb_var_screeninfo new_var = fbi->var;
777*4882a593Smuzhiyun 
778*4882a593Smuzhiyun 	if ((fbi->var.activate & FB_ACTIVATE_FORCE) &&
779*4882a593Smuzhiyun 	    (fbi->var.activate & FB_ACTIVATE_MASK) == FB_ACTIVATE_NOW)
780*4882a593Smuzhiyun 		return true;
781*4882a593Smuzhiyun 
782*4882a593Smuzhiyun 	/*
783*4882a593Smuzhiyun 	 * Ignore xoffset and yoffset update,
784*4882a593Smuzhiyun 	 * because pan display handles this case.
785*4882a593Smuzhiyun 	 */
786*4882a593Smuzhiyun 	old_var.xoffset = new_var.xoffset;
787*4882a593Smuzhiyun 	old_var.yoffset = new_var.yoffset;
788*4882a593Smuzhiyun 
789*4882a593Smuzhiyun 	return !!memcmp(&old_var, &new_var, sizeof(struct fb_var_screeninfo));
790*4882a593Smuzhiyun }
791*4882a593Smuzhiyun 
__set_par(struct fb_info * fbi,bool lock)792*4882a593Smuzhiyun static int __set_par(struct fb_info *fbi, bool lock)
793*4882a593Smuzhiyun {
794*4882a593Smuzhiyun 	u32 mem_len, cur_xoffset, cur_yoffset;
795*4882a593Smuzhiyun 	struct ipu_di_signal_cfg sig_cfg;
796*4882a593Smuzhiyun 	enum ipu_panel mode = IPU_PANEL_TFT;
797*4882a593Smuzhiyun 	struct mx3fb_info *mx3_fbi = fbi->par;
798*4882a593Smuzhiyun 	struct mx3fb_data *mx3fb = mx3_fbi->mx3fb;
799*4882a593Smuzhiyun 	struct idmac_channel *ichan = mx3_fbi->idmac_channel;
800*4882a593Smuzhiyun 	struct idmac_video_param *video = &ichan->params.video;
801*4882a593Smuzhiyun 	struct scatterlist *sg = mx3_fbi->sg;
802*4882a593Smuzhiyun 
803*4882a593Smuzhiyun 	/* Total cleanup */
804*4882a593Smuzhiyun 	if (mx3_fbi->txd)
805*4882a593Smuzhiyun 		sdc_disable_channel(mx3_fbi);
806*4882a593Smuzhiyun 
807*4882a593Smuzhiyun 	mx3fb_set_fix(fbi);
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun 	mem_len = fbi->var.yres_virtual * fbi->fix.line_length;
810*4882a593Smuzhiyun 	if (mem_len > fbi->fix.smem_len) {
811*4882a593Smuzhiyun 		if (fbi->fix.smem_start)
812*4882a593Smuzhiyun 			mx3fb_unmap_video_memory(fbi);
813*4882a593Smuzhiyun 
814*4882a593Smuzhiyun 		if (mx3fb_map_video_memory(fbi, mem_len, lock) < 0)
815*4882a593Smuzhiyun 			return -ENOMEM;
816*4882a593Smuzhiyun 	}
817*4882a593Smuzhiyun 
818*4882a593Smuzhiyun 	sg_init_table(&sg[0], 1);
819*4882a593Smuzhiyun 	sg_init_table(&sg[1], 1);
820*4882a593Smuzhiyun 
821*4882a593Smuzhiyun 	sg_dma_address(&sg[0]) = fbi->fix.smem_start;
822*4882a593Smuzhiyun 	sg_set_page(&sg[0], virt_to_page(fbi->screen_base),
823*4882a593Smuzhiyun 		    fbi->fix.smem_len,
824*4882a593Smuzhiyun 		    offset_in_page(fbi->screen_base));
825*4882a593Smuzhiyun 
826*4882a593Smuzhiyun 	if (mx3_fbi->ipu_ch == IDMAC_SDC_0) {
827*4882a593Smuzhiyun 		memset(&sig_cfg, 0, sizeof(sig_cfg));
828*4882a593Smuzhiyun 		if (fbi->var.sync & FB_SYNC_HOR_HIGH_ACT)
829*4882a593Smuzhiyun 			sig_cfg.Hsync_pol = true;
830*4882a593Smuzhiyun 		if (fbi->var.sync & FB_SYNC_VERT_HIGH_ACT)
831*4882a593Smuzhiyun 			sig_cfg.Vsync_pol = true;
832*4882a593Smuzhiyun 		if (fbi->var.sync & FB_SYNC_CLK_INVERT)
833*4882a593Smuzhiyun 			sig_cfg.clk_pol = true;
834*4882a593Smuzhiyun 		if (fbi->var.sync & FB_SYNC_DATA_INVERT)
835*4882a593Smuzhiyun 			sig_cfg.data_pol = true;
836*4882a593Smuzhiyun 		if (fbi->var.sync & FB_SYNC_OE_ACT_HIGH)
837*4882a593Smuzhiyun 			sig_cfg.enable_pol = true;
838*4882a593Smuzhiyun 		if (fbi->var.sync & FB_SYNC_CLK_IDLE_EN)
839*4882a593Smuzhiyun 			sig_cfg.clkidle_en = true;
840*4882a593Smuzhiyun 		if (fbi->var.sync & FB_SYNC_CLK_SEL_EN)
841*4882a593Smuzhiyun 			sig_cfg.clksel_en = true;
842*4882a593Smuzhiyun 		if (fbi->var.sync & FB_SYNC_SHARP_MODE)
843*4882a593Smuzhiyun 			mode = IPU_PANEL_SHARP_TFT;
844*4882a593Smuzhiyun 
845*4882a593Smuzhiyun 		dev_dbg(fbi->device, "pixclock = %u Hz\n",
846*4882a593Smuzhiyun 			(u32) (PICOS2KHZ(fbi->var.pixclock) * 1000UL));
847*4882a593Smuzhiyun 
848*4882a593Smuzhiyun 		if (sdc_init_panel(mx3fb, mode,
849*4882a593Smuzhiyun 				   (PICOS2KHZ(fbi->var.pixclock)) * 1000UL,
850*4882a593Smuzhiyun 				   fbi->var.xres, fbi->var.yres,
851*4882a593Smuzhiyun 				   fbi->var.left_margin,
852*4882a593Smuzhiyun 				   fbi->var.hsync_len,
853*4882a593Smuzhiyun 				   fbi->var.right_margin +
854*4882a593Smuzhiyun 				   fbi->var.hsync_len,
855*4882a593Smuzhiyun 				   fbi->var.upper_margin,
856*4882a593Smuzhiyun 				   fbi->var.vsync_len,
857*4882a593Smuzhiyun 				   fbi->var.lower_margin +
858*4882a593Smuzhiyun 				   fbi->var.vsync_len, &sig_cfg) != 0) {
859*4882a593Smuzhiyun 			dev_err(fbi->device,
860*4882a593Smuzhiyun 				"mx3fb: Error initializing panel.\n");
861*4882a593Smuzhiyun 			return -EINVAL;
862*4882a593Smuzhiyun 		}
863*4882a593Smuzhiyun 	}
864*4882a593Smuzhiyun 
865*4882a593Smuzhiyun 	sdc_set_window_pos(mx3fb, mx3_fbi->ipu_ch, 0, 0);
866*4882a593Smuzhiyun 
867*4882a593Smuzhiyun 	mx3_fbi->cur_ipu_buf	= 0;
868*4882a593Smuzhiyun 
869*4882a593Smuzhiyun 	video->out_pixel_fmt	= bpp_to_pixfmt(fbi->var.bits_per_pixel);
870*4882a593Smuzhiyun 	video->out_width	= fbi->var.xres;
871*4882a593Smuzhiyun 	video->out_height	= fbi->var.yres;
872*4882a593Smuzhiyun 	video->out_stride	= fbi->var.xres_virtual;
873*4882a593Smuzhiyun 
874*4882a593Smuzhiyun 	if (mx3_fbi->blank == FB_BLANK_UNBLANK) {
875*4882a593Smuzhiyun 		sdc_enable_channel(mx3_fbi);
876*4882a593Smuzhiyun 		/*
877*4882a593Smuzhiyun 		 * sg[0] points to fb smem_start address
878*4882a593Smuzhiyun 		 * and is actually active in controller.
879*4882a593Smuzhiyun 		 */
880*4882a593Smuzhiyun 		mx3_fbi->cur_var.xoffset = 0;
881*4882a593Smuzhiyun 		mx3_fbi->cur_var.yoffset = 0;
882*4882a593Smuzhiyun 	}
883*4882a593Smuzhiyun 
884*4882a593Smuzhiyun 	/*
885*4882a593Smuzhiyun 	 * Preserve xoffset and yoffest in case they are
886*4882a593Smuzhiyun 	 * inactive in controller as fb is blanked.
887*4882a593Smuzhiyun 	 */
888*4882a593Smuzhiyun 	cur_xoffset = mx3_fbi->cur_var.xoffset;
889*4882a593Smuzhiyun 	cur_yoffset = mx3_fbi->cur_var.yoffset;
890*4882a593Smuzhiyun 	mx3_fbi->cur_var = fbi->var;
891*4882a593Smuzhiyun 	mx3_fbi->cur_var.xoffset = cur_xoffset;
892*4882a593Smuzhiyun 	mx3_fbi->cur_var.yoffset = cur_yoffset;
893*4882a593Smuzhiyun 
894*4882a593Smuzhiyun 	return 0;
895*4882a593Smuzhiyun }
896*4882a593Smuzhiyun 
897*4882a593Smuzhiyun /**
898*4882a593Smuzhiyun  * mx3fb_set_par() - set framebuffer parameters and change the operating mode.
899*4882a593Smuzhiyun  * @fbi:	framebuffer information pointer.
900*4882a593Smuzhiyun  * @return:	0 on success or negative error code on failure.
901*4882a593Smuzhiyun  */
mx3fb_set_par(struct fb_info * fbi)902*4882a593Smuzhiyun static int mx3fb_set_par(struct fb_info *fbi)
903*4882a593Smuzhiyun {
904*4882a593Smuzhiyun 	struct mx3fb_info *mx3_fbi = fbi->par;
905*4882a593Smuzhiyun 	struct mx3fb_data *mx3fb = mx3_fbi->mx3fb;
906*4882a593Smuzhiyun 	struct idmac_channel *ichan = mx3_fbi->idmac_channel;
907*4882a593Smuzhiyun 	int ret;
908*4882a593Smuzhiyun 
909*4882a593Smuzhiyun 	dev_dbg(mx3fb->dev, "%s [%c]\n", __func__, list_empty(&ichan->queue) ? '-' : '+');
910*4882a593Smuzhiyun 
911*4882a593Smuzhiyun 	mutex_lock(&mx3_fbi->mutex);
912*4882a593Smuzhiyun 
913*4882a593Smuzhiyun 	ret = mx3fb_must_set_par(fbi) ? __set_par(fbi, true) : 0;
914*4882a593Smuzhiyun 
915*4882a593Smuzhiyun 	mutex_unlock(&mx3_fbi->mutex);
916*4882a593Smuzhiyun 
917*4882a593Smuzhiyun 	return ret;
918*4882a593Smuzhiyun }
919*4882a593Smuzhiyun 
920*4882a593Smuzhiyun /**
921*4882a593Smuzhiyun  * mx3fb_check_var() - check and adjust framebuffer variable parameters.
922*4882a593Smuzhiyun  * @var:	framebuffer variable parameters
923*4882a593Smuzhiyun  * @fbi:	framebuffer information pointer
924*4882a593Smuzhiyun  */
mx3fb_check_var(struct fb_var_screeninfo * var,struct fb_info * fbi)925*4882a593Smuzhiyun static int mx3fb_check_var(struct fb_var_screeninfo *var, struct fb_info *fbi)
926*4882a593Smuzhiyun {
927*4882a593Smuzhiyun 	struct mx3fb_info *mx3_fbi = fbi->par;
928*4882a593Smuzhiyun 	u32 vtotal;
929*4882a593Smuzhiyun 	u32 htotal;
930*4882a593Smuzhiyun 
931*4882a593Smuzhiyun 	dev_dbg(fbi->device, "%s\n", __func__);
932*4882a593Smuzhiyun 
933*4882a593Smuzhiyun 	if (var->xres_virtual < var->xres)
934*4882a593Smuzhiyun 		var->xres_virtual = var->xres;
935*4882a593Smuzhiyun 	if (var->yres_virtual < var->yres)
936*4882a593Smuzhiyun 		var->yres_virtual = var->yres;
937*4882a593Smuzhiyun 
938*4882a593Smuzhiyun 	if ((var->bits_per_pixel != 32) && (var->bits_per_pixel != 24) &&
939*4882a593Smuzhiyun 	    (var->bits_per_pixel != 16))
940*4882a593Smuzhiyun 		var->bits_per_pixel = default_bpp;
941*4882a593Smuzhiyun 
942*4882a593Smuzhiyun 	switch (var->bits_per_pixel) {
943*4882a593Smuzhiyun 	case 16:
944*4882a593Smuzhiyun 		var->red.length = 5;
945*4882a593Smuzhiyun 		var->red.offset = 11;
946*4882a593Smuzhiyun 		var->red.msb_right = 0;
947*4882a593Smuzhiyun 
948*4882a593Smuzhiyun 		var->green.length = 6;
949*4882a593Smuzhiyun 		var->green.offset = 5;
950*4882a593Smuzhiyun 		var->green.msb_right = 0;
951*4882a593Smuzhiyun 
952*4882a593Smuzhiyun 		var->blue.length = 5;
953*4882a593Smuzhiyun 		var->blue.offset = 0;
954*4882a593Smuzhiyun 		var->blue.msb_right = 0;
955*4882a593Smuzhiyun 
956*4882a593Smuzhiyun 		var->transp.length = 0;
957*4882a593Smuzhiyun 		var->transp.offset = 0;
958*4882a593Smuzhiyun 		var->transp.msb_right = 0;
959*4882a593Smuzhiyun 		break;
960*4882a593Smuzhiyun 	case 24:
961*4882a593Smuzhiyun 		var->red.length = 8;
962*4882a593Smuzhiyun 		var->red.offset = 16;
963*4882a593Smuzhiyun 		var->red.msb_right = 0;
964*4882a593Smuzhiyun 
965*4882a593Smuzhiyun 		var->green.length = 8;
966*4882a593Smuzhiyun 		var->green.offset = 8;
967*4882a593Smuzhiyun 		var->green.msb_right = 0;
968*4882a593Smuzhiyun 
969*4882a593Smuzhiyun 		var->blue.length = 8;
970*4882a593Smuzhiyun 		var->blue.offset = 0;
971*4882a593Smuzhiyun 		var->blue.msb_right = 0;
972*4882a593Smuzhiyun 
973*4882a593Smuzhiyun 		var->transp.length = 0;
974*4882a593Smuzhiyun 		var->transp.offset = 0;
975*4882a593Smuzhiyun 		var->transp.msb_right = 0;
976*4882a593Smuzhiyun 		break;
977*4882a593Smuzhiyun 	case 32:
978*4882a593Smuzhiyun 		var->red.length = 8;
979*4882a593Smuzhiyun 		var->red.offset = 16;
980*4882a593Smuzhiyun 		var->red.msb_right = 0;
981*4882a593Smuzhiyun 
982*4882a593Smuzhiyun 		var->green.length = 8;
983*4882a593Smuzhiyun 		var->green.offset = 8;
984*4882a593Smuzhiyun 		var->green.msb_right = 0;
985*4882a593Smuzhiyun 
986*4882a593Smuzhiyun 		var->blue.length = 8;
987*4882a593Smuzhiyun 		var->blue.offset = 0;
988*4882a593Smuzhiyun 		var->blue.msb_right = 0;
989*4882a593Smuzhiyun 
990*4882a593Smuzhiyun 		var->transp.length = 8;
991*4882a593Smuzhiyun 		var->transp.offset = 24;
992*4882a593Smuzhiyun 		var->transp.msb_right = 0;
993*4882a593Smuzhiyun 		break;
994*4882a593Smuzhiyun 	}
995*4882a593Smuzhiyun 
996*4882a593Smuzhiyun 	if (var->pixclock < 1000) {
997*4882a593Smuzhiyun 		htotal = var->xres + var->right_margin + var->hsync_len +
998*4882a593Smuzhiyun 		    var->left_margin;
999*4882a593Smuzhiyun 		vtotal = var->yres + var->lower_margin + var->vsync_len +
1000*4882a593Smuzhiyun 		    var->upper_margin;
1001*4882a593Smuzhiyun 		var->pixclock = (vtotal * htotal * 6UL) / 100UL;
1002*4882a593Smuzhiyun 		var->pixclock = KHZ2PICOS(var->pixclock);
1003*4882a593Smuzhiyun 		dev_dbg(fbi->device, "pixclock set for 60Hz refresh = %u ps\n",
1004*4882a593Smuzhiyun 			var->pixclock);
1005*4882a593Smuzhiyun 	}
1006*4882a593Smuzhiyun 
1007*4882a593Smuzhiyun 	var->height = -1;
1008*4882a593Smuzhiyun 	var->width = -1;
1009*4882a593Smuzhiyun 	var->grayscale = 0;
1010*4882a593Smuzhiyun 
1011*4882a593Smuzhiyun 	/* Preserve sync flags */
1012*4882a593Smuzhiyun 	var->sync |= mx3_fbi->cur_var.sync;
1013*4882a593Smuzhiyun 	mx3_fbi->cur_var.sync |= var->sync;
1014*4882a593Smuzhiyun 
1015*4882a593Smuzhiyun 	return 0;
1016*4882a593Smuzhiyun }
1017*4882a593Smuzhiyun 
chan_to_field(unsigned int chan,struct fb_bitfield * bf)1018*4882a593Smuzhiyun static u32 chan_to_field(unsigned int chan, struct fb_bitfield *bf)
1019*4882a593Smuzhiyun {
1020*4882a593Smuzhiyun 	chan &= 0xffff;
1021*4882a593Smuzhiyun 	chan >>= 16 - bf->length;
1022*4882a593Smuzhiyun 	return chan << bf->offset;
1023*4882a593Smuzhiyun }
1024*4882a593Smuzhiyun 
mx3fb_setcolreg(unsigned int regno,unsigned int red,unsigned int green,unsigned int blue,unsigned int trans,struct fb_info * fbi)1025*4882a593Smuzhiyun static int mx3fb_setcolreg(unsigned int regno, unsigned int red,
1026*4882a593Smuzhiyun 			   unsigned int green, unsigned int blue,
1027*4882a593Smuzhiyun 			   unsigned int trans, struct fb_info *fbi)
1028*4882a593Smuzhiyun {
1029*4882a593Smuzhiyun 	struct mx3fb_info *mx3_fbi = fbi->par;
1030*4882a593Smuzhiyun 	u32 val;
1031*4882a593Smuzhiyun 	int ret = 1;
1032*4882a593Smuzhiyun 
1033*4882a593Smuzhiyun 	dev_dbg(fbi->device, "%s, regno = %u\n", __func__, regno);
1034*4882a593Smuzhiyun 
1035*4882a593Smuzhiyun 	mutex_lock(&mx3_fbi->mutex);
1036*4882a593Smuzhiyun 	/*
1037*4882a593Smuzhiyun 	 * If greyscale is true, then we convert the RGB value
1038*4882a593Smuzhiyun 	 * to greyscale no matter what visual we are using.
1039*4882a593Smuzhiyun 	 */
1040*4882a593Smuzhiyun 	if (fbi->var.grayscale)
1041*4882a593Smuzhiyun 		red = green = blue = (19595 * red + 38470 * green +
1042*4882a593Smuzhiyun 				      7471 * blue) >> 16;
1043*4882a593Smuzhiyun 	switch (fbi->fix.visual) {
1044*4882a593Smuzhiyun 	case FB_VISUAL_TRUECOLOR:
1045*4882a593Smuzhiyun 		/*
1046*4882a593Smuzhiyun 		 * 16-bit True Colour.  We encode the RGB value
1047*4882a593Smuzhiyun 		 * according to the RGB bitfield information.
1048*4882a593Smuzhiyun 		 */
1049*4882a593Smuzhiyun 		if (regno < 16) {
1050*4882a593Smuzhiyun 			u32 *pal = fbi->pseudo_palette;
1051*4882a593Smuzhiyun 
1052*4882a593Smuzhiyun 			val = chan_to_field(red, &fbi->var.red);
1053*4882a593Smuzhiyun 			val |= chan_to_field(green, &fbi->var.green);
1054*4882a593Smuzhiyun 			val |= chan_to_field(blue, &fbi->var.blue);
1055*4882a593Smuzhiyun 
1056*4882a593Smuzhiyun 			pal[regno] = val;
1057*4882a593Smuzhiyun 
1058*4882a593Smuzhiyun 			ret = 0;
1059*4882a593Smuzhiyun 		}
1060*4882a593Smuzhiyun 		break;
1061*4882a593Smuzhiyun 
1062*4882a593Smuzhiyun 	case FB_VISUAL_STATIC_PSEUDOCOLOR:
1063*4882a593Smuzhiyun 	case FB_VISUAL_PSEUDOCOLOR:
1064*4882a593Smuzhiyun 		break;
1065*4882a593Smuzhiyun 	}
1066*4882a593Smuzhiyun 	mutex_unlock(&mx3_fbi->mutex);
1067*4882a593Smuzhiyun 
1068*4882a593Smuzhiyun 	return ret;
1069*4882a593Smuzhiyun }
1070*4882a593Smuzhiyun 
__blank(int blank,struct fb_info * fbi)1071*4882a593Smuzhiyun static void __blank(int blank, struct fb_info *fbi)
1072*4882a593Smuzhiyun {
1073*4882a593Smuzhiyun 	struct mx3fb_info *mx3_fbi = fbi->par;
1074*4882a593Smuzhiyun 	struct mx3fb_data *mx3fb = mx3_fbi->mx3fb;
1075*4882a593Smuzhiyun 	int was_blank = mx3_fbi->blank;
1076*4882a593Smuzhiyun 
1077*4882a593Smuzhiyun 	mx3_fbi->blank = blank;
1078*4882a593Smuzhiyun 
1079*4882a593Smuzhiyun 	/* Attention!
1080*4882a593Smuzhiyun 	 * Do not call sdc_disable_channel() for a channel that is disabled
1081*4882a593Smuzhiyun 	 * already! This will result in a kernel NULL pointer dereference
1082*4882a593Smuzhiyun 	 * (mx3_fbi->txd is NULL). Hide the fact, that all blank modes are
1083*4882a593Smuzhiyun 	 * handled equally by this driver.
1084*4882a593Smuzhiyun 	 */
1085*4882a593Smuzhiyun 	if (blank > FB_BLANK_UNBLANK && was_blank > FB_BLANK_UNBLANK)
1086*4882a593Smuzhiyun 		return;
1087*4882a593Smuzhiyun 
1088*4882a593Smuzhiyun 	switch (blank) {
1089*4882a593Smuzhiyun 	case FB_BLANK_POWERDOWN:
1090*4882a593Smuzhiyun 	case FB_BLANK_VSYNC_SUSPEND:
1091*4882a593Smuzhiyun 	case FB_BLANK_HSYNC_SUSPEND:
1092*4882a593Smuzhiyun 	case FB_BLANK_NORMAL:
1093*4882a593Smuzhiyun 		sdc_set_brightness(mx3fb, 0);
1094*4882a593Smuzhiyun 		memset((char *)fbi->screen_base, 0, fbi->fix.smem_len);
1095*4882a593Smuzhiyun 		/* Give LCD time to update - enough for 50 and 60 Hz */
1096*4882a593Smuzhiyun 		msleep(25);
1097*4882a593Smuzhiyun 		sdc_disable_channel(mx3_fbi);
1098*4882a593Smuzhiyun 		break;
1099*4882a593Smuzhiyun 	case FB_BLANK_UNBLANK:
1100*4882a593Smuzhiyun 		sdc_enable_channel(mx3_fbi);
1101*4882a593Smuzhiyun 		sdc_set_brightness(mx3fb, mx3fb->backlight_level);
1102*4882a593Smuzhiyun 		break;
1103*4882a593Smuzhiyun 	}
1104*4882a593Smuzhiyun }
1105*4882a593Smuzhiyun 
1106*4882a593Smuzhiyun /**
1107*4882a593Smuzhiyun  * mx3fb_blank() - blank the display.
1108*4882a593Smuzhiyun  */
mx3fb_blank(int blank,struct fb_info * fbi)1109*4882a593Smuzhiyun static int mx3fb_blank(int blank, struct fb_info *fbi)
1110*4882a593Smuzhiyun {
1111*4882a593Smuzhiyun 	struct mx3fb_info *mx3_fbi = fbi->par;
1112*4882a593Smuzhiyun 
1113*4882a593Smuzhiyun 	dev_dbg(fbi->device, "%s, blank = %d, base %p, len %u\n", __func__,
1114*4882a593Smuzhiyun 		blank, fbi->screen_base, fbi->fix.smem_len);
1115*4882a593Smuzhiyun 
1116*4882a593Smuzhiyun 	if (mx3_fbi->blank == blank)
1117*4882a593Smuzhiyun 		return 0;
1118*4882a593Smuzhiyun 
1119*4882a593Smuzhiyun 	mutex_lock(&mx3_fbi->mutex);
1120*4882a593Smuzhiyun 	__blank(blank, fbi);
1121*4882a593Smuzhiyun 	mutex_unlock(&mx3_fbi->mutex);
1122*4882a593Smuzhiyun 
1123*4882a593Smuzhiyun 	return 0;
1124*4882a593Smuzhiyun }
1125*4882a593Smuzhiyun 
1126*4882a593Smuzhiyun /**
1127*4882a593Smuzhiyun  * mx3fb_pan_display() - pan or wrap the display
1128*4882a593Smuzhiyun  * @var:	variable screen buffer information.
1129*4882a593Smuzhiyun  * @info:	framebuffer information pointer.
1130*4882a593Smuzhiyun  *
1131*4882a593Smuzhiyun  * We look only at xoffset, yoffset and the FB_VMODE_YWRAP flag
1132*4882a593Smuzhiyun  */
mx3fb_pan_display(struct fb_var_screeninfo * var,struct fb_info * fbi)1133*4882a593Smuzhiyun static int mx3fb_pan_display(struct fb_var_screeninfo *var,
1134*4882a593Smuzhiyun 			     struct fb_info *fbi)
1135*4882a593Smuzhiyun {
1136*4882a593Smuzhiyun 	struct mx3fb_info *mx3_fbi = fbi->par;
1137*4882a593Smuzhiyun 	u32 y_bottom;
1138*4882a593Smuzhiyun 	unsigned long base;
1139*4882a593Smuzhiyun 	off_t offset;
1140*4882a593Smuzhiyun 	dma_cookie_t cookie;
1141*4882a593Smuzhiyun 	struct scatterlist *sg = mx3_fbi->sg;
1142*4882a593Smuzhiyun 	struct dma_chan *dma_chan = &mx3_fbi->idmac_channel->dma_chan;
1143*4882a593Smuzhiyun 	struct dma_async_tx_descriptor *txd;
1144*4882a593Smuzhiyun 	int ret;
1145*4882a593Smuzhiyun 
1146*4882a593Smuzhiyun 	dev_dbg(fbi->device, "%s [%c]\n", __func__,
1147*4882a593Smuzhiyun 		list_empty(&mx3_fbi->idmac_channel->queue) ? '-' : '+');
1148*4882a593Smuzhiyun 
1149*4882a593Smuzhiyun 	if (var->xoffset > 0) {
1150*4882a593Smuzhiyun 		dev_dbg(fbi->device, "x panning not supported\n");
1151*4882a593Smuzhiyun 		return -EINVAL;
1152*4882a593Smuzhiyun 	}
1153*4882a593Smuzhiyun 
1154*4882a593Smuzhiyun 	if (mx3_fbi->cur_var.xoffset == var->xoffset &&
1155*4882a593Smuzhiyun 	    mx3_fbi->cur_var.yoffset == var->yoffset)
1156*4882a593Smuzhiyun 		return 0;	/* No change, do nothing */
1157*4882a593Smuzhiyun 
1158*4882a593Smuzhiyun 	y_bottom = var->yoffset;
1159*4882a593Smuzhiyun 
1160*4882a593Smuzhiyun 	if (!(var->vmode & FB_VMODE_YWRAP))
1161*4882a593Smuzhiyun 		y_bottom += fbi->var.yres;
1162*4882a593Smuzhiyun 
1163*4882a593Smuzhiyun 	if (y_bottom > fbi->var.yres_virtual)
1164*4882a593Smuzhiyun 		return -EINVAL;
1165*4882a593Smuzhiyun 
1166*4882a593Smuzhiyun 	mutex_lock(&mx3_fbi->mutex);
1167*4882a593Smuzhiyun 
1168*4882a593Smuzhiyun 	offset = var->yoffset * fbi->fix.line_length
1169*4882a593Smuzhiyun 	       + var->xoffset * (fbi->var.bits_per_pixel / 8);
1170*4882a593Smuzhiyun 	base = fbi->fix.smem_start + offset;
1171*4882a593Smuzhiyun 
1172*4882a593Smuzhiyun 	dev_dbg(fbi->device, "Updating SDC BG buf %d address=0x%08lX\n",
1173*4882a593Smuzhiyun 		mx3_fbi->cur_ipu_buf, base);
1174*4882a593Smuzhiyun 
1175*4882a593Smuzhiyun 	/*
1176*4882a593Smuzhiyun 	 * We enable the End of Frame interrupt, which will free a tx-descriptor,
1177*4882a593Smuzhiyun 	 * which we will need for the next dmaengine_prep_slave_sg(). The
1178*4882a593Smuzhiyun 	 * IRQ-handler will disable the IRQ again.
1179*4882a593Smuzhiyun 	 */
1180*4882a593Smuzhiyun 	init_completion(&mx3_fbi->flip_cmpl);
1181*4882a593Smuzhiyun 	enable_irq(mx3_fbi->idmac_channel->eof_irq);
1182*4882a593Smuzhiyun 
1183*4882a593Smuzhiyun 	ret = wait_for_completion_timeout(&mx3_fbi->flip_cmpl, HZ / 10);
1184*4882a593Smuzhiyun 	if (ret <= 0) {
1185*4882a593Smuzhiyun 		mutex_unlock(&mx3_fbi->mutex);
1186*4882a593Smuzhiyun 		dev_info(fbi->device, "Panning failed due to %s\n", ret < 0 ?
1187*4882a593Smuzhiyun 			 "user interrupt" : "timeout");
1188*4882a593Smuzhiyun 		disable_irq(mx3_fbi->idmac_channel->eof_irq);
1189*4882a593Smuzhiyun 		return ret ? : -ETIMEDOUT;
1190*4882a593Smuzhiyun 	}
1191*4882a593Smuzhiyun 
1192*4882a593Smuzhiyun 	mx3_fbi->cur_ipu_buf = !mx3_fbi->cur_ipu_buf;
1193*4882a593Smuzhiyun 
1194*4882a593Smuzhiyun 	sg_dma_address(&sg[mx3_fbi->cur_ipu_buf]) = base;
1195*4882a593Smuzhiyun 	sg_set_page(&sg[mx3_fbi->cur_ipu_buf],
1196*4882a593Smuzhiyun 		    virt_to_page(fbi->screen_base + offset), fbi->fix.smem_len,
1197*4882a593Smuzhiyun 		    offset_in_page(fbi->screen_base + offset));
1198*4882a593Smuzhiyun 
1199*4882a593Smuzhiyun 	if (mx3_fbi->txd)
1200*4882a593Smuzhiyun 		async_tx_ack(mx3_fbi->txd);
1201*4882a593Smuzhiyun 
1202*4882a593Smuzhiyun 	txd = dmaengine_prep_slave_sg(dma_chan, sg +
1203*4882a593Smuzhiyun 		mx3_fbi->cur_ipu_buf, 1, DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT);
1204*4882a593Smuzhiyun 	if (!txd) {
1205*4882a593Smuzhiyun 		dev_err(fbi->device,
1206*4882a593Smuzhiyun 			"Error preparing a DMA transaction descriptor.\n");
1207*4882a593Smuzhiyun 		mutex_unlock(&mx3_fbi->mutex);
1208*4882a593Smuzhiyun 		return -EIO;
1209*4882a593Smuzhiyun 	}
1210*4882a593Smuzhiyun 
1211*4882a593Smuzhiyun 	txd->callback_param	= txd;
1212*4882a593Smuzhiyun 	txd->callback		= mx3fb_dma_done;
1213*4882a593Smuzhiyun 
1214*4882a593Smuzhiyun 	/*
1215*4882a593Smuzhiyun 	 * Emulate original mx3fb behaviour: each new call to idmac_tx_submit()
1216*4882a593Smuzhiyun 	 * should switch to another buffer
1217*4882a593Smuzhiyun 	 */
1218*4882a593Smuzhiyun 	cookie = txd->tx_submit(txd);
1219*4882a593Smuzhiyun 	dev_dbg(fbi->device, "%d: Submit %p #%d\n", __LINE__, txd, cookie);
1220*4882a593Smuzhiyun 	if (cookie < 0) {
1221*4882a593Smuzhiyun 		dev_err(fbi->device,
1222*4882a593Smuzhiyun 			"Error updating SDC buf %d to address=0x%08lX\n",
1223*4882a593Smuzhiyun 			mx3_fbi->cur_ipu_buf, base);
1224*4882a593Smuzhiyun 		mutex_unlock(&mx3_fbi->mutex);
1225*4882a593Smuzhiyun 		return -EIO;
1226*4882a593Smuzhiyun 	}
1227*4882a593Smuzhiyun 
1228*4882a593Smuzhiyun 	mx3_fbi->txd = txd;
1229*4882a593Smuzhiyun 
1230*4882a593Smuzhiyun 	fbi->var.xoffset = var->xoffset;
1231*4882a593Smuzhiyun 	fbi->var.yoffset = var->yoffset;
1232*4882a593Smuzhiyun 
1233*4882a593Smuzhiyun 	if (var->vmode & FB_VMODE_YWRAP)
1234*4882a593Smuzhiyun 		fbi->var.vmode |= FB_VMODE_YWRAP;
1235*4882a593Smuzhiyun 	else
1236*4882a593Smuzhiyun 		fbi->var.vmode &= ~FB_VMODE_YWRAP;
1237*4882a593Smuzhiyun 
1238*4882a593Smuzhiyun 	mx3_fbi->cur_var = fbi->var;
1239*4882a593Smuzhiyun 
1240*4882a593Smuzhiyun 	mutex_unlock(&mx3_fbi->mutex);
1241*4882a593Smuzhiyun 
1242*4882a593Smuzhiyun 	dev_dbg(fbi->device, "Update complete\n");
1243*4882a593Smuzhiyun 
1244*4882a593Smuzhiyun 	return 0;
1245*4882a593Smuzhiyun }
1246*4882a593Smuzhiyun 
1247*4882a593Smuzhiyun /*
1248*4882a593Smuzhiyun  * This structure contains the pointers to the control functions that are
1249*4882a593Smuzhiyun  * invoked by the core framebuffer driver to perform operations like
1250*4882a593Smuzhiyun  * blitting, rectangle filling, copy regions and cursor definition.
1251*4882a593Smuzhiyun  */
1252*4882a593Smuzhiyun static const struct fb_ops mx3fb_ops = {
1253*4882a593Smuzhiyun 	.owner = THIS_MODULE,
1254*4882a593Smuzhiyun 	.fb_set_par = mx3fb_set_par,
1255*4882a593Smuzhiyun 	.fb_check_var = mx3fb_check_var,
1256*4882a593Smuzhiyun 	.fb_setcolreg = mx3fb_setcolreg,
1257*4882a593Smuzhiyun 	.fb_pan_display = mx3fb_pan_display,
1258*4882a593Smuzhiyun 	.fb_fillrect = cfb_fillrect,
1259*4882a593Smuzhiyun 	.fb_copyarea = cfb_copyarea,
1260*4882a593Smuzhiyun 	.fb_imageblit = cfb_imageblit,
1261*4882a593Smuzhiyun 	.fb_blank = mx3fb_blank,
1262*4882a593Smuzhiyun };
1263*4882a593Smuzhiyun 
1264*4882a593Smuzhiyun #ifdef CONFIG_PM
1265*4882a593Smuzhiyun /*
1266*4882a593Smuzhiyun  * Power management hooks.      Note that we won't be called from IRQ context,
1267*4882a593Smuzhiyun  * unlike the blank functions above, so we may sleep.
1268*4882a593Smuzhiyun  */
1269*4882a593Smuzhiyun 
1270*4882a593Smuzhiyun /*
1271*4882a593Smuzhiyun  * Suspends the framebuffer and blanks the screen. Power management support
1272*4882a593Smuzhiyun  */
mx3fb_suspend(struct platform_device * pdev,pm_message_t state)1273*4882a593Smuzhiyun static int mx3fb_suspend(struct platform_device *pdev, pm_message_t state)
1274*4882a593Smuzhiyun {
1275*4882a593Smuzhiyun 	struct mx3fb_data *mx3fb = platform_get_drvdata(pdev);
1276*4882a593Smuzhiyun 	struct mx3fb_info *mx3_fbi = mx3fb->fbi->par;
1277*4882a593Smuzhiyun 
1278*4882a593Smuzhiyun 	console_lock();
1279*4882a593Smuzhiyun 	fb_set_suspend(mx3fb->fbi, 1);
1280*4882a593Smuzhiyun 	console_unlock();
1281*4882a593Smuzhiyun 
1282*4882a593Smuzhiyun 	if (mx3_fbi->blank == FB_BLANK_UNBLANK) {
1283*4882a593Smuzhiyun 		sdc_disable_channel(mx3_fbi);
1284*4882a593Smuzhiyun 		sdc_set_brightness(mx3fb, 0);
1285*4882a593Smuzhiyun 
1286*4882a593Smuzhiyun 	}
1287*4882a593Smuzhiyun 	return 0;
1288*4882a593Smuzhiyun }
1289*4882a593Smuzhiyun 
1290*4882a593Smuzhiyun /*
1291*4882a593Smuzhiyun  * Resumes the framebuffer and unblanks the screen. Power management support
1292*4882a593Smuzhiyun  */
mx3fb_resume(struct platform_device * pdev)1293*4882a593Smuzhiyun static int mx3fb_resume(struct platform_device *pdev)
1294*4882a593Smuzhiyun {
1295*4882a593Smuzhiyun 	struct mx3fb_data *mx3fb = platform_get_drvdata(pdev);
1296*4882a593Smuzhiyun 	struct mx3fb_info *mx3_fbi = mx3fb->fbi->par;
1297*4882a593Smuzhiyun 
1298*4882a593Smuzhiyun 	if (mx3_fbi->blank == FB_BLANK_UNBLANK) {
1299*4882a593Smuzhiyun 		sdc_enable_channel(mx3_fbi);
1300*4882a593Smuzhiyun 		sdc_set_brightness(mx3fb, mx3fb->backlight_level);
1301*4882a593Smuzhiyun 	}
1302*4882a593Smuzhiyun 
1303*4882a593Smuzhiyun 	console_lock();
1304*4882a593Smuzhiyun 	fb_set_suspend(mx3fb->fbi, 0);
1305*4882a593Smuzhiyun 	console_unlock();
1306*4882a593Smuzhiyun 
1307*4882a593Smuzhiyun 	return 0;
1308*4882a593Smuzhiyun }
1309*4882a593Smuzhiyun #else
1310*4882a593Smuzhiyun #define mx3fb_suspend   NULL
1311*4882a593Smuzhiyun #define mx3fb_resume    NULL
1312*4882a593Smuzhiyun #endif
1313*4882a593Smuzhiyun 
1314*4882a593Smuzhiyun /*
1315*4882a593Smuzhiyun  * Main framebuffer functions
1316*4882a593Smuzhiyun  */
1317*4882a593Smuzhiyun 
1318*4882a593Smuzhiyun /**
1319*4882a593Smuzhiyun  * mx3fb_map_video_memory() - allocates the DRAM memory for the frame buffer.
1320*4882a593Smuzhiyun  * @fbi:	framebuffer information pointer
1321*4882a593Smuzhiyun  * @mem_len:	length of mapped memory
1322*4882a593Smuzhiyun  * @lock:	do not lock during initialisation
1323*4882a593Smuzhiyun  * @return:	Error code indicating success or failure
1324*4882a593Smuzhiyun  *
1325*4882a593Smuzhiyun  * This buffer is remapped into a non-cached, non-buffered, memory region to
1326*4882a593Smuzhiyun  * allow palette and pixel writes to occur without flushing the cache. Once this
1327*4882a593Smuzhiyun  * area is remapped, all virtual memory access to the video memory should occur
1328*4882a593Smuzhiyun  * at the new region.
1329*4882a593Smuzhiyun  */
mx3fb_map_video_memory(struct fb_info * fbi,unsigned int mem_len,bool lock)1330*4882a593Smuzhiyun static int mx3fb_map_video_memory(struct fb_info *fbi, unsigned int mem_len,
1331*4882a593Smuzhiyun 				  bool lock)
1332*4882a593Smuzhiyun {
1333*4882a593Smuzhiyun 	int retval = 0;
1334*4882a593Smuzhiyun 	dma_addr_t addr;
1335*4882a593Smuzhiyun 
1336*4882a593Smuzhiyun 	fbi->screen_base = dma_alloc_wc(fbi->device, mem_len, &addr,
1337*4882a593Smuzhiyun 					GFP_DMA | GFP_KERNEL);
1338*4882a593Smuzhiyun 
1339*4882a593Smuzhiyun 	if (!fbi->screen_base) {
1340*4882a593Smuzhiyun 		dev_err(fbi->device, "Cannot allocate %u bytes framebuffer memory\n",
1341*4882a593Smuzhiyun 			mem_len);
1342*4882a593Smuzhiyun 		retval = -EBUSY;
1343*4882a593Smuzhiyun 		goto err0;
1344*4882a593Smuzhiyun 	}
1345*4882a593Smuzhiyun 
1346*4882a593Smuzhiyun 	if (lock)
1347*4882a593Smuzhiyun 		mutex_lock(&fbi->mm_lock);
1348*4882a593Smuzhiyun 	fbi->fix.smem_start = addr;
1349*4882a593Smuzhiyun 	fbi->fix.smem_len = mem_len;
1350*4882a593Smuzhiyun 	if (lock)
1351*4882a593Smuzhiyun 		mutex_unlock(&fbi->mm_lock);
1352*4882a593Smuzhiyun 
1353*4882a593Smuzhiyun 	dev_dbg(fbi->device, "allocated fb @ p=0x%08x, v=0x%p, size=%d.\n",
1354*4882a593Smuzhiyun 		(uint32_t) fbi->fix.smem_start, fbi->screen_base, fbi->fix.smem_len);
1355*4882a593Smuzhiyun 
1356*4882a593Smuzhiyun 	fbi->screen_size = fbi->fix.smem_len;
1357*4882a593Smuzhiyun 
1358*4882a593Smuzhiyun 	/* Clear the screen */
1359*4882a593Smuzhiyun 	memset((char *)fbi->screen_base, 0, fbi->fix.smem_len);
1360*4882a593Smuzhiyun 
1361*4882a593Smuzhiyun 	return 0;
1362*4882a593Smuzhiyun 
1363*4882a593Smuzhiyun err0:
1364*4882a593Smuzhiyun 	fbi->fix.smem_len = 0;
1365*4882a593Smuzhiyun 	fbi->fix.smem_start = 0;
1366*4882a593Smuzhiyun 	fbi->screen_base = NULL;
1367*4882a593Smuzhiyun 	return retval;
1368*4882a593Smuzhiyun }
1369*4882a593Smuzhiyun 
1370*4882a593Smuzhiyun /**
1371*4882a593Smuzhiyun  * mx3fb_unmap_video_memory() - de-allocate frame buffer memory.
1372*4882a593Smuzhiyun  * @fbi:	framebuffer information pointer
1373*4882a593Smuzhiyun  * @return:	error code indicating success or failure
1374*4882a593Smuzhiyun  */
mx3fb_unmap_video_memory(struct fb_info * fbi)1375*4882a593Smuzhiyun static int mx3fb_unmap_video_memory(struct fb_info *fbi)
1376*4882a593Smuzhiyun {
1377*4882a593Smuzhiyun 	dma_free_wc(fbi->device, fbi->fix.smem_len, fbi->screen_base,
1378*4882a593Smuzhiyun 		    fbi->fix.smem_start);
1379*4882a593Smuzhiyun 
1380*4882a593Smuzhiyun 	fbi->screen_base = NULL;
1381*4882a593Smuzhiyun 	mutex_lock(&fbi->mm_lock);
1382*4882a593Smuzhiyun 	fbi->fix.smem_start = 0;
1383*4882a593Smuzhiyun 	fbi->fix.smem_len = 0;
1384*4882a593Smuzhiyun 	mutex_unlock(&fbi->mm_lock);
1385*4882a593Smuzhiyun 	return 0;
1386*4882a593Smuzhiyun }
1387*4882a593Smuzhiyun 
1388*4882a593Smuzhiyun /**
1389*4882a593Smuzhiyun  * mx3fb_init_fbinfo() - initialize framebuffer information object.
1390*4882a593Smuzhiyun  * @return:	initialized framebuffer structure.
1391*4882a593Smuzhiyun  */
mx3fb_init_fbinfo(struct device * dev,const struct fb_ops * ops)1392*4882a593Smuzhiyun static struct fb_info *mx3fb_init_fbinfo(struct device *dev,
1393*4882a593Smuzhiyun 					 const struct fb_ops *ops)
1394*4882a593Smuzhiyun {
1395*4882a593Smuzhiyun 	struct fb_info *fbi;
1396*4882a593Smuzhiyun 	struct mx3fb_info *mx3fbi;
1397*4882a593Smuzhiyun 	int ret;
1398*4882a593Smuzhiyun 
1399*4882a593Smuzhiyun 	/* Allocate sufficient memory for the fb structure */
1400*4882a593Smuzhiyun 	fbi = framebuffer_alloc(sizeof(struct mx3fb_info), dev);
1401*4882a593Smuzhiyun 	if (!fbi)
1402*4882a593Smuzhiyun 		return NULL;
1403*4882a593Smuzhiyun 
1404*4882a593Smuzhiyun 	mx3fbi			= fbi->par;
1405*4882a593Smuzhiyun 	mx3fbi->cookie		= -EINVAL;
1406*4882a593Smuzhiyun 	mx3fbi->cur_ipu_buf	= 0;
1407*4882a593Smuzhiyun 
1408*4882a593Smuzhiyun 	fbi->var.activate	= FB_ACTIVATE_NOW;
1409*4882a593Smuzhiyun 
1410*4882a593Smuzhiyun 	fbi->fbops		= ops;
1411*4882a593Smuzhiyun 	fbi->flags		= FBINFO_FLAG_DEFAULT;
1412*4882a593Smuzhiyun 	fbi->pseudo_palette	= mx3fbi->pseudo_palette;
1413*4882a593Smuzhiyun 
1414*4882a593Smuzhiyun 	mutex_init(&mx3fbi->mutex);
1415*4882a593Smuzhiyun 
1416*4882a593Smuzhiyun 	/* Allocate colormap */
1417*4882a593Smuzhiyun 	ret = fb_alloc_cmap(&fbi->cmap, 16, 0);
1418*4882a593Smuzhiyun 	if (ret < 0) {
1419*4882a593Smuzhiyun 		framebuffer_release(fbi);
1420*4882a593Smuzhiyun 		return NULL;
1421*4882a593Smuzhiyun 	}
1422*4882a593Smuzhiyun 
1423*4882a593Smuzhiyun 	return fbi;
1424*4882a593Smuzhiyun }
1425*4882a593Smuzhiyun 
init_fb_chan(struct mx3fb_data * mx3fb,struct idmac_channel * ichan)1426*4882a593Smuzhiyun static int init_fb_chan(struct mx3fb_data *mx3fb, struct idmac_channel *ichan)
1427*4882a593Smuzhiyun {
1428*4882a593Smuzhiyun 	struct device *dev = mx3fb->dev;
1429*4882a593Smuzhiyun 	struct mx3fb_platform_data *mx3fb_pdata = dev_get_platdata(dev);
1430*4882a593Smuzhiyun 	const char *name = mx3fb_pdata->name;
1431*4882a593Smuzhiyun 	unsigned int irq;
1432*4882a593Smuzhiyun 	struct fb_info *fbi;
1433*4882a593Smuzhiyun 	struct mx3fb_info *mx3fbi;
1434*4882a593Smuzhiyun 	const struct fb_videomode *mode;
1435*4882a593Smuzhiyun 	int ret, num_modes;
1436*4882a593Smuzhiyun 
1437*4882a593Smuzhiyun 	if (mx3fb_pdata->disp_data_fmt >= ARRAY_SIZE(di_mappings)) {
1438*4882a593Smuzhiyun 		dev_err(dev, "Illegal display data format %d\n",
1439*4882a593Smuzhiyun 				mx3fb_pdata->disp_data_fmt);
1440*4882a593Smuzhiyun 		return -EINVAL;
1441*4882a593Smuzhiyun 	}
1442*4882a593Smuzhiyun 
1443*4882a593Smuzhiyun 	ichan->client = mx3fb;
1444*4882a593Smuzhiyun 	irq = ichan->eof_irq;
1445*4882a593Smuzhiyun 
1446*4882a593Smuzhiyun 	if (ichan->dma_chan.chan_id != IDMAC_SDC_0)
1447*4882a593Smuzhiyun 		return -EINVAL;
1448*4882a593Smuzhiyun 
1449*4882a593Smuzhiyun 	fbi = mx3fb_init_fbinfo(dev, &mx3fb_ops);
1450*4882a593Smuzhiyun 	if (!fbi)
1451*4882a593Smuzhiyun 		return -ENOMEM;
1452*4882a593Smuzhiyun 
1453*4882a593Smuzhiyun 	if (!fb_mode)
1454*4882a593Smuzhiyun 		fb_mode = name;
1455*4882a593Smuzhiyun 
1456*4882a593Smuzhiyun 	if (!fb_mode) {
1457*4882a593Smuzhiyun 		ret = -EINVAL;
1458*4882a593Smuzhiyun 		goto emode;
1459*4882a593Smuzhiyun 	}
1460*4882a593Smuzhiyun 
1461*4882a593Smuzhiyun 	if (mx3fb_pdata->mode && mx3fb_pdata->num_modes) {
1462*4882a593Smuzhiyun 		mode = mx3fb_pdata->mode;
1463*4882a593Smuzhiyun 		num_modes = mx3fb_pdata->num_modes;
1464*4882a593Smuzhiyun 	} else {
1465*4882a593Smuzhiyun 		mode = mx3fb_modedb;
1466*4882a593Smuzhiyun 		num_modes = ARRAY_SIZE(mx3fb_modedb);
1467*4882a593Smuzhiyun 	}
1468*4882a593Smuzhiyun 
1469*4882a593Smuzhiyun 	if (!fb_find_mode(&fbi->var, fbi, fb_mode, mode,
1470*4882a593Smuzhiyun 			  num_modes, NULL, default_bpp)) {
1471*4882a593Smuzhiyun 		ret = -EBUSY;
1472*4882a593Smuzhiyun 		goto emode;
1473*4882a593Smuzhiyun 	}
1474*4882a593Smuzhiyun 
1475*4882a593Smuzhiyun 	fb_videomode_to_modelist(mode, num_modes, &fbi->modelist);
1476*4882a593Smuzhiyun 
1477*4882a593Smuzhiyun 	/* Default Y virtual size is 2x panel size */
1478*4882a593Smuzhiyun 	fbi->var.yres_virtual = fbi->var.yres * 2;
1479*4882a593Smuzhiyun 
1480*4882a593Smuzhiyun 	mx3fb->fbi = fbi;
1481*4882a593Smuzhiyun 
1482*4882a593Smuzhiyun 	/* set Display Interface clock period */
1483*4882a593Smuzhiyun 	mx3fb_write_reg(mx3fb, 0x00100010L, DI_HSP_CLK_PER);
1484*4882a593Smuzhiyun 	/* Might need to trigger HSP clock change - see 44.3.3.8.5 */
1485*4882a593Smuzhiyun 
1486*4882a593Smuzhiyun 	sdc_set_brightness(mx3fb, 255);
1487*4882a593Smuzhiyun 	sdc_set_global_alpha(mx3fb, true, 0xFF);
1488*4882a593Smuzhiyun 	sdc_set_color_key(mx3fb, IDMAC_SDC_0, false, 0);
1489*4882a593Smuzhiyun 
1490*4882a593Smuzhiyun 	mx3fbi			= fbi->par;
1491*4882a593Smuzhiyun 	mx3fbi->idmac_channel	= ichan;
1492*4882a593Smuzhiyun 	mx3fbi->ipu_ch		= ichan->dma_chan.chan_id;
1493*4882a593Smuzhiyun 	mx3fbi->mx3fb		= mx3fb;
1494*4882a593Smuzhiyun 	mx3fbi->blank		= FB_BLANK_NORMAL;
1495*4882a593Smuzhiyun 
1496*4882a593Smuzhiyun 	mx3fb->disp_data_fmt	= mx3fb_pdata->disp_data_fmt;
1497*4882a593Smuzhiyun 
1498*4882a593Smuzhiyun 	init_completion(&mx3fbi->flip_cmpl);
1499*4882a593Smuzhiyun 	disable_irq(ichan->eof_irq);
1500*4882a593Smuzhiyun 	dev_dbg(mx3fb->dev, "disabling irq %d\n", ichan->eof_irq);
1501*4882a593Smuzhiyun 	ret = __set_par(fbi, false);
1502*4882a593Smuzhiyun 	if (ret < 0)
1503*4882a593Smuzhiyun 		goto esetpar;
1504*4882a593Smuzhiyun 
1505*4882a593Smuzhiyun 	__blank(FB_BLANK_UNBLANK, fbi);
1506*4882a593Smuzhiyun 
1507*4882a593Smuzhiyun 	dev_info(dev, "registered, using mode %s\n", fb_mode);
1508*4882a593Smuzhiyun 
1509*4882a593Smuzhiyun 	ret = register_framebuffer(fbi);
1510*4882a593Smuzhiyun 	if (ret < 0)
1511*4882a593Smuzhiyun 		goto erfb;
1512*4882a593Smuzhiyun 
1513*4882a593Smuzhiyun 	return 0;
1514*4882a593Smuzhiyun 
1515*4882a593Smuzhiyun erfb:
1516*4882a593Smuzhiyun esetpar:
1517*4882a593Smuzhiyun emode:
1518*4882a593Smuzhiyun 	fb_dealloc_cmap(&fbi->cmap);
1519*4882a593Smuzhiyun 	framebuffer_release(fbi);
1520*4882a593Smuzhiyun 
1521*4882a593Smuzhiyun 	return ret;
1522*4882a593Smuzhiyun }
1523*4882a593Smuzhiyun 
chan_filter(struct dma_chan * chan,void * arg)1524*4882a593Smuzhiyun static bool chan_filter(struct dma_chan *chan, void *arg)
1525*4882a593Smuzhiyun {
1526*4882a593Smuzhiyun 	struct dma_chan_request *rq = arg;
1527*4882a593Smuzhiyun 	struct device *dev;
1528*4882a593Smuzhiyun 	struct mx3fb_platform_data *mx3fb_pdata;
1529*4882a593Smuzhiyun 
1530*4882a593Smuzhiyun 	if (!imx_dma_is_ipu(chan))
1531*4882a593Smuzhiyun 		return false;
1532*4882a593Smuzhiyun 
1533*4882a593Smuzhiyun 	if (!rq)
1534*4882a593Smuzhiyun 		return false;
1535*4882a593Smuzhiyun 
1536*4882a593Smuzhiyun 	dev = rq->mx3fb->dev;
1537*4882a593Smuzhiyun 	mx3fb_pdata = dev_get_platdata(dev);
1538*4882a593Smuzhiyun 
1539*4882a593Smuzhiyun 	return rq->id == chan->chan_id &&
1540*4882a593Smuzhiyun 		mx3fb_pdata->dma_dev == chan->device->dev;
1541*4882a593Smuzhiyun }
1542*4882a593Smuzhiyun 
release_fbi(struct fb_info * fbi)1543*4882a593Smuzhiyun static void release_fbi(struct fb_info *fbi)
1544*4882a593Smuzhiyun {
1545*4882a593Smuzhiyun 	mx3fb_unmap_video_memory(fbi);
1546*4882a593Smuzhiyun 
1547*4882a593Smuzhiyun 	fb_dealloc_cmap(&fbi->cmap);
1548*4882a593Smuzhiyun 
1549*4882a593Smuzhiyun 	unregister_framebuffer(fbi);
1550*4882a593Smuzhiyun 	framebuffer_release(fbi);
1551*4882a593Smuzhiyun }
1552*4882a593Smuzhiyun 
mx3fb_probe(struct platform_device * pdev)1553*4882a593Smuzhiyun static int mx3fb_probe(struct platform_device *pdev)
1554*4882a593Smuzhiyun {
1555*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
1556*4882a593Smuzhiyun 	int ret;
1557*4882a593Smuzhiyun 	struct resource *sdc_reg;
1558*4882a593Smuzhiyun 	struct mx3fb_data *mx3fb;
1559*4882a593Smuzhiyun 	dma_cap_mask_t mask;
1560*4882a593Smuzhiyun 	struct dma_chan *chan;
1561*4882a593Smuzhiyun 	struct dma_chan_request rq;
1562*4882a593Smuzhiyun 
1563*4882a593Smuzhiyun 	/*
1564*4882a593Smuzhiyun 	 * Display Interface (DI) and Synchronous Display Controller (SDC)
1565*4882a593Smuzhiyun 	 * registers
1566*4882a593Smuzhiyun 	 */
1567*4882a593Smuzhiyun 	sdc_reg = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1568*4882a593Smuzhiyun 	if (!sdc_reg)
1569*4882a593Smuzhiyun 		return -EINVAL;
1570*4882a593Smuzhiyun 
1571*4882a593Smuzhiyun 	mx3fb = devm_kzalloc(&pdev->dev, sizeof(*mx3fb), GFP_KERNEL);
1572*4882a593Smuzhiyun 	if (!mx3fb)
1573*4882a593Smuzhiyun 		return -ENOMEM;
1574*4882a593Smuzhiyun 
1575*4882a593Smuzhiyun 	spin_lock_init(&mx3fb->lock);
1576*4882a593Smuzhiyun 
1577*4882a593Smuzhiyun 	mx3fb->reg_base = ioremap(sdc_reg->start, resource_size(sdc_reg));
1578*4882a593Smuzhiyun 	if (!mx3fb->reg_base) {
1579*4882a593Smuzhiyun 		ret = -ENOMEM;
1580*4882a593Smuzhiyun 		goto eremap;
1581*4882a593Smuzhiyun 	}
1582*4882a593Smuzhiyun 
1583*4882a593Smuzhiyun 	pr_debug("Remapped %pR at %p\n", sdc_reg, mx3fb->reg_base);
1584*4882a593Smuzhiyun 
1585*4882a593Smuzhiyun 	/* IDMAC interface */
1586*4882a593Smuzhiyun 	dmaengine_get();
1587*4882a593Smuzhiyun 
1588*4882a593Smuzhiyun 	mx3fb->dev = dev;
1589*4882a593Smuzhiyun 	platform_set_drvdata(pdev, mx3fb);
1590*4882a593Smuzhiyun 
1591*4882a593Smuzhiyun 	rq.mx3fb = mx3fb;
1592*4882a593Smuzhiyun 
1593*4882a593Smuzhiyun 	dma_cap_zero(mask);
1594*4882a593Smuzhiyun 	dma_cap_set(DMA_SLAVE, mask);
1595*4882a593Smuzhiyun 	dma_cap_set(DMA_PRIVATE, mask);
1596*4882a593Smuzhiyun 	rq.id = IDMAC_SDC_0;
1597*4882a593Smuzhiyun 	chan = dma_request_channel(mask, chan_filter, &rq);
1598*4882a593Smuzhiyun 	if (!chan) {
1599*4882a593Smuzhiyun 		ret = -EBUSY;
1600*4882a593Smuzhiyun 		goto ersdc0;
1601*4882a593Smuzhiyun 	}
1602*4882a593Smuzhiyun 
1603*4882a593Smuzhiyun 	mx3fb->backlight_level = 255;
1604*4882a593Smuzhiyun 
1605*4882a593Smuzhiyun 	ret = init_fb_chan(mx3fb, to_idmac_chan(chan));
1606*4882a593Smuzhiyun 	if (ret < 0)
1607*4882a593Smuzhiyun 		goto eisdc0;
1608*4882a593Smuzhiyun 
1609*4882a593Smuzhiyun 	mx3fb_init_backlight(mx3fb);
1610*4882a593Smuzhiyun 
1611*4882a593Smuzhiyun 	return 0;
1612*4882a593Smuzhiyun 
1613*4882a593Smuzhiyun eisdc0:
1614*4882a593Smuzhiyun 	dma_release_channel(chan);
1615*4882a593Smuzhiyun ersdc0:
1616*4882a593Smuzhiyun 	dmaengine_put();
1617*4882a593Smuzhiyun 	iounmap(mx3fb->reg_base);
1618*4882a593Smuzhiyun eremap:
1619*4882a593Smuzhiyun 	dev_err(dev, "mx3fb: failed to register fb\n");
1620*4882a593Smuzhiyun 	return ret;
1621*4882a593Smuzhiyun }
1622*4882a593Smuzhiyun 
mx3fb_remove(struct platform_device * dev)1623*4882a593Smuzhiyun static int mx3fb_remove(struct platform_device *dev)
1624*4882a593Smuzhiyun {
1625*4882a593Smuzhiyun 	struct mx3fb_data *mx3fb = platform_get_drvdata(dev);
1626*4882a593Smuzhiyun 	struct fb_info *fbi = mx3fb->fbi;
1627*4882a593Smuzhiyun 	struct mx3fb_info *mx3_fbi = fbi->par;
1628*4882a593Smuzhiyun 	struct dma_chan *chan;
1629*4882a593Smuzhiyun 
1630*4882a593Smuzhiyun 	chan = &mx3_fbi->idmac_channel->dma_chan;
1631*4882a593Smuzhiyun 	release_fbi(fbi);
1632*4882a593Smuzhiyun 
1633*4882a593Smuzhiyun 	mx3fb_exit_backlight(mx3fb);
1634*4882a593Smuzhiyun 
1635*4882a593Smuzhiyun 	dma_release_channel(chan);
1636*4882a593Smuzhiyun 	dmaengine_put();
1637*4882a593Smuzhiyun 
1638*4882a593Smuzhiyun 	iounmap(mx3fb->reg_base);
1639*4882a593Smuzhiyun 	return 0;
1640*4882a593Smuzhiyun }
1641*4882a593Smuzhiyun 
1642*4882a593Smuzhiyun static struct platform_driver mx3fb_driver = {
1643*4882a593Smuzhiyun 	.driver = {
1644*4882a593Smuzhiyun 		.name = MX3FB_NAME,
1645*4882a593Smuzhiyun 	},
1646*4882a593Smuzhiyun 	.probe = mx3fb_probe,
1647*4882a593Smuzhiyun 	.remove = mx3fb_remove,
1648*4882a593Smuzhiyun 	.suspend = mx3fb_suspend,
1649*4882a593Smuzhiyun 	.resume = mx3fb_resume,
1650*4882a593Smuzhiyun };
1651*4882a593Smuzhiyun 
1652*4882a593Smuzhiyun /*
1653*4882a593Smuzhiyun  * Parse user specified options (`video=mx3fb:')
1654*4882a593Smuzhiyun  * example:
1655*4882a593Smuzhiyun  * 	video=mx3fb:bpp=16
1656*4882a593Smuzhiyun  */
mx3fb_setup(void)1657*4882a593Smuzhiyun static int __init mx3fb_setup(void)
1658*4882a593Smuzhiyun {
1659*4882a593Smuzhiyun #ifndef MODULE
1660*4882a593Smuzhiyun 	char *opt, *options = NULL;
1661*4882a593Smuzhiyun 
1662*4882a593Smuzhiyun 	if (fb_get_options("mx3fb", &options))
1663*4882a593Smuzhiyun 		return -ENODEV;
1664*4882a593Smuzhiyun 
1665*4882a593Smuzhiyun 	if (!options || !*options)
1666*4882a593Smuzhiyun 		return 0;
1667*4882a593Smuzhiyun 
1668*4882a593Smuzhiyun 	while ((opt = strsep(&options, ",")) != NULL) {
1669*4882a593Smuzhiyun 		if (!*opt)
1670*4882a593Smuzhiyun 			continue;
1671*4882a593Smuzhiyun 		if (!strncmp(opt, "bpp=", 4))
1672*4882a593Smuzhiyun 			default_bpp = simple_strtoul(opt + 4, NULL, 0);
1673*4882a593Smuzhiyun 		else
1674*4882a593Smuzhiyun 			fb_mode = opt;
1675*4882a593Smuzhiyun 	}
1676*4882a593Smuzhiyun #endif
1677*4882a593Smuzhiyun 
1678*4882a593Smuzhiyun 	return 0;
1679*4882a593Smuzhiyun }
1680*4882a593Smuzhiyun 
mx3fb_init(void)1681*4882a593Smuzhiyun static int __init mx3fb_init(void)
1682*4882a593Smuzhiyun {
1683*4882a593Smuzhiyun 	int ret = mx3fb_setup();
1684*4882a593Smuzhiyun 
1685*4882a593Smuzhiyun 	if (ret < 0)
1686*4882a593Smuzhiyun 		return ret;
1687*4882a593Smuzhiyun 
1688*4882a593Smuzhiyun 	ret = platform_driver_register(&mx3fb_driver);
1689*4882a593Smuzhiyun 	return ret;
1690*4882a593Smuzhiyun }
1691*4882a593Smuzhiyun 
mx3fb_exit(void)1692*4882a593Smuzhiyun static void __exit mx3fb_exit(void)
1693*4882a593Smuzhiyun {
1694*4882a593Smuzhiyun 	platform_driver_unregister(&mx3fb_driver);
1695*4882a593Smuzhiyun }
1696*4882a593Smuzhiyun 
1697*4882a593Smuzhiyun module_init(mx3fb_init);
1698*4882a593Smuzhiyun module_exit(mx3fb_exit);
1699*4882a593Smuzhiyun 
1700*4882a593Smuzhiyun MODULE_AUTHOR("Freescale Semiconductor, Inc.");
1701*4882a593Smuzhiyun MODULE_DESCRIPTION("MX3 framebuffer driver");
1702*4882a593Smuzhiyun MODULE_ALIAS("platform:" MX3FB_NAME);
1703*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1704