xref: /OK3568_Linux_fs/kernel/drivers/video/fbdev/mb862xx/mb862xxfbdrv.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * drivers/mb862xx/mb862xxfb.c
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Fujitsu Carmine/Coral-P(A)/Lime framebuffer driver
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * (C) 2008 Anatolij Gustschin <agust@denx.de>
8*4882a593Smuzhiyun  * DENX Software Engineering
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #undef DEBUG
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include <linux/fb.h>
14*4882a593Smuzhiyun #include <linux/delay.h>
15*4882a593Smuzhiyun #include <linux/uaccess.h>
16*4882a593Smuzhiyun #include <linux/module.h>
17*4882a593Smuzhiyun #include <linux/init.h>
18*4882a593Smuzhiyun #include <linux/interrupt.h>
19*4882a593Smuzhiyun #include <linux/pci.h>
20*4882a593Smuzhiyun #if defined(CONFIG_OF)
21*4882a593Smuzhiyun #include <linux/of_platform.h>
22*4882a593Smuzhiyun #endif
23*4882a593Smuzhiyun #include "mb862xxfb.h"
24*4882a593Smuzhiyun #include "mb862xx_reg.h"
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #define NR_PALETTE		256
27*4882a593Smuzhiyun #define MB862XX_MEM_SIZE	0x1000000
28*4882a593Smuzhiyun #define CORALP_MEM_SIZE		0x2000000
29*4882a593Smuzhiyun #define CARMINE_MEM_SIZE	0x8000000
30*4882a593Smuzhiyun #define DRV_NAME		"mb862xxfb"
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #if defined(CONFIG_SOCRATES)
33*4882a593Smuzhiyun static struct mb862xx_gc_mode socrates_gc_mode = {
34*4882a593Smuzhiyun 	/* Mode for Prime View PM070WL4 TFT LCD Panel */
35*4882a593Smuzhiyun 	{ "800x480", 45, 800, 480, 40000, 86, 42, 33, 10, 128, 2, 0, 0, 0 },
36*4882a593Smuzhiyun 	/* 16 bits/pixel, 16MB, 133MHz, SDRAM memory mode value */
37*4882a593Smuzhiyun 	16, 0x1000000, GC_CCF_COT_133, 0x4157ba63
38*4882a593Smuzhiyun };
39*4882a593Smuzhiyun #endif
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun /* Helpers */
h_total(struct fb_var_screeninfo * var)42*4882a593Smuzhiyun static inline int h_total(struct fb_var_screeninfo *var)
43*4882a593Smuzhiyun {
44*4882a593Smuzhiyun 	return var->xres + var->left_margin +
45*4882a593Smuzhiyun 		var->right_margin + var->hsync_len;
46*4882a593Smuzhiyun }
47*4882a593Smuzhiyun 
v_total(struct fb_var_screeninfo * var)48*4882a593Smuzhiyun static inline int v_total(struct fb_var_screeninfo *var)
49*4882a593Smuzhiyun {
50*4882a593Smuzhiyun 	return var->yres + var->upper_margin +
51*4882a593Smuzhiyun 		var->lower_margin + var->vsync_len;
52*4882a593Smuzhiyun }
53*4882a593Smuzhiyun 
hsp(struct fb_var_screeninfo * var)54*4882a593Smuzhiyun static inline int hsp(struct fb_var_screeninfo *var)
55*4882a593Smuzhiyun {
56*4882a593Smuzhiyun 	return var->xres + var->right_margin - 1;
57*4882a593Smuzhiyun }
58*4882a593Smuzhiyun 
vsp(struct fb_var_screeninfo * var)59*4882a593Smuzhiyun static inline int vsp(struct fb_var_screeninfo *var)
60*4882a593Smuzhiyun {
61*4882a593Smuzhiyun 	return var->yres + var->lower_margin - 1;
62*4882a593Smuzhiyun }
63*4882a593Smuzhiyun 
d_pitch(struct fb_var_screeninfo * var)64*4882a593Smuzhiyun static inline int d_pitch(struct fb_var_screeninfo *var)
65*4882a593Smuzhiyun {
66*4882a593Smuzhiyun 	return var->xres * var->bits_per_pixel / 8;
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun 
chan_to_field(unsigned int chan,struct fb_bitfield * bf)69*4882a593Smuzhiyun static inline unsigned int chan_to_field(unsigned int chan,
70*4882a593Smuzhiyun 					 struct fb_bitfield *bf)
71*4882a593Smuzhiyun {
72*4882a593Smuzhiyun 	chan &= 0xffff;
73*4882a593Smuzhiyun 	chan >>= 16 - bf->length;
74*4882a593Smuzhiyun 	return chan << bf->offset;
75*4882a593Smuzhiyun }
76*4882a593Smuzhiyun 
mb862xxfb_setcolreg(unsigned regno,unsigned red,unsigned green,unsigned blue,unsigned transp,struct fb_info * info)77*4882a593Smuzhiyun static int mb862xxfb_setcolreg(unsigned regno,
78*4882a593Smuzhiyun 			       unsigned red, unsigned green, unsigned blue,
79*4882a593Smuzhiyun 			       unsigned transp, struct fb_info *info)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun 	struct mb862xxfb_par *par = info->par;
82*4882a593Smuzhiyun 	unsigned int val;
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	switch (info->fix.visual) {
85*4882a593Smuzhiyun 	case FB_VISUAL_TRUECOLOR:
86*4882a593Smuzhiyun 		if (regno < 16) {
87*4882a593Smuzhiyun 			val  = chan_to_field(red,   &info->var.red);
88*4882a593Smuzhiyun 			val |= chan_to_field(green, &info->var.green);
89*4882a593Smuzhiyun 			val |= chan_to_field(blue,  &info->var.blue);
90*4882a593Smuzhiyun 			par->pseudo_palette[regno] = val;
91*4882a593Smuzhiyun 		}
92*4882a593Smuzhiyun 		break;
93*4882a593Smuzhiyun 	case FB_VISUAL_PSEUDOCOLOR:
94*4882a593Smuzhiyun 		if (regno < 256) {
95*4882a593Smuzhiyun 			val = (red >> 8) << 16;
96*4882a593Smuzhiyun 			val |= (green >> 8) << 8;
97*4882a593Smuzhiyun 			val |= blue >> 8;
98*4882a593Smuzhiyun 			outreg(disp, GC_L0PAL0 + (regno * 4), val);
99*4882a593Smuzhiyun 		}
100*4882a593Smuzhiyun 		break;
101*4882a593Smuzhiyun 	default:
102*4882a593Smuzhiyun 		return 1;   /* unsupported type */
103*4882a593Smuzhiyun 	}
104*4882a593Smuzhiyun 	return 0;
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun 
mb862xxfb_check_var(struct fb_var_screeninfo * var,struct fb_info * fbi)107*4882a593Smuzhiyun static int mb862xxfb_check_var(struct fb_var_screeninfo *var,
108*4882a593Smuzhiyun 			       struct fb_info *fbi)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun 	unsigned long tmp;
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	if (fbi->dev)
113*4882a593Smuzhiyun 		dev_dbg(fbi->dev, "%s\n", __func__);
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	/* check if these values fit into the registers */
116*4882a593Smuzhiyun 	if (var->hsync_len > 255 || var->vsync_len > 255)
117*4882a593Smuzhiyun 		return -EINVAL;
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	if ((var->xres + var->right_margin) >= 4096)
120*4882a593Smuzhiyun 		return -EINVAL;
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	if ((var->yres + var->lower_margin) > 4096)
123*4882a593Smuzhiyun 		return -EINVAL;
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	if (h_total(var) > 4096 || v_total(var) > 4096)
126*4882a593Smuzhiyun 		return -EINVAL;
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	if (var->xres_virtual > 4096 || var->yres_virtual > 4096)
129*4882a593Smuzhiyun 		return -EINVAL;
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	if (var->bits_per_pixel <= 8)
132*4882a593Smuzhiyun 		var->bits_per_pixel = 8;
133*4882a593Smuzhiyun 	else if (var->bits_per_pixel <= 16)
134*4882a593Smuzhiyun 		var->bits_per_pixel = 16;
135*4882a593Smuzhiyun 	else if (var->bits_per_pixel <= 32)
136*4882a593Smuzhiyun 		var->bits_per_pixel = 32;
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	/*
139*4882a593Smuzhiyun 	 * can cope with 8,16 or 24/32bpp if resulting
140*4882a593Smuzhiyun 	 * pitch is divisible by 64 without remainder
141*4882a593Smuzhiyun 	 */
142*4882a593Smuzhiyun 	if (d_pitch(&fbi->var) % GC_L0M_L0W_UNIT) {
143*4882a593Smuzhiyun 		int r;
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 		var->bits_per_pixel = 0;
146*4882a593Smuzhiyun 		do {
147*4882a593Smuzhiyun 			var->bits_per_pixel += 8;
148*4882a593Smuzhiyun 			r = d_pitch(&fbi->var) % GC_L0M_L0W_UNIT;
149*4882a593Smuzhiyun 		} while (r && var->bits_per_pixel <= 32);
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 		if (d_pitch(&fbi->var) % GC_L0M_L0W_UNIT)
152*4882a593Smuzhiyun 			return -EINVAL;
153*4882a593Smuzhiyun 	}
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	/* line length is going to be 128 bit aligned */
156*4882a593Smuzhiyun 	tmp = (var->xres * var->bits_per_pixel) / 8;
157*4882a593Smuzhiyun 	if ((tmp & 15) != 0)
158*4882a593Smuzhiyun 		return -EINVAL;
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	/* set r/g/b positions and validate bpp */
161*4882a593Smuzhiyun 	switch (var->bits_per_pixel) {
162*4882a593Smuzhiyun 	case 8:
163*4882a593Smuzhiyun 		var->red.length		= var->bits_per_pixel;
164*4882a593Smuzhiyun 		var->green.length	= var->bits_per_pixel;
165*4882a593Smuzhiyun 		var->blue.length	= var->bits_per_pixel;
166*4882a593Smuzhiyun 		var->red.offset		= 0;
167*4882a593Smuzhiyun 		var->green.offset	= 0;
168*4882a593Smuzhiyun 		var->blue.offset	= 0;
169*4882a593Smuzhiyun 		var->transp.length	= 0;
170*4882a593Smuzhiyun 		break;
171*4882a593Smuzhiyun 	case 16:
172*4882a593Smuzhiyun 		var->red.length		= 5;
173*4882a593Smuzhiyun 		var->green.length	= 5;
174*4882a593Smuzhiyun 		var->blue.length	= 5;
175*4882a593Smuzhiyun 		var->red.offset		= 10;
176*4882a593Smuzhiyun 		var->green.offset	= 5;
177*4882a593Smuzhiyun 		var->blue.offset	= 0;
178*4882a593Smuzhiyun 		var->transp.length	= 0;
179*4882a593Smuzhiyun 		break;
180*4882a593Smuzhiyun 	case 24:
181*4882a593Smuzhiyun 	case 32:
182*4882a593Smuzhiyun 		var->transp.length	= 8;
183*4882a593Smuzhiyun 		var->red.length		= 8;
184*4882a593Smuzhiyun 		var->green.length	= 8;
185*4882a593Smuzhiyun 		var->blue.length	= 8;
186*4882a593Smuzhiyun 		var->transp.offset	= 24;
187*4882a593Smuzhiyun 		var->red.offset		= 16;
188*4882a593Smuzhiyun 		var->green.offset	= 8;
189*4882a593Smuzhiyun 		var->blue.offset	= 0;
190*4882a593Smuzhiyun 		break;
191*4882a593Smuzhiyun 	default:
192*4882a593Smuzhiyun 		return -EINVAL;
193*4882a593Smuzhiyun 	}
194*4882a593Smuzhiyun 	return 0;
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun static struct fb_ops mb862xxfb_ops;
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun /*
200*4882a593Smuzhiyun  * set display parameters
201*4882a593Smuzhiyun  */
mb862xxfb_set_par(struct fb_info * fbi)202*4882a593Smuzhiyun static int mb862xxfb_set_par(struct fb_info *fbi)
203*4882a593Smuzhiyun {
204*4882a593Smuzhiyun 	struct mb862xxfb_par *par = fbi->par;
205*4882a593Smuzhiyun 	unsigned long reg, sc;
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	dev_dbg(par->dev, "%s\n", __func__);
208*4882a593Smuzhiyun 	if (par->type == BT_CORALP)
209*4882a593Smuzhiyun 		mb862xxfb_init_accel(fbi, &mb862xxfb_ops, fbi->var.xres);
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	if (par->pre_init)
212*4882a593Smuzhiyun 		return 0;
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	/* disp off */
215*4882a593Smuzhiyun 	reg = inreg(disp, GC_DCM1);
216*4882a593Smuzhiyun 	reg &= ~GC_DCM01_DEN;
217*4882a593Smuzhiyun 	outreg(disp, GC_DCM1, reg);
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	/* set display reference clock div. */
220*4882a593Smuzhiyun 	sc = par->refclk / (1000000 / fbi->var.pixclock) - 1;
221*4882a593Smuzhiyun 	reg = inreg(disp, GC_DCM1);
222*4882a593Smuzhiyun 	reg &= ~(GC_DCM01_CKS | GC_DCM01_RESV | GC_DCM01_SC);
223*4882a593Smuzhiyun 	reg |= sc << 8;
224*4882a593Smuzhiyun 	outreg(disp, GC_DCM1, reg);
225*4882a593Smuzhiyun 	dev_dbg(par->dev, "SC 0x%lx\n", sc);
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	/* disp dimension, format */
228*4882a593Smuzhiyun 	reg =  pack(d_pitch(&fbi->var) / GC_L0M_L0W_UNIT,
229*4882a593Smuzhiyun 		    (fbi->var.yres - 1));
230*4882a593Smuzhiyun 	if (fbi->var.bits_per_pixel == 16)
231*4882a593Smuzhiyun 		reg |= GC_L0M_L0C_16;
232*4882a593Smuzhiyun 	outreg(disp, GC_L0M, reg);
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	if (fbi->var.bits_per_pixel == 32) {
235*4882a593Smuzhiyun 		reg = inreg(disp, GC_L0EM);
236*4882a593Smuzhiyun 		outreg(disp, GC_L0EM, reg | GC_L0EM_L0EC_24);
237*4882a593Smuzhiyun 	}
238*4882a593Smuzhiyun 	outreg(disp, GC_WY_WX, 0);
239*4882a593Smuzhiyun 	reg = pack(fbi->var.yres - 1, fbi->var.xres);
240*4882a593Smuzhiyun 	outreg(disp, GC_WH_WW, reg);
241*4882a593Smuzhiyun 	outreg(disp, GC_L0OA0, 0);
242*4882a593Smuzhiyun 	outreg(disp, GC_L0DA0, 0);
243*4882a593Smuzhiyun 	outreg(disp, GC_L0DY_L0DX, 0);
244*4882a593Smuzhiyun 	outreg(disp, GC_L0WY_L0WX, 0);
245*4882a593Smuzhiyun 	outreg(disp, GC_L0WH_L0WW, reg);
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	/* both HW-cursors off */
248*4882a593Smuzhiyun 	reg = inreg(disp, GC_CPM_CUTC);
249*4882a593Smuzhiyun 	reg &= ~(GC_CPM_CEN0 | GC_CPM_CEN1);
250*4882a593Smuzhiyun 	outreg(disp, GC_CPM_CUTC, reg);
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	/* timings */
253*4882a593Smuzhiyun 	reg = pack(fbi->var.xres - 1, fbi->var.xres - 1);
254*4882a593Smuzhiyun 	outreg(disp, GC_HDB_HDP, reg);
255*4882a593Smuzhiyun 	reg = pack((fbi->var.yres - 1), vsp(&fbi->var));
256*4882a593Smuzhiyun 	outreg(disp, GC_VDP_VSP, reg);
257*4882a593Smuzhiyun 	reg = ((fbi->var.vsync_len - 1) << 24) |
258*4882a593Smuzhiyun 	      pack((fbi->var.hsync_len - 1), hsp(&fbi->var));
259*4882a593Smuzhiyun 	outreg(disp, GC_VSW_HSW_HSP, reg);
260*4882a593Smuzhiyun 	outreg(disp, GC_HTP, pack(h_total(&fbi->var) - 1, 0));
261*4882a593Smuzhiyun 	outreg(disp, GC_VTR, pack(v_total(&fbi->var) - 1, 0));
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	/* display on */
264*4882a593Smuzhiyun 	reg = inreg(disp, GC_DCM1);
265*4882a593Smuzhiyun 	reg |= GC_DCM01_DEN | GC_DCM01_L0E;
266*4882a593Smuzhiyun 	reg &= ~GC_DCM01_ESY;
267*4882a593Smuzhiyun 	outreg(disp, GC_DCM1, reg);
268*4882a593Smuzhiyun 	return 0;
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun 
mb862xxfb_pan(struct fb_var_screeninfo * var,struct fb_info * info)271*4882a593Smuzhiyun static int mb862xxfb_pan(struct fb_var_screeninfo *var,
272*4882a593Smuzhiyun 			 struct fb_info *info)
273*4882a593Smuzhiyun {
274*4882a593Smuzhiyun 	struct mb862xxfb_par *par = info->par;
275*4882a593Smuzhiyun 	unsigned long reg;
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	reg = pack(var->yoffset, var->xoffset);
278*4882a593Smuzhiyun 	outreg(disp, GC_L0WY_L0WX, reg);
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	reg = pack(info->var.yres_virtual, info->var.xres_virtual);
281*4882a593Smuzhiyun 	outreg(disp, GC_L0WH_L0WW, reg);
282*4882a593Smuzhiyun 	return 0;
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun 
mb862xxfb_blank(int mode,struct fb_info * fbi)285*4882a593Smuzhiyun static int mb862xxfb_blank(int mode, struct fb_info *fbi)
286*4882a593Smuzhiyun {
287*4882a593Smuzhiyun 	struct mb862xxfb_par  *par = fbi->par;
288*4882a593Smuzhiyun 	unsigned long reg;
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 	dev_dbg(fbi->dev, "blank mode=%d\n", mode);
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 	switch (mode) {
293*4882a593Smuzhiyun 	case FB_BLANK_POWERDOWN:
294*4882a593Smuzhiyun 		reg = inreg(disp, GC_DCM1);
295*4882a593Smuzhiyun 		reg &= ~GC_DCM01_DEN;
296*4882a593Smuzhiyun 		outreg(disp, GC_DCM1, reg);
297*4882a593Smuzhiyun 		break;
298*4882a593Smuzhiyun 	case FB_BLANK_UNBLANK:
299*4882a593Smuzhiyun 		reg = inreg(disp, GC_DCM1);
300*4882a593Smuzhiyun 		reg |= GC_DCM01_DEN;
301*4882a593Smuzhiyun 		outreg(disp, GC_DCM1, reg);
302*4882a593Smuzhiyun 		break;
303*4882a593Smuzhiyun 	case FB_BLANK_NORMAL:
304*4882a593Smuzhiyun 	case FB_BLANK_VSYNC_SUSPEND:
305*4882a593Smuzhiyun 	case FB_BLANK_HSYNC_SUSPEND:
306*4882a593Smuzhiyun 	default:
307*4882a593Smuzhiyun 		return 1;
308*4882a593Smuzhiyun 	}
309*4882a593Smuzhiyun 	return 0;
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun 
mb862xxfb_ioctl(struct fb_info * fbi,unsigned int cmd,unsigned long arg)312*4882a593Smuzhiyun static int mb862xxfb_ioctl(struct fb_info *fbi, unsigned int cmd,
313*4882a593Smuzhiyun 			   unsigned long arg)
314*4882a593Smuzhiyun {
315*4882a593Smuzhiyun 	struct mb862xxfb_par *par = fbi->par;
316*4882a593Smuzhiyun 	struct mb862xx_l1_cfg *l1_cfg = &par->l1_cfg;
317*4882a593Smuzhiyun 	void __user *argp = (void __user *)arg;
318*4882a593Smuzhiyun 	int *enable;
319*4882a593Smuzhiyun 	u32 l1em = 0;
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 	switch (cmd) {
322*4882a593Smuzhiyun 	case MB862XX_L1_GET_CFG:
323*4882a593Smuzhiyun 		if (copy_to_user(argp, l1_cfg, sizeof(*l1_cfg)))
324*4882a593Smuzhiyun 			return -EFAULT;
325*4882a593Smuzhiyun 		break;
326*4882a593Smuzhiyun 	case MB862XX_L1_SET_CFG:
327*4882a593Smuzhiyun 		if (copy_from_user(l1_cfg, argp, sizeof(*l1_cfg)))
328*4882a593Smuzhiyun 			return -EFAULT;
329*4882a593Smuzhiyun 		if (l1_cfg->dh == 0 || l1_cfg->dw == 0)
330*4882a593Smuzhiyun 			return -EINVAL;
331*4882a593Smuzhiyun 		if ((l1_cfg->sw >= l1_cfg->dw) && (l1_cfg->sh >= l1_cfg->dh)) {
332*4882a593Smuzhiyun 			/* downscaling */
333*4882a593Smuzhiyun 			outreg(cap, GC_CAP_CSC,
334*4882a593Smuzhiyun 				pack((l1_cfg->sh << 11) / l1_cfg->dh,
335*4882a593Smuzhiyun 				     (l1_cfg->sw << 11) / l1_cfg->dw));
336*4882a593Smuzhiyun 			l1em = inreg(disp, GC_L1EM);
337*4882a593Smuzhiyun 			l1em &= ~GC_L1EM_DM;
338*4882a593Smuzhiyun 		} else if ((l1_cfg->sw <= l1_cfg->dw) &&
339*4882a593Smuzhiyun 			   (l1_cfg->sh <= l1_cfg->dh)) {
340*4882a593Smuzhiyun 			/* upscaling */
341*4882a593Smuzhiyun 			outreg(cap, GC_CAP_CSC,
342*4882a593Smuzhiyun 				pack((l1_cfg->sh << 11) / l1_cfg->dh,
343*4882a593Smuzhiyun 				     (l1_cfg->sw << 11) / l1_cfg->dw));
344*4882a593Smuzhiyun 			outreg(cap, GC_CAP_CMSS,
345*4882a593Smuzhiyun 				pack(l1_cfg->sw >> 1, l1_cfg->sh));
346*4882a593Smuzhiyun 			outreg(cap, GC_CAP_CMDS,
347*4882a593Smuzhiyun 				pack(l1_cfg->dw >> 1, l1_cfg->dh));
348*4882a593Smuzhiyun 			l1em = inreg(disp, GC_L1EM);
349*4882a593Smuzhiyun 			l1em |= GC_L1EM_DM;
350*4882a593Smuzhiyun 		}
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 		if (l1_cfg->mirror) {
353*4882a593Smuzhiyun 			outreg(cap, GC_CAP_CBM,
354*4882a593Smuzhiyun 				inreg(cap, GC_CAP_CBM) | GC_CBM_HRV);
355*4882a593Smuzhiyun 			l1em |= l1_cfg->dw * 2 - 8;
356*4882a593Smuzhiyun 		} else {
357*4882a593Smuzhiyun 			outreg(cap, GC_CAP_CBM,
358*4882a593Smuzhiyun 				inreg(cap, GC_CAP_CBM) & ~GC_CBM_HRV);
359*4882a593Smuzhiyun 			l1em &= 0xffff0000;
360*4882a593Smuzhiyun 		}
361*4882a593Smuzhiyun 		outreg(disp, GC_L1EM, l1em);
362*4882a593Smuzhiyun 		break;
363*4882a593Smuzhiyun 	case MB862XX_L1_ENABLE:
364*4882a593Smuzhiyun 		enable = (int *)arg;
365*4882a593Smuzhiyun 		if (*enable) {
366*4882a593Smuzhiyun 			outreg(disp, GC_L1DA, par->cap_buf);
367*4882a593Smuzhiyun 			outreg(cap, GC_CAP_IMG_START,
368*4882a593Smuzhiyun 				pack(l1_cfg->sy >> 1, l1_cfg->sx));
369*4882a593Smuzhiyun 			outreg(cap, GC_CAP_IMG_END,
370*4882a593Smuzhiyun 				pack(l1_cfg->sh, l1_cfg->sw));
371*4882a593Smuzhiyun 			outreg(disp, GC_L1M, GC_L1M_16 | GC_L1M_YC | GC_L1M_CS |
372*4882a593Smuzhiyun 					     (par->l1_stride << 16));
373*4882a593Smuzhiyun 			outreg(disp, GC_L1WY_L1WX,
374*4882a593Smuzhiyun 				pack(l1_cfg->dy, l1_cfg->dx));
375*4882a593Smuzhiyun 			outreg(disp, GC_L1WH_L1WW,
376*4882a593Smuzhiyun 				pack(l1_cfg->dh - 1, l1_cfg->dw));
377*4882a593Smuzhiyun 			outreg(disp, GC_DLS, 1);
378*4882a593Smuzhiyun 			outreg(cap, GC_CAP_VCM,
379*4882a593Smuzhiyun 				GC_VCM_VIE | GC_VCM_CM | GC_VCM_VS_PAL);
380*4882a593Smuzhiyun 			outreg(disp, GC_DCM1, inreg(disp, GC_DCM1) |
381*4882a593Smuzhiyun 					      GC_DCM1_DEN | GC_DCM1_L1E);
382*4882a593Smuzhiyun 		} else {
383*4882a593Smuzhiyun 			outreg(cap, GC_CAP_VCM,
384*4882a593Smuzhiyun 				inreg(cap, GC_CAP_VCM) & ~GC_VCM_VIE);
385*4882a593Smuzhiyun 			outreg(disp, GC_DCM1,
386*4882a593Smuzhiyun 				inreg(disp, GC_DCM1) & ~GC_DCM1_L1E);
387*4882a593Smuzhiyun 		}
388*4882a593Smuzhiyun 		break;
389*4882a593Smuzhiyun 	case MB862XX_L1_CAP_CTL:
390*4882a593Smuzhiyun 		enable = (int *)arg;
391*4882a593Smuzhiyun 		if (*enable) {
392*4882a593Smuzhiyun 			outreg(cap, GC_CAP_VCM,
393*4882a593Smuzhiyun 				inreg(cap, GC_CAP_VCM) | GC_VCM_VIE);
394*4882a593Smuzhiyun 		} else {
395*4882a593Smuzhiyun 			outreg(cap, GC_CAP_VCM,
396*4882a593Smuzhiyun 				inreg(cap, GC_CAP_VCM) & ~GC_VCM_VIE);
397*4882a593Smuzhiyun 		}
398*4882a593Smuzhiyun 		break;
399*4882a593Smuzhiyun 	default:
400*4882a593Smuzhiyun 		return -EINVAL;
401*4882a593Smuzhiyun 	}
402*4882a593Smuzhiyun 	return 0;
403*4882a593Smuzhiyun }
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun /* framebuffer ops */
406*4882a593Smuzhiyun static struct fb_ops mb862xxfb_ops = {
407*4882a593Smuzhiyun 	.owner		= THIS_MODULE,
408*4882a593Smuzhiyun 	.fb_check_var	= mb862xxfb_check_var,
409*4882a593Smuzhiyun 	.fb_set_par	= mb862xxfb_set_par,
410*4882a593Smuzhiyun 	.fb_setcolreg	= mb862xxfb_setcolreg,
411*4882a593Smuzhiyun 	.fb_blank	= mb862xxfb_blank,
412*4882a593Smuzhiyun 	.fb_pan_display	= mb862xxfb_pan,
413*4882a593Smuzhiyun 	.fb_fillrect	= cfb_fillrect,
414*4882a593Smuzhiyun 	.fb_copyarea	= cfb_copyarea,
415*4882a593Smuzhiyun 	.fb_imageblit	= cfb_imageblit,
416*4882a593Smuzhiyun 	.fb_ioctl	= mb862xxfb_ioctl,
417*4882a593Smuzhiyun };
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun /* initialize fb_info data */
mb862xxfb_init_fbinfo(struct fb_info * fbi)420*4882a593Smuzhiyun static int mb862xxfb_init_fbinfo(struct fb_info *fbi)
421*4882a593Smuzhiyun {
422*4882a593Smuzhiyun 	struct mb862xxfb_par *par = fbi->par;
423*4882a593Smuzhiyun 	struct mb862xx_gc_mode *mode = par->gc_mode;
424*4882a593Smuzhiyun 	unsigned long reg;
425*4882a593Smuzhiyun 	int stride;
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 	fbi->fbops = &mb862xxfb_ops;
428*4882a593Smuzhiyun 	fbi->pseudo_palette = par->pseudo_palette;
429*4882a593Smuzhiyun 	fbi->screen_base = par->fb_base;
430*4882a593Smuzhiyun 	fbi->screen_size = par->mapped_vram;
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun 	strcpy(fbi->fix.id, DRV_NAME);
433*4882a593Smuzhiyun 	fbi->fix.smem_start = (unsigned long)par->fb_base_phys;
434*4882a593Smuzhiyun 	fbi->fix.mmio_start = (unsigned long)par->mmio_base_phys;
435*4882a593Smuzhiyun 	fbi->fix.mmio_len = par->mmio_len;
436*4882a593Smuzhiyun 	fbi->fix.accel = FB_ACCEL_NONE;
437*4882a593Smuzhiyun 	fbi->fix.type = FB_TYPE_PACKED_PIXELS;
438*4882a593Smuzhiyun 	fbi->fix.type_aux = 0;
439*4882a593Smuzhiyun 	fbi->fix.xpanstep = 1;
440*4882a593Smuzhiyun 	fbi->fix.ypanstep = 1;
441*4882a593Smuzhiyun 	fbi->fix.ywrapstep = 0;
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	reg = inreg(disp, GC_DCM1);
444*4882a593Smuzhiyun 	if (reg & GC_DCM01_DEN && reg & GC_DCM01_L0E) {
445*4882a593Smuzhiyun 		/* get the disp mode from active display cfg */
446*4882a593Smuzhiyun 		unsigned long sc = ((reg & GC_DCM01_SC) >> 8) + 1;
447*4882a593Smuzhiyun 		unsigned long hsp, vsp, ht, vt;
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun 		dev_dbg(par->dev, "using bootloader's disp. mode\n");
450*4882a593Smuzhiyun 		fbi->var.pixclock = (sc * 1000000) / par->refclk;
451*4882a593Smuzhiyun 		fbi->var.xres = (inreg(disp, GC_HDB_HDP) & 0x0fff) + 1;
452*4882a593Smuzhiyun 		reg = inreg(disp, GC_VDP_VSP);
453*4882a593Smuzhiyun 		fbi->var.yres = ((reg >> 16) & 0x0fff) + 1;
454*4882a593Smuzhiyun 		vsp = (reg & 0x0fff) + 1;
455*4882a593Smuzhiyun 		fbi->var.xres_virtual = fbi->var.xres;
456*4882a593Smuzhiyun 		fbi->var.yres_virtual = fbi->var.yres;
457*4882a593Smuzhiyun 		reg = inreg(disp, GC_L0EM);
458*4882a593Smuzhiyun 		if (reg & GC_L0EM_L0EC_24) {
459*4882a593Smuzhiyun 			fbi->var.bits_per_pixel = 32;
460*4882a593Smuzhiyun 		} else {
461*4882a593Smuzhiyun 			reg = inreg(disp, GC_L0M);
462*4882a593Smuzhiyun 			if (reg & GC_L0M_L0C_16)
463*4882a593Smuzhiyun 				fbi->var.bits_per_pixel = 16;
464*4882a593Smuzhiyun 			else
465*4882a593Smuzhiyun 				fbi->var.bits_per_pixel = 8;
466*4882a593Smuzhiyun 		}
467*4882a593Smuzhiyun 		reg = inreg(disp, GC_VSW_HSW_HSP);
468*4882a593Smuzhiyun 		fbi->var.hsync_len = ((reg & 0xff0000) >> 16) + 1;
469*4882a593Smuzhiyun 		fbi->var.vsync_len = ((reg & 0x3f000000) >> 24) + 1;
470*4882a593Smuzhiyun 		hsp = (reg & 0xffff) + 1;
471*4882a593Smuzhiyun 		ht = ((inreg(disp, GC_HTP) & 0xfff0000) >> 16) + 1;
472*4882a593Smuzhiyun 		fbi->var.right_margin = hsp - fbi->var.xres;
473*4882a593Smuzhiyun 		fbi->var.left_margin = ht - hsp - fbi->var.hsync_len;
474*4882a593Smuzhiyun 		vt = ((inreg(disp, GC_VTR) & 0xfff0000) >> 16) + 1;
475*4882a593Smuzhiyun 		fbi->var.lower_margin = vsp - fbi->var.yres;
476*4882a593Smuzhiyun 		fbi->var.upper_margin = vt - vsp - fbi->var.vsync_len;
477*4882a593Smuzhiyun 	} else if (mode) {
478*4882a593Smuzhiyun 		dev_dbg(par->dev, "using supplied mode\n");
479*4882a593Smuzhiyun 		fb_videomode_to_var(&fbi->var, (struct fb_videomode *)mode);
480*4882a593Smuzhiyun 		fbi->var.bits_per_pixel = mode->def_bpp ? mode->def_bpp : 8;
481*4882a593Smuzhiyun 	} else {
482*4882a593Smuzhiyun 		int ret;
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun 		ret = fb_find_mode(&fbi->var, fbi, "640x480-16@60",
485*4882a593Smuzhiyun 				   NULL, 0, NULL, 16);
486*4882a593Smuzhiyun 		if (ret == 0 || ret == 4) {
487*4882a593Smuzhiyun 			dev_err(par->dev,
488*4882a593Smuzhiyun 				"failed to get initial mode\n");
489*4882a593Smuzhiyun 			return -EINVAL;
490*4882a593Smuzhiyun 		}
491*4882a593Smuzhiyun 	}
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun 	fbi->var.xoffset = 0;
494*4882a593Smuzhiyun 	fbi->var.yoffset = 0;
495*4882a593Smuzhiyun 	fbi->var.grayscale = 0;
496*4882a593Smuzhiyun 	fbi->var.nonstd = 0;
497*4882a593Smuzhiyun 	fbi->var.height = -1;
498*4882a593Smuzhiyun 	fbi->var.width = -1;
499*4882a593Smuzhiyun 	fbi->var.accel_flags = 0;
500*4882a593Smuzhiyun 	fbi->var.vmode = FB_VMODE_NONINTERLACED;
501*4882a593Smuzhiyun 	fbi->var.activate = FB_ACTIVATE_NOW;
502*4882a593Smuzhiyun 	fbi->flags = FBINFO_DEFAULT |
503*4882a593Smuzhiyun #ifdef __BIG_ENDIAN
504*4882a593Smuzhiyun 		     FBINFO_FOREIGN_ENDIAN |
505*4882a593Smuzhiyun #endif
506*4882a593Smuzhiyun 		     FBINFO_HWACCEL_XPAN |
507*4882a593Smuzhiyun 		     FBINFO_HWACCEL_YPAN;
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun 	/* check and possibly fix bpp */
510*4882a593Smuzhiyun 	if ((fbi->fbops->fb_check_var)(&fbi->var, fbi))
511*4882a593Smuzhiyun 		dev_err(par->dev, "check_var() failed on initial setup?\n");
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun 	fbi->fix.visual = fbi->var.bits_per_pixel == 8 ?
514*4882a593Smuzhiyun 			 FB_VISUAL_PSEUDOCOLOR : FB_VISUAL_TRUECOLOR;
515*4882a593Smuzhiyun 	fbi->fix.line_length = (fbi->var.xres_virtual *
516*4882a593Smuzhiyun 				fbi->var.bits_per_pixel) / 8;
517*4882a593Smuzhiyun 	fbi->fix.smem_len = fbi->fix.line_length * fbi->var.yres_virtual;
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun 	/*
520*4882a593Smuzhiyun 	 * reserve space for capture buffers and two cursors
521*4882a593Smuzhiyun 	 * at the end of vram: 720x576 * 2 * 2.2 + 64x64 * 16.
522*4882a593Smuzhiyun 	 */
523*4882a593Smuzhiyun 	par->cap_buf = par->mapped_vram - 0x1bd800 - 0x10000;
524*4882a593Smuzhiyun 	par->cap_len = 0x1bd800;
525*4882a593Smuzhiyun 	par->l1_cfg.sx = 0;
526*4882a593Smuzhiyun 	par->l1_cfg.sy = 0;
527*4882a593Smuzhiyun 	par->l1_cfg.sw = 720;
528*4882a593Smuzhiyun 	par->l1_cfg.sh = 576;
529*4882a593Smuzhiyun 	par->l1_cfg.dx = 0;
530*4882a593Smuzhiyun 	par->l1_cfg.dy = 0;
531*4882a593Smuzhiyun 	par->l1_cfg.dw = 720;
532*4882a593Smuzhiyun 	par->l1_cfg.dh = 576;
533*4882a593Smuzhiyun 	stride = par->l1_cfg.sw * (fbi->var.bits_per_pixel / 8);
534*4882a593Smuzhiyun 	par->l1_stride = stride / 64 + ((stride % 64) ? 1 : 0);
535*4882a593Smuzhiyun 	outreg(cap, GC_CAP_CBM, GC_CBM_OO | GC_CBM_CBST |
536*4882a593Smuzhiyun 				(par->l1_stride << 16));
537*4882a593Smuzhiyun 	outreg(cap, GC_CAP_CBOA, par->cap_buf);
538*4882a593Smuzhiyun 	outreg(cap, GC_CAP_CBLA, par->cap_buf + par->cap_len);
539*4882a593Smuzhiyun 	return 0;
540*4882a593Smuzhiyun }
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun /*
543*4882a593Smuzhiyun  * show some display controller and cursor registers
544*4882a593Smuzhiyun  */
mb862xxfb_show_dispregs(struct device * dev,struct device_attribute * attr,char * buf)545*4882a593Smuzhiyun static ssize_t mb862xxfb_show_dispregs(struct device *dev,
546*4882a593Smuzhiyun 				       struct device_attribute *attr, char *buf)
547*4882a593Smuzhiyun {
548*4882a593Smuzhiyun 	struct fb_info *fbi = dev_get_drvdata(dev);
549*4882a593Smuzhiyun 	struct mb862xxfb_par *par = fbi->par;
550*4882a593Smuzhiyun 	char *ptr = buf;
551*4882a593Smuzhiyun 	unsigned int reg;
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun 	for (reg = GC_DCM0; reg <= GC_L0DY_L0DX; reg += 4)
554*4882a593Smuzhiyun 		ptr += sprintf(ptr, "%08x = %08x\n",
555*4882a593Smuzhiyun 			       reg, inreg(disp, reg));
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun 	for (reg = GC_CPM_CUTC; reg <= GC_CUY1_CUX1; reg += 4)
558*4882a593Smuzhiyun 		ptr += sprintf(ptr, "%08x = %08x\n",
559*4882a593Smuzhiyun 			       reg, inreg(disp, reg));
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun 	for (reg = GC_DCM1; reg <= GC_L0WH_L0WW; reg += 4)
562*4882a593Smuzhiyun 		ptr += sprintf(ptr, "%08x = %08x\n",
563*4882a593Smuzhiyun 			       reg, inreg(disp, reg));
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun 	for (reg = 0x400; reg <= 0x410; reg += 4)
566*4882a593Smuzhiyun 		ptr += sprintf(ptr, "geo %08x = %08x\n",
567*4882a593Smuzhiyun 			       reg, inreg(geo, reg));
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun 	for (reg = 0x400; reg <= 0x410; reg += 4)
570*4882a593Smuzhiyun 		ptr += sprintf(ptr, "draw %08x = %08x\n",
571*4882a593Smuzhiyun 			       reg, inreg(draw, reg));
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun 	for (reg = 0x440; reg <= 0x450; reg += 4)
574*4882a593Smuzhiyun 		ptr += sprintf(ptr, "draw %08x = %08x\n",
575*4882a593Smuzhiyun 			       reg, inreg(draw, reg));
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun 	return ptr - buf;
578*4882a593Smuzhiyun }
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun static DEVICE_ATTR(dispregs, 0444, mb862xxfb_show_dispregs, NULL);
581*4882a593Smuzhiyun 
mb862xx_intr(int irq,void * dev_id)582*4882a593Smuzhiyun static irqreturn_t mb862xx_intr(int irq, void *dev_id)
583*4882a593Smuzhiyun {
584*4882a593Smuzhiyun 	struct mb862xxfb_par *par = (struct mb862xxfb_par *) dev_id;
585*4882a593Smuzhiyun 	unsigned long reg_ist, mask;
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun 	if (!par)
588*4882a593Smuzhiyun 		return IRQ_NONE;
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun 	if (par->type == BT_CARMINE) {
591*4882a593Smuzhiyun 		/* Get Interrupt Status */
592*4882a593Smuzhiyun 		reg_ist = inreg(ctrl, GC_CTRL_STATUS);
593*4882a593Smuzhiyun 		mask = inreg(ctrl, GC_CTRL_INT_MASK);
594*4882a593Smuzhiyun 		if (reg_ist == 0)
595*4882a593Smuzhiyun 			return IRQ_HANDLED;
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun 		reg_ist &= mask;
598*4882a593Smuzhiyun 		if (reg_ist == 0)
599*4882a593Smuzhiyun 			return IRQ_HANDLED;
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun 		/* Clear interrupt status */
602*4882a593Smuzhiyun 		outreg(ctrl, 0x0, reg_ist);
603*4882a593Smuzhiyun 	} else {
604*4882a593Smuzhiyun 		/* Get status */
605*4882a593Smuzhiyun 		reg_ist = inreg(host, GC_IST);
606*4882a593Smuzhiyun 		mask = inreg(host, GC_IMASK);
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun 		reg_ist &= mask;
609*4882a593Smuzhiyun 		if (reg_ist == 0)
610*4882a593Smuzhiyun 			return IRQ_HANDLED;
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 		/* Clear status */
613*4882a593Smuzhiyun 		outreg(host, GC_IST, ~reg_ist);
614*4882a593Smuzhiyun 	}
615*4882a593Smuzhiyun 	return IRQ_HANDLED;
616*4882a593Smuzhiyun }
617*4882a593Smuzhiyun 
618*4882a593Smuzhiyun #if defined(CONFIG_FB_MB862XX_LIME)
619*4882a593Smuzhiyun /*
620*4882a593Smuzhiyun  * GDC (Lime, Coral(B/Q), Mint, ...) on host bus
621*4882a593Smuzhiyun  */
mb862xx_gdc_init(struct mb862xxfb_par * par)622*4882a593Smuzhiyun static int mb862xx_gdc_init(struct mb862xxfb_par *par)
623*4882a593Smuzhiyun {
624*4882a593Smuzhiyun 	unsigned long ccf, mmr;
625*4882a593Smuzhiyun 	unsigned long ver, rev;
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun 	if (!par)
628*4882a593Smuzhiyun 		return -ENODEV;
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun #if defined(CONFIG_FB_PRE_INIT_FB)
631*4882a593Smuzhiyun 	par->pre_init = 1;
632*4882a593Smuzhiyun #endif
633*4882a593Smuzhiyun 	par->host = par->mmio_base;
634*4882a593Smuzhiyun 	par->i2c = par->mmio_base + MB862XX_I2C_BASE;
635*4882a593Smuzhiyun 	par->disp = par->mmio_base + MB862XX_DISP_BASE;
636*4882a593Smuzhiyun 	par->cap = par->mmio_base + MB862XX_CAP_BASE;
637*4882a593Smuzhiyun 	par->draw = par->mmio_base + MB862XX_DRAW_BASE;
638*4882a593Smuzhiyun 	par->geo = par->mmio_base + MB862XX_GEO_BASE;
639*4882a593Smuzhiyun 	par->pio = par->mmio_base + MB862XX_PIO_BASE;
640*4882a593Smuzhiyun 
641*4882a593Smuzhiyun 	par->refclk = GC_DISP_REFCLK_400;
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun 	ver = inreg(host, GC_CID);
644*4882a593Smuzhiyun 	rev = inreg(pio, GC_REVISION);
645*4882a593Smuzhiyun 	if ((ver == 0x303) && (rev & 0xffffff00) == 0x20050100) {
646*4882a593Smuzhiyun 		dev_info(par->dev, "Fujitsu Lime v1.%d found\n",
647*4882a593Smuzhiyun 			 (int)rev & 0xff);
648*4882a593Smuzhiyun 		par->type = BT_LIME;
649*4882a593Smuzhiyun 		ccf = par->gc_mode ? par->gc_mode->ccf : GC_CCF_COT_100;
650*4882a593Smuzhiyun 		mmr = par->gc_mode ? par->gc_mode->mmr : 0x414fb7f2;
651*4882a593Smuzhiyun 	} else {
652*4882a593Smuzhiyun 		dev_info(par->dev, "? GDC, CID/Rev.: 0x%lx/0x%lx \n", ver, rev);
653*4882a593Smuzhiyun 		return -ENODEV;
654*4882a593Smuzhiyun 	}
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun 	if (!par->pre_init) {
657*4882a593Smuzhiyun 		outreg(host, GC_CCF, ccf);
658*4882a593Smuzhiyun 		udelay(200);
659*4882a593Smuzhiyun 		outreg(host, GC_MMR, mmr);
660*4882a593Smuzhiyun 		udelay(10);
661*4882a593Smuzhiyun 	}
662*4882a593Smuzhiyun 
663*4882a593Smuzhiyun 	/* interrupt status */
664*4882a593Smuzhiyun 	outreg(host, GC_IST, 0);
665*4882a593Smuzhiyun 	outreg(host, GC_IMASK, GC_INT_EN);
666*4882a593Smuzhiyun 	return 0;
667*4882a593Smuzhiyun }
668*4882a593Smuzhiyun 
of_platform_mb862xx_probe(struct platform_device * ofdev)669*4882a593Smuzhiyun static int of_platform_mb862xx_probe(struct platform_device *ofdev)
670*4882a593Smuzhiyun {
671*4882a593Smuzhiyun 	struct device_node *np = ofdev->dev.of_node;
672*4882a593Smuzhiyun 	struct device *dev = &ofdev->dev;
673*4882a593Smuzhiyun 	struct mb862xxfb_par *par;
674*4882a593Smuzhiyun 	struct fb_info *info;
675*4882a593Smuzhiyun 	struct resource res;
676*4882a593Smuzhiyun 	resource_size_t res_size;
677*4882a593Smuzhiyun 	unsigned long ret = -ENODEV;
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun 	if (of_address_to_resource(np, 0, &res)) {
680*4882a593Smuzhiyun 		dev_err(dev, "Invalid address\n");
681*4882a593Smuzhiyun 		return -ENXIO;
682*4882a593Smuzhiyun 	}
683*4882a593Smuzhiyun 
684*4882a593Smuzhiyun 	info = framebuffer_alloc(sizeof(struct mb862xxfb_par), dev);
685*4882a593Smuzhiyun 	if (!info)
686*4882a593Smuzhiyun 		return -ENOMEM;
687*4882a593Smuzhiyun 
688*4882a593Smuzhiyun 	par = info->par;
689*4882a593Smuzhiyun 	par->info = info;
690*4882a593Smuzhiyun 	par->dev = dev;
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun 	par->irq = irq_of_parse_and_map(np, 0);
693*4882a593Smuzhiyun 	if (par->irq == NO_IRQ) {
694*4882a593Smuzhiyun 		dev_err(dev, "failed to map irq\n");
695*4882a593Smuzhiyun 		ret = -ENODEV;
696*4882a593Smuzhiyun 		goto fbrel;
697*4882a593Smuzhiyun 	}
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun 	res_size = resource_size(&res);
700*4882a593Smuzhiyun 	par->res = request_mem_region(res.start, res_size, DRV_NAME);
701*4882a593Smuzhiyun 	if (par->res == NULL) {
702*4882a593Smuzhiyun 		dev_err(dev, "Cannot claim framebuffer/mmio\n");
703*4882a593Smuzhiyun 		ret = -ENXIO;
704*4882a593Smuzhiyun 		goto irqdisp;
705*4882a593Smuzhiyun 	}
706*4882a593Smuzhiyun 
707*4882a593Smuzhiyun #if defined(CONFIG_SOCRATES)
708*4882a593Smuzhiyun 	par->gc_mode = &socrates_gc_mode;
709*4882a593Smuzhiyun #endif
710*4882a593Smuzhiyun 
711*4882a593Smuzhiyun 	par->fb_base_phys = res.start;
712*4882a593Smuzhiyun 	par->mmio_base_phys = res.start + MB862XX_MMIO_BASE;
713*4882a593Smuzhiyun 	par->mmio_len = MB862XX_MMIO_SIZE;
714*4882a593Smuzhiyun 	if (par->gc_mode)
715*4882a593Smuzhiyun 		par->mapped_vram = par->gc_mode->max_vram;
716*4882a593Smuzhiyun 	else
717*4882a593Smuzhiyun 		par->mapped_vram = MB862XX_MEM_SIZE;
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun 	par->fb_base = ioremap(par->fb_base_phys, par->mapped_vram);
720*4882a593Smuzhiyun 	if (par->fb_base == NULL) {
721*4882a593Smuzhiyun 		dev_err(dev, "Cannot map framebuffer\n");
722*4882a593Smuzhiyun 		goto rel_reg;
723*4882a593Smuzhiyun 	}
724*4882a593Smuzhiyun 
725*4882a593Smuzhiyun 	par->mmio_base = ioremap(par->mmio_base_phys, par->mmio_len);
726*4882a593Smuzhiyun 	if (par->mmio_base == NULL) {
727*4882a593Smuzhiyun 		dev_err(dev, "Cannot map registers\n");
728*4882a593Smuzhiyun 		goto fb_unmap;
729*4882a593Smuzhiyun 	}
730*4882a593Smuzhiyun 
731*4882a593Smuzhiyun 	dev_dbg(dev, "fb phys 0x%llx 0x%lx\n",
732*4882a593Smuzhiyun 		(u64)par->fb_base_phys, (ulong)par->mapped_vram);
733*4882a593Smuzhiyun 	dev_dbg(dev, "mmio phys 0x%llx 0x%lx, (irq = %d)\n",
734*4882a593Smuzhiyun 		(u64)par->mmio_base_phys, (ulong)par->mmio_len, par->irq);
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun 	if (mb862xx_gdc_init(par))
737*4882a593Smuzhiyun 		goto io_unmap;
738*4882a593Smuzhiyun 
739*4882a593Smuzhiyun 	if (request_irq(par->irq, mb862xx_intr, 0,
740*4882a593Smuzhiyun 			DRV_NAME, (void *)par)) {
741*4882a593Smuzhiyun 		dev_err(dev, "Cannot request irq\n");
742*4882a593Smuzhiyun 		goto io_unmap;
743*4882a593Smuzhiyun 	}
744*4882a593Smuzhiyun 
745*4882a593Smuzhiyun 	mb862xxfb_init_fbinfo(info);
746*4882a593Smuzhiyun 
747*4882a593Smuzhiyun 	if (fb_alloc_cmap(&info->cmap, NR_PALETTE, 0) < 0) {
748*4882a593Smuzhiyun 		dev_err(dev, "Could not allocate cmap for fb_info.\n");
749*4882a593Smuzhiyun 		goto free_irq;
750*4882a593Smuzhiyun 	}
751*4882a593Smuzhiyun 
752*4882a593Smuzhiyun 	if ((info->fbops->fb_set_par)(info))
753*4882a593Smuzhiyun 		dev_err(dev, "set_var() failed on initial setup?\n");
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun 	if (register_framebuffer(info)) {
756*4882a593Smuzhiyun 		dev_err(dev, "failed to register framebuffer\n");
757*4882a593Smuzhiyun 		goto rel_cmap;
758*4882a593Smuzhiyun 	}
759*4882a593Smuzhiyun 
760*4882a593Smuzhiyun 	dev_set_drvdata(dev, info);
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun 	if (device_create_file(dev, &dev_attr_dispregs))
763*4882a593Smuzhiyun 		dev_err(dev, "Can't create sysfs regdump file\n");
764*4882a593Smuzhiyun 	return 0;
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun rel_cmap:
767*4882a593Smuzhiyun 	fb_dealloc_cmap(&info->cmap);
768*4882a593Smuzhiyun free_irq:
769*4882a593Smuzhiyun 	outreg(host, GC_IMASK, 0);
770*4882a593Smuzhiyun 	free_irq(par->irq, (void *)par);
771*4882a593Smuzhiyun io_unmap:
772*4882a593Smuzhiyun 	iounmap(par->mmio_base);
773*4882a593Smuzhiyun fb_unmap:
774*4882a593Smuzhiyun 	iounmap(par->fb_base);
775*4882a593Smuzhiyun rel_reg:
776*4882a593Smuzhiyun 	release_mem_region(res.start, res_size);
777*4882a593Smuzhiyun irqdisp:
778*4882a593Smuzhiyun 	irq_dispose_mapping(par->irq);
779*4882a593Smuzhiyun fbrel:
780*4882a593Smuzhiyun 	framebuffer_release(info);
781*4882a593Smuzhiyun 	return ret;
782*4882a593Smuzhiyun }
783*4882a593Smuzhiyun 
of_platform_mb862xx_remove(struct platform_device * ofdev)784*4882a593Smuzhiyun static int of_platform_mb862xx_remove(struct platform_device *ofdev)
785*4882a593Smuzhiyun {
786*4882a593Smuzhiyun 	struct fb_info *fbi = dev_get_drvdata(&ofdev->dev);
787*4882a593Smuzhiyun 	struct mb862xxfb_par *par = fbi->par;
788*4882a593Smuzhiyun 	resource_size_t res_size = resource_size(par->res);
789*4882a593Smuzhiyun 	unsigned long reg;
790*4882a593Smuzhiyun 
791*4882a593Smuzhiyun 	dev_dbg(fbi->dev, "%s release\n", fbi->fix.id);
792*4882a593Smuzhiyun 
793*4882a593Smuzhiyun 	/* display off */
794*4882a593Smuzhiyun 	reg = inreg(disp, GC_DCM1);
795*4882a593Smuzhiyun 	reg &= ~(GC_DCM01_DEN | GC_DCM01_L0E);
796*4882a593Smuzhiyun 	outreg(disp, GC_DCM1, reg);
797*4882a593Smuzhiyun 
798*4882a593Smuzhiyun 	/* disable interrupts */
799*4882a593Smuzhiyun 	outreg(host, GC_IMASK, 0);
800*4882a593Smuzhiyun 
801*4882a593Smuzhiyun 	free_irq(par->irq, (void *)par);
802*4882a593Smuzhiyun 	irq_dispose_mapping(par->irq);
803*4882a593Smuzhiyun 
804*4882a593Smuzhiyun 	device_remove_file(&ofdev->dev, &dev_attr_dispregs);
805*4882a593Smuzhiyun 
806*4882a593Smuzhiyun 	unregister_framebuffer(fbi);
807*4882a593Smuzhiyun 	fb_dealloc_cmap(&fbi->cmap);
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun 	iounmap(par->mmio_base);
810*4882a593Smuzhiyun 	iounmap(par->fb_base);
811*4882a593Smuzhiyun 
812*4882a593Smuzhiyun 	release_mem_region(par->res->start, res_size);
813*4882a593Smuzhiyun 	framebuffer_release(fbi);
814*4882a593Smuzhiyun 	return 0;
815*4882a593Smuzhiyun }
816*4882a593Smuzhiyun 
817*4882a593Smuzhiyun /*
818*4882a593Smuzhiyun  * common types
819*4882a593Smuzhiyun  */
820*4882a593Smuzhiyun static struct of_device_id of_platform_mb862xx_tbl[] = {
821*4882a593Smuzhiyun 	{ .compatible = "fujitsu,MB86276", },
822*4882a593Smuzhiyun 	{ .compatible = "fujitsu,lime", },
823*4882a593Smuzhiyun 	{ .compatible = "fujitsu,MB86277", },
824*4882a593Smuzhiyun 	{ .compatible = "fujitsu,mint", },
825*4882a593Smuzhiyun 	{ .compatible = "fujitsu,MB86293", },
826*4882a593Smuzhiyun 	{ .compatible = "fujitsu,MB86294", },
827*4882a593Smuzhiyun 	{ .compatible = "fujitsu,coral", },
828*4882a593Smuzhiyun 	{ /* end */ }
829*4882a593Smuzhiyun };
830*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, of_platform_mb862xx_tbl);
831*4882a593Smuzhiyun 
832*4882a593Smuzhiyun static struct platform_driver of_platform_mb862xxfb_driver = {
833*4882a593Smuzhiyun 	.driver = {
834*4882a593Smuzhiyun 		.name = DRV_NAME,
835*4882a593Smuzhiyun 		.of_match_table = of_platform_mb862xx_tbl,
836*4882a593Smuzhiyun 	},
837*4882a593Smuzhiyun 	.probe		= of_platform_mb862xx_probe,
838*4882a593Smuzhiyun 	.remove		= of_platform_mb862xx_remove,
839*4882a593Smuzhiyun };
840*4882a593Smuzhiyun #endif
841*4882a593Smuzhiyun 
842*4882a593Smuzhiyun #if defined(CONFIG_FB_MB862XX_PCI_GDC)
coralp_init(struct mb862xxfb_par * par)843*4882a593Smuzhiyun static int coralp_init(struct mb862xxfb_par *par)
844*4882a593Smuzhiyun {
845*4882a593Smuzhiyun 	int cn, ver;
846*4882a593Smuzhiyun 
847*4882a593Smuzhiyun 	par->host = par->mmio_base;
848*4882a593Smuzhiyun 	par->i2c = par->mmio_base + MB862XX_I2C_BASE;
849*4882a593Smuzhiyun 	par->disp = par->mmio_base + MB862XX_DISP_BASE;
850*4882a593Smuzhiyun 	par->cap = par->mmio_base + MB862XX_CAP_BASE;
851*4882a593Smuzhiyun 	par->draw = par->mmio_base + MB862XX_DRAW_BASE;
852*4882a593Smuzhiyun 	par->geo = par->mmio_base + MB862XX_GEO_BASE;
853*4882a593Smuzhiyun 	par->pio = par->mmio_base + MB862XX_PIO_BASE;
854*4882a593Smuzhiyun 
855*4882a593Smuzhiyun 	par->refclk = GC_DISP_REFCLK_400;
856*4882a593Smuzhiyun 
857*4882a593Smuzhiyun 	if (par->mapped_vram >= 0x2000000) {
858*4882a593Smuzhiyun 		/* relocate gdc registers space */
859*4882a593Smuzhiyun 		writel(1, par->fb_base + MB862XX_MMIO_BASE + GC_RSW);
860*4882a593Smuzhiyun 		udelay(1); /* wait at least 20 bus cycles */
861*4882a593Smuzhiyun 	}
862*4882a593Smuzhiyun 
863*4882a593Smuzhiyun 	ver = inreg(host, GC_CID);
864*4882a593Smuzhiyun 	cn = (ver & GC_CID_CNAME_MSK) >> 8;
865*4882a593Smuzhiyun 	ver = ver & GC_CID_VERSION_MSK;
866*4882a593Smuzhiyun 	if (cn == 3) {
867*4882a593Smuzhiyun 		unsigned long reg;
868*4882a593Smuzhiyun 
869*4882a593Smuzhiyun 		dev_info(par->dev, "Fujitsu Coral-%s GDC Rev.%d found\n",\
870*4882a593Smuzhiyun 			 (ver == 6) ? "P" : (ver == 8) ? "PA" : "?",
871*4882a593Smuzhiyun 			 par->pdev->revision);
872*4882a593Smuzhiyun 		reg = inreg(disp, GC_DCM1);
873*4882a593Smuzhiyun 		if (reg & GC_DCM01_DEN && reg & GC_DCM01_L0E)
874*4882a593Smuzhiyun 			par->pre_init = 1;
875*4882a593Smuzhiyun 
876*4882a593Smuzhiyun 		if (!par->pre_init) {
877*4882a593Smuzhiyun 			outreg(host, GC_CCF, GC_CCF_CGE_166 | GC_CCF_COT_133);
878*4882a593Smuzhiyun 			udelay(200);
879*4882a593Smuzhiyun 			outreg(host, GC_MMR, GC_MMR_CORALP_EVB_VAL);
880*4882a593Smuzhiyun 			udelay(10);
881*4882a593Smuzhiyun 		}
882*4882a593Smuzhiyun 		/* Clear interrupt status */
883*4882a593Smuzhiyun 		outreg(host, GC_IST, 0);
884*4882a593Smuzhiyun 	} else {
885*4882a593Smuzhiyun 		return -ENODEV;
886*4882a593Smuzhiyun 	}
887*4882a593Smuzhiyun 
888*4882a593Smuzhiyun 	mb862xx_i2c_init(par);
889*4882a593Smuzhiyun 	return 0;
890*4882a593Smuzhiyun }
891*4882a593Smuzhiyun 
init_dram_ctrl(struct mb862xxfb_par * par)892*4882a593Smuzhiyun static int init_dram_ctrl(struct mb862xxfb_par *par)
893*4882a593Smuzhiyun {
894*4882a593Smuzhiyun 	unsigned long i = 0;
895*4882a593Smuzhiyun 
896*4882a593Smuzhiyun 	/*
897*4882a593Smuzhiyun 	 * Set io mode first! Spec. says IC may be destroyed
898*4882a593Smuzhiyun 	 * if not set to SSTL2/LVCMOS before init.
899*4882a593Smuzhiyun 	 */
900*4882a593Smuzhiyun 	outreg(dram_ctrl, GC_DCTL_IOCONT1_IOCONT0, GC_EVB_DCTL_IOCONT1_IOCONT0);
901*4882a593Smuzhiyun 
902*4882a593Smuzhiyun 	/* DRAM init */
903*4882a593Smuzhiyun 	outreg(dram_ctrl, GC_DCTL_MODE_ADD, GC_EVB_DCTL_MODE_ADD);
904*4882a593Smuzhiyun 	outreg(dram_ctrl, GC_DCTL_SETTIME1_EMODE, GC_EVB_DCTL_SETTIME1_EMODE);
905*4882a593Smuzhiyun 	outreg(dram_ctrl, GC_DCTL_REFRESH_SETTIME2,
906*4882a593Smuzhiyun 	       GC_EVB_DCTL_REFRESH_SETTIME2);
907*4882a593Smuzhiyun 	outreg(dram_ctrl, GC_DCTL_RSV2_RSV1, GC_EVB_DCTL_RSV2_RSV1);
908*4882a593Smuzhiyun 	outreg(dram_ctrl, GC_DCTL_DDRIF2_DDRIF1, GC_EVB_DCTL_DDRIF2_DDRIF1);
909*4882a593Smuzhiyun 	outreg(dram_ctrl, GC_DCTL_RSV0_STATES, GC_EVB_DCTL_RSV0_STATES);
910*4882a593Smuzhiyun 
911*4882a593Smuzhiyun 	/* DLL reset done? */
912*4882a593Smuzhiyun 	while ((inreg(dram_ctrl, GC_DCTL_RSV0_STATES) & GC_DCTL_STATES_MSK)) {
913*4882a593Smuzhiyun 		udelay(GC_DCTL_INIT_WAIT_INTERVAL);
914*4882a593Smuzhiyun 		if (i++ > GC_DCTL_INIT_WAIT_CNT) {
915*4882a593Smuzhiyun 			dev_err(par->dev, "VRAM init failed.\n");
916*4882a593Smuzhiyun 			return -EINVAL;
917*4882a593Smuzhiyun 		}
918*4882a593Smuzhiyun 	}
919*4882a593Smuzhiyun 	outreg(dram_ctrl, GC_DCTL_MODE_ADD, GC_EVB_DCTL_MODE_ADD_AFT_RST);
920*4882a593Smuzhiyun 	outreg(dram_ctrl, GC_DCTL_RSV0_STATES, GC_EVB_DCTL_RSV0_STATES_AFT_RST);
921*4882a593Smuzhiyun 	return 0;
922*4882a593Smuzhiyun }
923*4882a593Smuzhiyun 
carmine_init(struct mb862xxfb_par * par)924*4882a593Smuzhiyun static int carmine_init(struct mb862xxfb_par *par)
925*4882a593Smuzhiyun {
926*4882a593Smuzhiyun 	unsigned long reg;
927*4882a593Smuzhiyun 
928*4882a593Smuzhiyun 	par->ctrl = par->mmio_base + MB86297_CTRL_BASE;
929*4882a593Smuzhiyun 	par->i2c = par->mmio_base + MB86297_I2C_BASE;
930*4882a593Smuzhiyun 	par->disp = par->mmio_base + MB86297_DISP0_BASE;
931*4882a593Smuzhiyun 	par->disp1 = par->mmio_base + MB86297_DISP1_BASE;
932*4882a593Smuzhiyun 	par->cap = par->mmio_base + MB86297_CAP0_BASE;
933*4882a593Smuzhiyun 	par->cap1 = par->mmio_base + MB86297_CAP1_BASE;
934*4882a593Smuzhiyun 	par->draw = par->mmio_base + MB86297_DRAW_BASE;
935*4882a593Smuzhiyun 	par->dram_ctrl = par->mmio_base + MB86297_DRAMCTRL_BASE;
936*4882a593Smuzhiyun 	par->wrback = par->mmio_base + MB86297_WRBACK_BASE;
937*4882a593Smuzhiyun 
938*4882a593Smuzhiyun 	par->refclk = GC_DISP_REFCLK_533;
939*4882a593Smuzhiyun 
940*4882a593Smuzhiyun 	/* warm up */
941*4882a593Smuzhiyun 	reg = GC_CTRL_CLK_EN_DRAM | GC_CTRL_CLK_EN_2D3D | GC_CTRL_CLK_EN_DISP0;
942*4882a593Smuzhiyun 	outreg(ctrl, GC_CTRL_CLK_ENABLE, reg);
943*4882a593Smuzhiyun 
944*4882a593Smuzhiyun 	/* check for engine module revision */
945*4882a593Smuzhiyun 	if (inreg(draw, GC_2D3D_REV) == GC_RE_REVISION)
946*4882a593Smuzhiyun 		dev_info(par->dev, "Fujitsu Carmine GDC Rev.%d found\n",
947*4882a593Smuzhiyun 			 par->pdev->revision);
948*4882a593Smuzhiyun 	else
949*4882a593Smuzhiyun 		goto err_init;
950*4882a593Smuzhiyun 
951*4882a593Smuzhiyun 	reg &= ~GC_CTRL_CLK_EN_2D3D;
952*4882a593Smuzhiyun 	outreg(ctrl, GC_CTRL_CLK_ENABLE, reg);
953*4882a593Smuzhiyun 
954*4882a593Smuzhiyun 	/* set up vram */
955*4882a593Smuzhiyun 	if (init_dram_ctrl(par) < 0)
956*4882a593Smuzhiyun 		goto err_init;
957*4882a593Smuzhiyun 
958*4882a593Smuzhiyun 	outreg(ctrl, GC_CTRL_INT_MASK, 0);
959*4882a593Smuzhiyun 	return 0;
960*4882a593Smuzhiyun 
961*4882a593Smuzhiyun err_init:
962*4882a593Smuzhiyun 	outreg(ctrl, GC_CTRL_CLK_ENABLE, 0);
963*4882a593Smuzhiyun 	return -EINVAL;
964*4882a593Smuzhiyun }
965*4882a593Smuzhiyun 
mb862xx_pci_gdc_init(struct mb862xxfb_par * par)966*4882a593Smuzhiyun static inline int mb862xx_pci_gdc_init(struct mb862xxfb_par *par)
967*4882a593Smuzhiyun {
968*4882a593Smuzhiyun 	switch (par->type) {
969*4882a593Smuzhiyun 	case BT_CORALP:
970*4882a593Smuzhiyun 		return coralp_init(par);
971*4882a593Smuzhiyun 	case BT_CARMINE:
972*4882a593Smuzhiyun 		return carmine_init(par);
973*4882a593Smuzhiyun 	default:
974*4882a593Smuzhiyun 		return -ENODEV;
975*4882a593Smuzhiyun 	}
976*4882a593Smuzhiyun }
977*4882a593Smuzhiyun 
978*4882a593Smuzhiyun #define CHIP_ID(id)	\
979*4882a593Smuzhiyun 	{ PCI_DEVICE(PCI_VENDOR_ID_FUJITSU_LIMITED, id) }
980*4882a593Smuzhiyun 
981*4882a593Smuzhiyun static const struct pci_device_id mb862xx_pci_tbl[] = {
982*4882a593Smuzhiyun 	/* MB86295/MB86296 */
983*4882a593Smuzhiyun 	CHIP_ID(PCI_DEVICE_ID_FUJITSU_CORALP),
984*4882a593Smuzhiyun 	CHIP_ID(PCI_DEVICE_ID_FUJITSU_CORALPA),
985*4882a593Smuzhiyun 	/* MB86297 */
986*4882a593Smuzhiyun 	CHIP_ID(PCI_DEVICE_ID_FUJITSU_CARMINE),
987*4882a593Smuzhiyun 	{ 0, }
988*4882a593Smuzhiyun };
989*4882a593Smuzhiyun 
990*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, mb862xx_pci_tbl);
991*4882a593Smuzhiyun 
mb862xx_pci_probe(struct pci_dev * pdev,const struct pci_device_id * ent)992*4882a593Smuzhiyun static int mb862xx_pci_probe(struct pci_dev *pdev,
993*4882a593Smuzhiyun 			     const struct pci_device_id *ent)
994*4882a593Smuzhiyun {
995*4882a593Smuzhiyun 	struct mb862xxfb_par *par;
996*4882a593Smuzhiyun 	struct fb_info *info;
997*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
998*4882a593Smuzhiyun 	int ret;
999*4882a593Smuzhiyun 
1000*4882a593Smuzhiyun 	ret = pci_enable_device(pdev);
1001*4882a593Smuzhiyun 	if (ret < 0) {
1002*4882a593Smuzhiyun 		dev_err(dev, "Cannot enable PCI device\n");
1003*4882a593Smuzhiyun 		goto out;
1004*4882a593Smuzhiyun 	}
1005*4882a593Smuzhiyun 
1006*4882a593Smuzhiyun 	info = framebuffer_alloc(sizeof(struct mb862xxfb_par), dev);
1007*4882a593Smuzhiyun 	if (!info) {
1008*4882a593Smuzhiyun 		ret = -ENOMEM;
1009*4882a593Smuzhiyun 		goto dis_dev;
1010*4882a593Smuzhiyun 	}
1011*4882a593Smuzhiyun 
1012*4882a593Smuzhiyun 	par = info->par;
1013*4882a593Smuzhiyun 	par->info = info;
1014*4882a593Smuzhiyun 	par->dev = dev;
1015*4882a593Smuzhiyun 	par->pdev = pdev;
1016*4882a593Smuzhiyun 	par->irq = pdev->irq;
1017*4882a593Smuzhiyun 
1018*4882a593Smuzhiyun 	ret = pci_request_regions(pdev, DRV_NAME);
1019*4882a593Smuzhiyun 	if (ret < 0) {
1020*4882a593Smuzhiyun 		dev_err(dev, "Cannot reserve region(s) for PCI device\n");
1021*4882a593Smuzhiyun 		goto rel_fb;
1022*4882a593Smuzhiyun 	}
1023*4882a593Smuzhiyun 
1024*4882a593Smuzhiyun 	switch (pdev->device) {
1025*4882a593Smuzhiyun 	case PCI_DEVICE_ID_FUJITSU_CORALP:
1026*4882a593Smuzhiyun 	case PCI_DEVICE_ID_FUJITSU_CORALPA:
1027*4882a593Smuzhiyun 		par->fb_base_phys = pci_resource_start(par->pdev, 0);
1028*4882a593Smuzhiyun 		par->mapped_vram = CORALP_MEM_SIZE;
1029*4882a593Smuzhiyun 		if (par->mapped_vram >= 0x2000000) {
1030*4882a593Smuzhiyun 			par->mmio_base_phys = par->fb_base_phys +
1031*4882a593Smuzhiyun 					      MB862XX_MMIO_HIGH_BASE;
1032*4882a593Smuzhiyun 		} else {
1033*4882a593Smuzhiyun 			par->mmio_base_phys = par->fb_base_phys +
1034*4882a593Smuzhiyun 					      MB862XX_MMIO_BASE;
1035*4882a593Smuzhiyun 		}
1036*4882a593Smuzhiyun 		par->mmio_len = MB862XX_MMIO_SIZE;
1037*4882a593Smuzhiyun 		par->type = BT_CORALP;
1038*4882a593Smuzhiyun 		break;
1039*4882a593Smuzhiyun 	case PCI_DEVICE_ID_FUJITSU_CARMINE:
1040*4882a593Smuzhiyun 		par->fb_base_phys = pci_resource_start(par->pdev, 2);
1041*4882a593Smuzhiyun 		par->mmio_base_phys = pci_resource_start(par->pdev, 3);
1042*4882a593Smuzhiyun 		par->mmio_len = pci_resource_len(par->pdev, 3);
1043*4882a593Smuzhiyun 		par->mapped_vram = CARMINE_MEM_SIZE;
1044*4882a593Smuzhiyun 		par->type = BT_CARMINE;
1045*4882a593Smuzhiyun 		break;
1046*4882a593Smuzhiyun 	default:
1047*4882a593Smuzhiyun 		/* should never occur */
1048*4882a593Smuzhiyun 		ret = -EIO;
1049*4882a593Smuzhiyun 		goto rel_reg;
1050*4882a593Smuzhiyun 	}
1051*4882a593Smuzhiyun 
1052*4882a593Smuzhiyun 	par->fb_base = ioremap(par->fb_base_phys, par->mapped_vram);
1053*4882a593Smuzhiyun 	if (par->fb_base == NULL) {
1054*4882a593Smuzhiyun 		dev_err(dev, "Cannot map framebuffer\n");
1055*4882a593Smuzhiyun 		ret = -EIO;
1056*4882a593Smuzhiyun 		goto rel_reg;
1057*4882a593Smuzhiyun 	}
1058*4882a593Smuzhiyun 
1059*4882a593Smuzhiyun 	par->mmio_base = ioremap(par->mmio_base_phys, par->mmio_len);
1060*4882a593Smuzhiyun 	if (par->mmio_base == NULL) {
1061*4882a593Smuzhiyun 		dev_err(dev, "Cannot map registers\n");
1062*4882a593Smuzhiyun 		ret = -EIO;
1063*4882a593Smuzhiyun 		goto fb_unmap;
1064*4882a593Smuzhiyun 	}
1065*4882a593Smuzhiyun 
1066*4882a593Smuzhiyun 	dev_dbg(dev, "fb phys 0x%llx 0x%lx\n",
1067*4882a593Smuzhiyun 		(unsigned long long)par->fb_base_phys, (ulong)par->mapped_vram);
1068*4882a593Smuzhiyun 	dev_dbg(dev, "mmio phys 0x%llx 0x%lx\n",
1069*4882a593Smuzhiyun 		(unsigned long long)par->mmio_base_phys, (ulong)par->mmio_len);
1070*4882a593Smuzhiyun 
1071*4882a593Smuzhiyun 	ret = mb862xx_pci_gdc_init(par);
1072*4882a593Smuzhiyun 	if (ret)
1073*4882a593Smuzhiyun 		goto io_unmap;
1074*4882a593Smuzhiyun 
1075*4882a593Smuzhiyun 	ret = request_irq(par->irq, mb862xx_intr, IRQF_SHARED,
1076*4882a593Smuzhiyun 			  DRV_NAME, (void *)par);
1077*4882a593Smuzhiyun 	if (ret) {
1078*4882a593Smuzhiyun 		dev_err(dev, "Cannot request irq\n");
1079*4882a593Smuzhiyun 		goto io_unmap;
1080*4882a593Smuzhiyun 	}
1081*4882a593Smuzhiyun 
1082*4882a593Smuzhiyun 	mb862xxfb_init_fbinfo(info);
1083*4882a593Smuzhiyun 
1084*4882a593Smuzhiyun 	if (fb_alloc_cmap(&info->cmap, NR_PALETTE, 0) < 0) {
1085*4882a593Smuzhiyun 		dev_err(dev, "Could not allocate cmap for fb_info.\n");
1086*4882a593Smuzhiyun 		ret = -ENOMEM;
1087*4882a593Smuzhiyun 		goto free_irq;
1088*4882a593Smuzhiyun 	}
1089*4882a593Smuzhiyun 
1090*4882a593Smuzhiyun 	if ((info->fbops->fb_set_par)(info))
1091*4882a593Smuzhiyun 		dev_err(dev, "set_var() failed on initial setup?\n");
1092*4882a593Smuzhiyun 
1093*4882a593Smuzhiyun 	ret = register_framebuffer(info);
1094*4882a593Smuzhiyun 	if (ret < 0) {
1095*4882a593Smuzhiyun 		dev_err(dev, "failed to register framebuffer\n");
1096*4882a593Smuzhiyun 		goto rel_cmap;
1097*4882a593Smuzhiyun 	}
1098*4882a593Smuzhiyun 
1099*4882a593Smuzhiyun 	pci_set_drvdata(pdev, info);
1100*4882a593Smuzhiyun 
1101*4882a593Smuzhiyun 	if (device_create_file(dev, &dev_attr_dispregs))
1102*4882a593Smuzhiyun 		dev_err(dev, "Can't create sysfs regdump file\n");
1103*4882a593Smuzhiyun 
1104*4882a593Smuzhiyun 	if (par->type == BT_CARMINE)
1105*4882a593Smuzhiyun 		outreg(ctrl, GC_CTRL_INT_MASK, GC_CARMINE_INT_EN);
1106*4882a593Smuzhiyun 	else
1107*4882a593Smuzhiyun 		outreg(host, GC_IMASK, GC_INT_EN);
1108*4882a593Smuzhiyun 
1109*4882a593Smuzhiyun 	return 0;
1110*4882a593Smuzhiyun 
1111*4882a593Smuzhiyun rel_cmap:
1112*4882a593Smuzhiyun 	fb_dealloc_cmap(&info->cmap);
1113*4882a593Smuzhiyun free_irq:
1114*4882a593Smuzhiyun 	free_irq(par->irq, (void *)par);
1115*4882a593Smuzhiyun io_unmap:
1116*4882a593Smuzhiyun 	iounmap(par->mmio_base);
1117*4882a593Smuzhiyun fb_unmap:
1118*4882a593Smuzhiyun 	iounmap(par->fb_base);
1119*4882a593Smuzhiyun rel_reg:
1120*4882a593Smuzhiyun 	pci_release_regions(pdev);
1121*4882a593Smuzhiyun rel_fb:
1122*4882a593Smuzhiyun 	framebuffer_release(info);
1123*4882a593Smuzhiyun dis_dev:
1124*4882a593Smuzhiyun 	pci_disable_device(pdev);
1125*4882a593Smuzhiyun out:
1126*4882a593Smuzhiyun 	return ret;
1127*4882a593Smuzhiyun }
1128*4882a593Smuzhiyun 
mb862xx_pci_remove(struct pci_dev * pdev)1129*4882a593Smuzhiyun static void mb862xx_pci_remove(struct pci_dev *pdev)
1130*4882a593Smuzhiyun {
1131*4882a593Smuzhiyun 	struct fb_info *fbi = pci_get_drvdata(pdev);
1132*4882a593Smuzhiyun 	struct mb862xxfb_par *par = fbi->par;
1133*4882a593Smuzhiyun 	unsigned long reg;
1134*4882a593Smuzhiyun 
1135*4882a593Smuzhiyun 	dev_dbg(fbi->dev, "%s release\n", fbi->fix.id);
1136*4882a593Smuzhiyun 
1137*4882a593Smuzhiyun 	/* display off */
1138*4882a593Smuzhiyun 	reg = inreg(disp, GC_DCM1);
1139*4882a593Smuzhiyun 	reg &= ~(GC_DCM01_DEN | GC_DCM01_L0E);
1140*4882a593Smuzhiyun 	outreg(disp, GC_DCM1, reg);
1141*4882a593Smuzhiyun 
1142*4882a593Smuzhiyun 	if (par->type == BT_CARMINE) {
1143*4882a593Smuzhiyun 		outreg(ctrl, GC_CTRL_INT_MASK, 0);
1144*4882a593Smuzhiyun 		outreg(ctrl, GC_CTRL_CLK_ENABLE, 0);
1145*4882a593Smuzhiyun 	} else {
1146*4882a593Smuzhiyun 		outreg(host, GC_IMASK, 0);
1147*4882a593Smuzhiyun 	}
1148*4882a593Smuzhiyun 
1149*4882a593Smuzhiyun 	mb862xx_i2c_exit(par);
1150*4882a593Smuzhiyun 
1151*4882a593Smuzhiyun 	device_remove_file(&pdev->dev, &dev_attr_dispregs);
1152*4882a593Smuzhiyun 
1153*4882a593Smuzhiyun 	unregister_framebuffer(fbi);
1154*4882a593Smuzhiyun 	fb_dealloc_cmap(&fbi->cmap);
1155*4882a593Smuzhiyun 
1156*4882a593Smuzhiyun 	free_irq(par->irq, (void *)par);
1157*4882a593Smuzhiyun 	iounmap(par->mmio_base);
1158*4882a593Smuzhiyun 	iounmap(par->fb_base);
1159*4882a593Smuzhiyun 
1160*4882a593Smuzhiyun 	pci_release_regions(pdev);
1161*4882a593Smuzhiyun 	framebuffer_release(fbi);
1162*4882a593Smuzhiyun 	pci_disable_device(pdev);
1163*4882a593Smuzhiyun }
1164*4882a593Smuzhiyun 
1165*4882a593Smuzhiyun static struct pci_driver mb862xxfb_pci_driver = {
1166*4882a593Smuzhiyun 	.name		= DRV_NAME,
1167*4882a593Smuzhiyun 	.id_table	= mb862xx_pci_tbl,
1168*4882a593Smuzhiyun 	.probe		= mb862xx_pci_probe,
1169*4882a593Smuzhiyun 	.remove		= mb862xx_pci_remove,
1170*4882a593Smuzhiyun };
1171*4882a593Smuzhiyun #endif
1172*4882a593Smuzhiyun 
mb862xxfb_init(void)1173*4882a593Smuzhiyun static int mb862xxfb_init(void)
1174*4882a593Smuzhiyun {
1175*4882a593Smuzhiyun 	int ret = -ENODEV;
1176*4882a593Smuzhiyun 
1177*4882a593Smuzhiyun #if defined(CONFIG_FB_MB862XX_LIME)
1178*4882a593Smuzhiyun 	ret = platform_driver_register(&of_platform_mb862xxfb_driver);
1179*4882a593Smuzhiyun #endif
1180*4882a593Smuzhiyun #if defined(CONFIG_FB_MB862XX_PCI_GDC)
1181*4882a593Smuzhiyun 	ret = pci_register_driver(&mb862xxfb_pci_driver);
1182*4882a593Smuzhiyun #endif
1183*4882a593Smuzhiyun 	return ret;
1184*4882a593Smuzhiyun }
1185*4882a593Smuzhiyun 
mb862xxfb_exit(void)1186*4882a593Smuzhiyun static void __exit mb862xxfb_exit(void)
1187*4882a593Smuzhiyun {
1188*4882a593Smuzhiyun #if defined(CONFIG_FB_MB862XX_LIME)
1189*4882a593Smuzhiyun 	platform_driver_unregister(&of_platform_mb862xxfb_driver);
1190*4882a593Smuzhiyun #endif
1191*4882a593Smuzhiyun #if defined(CONFIG_FB_MB862XX_PCI_GDC)
1192*4882a593Smuzhiyun 	pci_unregister_driver(&mb862xxfb_pci_driver);
1193*4882a593Smuzhiyun #endif
1194*4882a593Smuzhiyun }
1195*4882a593Smuzhiyun 
1196*4882a593Smuzhiyun module_init(mb862xxfb_init);
1197*4882a593Smuzhiyun module_exit(mb862xxfb_exit);
1198*4882a593Smuzhiyun 
1199*4882a593Smuzhiyun MODULE_DESCRIPTION("Fujitsu MB862xx Framebuffer driver");
1200*4882a593Smuzhiyun MODULE_AUTHOR("Anatolij Gustschin <agust@denx.de>");
1201*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1202