1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Hardware accelerated Matrox Millennium I, II, Mystique, G100, G200, G400 and G450.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * (c) 1998-2002 Petr Vandrovec <vandrove@vc.cvut.cz>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Portions Copyright (c) 2001 Matrox Graphics Inc.
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * Version: 1.65 2002/08/14
11*4882a593Smuzhiyun *
12*4882a593Smuzhiyun * See matroxfb_base.c for contributors.
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun */
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include "matroxfb_base.h"
17*4882a593Smuzhiyun #include "matroxfb_misc.h"
18*4882a593Smuzhiyun #include "matroxfb_DAC1064.h"
19*4882a593Smuzhiyun #include "g450_pll.h"
20*4882a593Smuzhiyun #include <linux/matroxfb.h>
21*4882a593Smuzhiyun #include <asm/div64.h>
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #include "matroxfb_g450.h"
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun /* Definition of the various controls */
26*4882a593Smuzhiyun struct mctl {
27*4882a593Smuzhiyun struct v4l2_queryctrl desc;
28*4882a593Smuzhiyun size_t control;
29*4882a593Smuzhiyun };
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #define BLMIN 0xF3
32*4882a593Smuzhiyun #define WLMAX 0x3FF
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun static const struct mctl g450_controls[] =
35*4882a593Smuzhiyun { { { V4L2_CID_BRIGHTNESS, V4L2_CTRL_TYPE_INTEGER,
36*4882a593Smuzhiyun "brightness",
37*4882a593Smuzhiyun 0, WLMAX-BLMIN, 1, 370-BLMIN,
38*4882a593Smuzhiyun 0,
39*4882a593Smuzhiyun }, offsetof(struct matrox_fb_info, altout.tvo_params.brightness) },
40*4882a593Smuzhiyun { { V4L2_CID_CONTRAST, V4L2_CTRL_TYPE_INTEGER,
41*4882a593Smuzhiyun "contrast",
42*4882a593Smuzhiyun 0, 1023, 1, 127,
43*4882a593Smuzhiyun 0,
44*4882a593Smuzhiyun }, offsetof(struct matrox_fb_info, altout.tvo_params.contrast) },
45*4882a593Smuzhiyun { { V4L2_CID_SATURATION, V4L2_CTRL_TYPE_INTEGER,
46*4882a593Smuzhiyun "saturation",
47*4882a593Smuzhiyun 0, 255, 1, 165,
48*4882a593Smuzhiyun 0,
49*4882a593Smuzhiyun }, offsetof(struct matrox_fb_info, altout.tvo_params.saturation) },
50*4882a593Smuzhiyun { { V4L2_CID_HUE, V4L2_CTRL_TYPE_INTEGER,
51*4882a593Smuzhiyun "hue",
52*4882a593Smuzhiyun 0, 255, 1, 0,
53*4882a593Smuzhiyun 0,
54*4882a593Smuzhiyun }, offsetof(struct matrox_fb_info, altout.tvo_params.hue) },
55*4882a593Smuzhiyun { { MATROXFB_CID_TESTOUT, V4L2_CTRL_TYPE_BOOLEAN,
56*4882a593Smuzhiyun "test output",
57*4882a593Smuzhiyun 0, 1, 1, 0,
58*4882a593Smuzhiyun 0,
59*4882a593Smuzhiyun }, offsetof(struct matrox_fb_info, altout.tvo_params.testout) },
60*4882a593Smuzhiyun };
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun #define G450CTRLS ARRAY_SIZE(g450_controls)
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun /* Return: positive number: id found
65*4882a593Smuzhiyun -EINVAL: id not found, return failure
66*4882a593Smuzhiyun -ENOENT: id not found, create fake disabled control */
get_ctrl_id(__u32 v4l2_id)67*4882a593Smuzhiyun static int get_ctrl_id(__u32 v4l2_id) {
68*4882a593Smuzhiyun int i;
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun for (i = 0; i < G450CTRLS; i++) {
71*4882a593Smuzhiyun if (v4l2_id < g450_controls[i].desc.id) {
72*4882a593Smuzhiyun if (g450_controls[i].desc.id == 0x08000000) {
73*4882a593Smuzhiyun return -EINVAL;
74*4882a593Smuzhiyun }
75*4882a593Smuzhiyun return -ENOENT;
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun if (v4l2_id == g450_controls[i].desc.id) {
78*4882a593Smuzhiyun return i;
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun return -EINVAL;
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun
get_ctrl_ptr(struct matrox_fb_info * minfo,unsigned int idx)84*4882a593Smuzhiyun static inline int *get_ctrl_ptr(struct matrox_fb_info *minfo, unsigned int idx)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun return (int*)((char*)minfo + g450_controls[idx].control);
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun
tvo_fill_defaults(struct matrox_fb_info * minfo)89*4882a593Smuzhiyun static void tvo_fill_defaults(struct matrox_fb_info *minfo)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun unsigned int i;
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun for (i = 0; i < G450CTRLS; i++) {
94*4882a593Smuzhiyun *get_ctrl_ptr(minfo, i) = g450_controls[i].desc.default_value;
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun
cve2_get_reg(struct matrox_fb_info * minfo,int reg)98*4882a593Smuzhiyun static int cve2_get_reg(struct matrox_fb_info *minfo, int reg)
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun unsigned long flags;
101*4882a593Smuzhiyun int val;
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun matroxfb_DAC_lock_irqsave(flags);
104*4882a593Smuzhiyun matroxfb_DAC_out(minfo, 0x87, reg);
105*4882a593Smuzhiyun val = matroxfb_DAC_in(minfo, 0x88);
106*4882a593Smuzhiyun matroxfb_DAC_unlock_irqrestore(flags);
107*4882a593Smuzhiyun return val;
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun
cve2_set_reg(struct matrox_fb_info * minfo,int reg,int val)110*4882a593Smuzhiyun static void cve2_set_reg(struct matrox_fb_info *minfo, int reg, int val)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun unsigned long flags;
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun matroxfb_DAC_lock_irqsave(flags);
115*4882a593Smuzhiyun matroxfb_DAC_out(minfo, 0x87, reg);
116*4882a593Smuzhiyun matroxfb_DAC_out(minfo, 0x88, val);
117*4882a593Smuzhiyun matroxfb_DAC_unlock_irqrestore(flags);
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun
cve2_set_reg10(struct matrox_fb_info * minfo,int reg,int val)120*4882a593Smuzhiyun static void cve2_set_reg10(struct matrox_fb_info *minfo, int reg, int val)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun unsigned long flags;
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun matroxfb_DAC_lock_irqsave(flags);
125*4882a593Smuzhiyun matroxfb_DAC_out(minfo, 0x87, reg);
126*4882a593Smuzhiyun matroxfb_DAC_out(minfo, 0x88, val >> 2);
127*4882a593Smuzhiyun matroxfb_DAC_out(minfo, 0x87, reg + 1);
128*4882a593Smuzhiyun matroxfb_DAC_out(minfo, 0x88, val & 3);
129*4882a593Smuzhiyun matroxfb_DAC_unlock_irqrestore(flags);
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun
g450_compute_bwlevel(const struct matrox_fb_info * minfo,int * bl,int * wl)132*4882a593Smuzhiyun static void g450_compute_bwlevel(const struct matrox_fb_info *minfo, int *bl,
133*4882a593Smuzhiyun int *wl)
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun const int b = minfo->altout.tvo_params.brightness + BLMIN;
136*4882a593Smuzhiyun const int c = minfo->altout.tvo_params.contrast;
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun *bl = max(b - c, BLMIN);
139*4882a593Smuzhiyun *wl = min(b + c, WLMAX);
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun
g450_query_ctrl(void * md,struct v4l2_queryctrl * p)142*4882a593Smuzhiyun static int g450_query_ctrl(void* md, struct v4l2_queryctrl *p) {
143*4882a593Smuzhiyun int i;
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun i = get_ctrl_id(p->id);
146*4882a593Smuzhiyun if (i >= 0) {
147*4882a593Smuzhiyun *p = g450_controls[i].desc;
148*4882a593Smuzhiyun return 0;
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun if (i == -ENOENT) {
151*4882a593Smuzhiyun static const struct v4l2_queryctrl disctrl =
152*4882a593Smuzhiyun { .flags = V4L2_CTRL_FLAG_DISABLED };
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun i = p->id;
155*4882a593Smuzhiyun *p = disctrl;
156*4882a593Smuzhiyun p->id = i;
157*4882a593Smuzhiyun sprintf(p->name, "Ctrl #%08X", i);
158*4882a593Smuzhiyun return 0;
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun return -EINVAL;
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun
g450_set_ctrl(void * md,struct v4l2_control * p)163*4882a593Smuzhiyun static int g450_set_ctrl(void* md, struct v4l2_control *p) {
164*4882a593Smuzhiyun int i;
165*4882a593Smuzhiyun struct matrox_fb_info *minfo = md;
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun i = get_ctrl_id(p->id);
168*4882a593Smuzhiyun if (i < 0) return -EINVAL;
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun /*
171*4882a593Smuzhiyun * Check if changed.
172*4882a593Smuzhiyun */
173*4882a593Smuzhiyun if (p->value == *get_ctrl_ptr(minfo, i)) return 0;
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun /*
176*4882a593Smuzhiyun * Check limits.
177*4882a593Smuzhiyun */
178*4882a593Smuzhiyun if (p->value > g450_controls[i].desc.maximum) return -EINVAL;
179*4882a593Smuzhiyun if (p->value < g450_controls[i].desc.minimum) return -EINVAL;
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun /*
182*4882a593Smuzhiyun * Store new value.
183*4882a593Smuzhiyun */
184*4882a593Smuzhiyun *get_ctrl_ptr(minfo, i) = p->value;
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun switch (p->id) {
187*4882a593Smuzhiyun case V4L2_CID_BRIGHTNESS:
188*4882a593Smuzhiyun case V4L2_CID_CONTRAST:
189*4882a593Smuzhiyun {
190*4882a593Smuzhiyun int blacklevel, whitelevel;
191*4882a593Smuzhiyun g450_compute_bwlevel(minfo, &blacklevel, &whitelevel);
192*4882a593Smuzhiyun cve2_set_reg10(minfo, 0x0e, blacklevel);
193*4882a593Smuzhiyun cve2_set_reg10(minfo, 0x1e, whitelevel);
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun break;
196*4882a593Smuzhiyun case V4L2_CID_SATURATION:
197*4882a593Smuzhiyun cve2_set_reg(minfo, 0x20, p->value);
198*4882a593Smuzhiyun cve2_set_reg(minfo, 0x22, p->value);
199*4882a593Smuzhiyun break;
200*4882a593Smuzhiyun case V4L2_CID_HUE:
201*4882a593Smuzhiyun cve2_set_reg(minfo, 0x25, p->value);
202*4882a593Smuzhiyun break;
203*4882a593Smuzhiyun case MATROXFB_CID_TESTOUT:
204*4882a593Smuzhiyun {
205*4882a593Smuzhiyun unsigned char val = cve2_get_reg(minfo, 0x05);
206*4882a593Smuzhiyun if (p->value) val |= 0x02;
207*4882a593Smuzhiyun else val &= ~0x02;
208*4882a593Smuzhiyun cve2_set_reg(minfo, 0x05, val);
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun break;
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun return 0;
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun
g450_get_ctrl(void * md,struct v4l2_control * p)217*4882a593Smuzhiyun static int g450_get_ctrl(void* md, struct v4l2_control *p) {
218*4882a593Smuzhiyun int i;
219*4882a593Smuzhiyun struct matrox_fb_info *minfo = md;
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun i = get_ctrl_id(p->id);
222*4882a593Smuzhiyun if (i < 0) return -EINVAL;
223*4882a593Smuzhiyun p->value = *get_ctrl_ptr(minfo, i);
224*4882a593Smuzhiyun return 0;
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun struct output_desc {
228*4882a593Smuzhiyun unsigned int h_vis;
229*4882a593Smuzhiyun unsigned int h_f_porch;
230*4882a593Smuzhiyun unsigned int h_sync;
231*4882a593Smuzhiyun unsigned int h_b_porch;
232*4882a593Smuzhiyun unsigned long long int chromasc;
233*4882a593Smuzhiyun unsigned int burst;
234*4882a593Smuzhiyun unsigned int v_total;
235*4882a593Smuzhiyun };
236*4882a593Smuzhiyun
computeRegs(struct matrox_fb_info * minfo,struct mavenregs * r,struct my_timming * mt,const struct output_desc * outd)237*4882a593Smuzhiyun static void computeRegs(struct matrox_fb_info *minfo, struct mavenregs *r,
238*4882a593Smuzhiyun struct my_timming *mt, const struct output_desc *outd)
239*4882a593Smuzhiyun {
240*4882a593Smuzhiyun u_int32_t chromasc;
241*4882a593Smuzhiyun u_int32_t hlen;
242*4882a593Smuzhiyun u_int32_t hsl;
243*4882a593Smuzhiyun u_int32_t hbp;
244*4882a593Smuzhiyun u_int32_t hfp;
245*4882a593Smuzhiyun u_int32_t hvis;
246*4882a593Smuzhiyun unsigned int pixclock;
247*4882a593Smuzhiyun unsigned long long piic;
248*4882a593Smuzhiyun int mnp;
249*4882a593Smuzhiyun int over;
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun r->regs[0x80] = 0x03; /* | 0x40 for SCART */
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun hvis = ((mt->HDisplay << 1) + 3) & ~3;
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun if (hvis >= 2048) {
256*4882a593Smuzhiyun hvis = 2044;
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun piic = 1000000000ULL * hvis;
260*4882a593Smuzhiyun do_div(piic, outd->h_vis);
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun dprintk(KERN_DEBUG "Want %u kHz pixclock\n", (unsigned int)piic);
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun mnp = matroxfb_g450_setclk(minfo, piic, M_VIDEO_PLL);
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun mt->mnp = mnp;
267*4882a593Smuzhiyun mt->pixclock = g450_mnp2f(minfo, mnp);
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun dprintk(KERN_DEBUG "MNP=%08X\n", mnp);
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun pixclock = 1000000000U / mt->pixclock;
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun dprintk(KERN_DEBUG "Got %u ps pixclock\n", pixclock);
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun piic = outd->chromasc;
276*4882a593Smuzhiyun do_div(piic, mt->pixclock);
277*4882a593Smuzhiyun chromasc = piic;
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun dprintk(KERN_DEBUG "Chroma is %08X\n", chromasc);
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun r->regs[0] = piic >> 24;
282*4882a593Smuzhiyun r->regs[1] = piic >> 16;
283*4882a593Smuzhiyun r->regs[2] = piic >> 8;
284*4882a593Smuzhiyun r->regs[3] = piic >> 0;
285*4882a593Smuzhiyun hbp = (((outd->h_b_porch + pixclock) / pixclock)) & ~1;
286*4882a593Smuzhiyun hfp = (((outd->h_f_porch + pixclock) / pixclock)) & ~1;
287*4882a593Smuzhiyun hsl = (((outd->h_sync + pixclock) / pixclock)) & ~1;
288*4882a593Smuzhiyun hlen = hvis + hfp + hsl + hbp;
289*4882a593Smuzhiyun over = hlen & 0x0F;
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun dprintk(KERN_DEBUG "WL: vis=%u, hf=%u, hs=%u, hb=%u, total=%u\n", hvis, hfp, hsl, hbp, hlen);
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun if (over) {
294*4882a593Smuzhiyun hfp -= over;
295*4882a593Smuzhiyun hlen -= over;
296*4882a593Smuzhiyun if (over <= 2) {
297*4882a593Smuzhiyun } else if (over < 10) {
298*4882a593Smuzhiyun hfp += 4;
299*4882a593Smuzhiyun hlen += 4;
300*4882a593Smuzhiyun } else {
301*4882a593Smuzhiyun hfp += 16;
302*4882a593Smuzhiyun hlen += 16;
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun }
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun /* maybe cve2 has requirement 800 < hlen < 1184 */
307*4882a593Smuzhiyun r->regs[0x08] = hsl;
308*4882a593Smuzhiyun r->regs[0x09] = (outd->burst + pixclock - 1) / pixclock; /* burst length */
309*4882a593Smuzhiyun r->regs[0x0A] = hbp;
310*4882a593Smuzhiyun r->regs[0x2C] = hfp;
311*4882a593Smuzhiyun r->regs[0x31] = hvis / 8;
312*4882a593Smuzhiyun r->regs[0x32] = hvis & 7;
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun dprintk(KERN_DEBUG "PG: vis=%04X, hf=%02X, hs=%02X, hb=%02X, total=%04X\n", hvis, hfp, hsl, hbp, hlen);
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun r->regs[0x84] = 1; /* x sync point */
317*4882a593Smuzhiyun r->regs[0x85] = 0;
318*4882a593Smuzhiyun hvis = hvis >> 1;
319*4882a593Smuzhiyun hlen = hlen >> 1;
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun dprintk(KERN_DEBUG "hlen=%u hvis=%u\n", hlen, hvis);
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun mt->interlaced = 1;
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun mt->HDisplay = hvis & ~7;
326*4882a593Smuzhiyun mt->HSyncStart = mt->HDisplay + 8;
327*4882a593Smuzhiyun mt->HSyncEnd = (hlen & ~7) - 8;
328*4882a593Smuzhiyun mt->HTotal = hlen;
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun {
331*4882a593Smuzhiyun int upper;
332*4882a593Smuzhiyun unsigned int vtotal;
333*4882a593Smuzhiyun unsigned int vsyncend;
334*4882a593Smuzhiyun unsigned int vdisplay;
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun vtotal = mt->VTotal;
337*4882a593Smuzhiyun vsyncend = mt->VSyncEnd;
338*4882a593Smuzhiyun vdisplay = mt->VDisplay;
339*4882a593Smuzhiyun if (vtotal < outd->v_total) {
340*4882a593Smuzhiyun unsigned int yovr = outd->v_total - vtotal;
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun vsyncend += yovr >> 1;
343*4882a593Smuzhiyun } else if (vtotal > outd->v_total) {
344*4882a593Smuzhiyun vdisplay = outd->v_total - 4;
345*4882a593Smuzhiyun vsyncend = outd->v_total;
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun upper = (outd->v_total - vsyncend) >> 1; /* in field lines */
348*4882a593Smuzhiyun r->regs[0x17] = outd->v_total / 4;
349*4882a593Smuzhiyun r->regs[0x18] = outd->v_total & 3;
350*4882a593Smuzhiyun r->regs[0x33] = upper - 1; /* upper blanking */
351*4882a593Smuzhiyun r->regs[0x82] = upper; /* y sync point */
352*4882a593Smuzhiyun r->regs[0x83] = upper >> 8;
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun mt->VDisplay = vdisplay;
355*4882a593Smuzhiyun mt->VSyncStart = outd->v_total - 2;
356*4882a593Smuzhiyun mt->VSyncEnd = outd->v_total;
357*4882a593Smuzhiyun mt->VTotal = outd->v_total;
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun
cve2_init_TVdata(int norm,struct mavenregs * data,const struct output_desc ** outd)361*4882a593Smuzhiyun static void cve2_init_TVdata(int norm, struct mavenregs* data, const struct output_desc** outd) {
362*4882a593Smuzhiyun static const struct output_desc paloutd = {
363*4882a593Smuzhiyun .h_vis = 52148148, // ps
364*4882a593Smuzhiyun .h_f_porch = 1407407, // ps
365*4882a593Smuzhiyun .h_sync = 4666667, // ps
366*4882a593Smuzhiyun .h_b_porch = 5777778, // ps
367*4882a593Smuzhiyun .chromasc = 19042247534182ULL, // 4433618.750 Hz
368*4882a593Smuzhiyun .burst = 2518518, // ps
369*4882a593Smuzhiyun .v_total = 625,
370*4882a593Smuzhiyun };
371*4882a593Smuzhiyun static const struct output_desc ntscoutd = {
372*4882a593Smuzhiyun .h_vis = 52888889, // ps
373*4882a593Smuzhiyun .h_f_porch = 1333333, // ps
374*4882a593Smuzhiyun .h_sync = 4666667, // ps
375*4882a593Smuzhiyun .h_b_porch = 4666667, // ps
376*4882a593Smuzhiyun .chromasc = 15374030659475ULL, // 3579545.454 Hz
377*4882a593Smuzhiyun .burst = 2418418, // ps
378*4882a593Smuzhiyun .v_total = 525, // lines
379*4882a593Smuzhiyun };
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun static const struct mavenregs palregs = { {
382*4882a593Smuzhiyun 0x2A, 0x09, 0x8A, 0xCB, /* 00: chroma subcarrier */
383*4882a593Smuzhiyun 0x00,
384*4882a593Smuzhiyun 0x00, /* test */
385*4882a593Smuzhiyun 0xF9, /* modified by code (F9 written...) */
386*4882a593Smuzhiyun 0x00, /* ? not written */
387*4882a593Smuzhiyun 0x7E, /* 08 */
388*4882a593Smuzhiyun 0x44, /* 09 */
389*4882a593Smuzhiyun 0x9C, /* 0A */
390*4882a593Smuzhiyun 0x2E, /* 0B */
391*4882a593Smuzhiyun 0x21, /* 0C */
392*4882a593Smuzhiyun 0x00, /* ? not written */
393*4882a593Smuzhiyun // 0x3F, 0x03, /* 0E-0F */
394*4882a593Smuzhiyun 0x3C, 0x03,
395*4882a593Smuzhiyun 0x3C, 0x03, /* 10-11 */
396*4882a593Smuzhiyun 0x1A, /* 12 */
397*4882a593Smuzhiyun 0x2A, /* 13 */
398*4882a593Smuzhiyun 0x1C, 0x3D, 0x14, /* 14-16 */
399*4882a593Smuzhiyun 0x9C, 0x01, /* 17-18 */
400*4882a593Smuzhiyun 0x00, /* 19 */
401*4882a593Smuzhiyun 0xFE, /* 1A */
402*4882a593Smuzhiyun 0x7E, /* 1B */
403*4882a593Smuzhiyun 0x60, /* 1C */
404*4882a593Smuzhiyun 0x05, /* 1D */
405*4882a593Smuzhiyun // 0x89, 0x03, /* 1E-1F */
406*4882a593Smuzhiyun 0xAD, 0x03,
407*4882a593Smuzhiyun // 0x72, /* 20 */
408*4882a593Smuzhiyun 0xA5,
409*4882a593Smuzhiyun 0x07, /* 21 */
410*4882a593Smuzhiyun // 0x72, /* 22 */
411*4882a593Smuzhiyun 0xA5,
412*4882a593Smuzhiyun 0x00, /* 23 */
413*4882a593Smuzhiyun 0x00, /* 24 */
414*4882a593Smuzhiyun 0x00, /* 25 */
415*4882a593Smuzhiyun 0x08, /* 26 */
416*4882a593Smuzhiyun 0x04, /* 27 */
417*4882a593Smuzhiyun 0x00, /* 28 */
418*4882a593Smuzhiyun 0x1A, /* 29 */
419*4882a593Smuzhiyun 0x55, 0x01, /* 2A-2B */
420*4882a593Smuzhiyun 0x26, /* 2C */
421*4882a593Smuzhiyun 0x07, 0x7E, /* 2D-2E */
422*4882a593Smuzhiyun 0x02, 0x54, /* 2F-30 */
423*4882a593Smuzhiyun 0xB0, 0x00, /* 31-32 */
424*4882a593Smuzhiyun 0x14, /* 33 */
425*4882a593Smuzhiyun 0x49, /* 34 */
426*4882a593Smuzhiyun 0x00, /* 35 written multiple times */
427*4882a593Smuzhiyun 0x00, /* 36 not written */
428*4882a593Smuzhiyun 0xA3, /* 37 */
429*4882a593Smuzhiyun 0xC8, /* 38 */
430*4882a593Smuzhiyun 0x22, /* 39 */
431*4882a593Smuzhiyun 0x02, /* 3A */
432*4882a593Smuzhiyun 0x22, /* 3B */
433*4882a593Smuzhiyun 0x3F, 0x03, /* 3C-3D */
434*4882a593Smuzhiyun 0x00, /* 3E written multiple times */
435*4882a593Smuzhiyun 0x00, /* 3F not written */
436*4882a593Smuzhiyun } };
437*4882a593Smuzhiyun static const struct mavenregs ntscregs = { {
438*4882a593Smuzhiyun 0x21, 0xF0, 0x7C, 0x1F, /* 00: chroma subcarrier */
439*4882a593Smuzhiyun 0x00,
440*4882a593Smuzhiyun 0x00, /* test */
441*4882a593Smuzhiyun 0xF9, /* modified by code (F9 written...) */
442*4882a593Smuzhiyun 0x00, /* ? not written */
443*4882a593Smuzhiyun 0x7E, /* 08 */
444*4882a593Smuzhiyun 0x43, /* 09 */
445*4882a593Smuzhiyun 0x7E, /* 0A */
446*4882a593Smuzhiyun 0x3D, /* 0B */
447*4882a593Smuzhiyun 0x00, /* 0C */
448*4882a593Smuzhiyun 0x00, /* ? not written */
449*4882a593Smuzhiyun 0x41, 0x00, /* 0E-0F */
450*4882a593Smuzhiyun 0x3C, 0x00, /* 10-11 */
451*4882a593Smuzhiyun 0x17, /* 12 */
452*4882a593Smuzhiyun 0x21, /* 13 */
453*4882a593Smuzhiyun 0x1B, 0x1B, 0x24, /* 14-16 */
454*4882a593Smuzhiyun 0x83, 0x01, /* 17-18 */
455*4882a593Smuzhiyun 0x00, /* 19 */
456*4882a593Smuzhiyun 0x0F, /* 1A */
457*4882a593Smuzhiyun 0x0F, /* 1B */
458*4882a593Smuzhiyun 0x60, /* 1C */
459*4882a593Smuzhiyun 0x05, /* 1D */
460*4882a593Smuzhiyun //0x89, 0x02, /* 1E-1F */
461*4882a593Smuzhiyun 0xC0, 0x02, /* 1E-1F */
462*4882a593Smuzhiyun //0x5F, /* 20 */
463*4882a593Smuzhiyun 0x9C, /* 20 */
464*4882a593Smuzhiyun 0x04, /* 21 */
465*4882a593Smuzhiyun //0x5F, /* 22 */
466*4882a593Smuzhiyun 0x9C, /* 22 */
467*4882a593Smuzhiyun 0x01, /* 23 */
468*4882a593Smuzhiyun 0x02, /* 24 */
469*4882a593Smuzhiyun 0x00, /* 25 */
470*4882a593Smuzhiyun 0x0A, /* 26 */
471*4882a593Smuzhiyun 0x05, /* 27 */
472*4882a593Smuzhiyun 0x00, /* 28 */
473*4882a593Smuzhiyun 0x10, /* 29 */
474*4882a593Smuzhiyun 0xFF, 0x03, /* 2A-2B */
475*4882a593Smuzhiyun 0x24, /* 2C */
476*4882a593Smuzhiyun 0x0F, 0x78, /* 2D-2E */
477*4882a593Smuzhiyun 0x00, 0x00, /* 2F-30 */
478*4882a593Smuzhiyun 0xB2, 0x04, /* 31-32 */
479*4882a593Smuzhiyun 0x14, /* 33 */
480*4882a593Smuzhiyun 0x02, /* 34 */
481*4882a593Smuzhiyun 0x00, /* 35 written multiple times */
482*4882a593Smuzhiyun 0x00, /* 36 not written */
483*4882a593Smuzhiyun 0xA3, /* 37 */
484*4882a593Smuzhiyun 0xC8, /* 38 */
485*4882a593Smuzhiyun 0x15, /* 39 */
486*4882a593Smuzhiyun 0x05, /* 3A */
487*4882a593Smuzhiyun 0x3B, /* 3B */
488*4882a593Smuzhiyun 0x3C, 0x00, /* 3C-3D */
489*4882a593Smuzhiyun 0x00, /* 3E written multiple times */
490*4882a593Smuzhiyun 0x00, /* never written */
491*4882a593Smuzhiyun } };
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun if (norm == MATROXFB_OUTPUT_MODE_PAL) {
494*4882a593Smuzhiyun *data = palregs;
495*4882a593Smuzhiyun *outd = &paloutd;
496*4882a593Smuzhiyun } else {
497*4882a593Smuzhiyun *data = ntscregs;
498*4882a593Smuzhiyun *outd = &ntscoutd;
499*4882a593Smuzhiyun }
500*4882a593Smuzhiyun return;
501*4882a593Smuzhiyun }
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun #define LR(x) cve2_set_reg(minfo, (x), m->regs[(x)])
cve2_init_TV(struct matrox_fb_info * minfo,const struct mavenregs * m)504*4882a593Smuzhiyun static void cve2_init_TV(struct matrox_fb_info *minfo,
505*4882a593Smuzhiyun const struct mavenregs *m)
506*4882a593Smuzhiyun {
507*4882a593Smuzhiyun int i;
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun LR(0x80);
510*4882a593Smuzhiyun LR(0x82); LR(0x83);
511*4882a593Smuzhiyun LR(0x84); LR(0x85);
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun cve2_set_reg(minfo, 0x3E, 0x01);
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun for (i = 0; i < 0x3E; i++) {
516*4882a593Smuzhiyun LR(i);
517*4882a593Smuzhiyun }
518*4882a593Smuzhiyun cve2_set_reg(minfo, 0x3E, 0x00);
519*4882a593Smuzhiyun }
520*4882a593Smuzhiyun
matroxfb_g450_compute(void * md,struct my_timming * mt)521*4882a593Smuzhiyun static int matroxfb_g450_compute(void* md, struct my_timming* mt) {
522*4882a593Smuzhiyun struct matrox_fb_info *minfo = md;
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun dprintk(KERN_DEBUG "Computing, mode=%u\n", minfo->outputs[1].mode);
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun if (mt->crtc == MATROXFB_SRC_CRTC2 &&
527*4882a593Smuzhiyun minfo->outputs[1].mode != MATROXFB_OUTPUT_MODE_MONITOR) {
528*4882a593Smuzhiyun const struct output_desc* outd;
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun cve2_init_TVdata(minfo->outputs[1].mode, &minfo->hw.maven, &outd);
531*4882a593Smuzhiyun {
532*4882a593Smuzhiyun int blacklevel, whitelevel;
533*4882a593Smuzhiyun g450_compute_bwlevel(minfo, &blacklevel, &whitelevel);
534*4882a593Smuzhiyun minfo->hw.maven.regs[0x0E] = blacklevel >> 2;
535*4882a593Smuzhiyun minfo->hw.maven.regs[0x0F] = blacklevel & 3;
536*4882a593Smuzhiyun minfo->hw.maven.regs[0x1E] = whitelevel >> 2;
537*4882a593Smuzhiyun minfo->hw.maven.regs[0x1F] = whitelevel & 3;
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun minfo->hw.maven.regs[0x20] =
540*4882a593Smuzhiyun minfo->hw.maven.regs[0x22] = minfo->altout.tvo_params.saturation;
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun minfo->hw.maven.regs[0x25] = minfo->altout.tvo_params.hue;
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun if (minfo->altout.tvo_params.testout) {
545*4882a593Smuzhiyun minfo->hw.maven.regs[0x05] |= 0x02;
546*4882a593Smuzhiyun }
547*4882a593Smuzhiyun }
548*4882a593Smuzhiyun computeRegs(minfo, &minfo->hw.maven, mt, outd);
549*4882a593Smuzhiyun } else if (mt->mnp < 0) {
550*4882a593Smuzhiyun /* We must program clocks before CRTC2, otherwise interlaced mode
551*4882a593Smuzhiyun startup may fail */
552*4882a593Smuzhiyun mt->mnp = matroxfb_g450_setclk(minfo, mt->pixclock, (mt->crtc == MATROXFB_SRC_CRTC1) ? M_PIXEL_PLL_C : M_VIDEO_PLL);
553*4882a593Smuzhiyun mt->pixclock = g450_mnp2f(minfo, mt->mnp);
554*4882a593Smuzhiyun }
555*4882a593Smuzhiyun dprintk(KERN_DEBUG "Pixclock = %u\n", mt->pixclock);
556*4882a593Smuzhiyun return 0;
557*4882a593Smuzhiyun }
558*4882a593Smuzhiyun
matroxfb_g450_program(void * md)559*4882a593Smuzhiyun static int matroxfb_g450_program(void* md) {
560*4882a593Smuzhiyun struct matrox_fb_info *minfo = md;
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun if (minfo->outputs[1].mode != MATROXFB_OUTPUT_MODE_MONITOR) {
563*4882a593Smuzhiyun cve2_init_TV(minfo, &minfo->hw.maven);
564*4882a593Smuzhiyun }
565*4882a593Smuzhiyun return 0;
566*4882a593Smuzhiyun }
567*4882a593Smuzhiyun
matroxfb_g450_verify_mode(void * md,u_int32_t arg)568*4882a593Smuzhiyun static int matroxfb_g450_verify_mode(void* md, u_int32_t arg) {
569*4882a593Smuzhiyun switch (arg) {
570*4882a593Smuzhiyun case MATROXFB_OUTPUT_MODE_PAL:
571*4882a593Smuzhiyun case MATROXFB_OUTPUT_MODE_NTSC:
572*4882a593Smuzhiyun case MATROXFB_OUTPUT_MODE_MONITOR:
573*4882a593Smuzhiyun return 0;
574*4882a593Smuzhiyun }
575*4882a593Smuzhiyun return -EINVAL;
576*4882a593Smuzhiyun }
577*4882a593Smuzhiyun
g450_dvi_compute(void * md,struct my_timming * mt)578*4882a593Smuzhiyun static int g450_dvi_compute(void* md, struct my_timming* mt) {
579*4882a593Smuzhiyun struct matrox_fb_info *minfo = md;
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun if (mt->mnp < 0) {
582*4882a593Smuzhiyun mt->mnp = matroxfb_g450_setclk(minfo, mt->pixclock, (mt->crtc == MATROXFB_SRC_CRTC1) ? M_PIXEL_PLL_C : M_VIDEO_PLL);
583*4882a593Smuzhiyun mt->pixclock = g450_mnp2f(minfo, mt->mnp);
584*4882a593Smuzhiyun }
585*4882a593Smuzhiyun return 0;
586*4882a593Smuzhiyun }
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun static struct matrox_altout matroxfb_g450_altout = {
589*4882a593Smuzhiyun .name = "Secondary output",
590*4882a593Smuzhiyun .compute = matroxfb_g450_compute,
591*4882a593Smuzhiyun .program = matroxfb_g450_program,
592*4882a593Smuzhiyun .verifymode = matroxfb_g450_verify_mode,
593*4882a593Smuzhiyun .getqueryctrl = g450_query_ctrl,
594*4882a593Smuzhiyun .getctrl = g450_get_ctrl,
595*4882a593Smuzhiyun .setctrl = g450_set_ctrl,
596*4882a593Smuzhiyun };
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun static struct matrox_altout matroxfb_g450_dvi = {
599*4882a593Smuzhiyun .name = "DVI output",
600*4882a593Smuzhiyun .compute = g450_dvi_compute,
601*4882a593Smuzhiyun };
602*4882a593Smuzhiyun
matroxfb_g450_connect(struct matrox_fb_info * minfo)603*4882a593Smuzhiyun void matroxfb_g450_connect(struct matrox_fb_info *minfo)
604*4882a593Smuzhiyun {
605*4882a593Smuzhiyun if (minfo->devflags.g450dac) {
606*4882a593Smuzhiyun down_write(&minfo->altout.lock);
607*4882a593Smuzhiyun tvo_fill_defaults(minfo);
608*4882a593Smuzhiyun minfo->outputs[1].src = minfo->outputs[1].default_src;
609*4882a593Smuzhiyun minfo->outputs[1].data = minfo;
610*4882a593Smuzhiyun minfo->outputs[1].output = &matroxfb_g450_altout;
611*4882a593Smuzhiyun minfo->outputs[1].mode = MATROXFB_OUTPUT_MODE_MONITOR;
612*4882a593Smuzhiyun minfo->outputs[2].src = minfo->outputs[2].default_src;
613*4882a593Smuzhiyun minfo->outputs[2].data = minfo;
614*4882a593Smuzhiyun minfo->outputs[2].output = &matroxfb_g450_dvi;
615*4882a593Smuzhiyun minfo->outputs[2].mode = MATROXFB_OUTPUT_MODE_MONITOR;
616*4882a593Smuzhiyun up_write(&minfo->altout.lock);
617*4882a593Smuzhiyun }
618*4882a593Smuzhiyun }
619*4882a593Smuzhiyun
matroxfb_g450_shutdown(struct matrox_fb_info * minfo)620*4882a593Smuzhiyun void matroxfb_g450_shutdown(struct matrox_fb_info *minfo)
621*4882a593Smuzhiyun {
622*4882a593Smuzhiyun if (minfo->devflags.g450dac) {
623*4882a593Smuzhiyun down_write(&minfo->altout.lock);
624*4882a593Smuzhiyun minfo->outputs[1].src = MATROXFB_SRC_NONE;
625*4882a593Smuzhiyun minfo->outputs[1].output = NULL;
626*4882a593Smuzhiyun minfo->outputs[1].data = NULL;
627*4882a593Smuzhiyun minfo->outputs[1].mode = MATROXFB_OUTPUT_MODE_MONITOR;
628*4882a593Smuzhiyun minfo->outputs[2].src = MATROXFB_SRC_NONE;
629*4882a593Smuzhiyun minfo->outputs[2].output = NULL;
630*4882a593Smuzhiyun minfo->outputs[2].data = NULL;
631*4882a593Smuzhiyun minfo->outputs[2].mode = MATROXFB_OUTPUT_MODE_MONITOR;
632*4882a593Smuzhiyun up_write(&minfo->altout.lock);
633*4882a593Smuzhiyun }
634*4882a593Smuzhiyun }
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun EXPORT_SYMBOL(matroxfb_g450_connect);
637*4882a593Smuzhiyun EXPORT_SYMBOL(matroxfb_g450_shutdown);
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun MODULE_AUTHOR("(c) 2000-2002 Petr Vandrovec <vandrove@vc.cvut.cz>");
640*4882a593Smuzhiyun MODULE_DESCRIPTION("Matrox G450/G550 output driver");
641*4882a593Smuzhiyun MODULE_LICENSE("GPL");
642