1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Hardware accelerated Matrox Millennium I, II, Mystique, G100, G200 and G400
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * (c) 1998-2002 Petr Vandrovec <vandrove@vc.cvut.cz>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Portions Copyright (c) 2001 Matrox Graphics Inc.
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * Version: 1.65 2002/08/14
11*4882a593Smuzhiyun *
12*4882a593Smuzhiyun * MTRR stuff: 1998 Tom Rini <trini@kernel.crashing.org>
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun * Contributors: "menion?" <menion@mindless.com>
15*4882a593Smuzhiyun * Betatesting, fixes, ideas
16*4882a593Smuzhiyun *
17*4882a593Smuzhiyun * "Kurt Garloff" <garloff@suse.de>
18*4882a593Smuzhiyun * Betatesting, fixes, ideas, videomodes, videomodes timmings
19*4882a593Smuzhiyun *
20*4882a593Smuzhiyun * "Tom Rini" <trini@kernel.crashing.org>
21*4882a593Smuzhiyun * MTRR stuff, PPC cleanups, betatesting, fixes, ideas
22*4882a593Smuzhiyun *
23*4882a593Smuzhiyun * "Bibek Sahu" <scorpio@dodds.net>
24*4882a593Smuzhiyun * Access device through readb|w|l and write b|w|l
25*4882a593Smuzhiyun * Extensive debugging stuff
26*4882a593Smuzhiyun *
27*4882a593Smuzhiyun * "Daniel Haun" <haund@usa.net>
28*4882a593Smuzhiyun * Testing, hardware cursor fixes
29*4882a593Smuzhiyun *
30*4882a593Smuzhiyun * "Scott Wood" <sawst46+@pitt.edu>
31*4882a593Smuzhiyun * Fixes
32*4882a593Smuzhiyun *
33*4882a593Smuzhiyun * "Gerd Knorr" <kraxel@goldbach.isdn.cs.tu-berlin.de>
34*4882a593Smuzhiyun * Betatesting
35*4882a593Smuzhiyun *
36*4882a593Smuzhiyun * "Kelly French" <targon@hazmat.com>
37*4882a593Smuzhiyun * "Fernando Herrera" <fherrera@eurielec.etsit.upm.es>
38*4882a593Smuzhiyun * Betatesting, bug reporting
39*4882a593Smuzhiyun *
40*4882a593Smuzhiyun * "Pablo Bianucci" <pbian@pccp.com.ar>
41*4882a593Smuzhiyun * Fixes, ideas, betatesting
42*4882a593Smuzhiyun *
43*4882a593Smuzhiyun * "Inaky Perez Gonzalez" <inaky@peloncho.fis.ucm.es>
44*4882a593Smuzhiyun * Fixes, enhandcements, ideas, betatesting
45*4882a593Smuzhiyun *
46*4882a593Smuzhiyun * "Ryuichi Oikawa" <roikawa@rr.iiij4u.or.jp>
47*4882a593Smuzhiyun * PPC betatesting, PPC support, backward compatibility
48*4882a593Smuzhiyun *
49*4882a593Smuzhiyun * "Paul Womar" <Paul@pwomar.demon.co.uk>
50*4882a593Smuzhiyun * "Owen Waller" <O.Waller@ee.qub.ac.uk>
51*4882a593Smuzhiyun * PPC betatesting
52*4882a593Smuzhiyun *
53*4882a593Smuzhiyun * "Thomas Pornin" <pornin@bolet.ens.fr>
54*4882a593Smuzhiyun * Alpha betatesting
55*4882a593Smuzhiyun *
56*4882a593Smuzhiyun * "Pieter van Leuven" <pvl@iae.nl>
57*4882a593Smuzhiyun * "Ulf Jaenicke-Roessler" <ujr@physik.phy.tu-dresden.de>
58*4882a593Smuzhiyun * G100 testing
59*4882a593Smuzhiyun *
60*4882a593Smuzhiyun * "H. Peter Arvin" <hpa@transmeta.com>
61*4882a593Smuzhiyun * Ideas
62*4882a593Smuzhiyun *
63*4882a593Smuzhiyun * "Cort Dougan" <cort@cs.nmt.edu>
64*4882a593Smuzhiyun * CHRP fixes and PReP cleanup
65*4882a593Smuzhiyun *
66*4882a593Smuzhiyun * "Mark Vojkovich" <mvojkovi@ucsd.edu>
67*4882a593Smuzhiyun * G400 support
68*4882a593Smuzhiyun *
69*4882a593Smuzhiyun * "Samuel Hocevar" <sam@via.ecp.fr>
70*4882a593Smuzhiyun * Fixes
71*4882a593Smuzhiyun *
72*4882a593Smuzhiyun * "Anton Altaparmakov" <AntonA@bigfoot.com>
73*4882a593Smuzhiyun * G400 MAX/non-MAX distinction
74*4882a593Smuzhiyun *
75*4882a593Smuzhiyun * "Ken Aaker" <kdaaker@rchland.vnet.ibm.com>
76*4882a593Smuzhiyun * memtype extension (needed for GXT130P RS/6000 adapter)
77*4882a593Smuzhiyun *
78*4882a593Smuzhiyun * "Uns Lider" <unslider@miranda.org>
79*4882a593Smuzhiyun * G100 PLNWT fixes
80*4882a593Smuzhiyun *
81*4882a593Smuzhiyun * "Denis Zaitsev" <zzz@cd-club.ru>
82*4882a593Smuzhiyun * Fixes
83*4882a593Smuzhiyun *
84*4882a593Smuzhiyun * "Mike Pieper" <mike@pieper-family.de>
85*4882a593Smuzhiyun * TVOut enhandcements, V4L2 control interface.
86*4882a593Smuzhiyun *
87*4882a593Smuzhiyun * "Diego Biurrun" <diego@biurrun.de>
88*4882a593Smuzhiyun * DFP testing
89*4882a593Smuzhiyun *
90*4882a593Smuzhiyun * (following author is not in any relation with this code, but his code
91*4882a593Smuzhiyun * is included in this driver)
92*4882a593Smuzhiyun *
93*4882a593Smuzhiyun * Based on framebuffer driver for VBE 2.0 compliant graphic boards
94*4882a593Smuzhiyun * (c) 1998 Gerd Knorr <kraxel@cs.tu-berlin.de>
95*4882a593Smuzhiyun *
96*4882a593Smuzhiyun * (following author is not in any relation with this code, but his ideas
97*4882a593Smuzhiyun * were used when writing this driver)
98*4882a593Smuzhiyun *
99*4882a593Smuzhiyun * FreeVBE/AF (Matrox), "Shawn Hargreaves" <shawn@talula.demon.co.uk>
100*4882a593Smuzhiyun *
101*4882a593Smuzhiyun */
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun #include <linux/version.h>
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun #include "matroxfb_base.h"
106*4882a593Smuzhiyun #include "matroxfb_misc.h"
107*4882a593Smuzhiyun #include "matroxfb_accel.h"
108*4882a593Smuzhiyun #include "matroxfb_DAC1064.h"
109*4882a593Smuzhiyun #include "matroxfb_Ti3026.h"
110*4882a593Smuzhiyun #include "matroxfb_maven.h"
111*4882a593Smuzhiyun #include "matroxfb_crtc2.h"
112*4882a593Smuzhiyun #include "matroxfb_g450.h"
113*4882a593Smuzhiyun #include <linux/matroxfb.h>
114*4882a593Smuzhiyun #include <linux/interrupt.h>
115*4882a593Smuzhiyun #include <linux/nvram.h>
116*4882a593Smuzhiyun #include <linux/slab.h>
117*4882a593Smuzhiyun #include <linux/uaccess.h>
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun #ifdef CONFIG_PPC_PMAC
120*4882a593Smuzhiyun #include <asm/machdep.h>
121*4882a593Smuzhiyun static int default_vmode = VMODE_NVRAM;
122*4882a593Smuzhiyun static int default_cmode = CMODE_NVRAM;
123*4882a593Smuzhiyun #endif
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun static void matroxfb_unregister_device(struct matrox_fb_info* minfo);
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun /* --------------------------------------------------------------------- */
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun /*
130*4882a593Smuzhiyun * card parameters
131*4882a593Smuzhiyun */
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun /* --------------------------------------------------------------------- */
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun static struct fb_var_screeninfo vesafb_defined = {
136*4882a593Smuzhiyun 640,480,640,480,/* W,H, W, H (virtual) load xres,xres_virtual*/
137*4882a593Smuzhiyun 0,0, /* virtual -> visible no offset */
138*4882a593Smuzhiyun 8, /* depth -> load bits_per_pixel */
139*4882a593Smuzhiyun 0, /* greyscale ? */
140*4882a593Smuzhiyun {0,0,0}, /* R */
141*4882a593Smuzhiyun {0,0,0}, /* G */
142*4882a593Smuzhiyun {0,0,0}, /* B */
143*4882a593Smuzhiyun {0,0,0}, /* transparency */
144*4882a593Smuzhiyun 0, /* standard pixel format */
145*4882a593Smuzhiyun FB_ACTIVATE_NOW,
146*4882a593Smuzhiyun -1,-1,
147*4882a593Smuzhiyun FB_ACCELF_TEXT, /* accel flags */
148*4882a593Smuzhiyun 39721L,48L,16L,33L,10L,
149*4882a593Smuzhiyun 96L,2L,~0, /* No sync info */
150*4882a593Smuzhiyun FB_VMODE_NONINTERLACED,
151*4882a593Smuzhiyun };
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun /* --------------------------------------------------------------------- */
update_crtc2(struct matrox_fb_info * minfo,unsigned int pos)156*4882a593Smuzhiyun static void update_crtc2(struct matrox_fb_info *minfo, unsigned int pos)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun struct matroxfb_dh_fb_info *info = minfo->crtc2.info;
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun /* Make sure that displays are compatible */
161*4882a593Smuzhiyun if (info && (info->fbcon.var.bits_per_pixel == minfo->fbcon.var.bits_per_pixel)
162*4882a593Smuzhiyun && (info->fbcon.var.xres_virtual == minfo->fbcon.var.xres_virtual)
163*4882a593Smuzhiyun && (info->fbcon.var.green.length == minfo->fbcon.var.green.length)
164*4882a593Smuzhiyun ) {
165*4882a593Smuzhiyun switch (minfo->fbcon.var.bits_per_pixel) {
166*4882a593Smuzhiyun case 16:
167*4882a593Smuzhiyun case 32:
168*4882a593Smuzhiyun pos = pos * 8;
169*4882a593Smuzhiyun if (info->interlaced) {
170*4882a593Smuzhiyun mga_outl(0x3C2C, pos);
171*4882a593Smuzhiyun mga_outl(0x3C28, pos + minfo->fbcon.var.xres_virtual * minfo->fbcon.var.bits_per_pixel / 8);
172*4882a593Smuzhiyun } else {
173*4882a593Smuzhiyun mga_outl(0x3C28, pos);
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun break;
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun
matroxfb_crtc1_panpos(struct matrox_fb_info * minfo)180*4882a593Smuzhiyun static void matroxfb_crtc1_panpos(struct matrox_fb_info *minfo)
181*4882a593Smuzhiyun {
182*4882a593Smuzhiyun if (minfo->crtc1.panpos >= 0) {
183*4882a593Smuzhiyun unsigned long flags;
184*4882a593Smuzhiyun int panpos;
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun matroxfb_DAC_lock_irqsave(flags);
187*4882a593Smuzhiyun panpos = minfo->crtc1.panpos;
188*4882a593Smuzhiyun if (panpos >= 0) {
189*4882a593Smuzhiyun unsigned int extvga_reg;
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun minfo->crtc1.panpos = -1; /* No update pending anymore */
192*4882a593Smuzhiyun extvga_reg = mga_inb(M_EXTVGA_INDEX);
193*4882a593Smuzhiyun mga_setr(M_EXTVGA_INDEX, 0x00, panpos);
194*4882a593Smuzhiyun if (extvga_reg != 0x00) {
195*4882a593Smuzhiyun mga_outb(M_EXTVGA_INDEX, extvga_reg);
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun matroxfb_DAC_unlock_irqrestore(flags);
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun
matrox_irq(int irq,void * dev_id)202*4882a593Smuzhiyun static irqreturn_t matrox_irq(int irq, void *dev_id)
203*4882a593Smuzhiyun {
204*4882a593Smuzhiyun u_int32_t status;
205*4882a593Smuzhiyun int handled = 0;
206*4882a593Smuzhiyun struct matrox_fb_info *minfo = dev_id;
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun status = mga_inl(M_STATUS);
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun if (status & 0x20) {
211*4882a593Smuzhiyun mga_outl(M_ICLEAR, 0x20);
212*4882a593Smuzhiyun minfo->crtc1.vsync.cnt++;
213*4882a593Smuzhiyun matroxfb_crtc1_panpos(minfo);
214*4882a593Smuzhiyun wake_up_interruptible(&minfo->crtc1.vsync.wait);
215*4882a593Smuzhiyun handled = 1;
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun if (status & 0x200) {
218*4882a593Smuzhiyun mga_outl(M_ICLEAR, 0x200);
219*4882a593Smuzhiyun minfo->crtc2.vsync.cnt++;
220*4882a593Smuzhiyun wake_up_interruptible(&minfo->crtc2.vsync.wait);
221*4882a593Smuzhiyun handled = 1;
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun return IRQ_RETVAL(handled);
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun
matroxfb_enable_irq(struct matrox_fb_info * minfo,int reenable)226*4882a593Smuzhiyun int matroxfb_enable_irq(struct matrox_fb_info *minfo, int reenable)
227*4882a593Smuzhiyun {
228*4882a593Smuzhiyun u_int32_t bm;
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun if (minfo->devflags.accelerator == FB_ACCEL_MATROX_MGAG400)
231*4882a593Smuzhiyun bm = 0x220;
232*4882a593Smuzhiyun else
233*4882a593Smuzhiyun bm = 0x020;
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun if (!test_and_set_bit(0, &minfo->irq_flags)) {
236*4882a593Smuzhiyun if (request_irq(minfo->pcidev->irq, matrox_irq,
237*4882a593Smuzhiyun IRQF_SHARED, "matroxfb", minfo)) {
238*4882a593Smuzhiyun clear_bit(0, &minfo->irq_flags);
239*4882a593Smuzhiyun return -EINVAL;
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun /* Clear any pending field interrupts */
242*4882a593Smuzhiyun mga_outl(M_ICLEAR, bm);
243*4882a593Smuzhiyun mga_outl(M_IEN, mga_inl(M_IEN) | bm);
244*4882a593Smuzhiyun } else if (reenable) {
245*4882a593Smuzhiyun u_int32_t ien;
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun ien = mga_inl(M_IEN);
248*4882a593Smuzhiyun if ((ien & bm) != bm) {
249*4882a593Smuzhiyun printk(KERN_DEBUG "matroxfb: someone disabled IRQ [%08X]\n", ien);
250*4882a593Smuzhiyun mga_outl(M_IEN, ien | bm);
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun return 0;
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun
matroxfb_disable_irq(struct matrox_fb_info * minfo)256*4882a593Smuzhiyun static void matroxfb_disable_irq(struct matrox_fb_info *minfo)
257*4882a593Smuzhiyun {
258*4882a593Smuzhiyun if (test_and_clear_bit(0, &minfo->irq_flags)) {
259*4882a593Smuzhiyun /* Flush pending pan-at-vbl request... */
260*4882a593Smuzhiyun matroxfb_crtc1_panpos(minfo);
261*4882a593Smuzhiyun if (minfo->devflags.accelerator == FB_ACCEL_MATROX_MGAG400)
262*4882a593Smuzhiyun mga_outl(M_IEN, mga_inl(M_IEN) & ~0x220);
263*4882a593Smuzhiyun else
264*4882a593Smuzhiyun mga_outl(M_IEN, mga_inl(M_IEN) & ~0x20);
265*4882a593Smuzhiyun free_irq(minfo->pcidev->irq, minfo);
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun
matroxfb_wait_for_sync(struct matrox_fb_info * minfo,u_int32_t crtc)269*4882a593Smuzhiyun int matroxfb_wait_for_sync(struct matrox_fb_info *minfo, u_int32_t crtc)
270*4882a593Smuzhiyun {
271*4882a593Smuzhiyun struct matrox_vsync *vs;
272*4882a593Smuzhiyun unsigned int cnt;
273*4882a593Smuzhiyun int ret;
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun switch (crtc) {
276*4882a593Smuzhiyun case 0:
277*4882a593Smuzhiyun vs = &minfo->crtc1.vsync;
278*4882a593Smuzhiyun break;
279*4882a593Smuzhiyun case 1:
280*4882a593Smuzhiyun if (minfo->devflags.accelerator != FB_ACCEL_MATROX_MGAG400) {
281*4882a593Smuzhiyun return -ENODEV;
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun vs = &minfo->crtc2.vsync;
284*4882a593Smuzhiyun break;
285*4882a593Smuzhiyun default:
286*4882a593Smuzhiyun return -ENODEV;
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun ret = matroxfb_enable_irq(minfo, 0);
289*4882a593Smuzhiyun if (ret) {
290*4882a593Smuzhiyun return ret;
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun cnt = vs->cnt;
294*4882a593Smuzhiyun ret = wait_event_interruptible_timeout(vs->wait, cnt != vs->cnt, HZ/10);
295*4882a593Smuzhiyun if (ret < 0) {
296*4882a593Smuzhiyun return ret;
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun if (ret == 0) {
299*4882a593Smuzhiyun matroxfb_enable_irq(minfo, 1);
300*4882a593Smuzhiyun return -ETIMEDOUT;
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun return 0;
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun /* --------------------------------------------------------------------- */
306*4882a593Smuzhiyun
matrox_pan_var(struct matrox_fb_info * minfo,struct fb_var_screeninfo * var)307*4882a593Smuzhiyun static void matrox_pan_var(struct matrox_fb_info *minfo,
308*4882a593Smuzhiyun struct fb_var_screeninfo *var)
309*4882a593Smuzhiyun {
310*4882a593Smuzhiyun unsigned int pos;
311*4882a593Smuzhiyun unsigned short p0, p1, p2;
312*4882a593Smuzhiyun unsigned int p3;
313*4882a593Smuzhiyun int vbl;
314*4882a593Smuzhiyun unsigned long flags;
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun CRITFLAGS
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun DBG(__func__)
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun if (minfo->dead)
321*4882a593Smuzhiyun return;
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun minfo->fbcon.var.xoffset = var->xoffset;
324*4882a593Smuzhiyun minfo->fbcon.var.yoffset = var->yoffset;
325*4882a593Smuzhiyun pos = (minfo->fbcon.var.yoffset * minfo->fbcon.var.xres_virtual + minfo->fbcon.var.xoffset) * minfo->curr.final_bppShift / 32;
326*4882a593Smuzhiyun pos += minfo->curr.ydstorg.chunks;
327*4882a593Smuzhiyun p0 = minfo->hw.CRTC[0x0D] = pos & 0xFF;
328*4882a593Smuzhiyun p1 = minfo->hw.CRTC[0x0C] = (pos & 0xFF00) >> 8;
329*4882a593Smuzhiyun p2 = minfo->hw.CRTCEXT[0] = (minfo->hw.CRTCEXT[0] & 0xB0) | ((pos >> 16) & 0x0F) | ((pos >> 14) & 0x40);
330*4882a593Smuzhiyun p3 = minfo->hw.CRTCEXT[8] = pos >> 21;
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun /* FB_ACTIVATE_VBL and we can acquire interrupts? Honor FB_ACTIVATE_VBL then... */
333*4882a593Smuzhiyun vbl = (var->activate & FB_ACTIVATE_VBL) && (matroxfb_enable_irq(minfo, 0) == 0);
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun CRITBEGIN
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun matroxfb_DAC_lock_irqsave(flags);
338*4882a593Smuzhiyun mga_setr(M_CRTC_INDEX, 0x0D, p0);
339*4882a593Smuzhiyun mga_setr(M_CRTC_INDEX, 0x0C, p1);
340*4882a593Smuzhiyun if (minfo->devflags.support32MB)
341*4882a593Smuzhiyun mga_setr(M_EXTVGA_INDEX, 0x08, p3);
342*4882a593Smuzhiyun if (vbl) {
343*4882a593Smuzhiyun minfo->crtc1.panpos = p2;
344*4882a593Smuzhiyun } else {
345*4882a593Smuzhiyun /* Abort any pending change */
346*4882a593Smuzhiyun minfo->crtc1.panpos = -1;
347*4882a593Smuzhiyun mga_setr(M_EXTVGA_INDEX, 0x00, p2);
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun matroxfb_DAC_unlock_irqrestore(flags);
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun update_crtc2(minfo, pos);
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun CRITEND
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun
matroxfb_remove(struct matrox_fb_info * minfo,int dummy)356*4882a593Smuzhiyun static void matroxfb_remove(struct matrox_fb_info *minfo, int dummy)
357*4882a593Smuzhiyun {
358*4882a593Smuzhiyun /* Currently we are holding big kernel lock on all dead & usecount updates.
359*4882a593Smuzhiyun * Destroy everything after all users release it. Especially do not unregister
360*4882a593Smuzhiyun * framebuffer and iounmap memory, neither fbmem nor fbcon-cfb* does not check
361*4882a593Smuzhiyun * for device unplugged when in use.
362*4882a593Smuzhiyun * In future we should point mmio.vbase & video.vbase somewhere where we can
363*4882a593Smuzhiyun * write data without causing too much damage...
364*4882a593Smuzhiyun */
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun minfo->dead = 1;
367*4882a593Smuzhiyun if (minfo->usecount) {
368*4882a593Smuzhiyun /* destroy it later */
369*4882a593Smuzhiyun return;
370*4882a593Smuzhiyun }
371*4882a593Smuzhiyun matroxfb_unregister_device(minfo);
372*4882a593Smuzhiyun unregister_framebuffer(&minfo->fbcon);
373*4882a593Smuzhiyun matroxfb_g450_shutdown(minfo);
374*4882a593Smuzhiyun arch_phys_wc_del(minfo->wc_cookie);
375*4882a593Smuzhiyun iounmap(minfo->mmio.vbase.vaddr);
376*4882a593Smuzhiyun iounmap(minfo->video.vbase.vaddr);
377*4882a593Smuzhiyun release_mem_region(minfo->video.base, minfo->video.len_maximum);
378*4882a593Smuzhiyun release_mem_region(minfo->mmio.base, 16384);
379*4882a593Smuzhiyun kfree(minfo);
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun /*
383*4882a593Smuzhiyun * Open/Release the frame buffer device
384*4882a593Smuzhiyun */
385*4882a593Smuzhiyun
matroxfb_open(struct fb_info * info,int user)386*4882a593Smuzhiyun static int matroxfb_open(struct fb_info *info, int user)
387*4882a593Smuzhiyun {
388*4882a593Smuzhiyun struct matrox_fb_info *minfo = info2minfo(info);
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun DBG_LOOP(__func__)
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun if (minfo->dead) {
393*4882a593Smuzhiyun return -ENXIO;
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun minfo->usecount++;
396*4882a593Smuzhiyun if (user) {
397*4882a593Smuzhiyun minfo->userusecount++;
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun return(0);
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun
matroxfb_release(struct fb_info * info,int user)402*4882a593Smuzhiyun static int matroxfb_release(struct fb_info *info, int user)
403*4882a593Smuzhiyun {
404*4882a593Smuzhiyun struct matrox_fb_info *minfo = info2minfo(info);
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun DBG_LOOP(__func__)
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun if (user) {
409*4882a593Smuzhiyun if (0 == --minfo->userusecount) {
410*4882a593Smuzhiyun matroxfb_disable_irq(minfo);
411*4882a593Smuzhiyun }
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun if (!(--minfo->usecount) && minfo->dead) {
414*4882a593Smuzhiyun matroxfb_remove(minfo, 0);
415*4882a593Smuzhiyun }
416*4882a593Smuzhiyun return(0);
417*4882a593Smuzhiyun }
418*4882a593Smuzhiyun
matroxfb_pan_display(struct fb_var_screeninfo * var,struct fb_info * info)419*4882a593Smuzhiyun static int matroxfb_pan_display(struct fb_var_screeninfo *var,
420*4882a593Smuzhiyun struct fb_info* info) {
421*4882a593Smuzhiyun struct matrox_fb_info *minfo = info2minfo(info);
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun DBG(__func__)
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun matrox_pan_var(minfo, var);
426*4882a593Smuzhiyun return 0;
427*4882a593Smuzhiyun }
428*4882a593Smuzhiyun
matroxfb_get_final_bppShift(const struct matrox_fb_info * minfo,int bpp)429*4882a593Smuzhiyun static int matroxfb_get_final_bppShift(const struct matrox_fb_info *minfo,
430*4882a593Smuzhiyun int bpp)
431*4882a593Smuzhiyun {
432*4882a593Smuzhiyun int bppshft2;
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun DBG(__func__)
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun bppshft2 = bpp;
437*4882a593Smuzhiyun if (!bppshft2) {
438*4882a593Smuzhiyun return 8;
439*4882a593Smuzhiyun }
440*4882a593Smuzhiyun if (isInterleave(minfo))
441*4882a593Smuzhiyun bppshft2 >>= 1;
442*4882a593Smuzhiyun if (minfo->devflags.video64bits)
443*4882a593Smuzhiyun bppshft2 >>= 1;
444*4882a593Smuzhiyun return bppshft2;
445*4882a593Smuzhiyun }
446*4882a593Smuzhiyun
matroxfb_test_and_set_rounding(const struct matrox_fb_info * minfo,int xres,int bpp)447*4882a593Smuzhiyun static int matroxfb_test_and_set_rounding(const struct matrox_fb_info *minfo,
448*4882a593Smuzhiyun int xres, int bpp)
449*4882a593Smuzhiyun {
450*4882a593Smuzhiyun int over;
451*4882a593Smuzhiyun int rounding;
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun DBG(__func__)
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun switch (bpp) {
456*4882a593Smuzhiyun case 0: return xres;
457*4882a593Smuzhiyun case 4: rounding = 128;
458*4882a593Smuzhiyun break;
459*4882a593Smuzhiyun case 8: rounding = 64; /* doc says 64; 32 is OK for G400 */
460*4882a593Smuzhiyun break;
461*4882a593Smuzhiyun case 16: rounding = 32;
462*4882a593Smuzhiyun break;
463*4882a593Smuzhiyun case 24: rounding = 64; /* doc says 64; 32 is OK for G400 */
464*4882a593Smuzhiyun break;
465*4882a593Smuzhiyun default: rounding = 16;
466*4882a593Smuzhiyun /* on G400, 16 really does not work */
467*4882a593Smuzhiyun if (minfo->devflags.accelerator == FB_ACCEL_MATROX_MGAG400)
468*4882a593Smuzhiyun rounding = 32;
469*4882a593Smuzhiyun break;
470*4882a593Smuzhiyun }
471*4882a593Smuzhiyun if (isInterleave(minfo)) {
472*4882a593Smuzhiyun rounding *= 2;
473*4882a593Smuzhiyun }
474*4882a593Smuzhiyun over = xres % rounding;
475*4882a593Smuzhiyun if (over)
476*4882a593Smuzhiyun xres += rounding-over;
477*4882a593Smuzhiyun return xres;
478*4882a593Smuzhiyun }
479*4882a593Smuzhiyun
matroxfb_pitch_adjust(const struct matrox_fb_info * minfo,int xres,int bpp)480*4882a593Smuzhiyun static int matroxfb_pitch_adjust(const struct matrox_fb_info *minfo, int xres,
481*4882a593Smuzhiyun int bpp)
482*4882a593Smuzhiyun {
483*4882a593Smuzhiyun const int* width;
484*4882a593Smuzhiyun int xres_new;
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun DBG(__func__)
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun if (!bpp) return xres;
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun width = minfo->capable.vxres;
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun if (minfo->devflags.precise_width) {
493*4882a593Smuzhiyun while (*width) {
494*4882a593Smuzhiyun if ((*width >= xres) && (matroxfb_test_and_set_rounding(minfo, *width, bpp) == *width)) {
495*4882a593Smuzhiyun break;
496*4882a593Smuzhiyun }
497*4882a593Smuzhiyun width++;
498*4882a593Smuzhiyun }
499*4882a593Smuzhiyun xres_new = *width;
500*4882a593Smuzhiyun } else {
501*4882a593Smuzhiyun xres_new = matroxfb_test_and_set_rounding(minfo, xres, bpp);
502*4882a593Smuzhiyun }
503*4882a593Smuzhiyun return xres_new;
504*4882a593Smuzhiyun }
505*4882a593Smuzhiyun
matroxfb_get_cmap_len(struct fb_var_screeninfo * var)506*4882a593Smuzhiyun static int matroxfb_get_cmap_len(struct fb_var_screeninfo *var) {
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun DBG(__func__)
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun switch (var->bits_per_pixel) {
511*4882a593Smuzhiyun case 4:
512*4882a593Smuzhiyun return 16; /* pseudocolor... 16 entries HW palette */
513*4882a593Smuzhiyun case 8:
514*4882a593Smuzhiyun return 256; /* pseudocolor... 256 entries HW palette */
515*4882a593Smuzhiyun case 16:
516*4882a593Smuzhiyun return 16; /* directcolor... 16 entries SW palette */
517*4882a593Smuzhiyun /* Mystique: truecolor, 16 entries SW palette, HW palette hardwired into 1:1 mapping */
518*4882a593Smuzhiyun case 24:
519*4882a593Smuzhiyun return 16; /* directcolor... 16 entries SW palette */
520*4882a593Smuzhiyun /* Mystique: truecolor, 16 entries SW palette, HW palette hardwired into 1:1 mapping */
521*4882a593Smuzhiyun case 32:
522*4882a593Smuzhiyun return 16; /* directcolor... 16 entries SW palette */
523*4882a593Smuzhiyun /* Mystique: truecolor, 16 entries SW palette, HW palette hardwired into 1:1 mapping */
524*4882a593Smuzhiyun }
525*4882a593Smuzhiyun return 16; /* return something reasonable... or panic()? */
526*4882a593Smuzhiyun }
527*4882a593Smuzhiyun
matroxfb_decode_var(const struct matrox_fb_info * minfo,struct fb_var_screeninfo * var,int * visual,int * video_cmap_len,unsigned int * ydstorg)528*4882a593Smuzhiyun static int matroxfb_decode_var(const struct matrox_fb_info *minfo,
529*4882a593Smuzhiyun struct fb_var_screeninfo *var, int *visual,
530*4882a593Smuzhiyun int *video_cmap_len, unsigned int* ydstorg)
531*4882a593Smuzhiyun {
532*4882a593Smuzhiyun struct RGBT {
533*4882a593Smuzhiyun unsigned char bpp;
534*4882a593Smuzhiyun struct {
535*4882a593Smuzhiyun unsigned char offset,
536*4882a593Smuzhiyun length;
537*4882a593Smuzhiyun } red,
538*4882a593Smuzhiyun green,
539*4882a593Smuzhiyun blue,
540*4882a593Smuzhiyun transp;
541*4882a593Smuzhiyun signed char visual;
542*4882a593Smuzhiyun };
543*4882a593Smuzhiyun static const struct RGBT table[]= {
544*4882a593Smuzhiyun { 8,{ 0,8},{0,8},{0,8},{ 0,0},MX_VISUAL_PSEUDOCOLOR},
545*4882a593Smuzhiyun {15,{10,5},{5,5},{0,5},{15,1},MX_VISUAL_DIRECTCOLOR},
546*4882a593Smuzhiyun {16,{11,5},{5,6},{0,5},{ 0,0},MX_VISUAL_DIRECTCOLOR},
547*4882a593Smuzhiyun {24,{16,8},{8,8},{0,8},{ 0,0},MX_VISUAL_DIRECTCOLOR},
548*4882a593Smuzhiyun {32,{16,8},{8,8},{0,8},{24,8},MX_VISUAL_DIRECTCOLOR}
549*4882a593Smuzhiyun };
550*4882a593Smuzhiyun struct RGBT const *rgbt;
551*4882a593Smuzhiyun unsigned int bpp = var->bits_per_pixel;
552*4882a593Smuzhiyun unsigned int vramlen;
553*4882a593Smuzhiyun unsigned int memlen;
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun DBG(__func__)
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun switch (bpp) {
558*4882a593Smuzhiyun case 4: if (!minfo->capable.cfb4) return -EINVAL;
559*4882a593Smuzhiyun break;
560*4882a593Smuzhiyun case 8: break;
561*4882a593Smuzhiyun case 16: break;
562*4882a593Smuzhiyun case 24: break;
563*4882a593Smuzhiyun case 32: break;
564*4882a593Smuzhiyun default: return -EINVAL;
565*4882a593Smuzhiyun }
566*4882a593Smuzhiyun *ydstorg = 0;
567*4882a593Smuzhiyun vramlen = minfo->video.len_usable;
568*4882a593Smuzhiyun if (var->yres_virtual < var->yres)
569*4882a593Smuzhiyun var->yres_virtual = var->yres;
570*4882a593Smuzhiyun if (var->xres_virtual < var->xres)
571*4882a593Smuzhiyun var->xres_virtual = var->xres;
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun var->xres_virtual = matroxfb_pitch_adjust(minfo, var->xres_virtual, bpp);
574*4882a593Smuzhiyun memlen = var->xres_virtual * bpp * var->yres_virtual / 8;
575*4882a593Smuzhiyun if (memlen > vramlen) {
576*4882a593Smuzhiyun var->yres_virtual = vramlen * 8 / (var->xres_virtual * bpp);
577*4882a593Smuzhiyun memlen = var->xres_virtual * bpp * var->yres_virtual / 8;
578*4882a593Smuzhiyun }
579*4882a593Smuzhiyun /* There is hardware bug that no line can cross 4MB boundary */
580*4882a593Smuzhiyun /* give up for CFB24, it is impossible to easy workaround it */
581*4882a593Smuzhiyun /* for other try to do something */
582*4882a593Smuzhiyun if (!minfo->capable.cross4MB && (memlen > 0x400000)) {
583*4882a593Smuzhiyun if (bpp == 24) {
584*4882a593Smuzhiyun /* sorry */
585*4882a593Smuzhiyun } else {
586*4882a593Smuzhiyun unsigned int linelen;
587*4882a593Smuzhiyun unsigned int m1 = linelen = var->xres_virtual * bpp / 8;
588*4882a593Smuzhiyun unsigned int m2 = PAGE_SIZE; /* or 128 if you do not need PAGE ALIGNED address */
589*4882a593Smuzhiyun unsigned int max_yres;
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun while (m1) {
592*4882a593Smuzhiyun while (m2 >= m1) m2 -= m1;
593*4882a593Smuzhiyun swap(m1, m2);
594*4882a593Smuzhiyun }
595*4882a593Smuzhiyun m2 = linelen * PAGE_SIZE / m2;
596*4882a593Smuzhiyun *ydstorg = m2 = 0x400000 % m2;
597*4882a593Smuzhiyun max_yres = (vramlen - m2) / linelen;
598*4882a593Smuzhiyun if (var->yres_virtual > max_yres)
599*4882a593Smuzhiyun var->yres_virtual = max_yres;
600*4882a593Smuzhiyun }
601*4882a593Smuzhiyun }
602*4882a593Smuzhiyun /* YDSTLEN contains only signed 16bit value */
603*4882a593Smuzhiyun if (var->yres_virtual > 32767)
604*4882a593Smuzhiyun var->yres_virtual = 32767;
605*4882a593Smuzhiyun /* we must round yres/xres down, we already rounded y/xres_virtual up
606*4882a593Smuzhiyun if it was possible. We should return -EINVAL, but I disagree */
607*4882a593Smuzhiyun if (var->yres_virtual < var->yres)
608*4882a593Smuzhiyun var->yres = var->yres_virtual;
609*4882a593Smuzhiyun if (var->xres_virtual < var->xres)
610*4882a593Smuzhiyun var->xres = var->xres_virtual;
611*4882a593Smuzhiyun if (var->xoffset + var->xres > var->xres_virtual)
612*4882a593Smuzhiyun var->xoffset = var->xres_virtual - var->xres;
613*4882a593Smuzhiyun if (var->yoffset + var->yres > var->yres_virtual)
614*4882a593Smuzhiyun var->yoffset = var->yres_virtual - var->yres;
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun if (bpp == 16 && var->green.length == 5) {
617*4882a593Smuzhiyun bpp--; /* an artificial value - 15 */
618*4882a593Smuzhiyun }
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun for (rgbt = table; rgbt->bpp < bpp; rgbt++);
621*4882a593Smuzhiyun #define SETCLR(clr)\
622*4882a593Smuzhiyun var->clr.offset = rgbt->clr.offset;\
623*4882a593Smuzhiyun var->clr.length = rgbt->clr.length
624*4882a593Smuzhiyun SETCLR(red);
625*4882a593Smuzhiyun SETCLR(green);
626*4882a593Smuzhiyun SETCLR(blue);
627*4882a593Smuzhiyun SETCLR(transp);
628*4882a593Smuzhiyun #undef SETCLR
629*4882a593Smuzhiyun *visual = rgbt->visual;
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun if (bpp > 8)
632*4882a593Smuzhiyun dprintk("matroxfb: truecolor: "
633*4882a593Smuzhiyun "size=%d:%d:%d:%d, shift=%d:%d:%d:%d\n",
634*4882a593Smuzhiyun var->transp.length, var->red.length, var->green.length, var->blue.length,
635*4882a593Smuzhiyun var->transp.offset, var->red.offset, var->green.offset, var->blue.offset);
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun *video_cmap_len = matroxfb_get_cmap_len(var);
638*4882a593Smuzhiyun dprintk(KERN_INFO "requested %d*%d/%dbpp (%d*%d)\n", var->xres, var->yres, var->bits_per_pixel,
639*4882a593Smuzhiyun var->xres_virtual, var->yres_virtual);
640*4882a593Smuzhiyun return 0;
641*4882a593Smuzhiyun }
642*4882a593Smuzhiyun
matroxfb_setcolreg(unsigned regno,unsigned red,unsigned green,unsigned blue,unsigned transp,struct fb_info * fb_info)643*4882a593Smuzhiyun static int matroxfb_setcolreg(unsigned regno, unsigned red, unsigned green,
644*4882a593Smuzhiyun unsigned blue, unsigned transp,
645*4882a593Smuzhiyun struct fb_info *fb_info)
646*4882a593Smuzhiyun {
647*4882a593Smuzhiyun struct matrox_fb_info* minfo = container_of(fb_info, struct matrox_fb_info, fbcon);
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun DBG(__func__)
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun /*
652*4882a593Smuzhiyun * Set a single color register. The values supplied are
653*4882a593Smuzhiyun * already rounded down to the hardware's capabilities
654*4882a593Smuzhiyun * (according to the entries in the `var' structure). Return
655*4882a593Smuzhiyun * != 0 for invalid regno.
656*4882a593Smuzhiyun */
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun if (regno >= minfo->curr.cmap_len)
659*4882a593Smuzhiyun return 1;
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun if (minfo->fbcon.var.grayscale) {
662*4882a593Smuzhiyun /* gray = 0.30*R + 0.59*G + 0.11*B */
663*4882a593Smuzhiyun red = green = blue = (red * 77 + green * 151 + blue * 28) >> 8;
664*4882a593Smuzhiyun }
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun red = CNVT_TOHW(red, minfo->fbcon.var.red.length);
667*4882a593Smuzhiyun green = CNVT_TOHW(green, minfo->fbcon.var.green.length);
668*4882a593Smuzhiyun blue = CNVT_TOHW(blue, minfo->fbcon.var.blue.length);
669*4882a593Smuzhiyun transp = CNVT_TOHW(transp, minfo->fbcon.var.transp.length);
670*4882a593Smuzhiyun
671*4882a593Smuzhiyun switch (minfo->fbcon.var.bits_per_pixel) {
672*4882a593Smuzhiyun case 4:
673*4882a593Smuzhiyun case 8:
674*4882a593Smuzhiyun mga_outb(M_DAC_REG, regno);
675*4882a593Smuzhiyun mga_outb(M_DAC_VAL, red);
676*4882a593Smuzhiyun mga_outb(M_DAC_VAL, green);
677*4882a593Smuzhiyun mga_outb(M_DAC_VAL, blue);
678*4882a593Smuzhiyun break;
679*4882a593Smuzhiyun case 16:
680*4882a593Smuzhiyun if (regno >= 16)
681*4882a593Smuzhiyun break;
682*4882a593Smuzhiyun {
683*4882a593Smuzhiyun u_int16_t col =
684*4882a593Smuzhiyun (red << minfo->fbcon.var.red.offset) |
685*4882a593Smuzhiyun (green << minfo->fbcon.var.green.offset) |
686*4882a593Smuzhiyun (blue << minfo->fbcon.var.blue.offset) |
687*4882a593Smuzhiyun (transp << minfo->fbcon.var.transp.offset); /* for 1:5:5:5 */
688*4882a593Smuzhiyun minfo->cmap[regno] = col | (col << 16);
689*4882a593Smuzhiyun }
690*4882a593Smuzhiyun break;
691*4882a593Smuzhiyun case 24:
692*4882a593Smuzhiyun case 32:
693*4882a593Smuzhiyun if (regno >= 16)
694*4882a593Smuzhiyun break;
695*4882a593Smuzhiyun minfo->cmap[regno] =
696*4882a593Smuzhiyun (red << minfo->fbcon.var.red.offset) |
697*4882a593Smuzhiyun (green << minfo->fbcon.var.green.offset) |
698*4882a593Smuzhiyun (blue << minfo->fbcon.var.blue.offset) |
699*4882a593Smuzhiyun (transp << minfo->fbcon.var.transp.offset); /* 8:8:8:8 */
700*4882a593Smuzhiyun break;
701*4882a593Smuzhiyun }
702*4882a593Smuzhiyun return 0;
703*4882a593Smuzhiyun }
704*4882a593Smuzhiyun
matroxfb_init_fix(struct matrox_fb_info * minfo)705*4882a593Smuzhiyun static void matroxfb_init_fix(struct matrox_fb_info *minfo)
706*4882a593Smuzhiyun {
707*4882a593Smuzhiyun struct fb_fix_screeninfo *fix = &minfo->fbcon.fix;
708*4882a593Smuzhiyun DBG(__func__)
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun strcpy(fix->id,"MATROX");
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun fix->xpanstep = 8; /* 8 for 8bpp, 4 for 16bpp, 2 for 32bpp */
713*4882a593Smuzhiyun fix->ypanstep = 1;
714*4882a593Smuzhiyun fix->ywrapstep = 0;
715*4882a593Smuzhiyun fix->mmio_start = minfo->mmio.base;
716*4882a593Smuzhiyun fix->mmio_len = minfo->mmio.len;
717*4882a593Smuzhiyun fix->accel = minfo->devflags.accelerator;
718*4882a593Smuzhiyun }
719*4882a593Smuzhiyun
matroxfb_update_fix(struct matrox_fb_info * minfo)720*4882a593Smuzhiyun static void matroxfb_update_fix(struct matrox_fb_info *minfo)
721*4882a593Smuzhiyun {
722*4882a593Smuzhiyun struct fb_fix_screeninfo *fix = &minfo->fbcon.fix;
723*4882a593Smuzhiyun DBG(__func__)
724*4882a593Smuzhiyun
725*4882a593Smuzhiyun mutex_lock(&minfo->fbcon.mm_lock);
726*4882a593Smuzhiyun fix->smem_start = minfo->video.base + minfo->curr.ydstorg.bytes;
727*4882a593Smuzhiyun fix->smem_len = minfo->video.len_usable - minfo->curr.ydstorg.bytes;
728*4882a593Smuzhiyun mutex_unlock(&minfo->fbcon.mm_lock);
729*4882a593Smuzhiyun }
730*4882a593Smuzhiyun
matroxfb_check_var(struct fb_var_screeninfo * var,struct fb_info * info)731*4882a593Smuzhiyun static int matroxfb_check_var(struct fb_var_screeninfo *var, struct fb_info *info)
732*4882a593Smuzhiyun {
733*4882a593Smuzhiyun int err;
734*4882a593Smuzhiyun int visual;
735*4882a593Smuzhiyun int cmap_len;
736*4882a593Smuzhiyun unsigned int ydstorg;
737*4882a593Smuzhiyun struct matrox_fb_info *minfo = info2minfo(info);
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun if (minfo->dead) {
740*4882a593Smuzhiyun return -ENXIO;
741*4882a593Smuzhiyun }
742*4882a593Smuzhiyun if ((err = matroxfb_decode_var(minfo, var, &visual, &cmap_len, &ydstorg)) != 0)
743*4882a593Smuzhiyun return err;
744*4882a593Smuzhiyun return 0;
745*4882a593Smuzhiyun }
746*4882a593Smuzhiyun
matroxfb_set_par(struct fb_info * info)747*4882a593Smuzhiyun static int matroxfb_set_par(struct fb_info *info)
748*4882a593Smuzhiyun {
749*4882a593Smuzhiyun int err;
750*4882a593Smuzhiyun int visual;
751*4882a593Smuzhiyun int cmap_len;
752*4882a593Smuzhiyun unsigned int ydstorg;
753*4882a593Smuzhiyun struct fb_var_screeninfo *var;
754*4882a593Smuzhiyun struct matrox_fb_info *minfo = info2minfo(info);
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun DBG(__func__)
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun if (minfo->dead) {
759*4882a593Smuzhiyun return -ENXIO;
760*4882a593Smuzhiyun }
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun var = &info->var;
763*4882a593Smuzhiyun if ((err = matroxfb_decode_var(minfo, var, &visual, &cmap_len, &ydstorg)) != 0)
764*4882a593Smuzhiyun return err;
765*4882a593Smuzhiyun minfo->fbcon.screen_base = vaddr_va(minfo->video.vbase) + ydstorg;
766*4882a593Smuzhiyun matroxfb_update_fix(minfo);
767*4882a593Smuzhiyun minfo->fbcon.fix.visual = visual;
768*4882a593Smuzhiyun minfo->fbcon.fix.type = FB_TYPE_PACKED_PIXELS;
769*4882a593Smuzhiyun minfo->fbcon.fix.type_aux = 0;
770*4882a593Smuzhiyun minfo->fbcon.fix.line_length = (var->xres_virtual * var->bits_per_pixel) >> 3;
771*4882a593Smuzhiyun {
772*4882a593Smuzhiyun unsigned int pos;
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun minfo->curr.cmap_len = cmap_len;
775*4882a593Smuzhiyun ydstorg += minfo->devflags.ydstorg;
776*4882a593Smuzhiyun minfo->curr.ydstorg.bytes = ydstorg;
777*4882a593Smuzhiyun minfo->curr.ydstorg.chunks = ydstorg >> (isInterleave(minfo) ? 3 : 2);
778*4882a593Smuzhiyun if (var->bits_per_pixel == 4)
779*4882a593Smuzhiyun minfo->curr.ydstorg.pixels = ydstorg;
780*4882a593Smuzhiyun else
781*4882a593Smuzhiyun minfo->curr.ydstorg.pixels = (ydstorg * 8) / var->bits_per_pixel;
782*4882a593Smuzhiyun minfo->curr.final_bppShift = matroxfb_get_final_bppShift(minfo, var->bits_per_pixel);
783*4882a593Smuzhiyun { struct my_timming mt;
784*4882a593Smuzhiyun struct matrox_hw_state* hw;
785*4882a593Smuzhiyun int out;
786*4882a593Smuzhiyun
787*4882a593Smuzhiyun matroxfb_var2my(var, &mt);
788*4882a593Smuzhiyun mt.crtc = MATROXFB_SRC_CRTC1;
789*4882a593Smuzhiyun /* CRTC1 delays */
790*4882a593Smuzhiyun switch (var->bits_per_pixel) {
791*4882a593Smuzhiyun case 0: mt.delay = 31 + 0; break;
792*4882a593Smuzhiyun case 16: mt.delay = 21 + 8; break;
793*4882a593Smuzhiyun case 24: mt.delay = 17 + 8; break;
794*4882a593Smuzhiyun case 32: mt.delay = 16 + 8; break;
795*4882a593Smuzhiyun default: mt.delay = 31 + 8; break;
796*4882a593Smuzhiyun }
797*4882a593Smuzhiyun
798*4882a593Smuzhiyun hw = &minfo->hw;
799*4882a593Smuzhiyun
800*4882a593Smuzhiyun down_read(&minfo->altout.lock);
801*4882a593Smuzhiyun for (out = 0; out < MATROXFB_MAX_OUTPUTS; out++) {
802*4882a593Smuzhiyun if (minfo->outputs[out].src == MATROXFB_SRC_CRTC1 &&
803*4882a593Smuzhiyun minfo->outputs[out].output->compute) {
804*4882a593Smuzhiyun minfo->outputs[out].output->compute(minfo->outputs[out].data, &mt);
805*4882a593Smuzhiyun }
806*4882a593Smuzhiyun }
807*4882a593Smuzhiyun up_read(&minfo->altout.lock);
808*4882a593Smuzhiyun minfo->crtc1.pixclock = mt.pixclock;
809*4882a593Smuzhiyun minfo->crtc1.mnp = mt.mnp;
810*4882a593Smuzhiyun minfo->hw_switch->init(minfo, &mt);
811*4882a593Smuzhiyun pos = (var->yoffset * var->xres_virtual + var->xoffset) * minfo->curr.final_bppShift / 32;
812*4882a593Smuzhiyun pos += minfo->curr.ydstorg.chunks;
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun hw->CRTC[0x0D] = pos & 0xFF;
815*4882a593Smuzhiyun hw->CRTC[0x0C] = (pos & 0xFF00) >> 8;
816*4882a593Smuzhiyun hw->CRTCEXT[0] = (hw->CRTCEXT[0] & 0xF0) | ((pos >> 16) & 0x0F) | ((pos >> 14) & 0x40);
817*4882a593Smuzhiyun hw->CRTCEXT[8] = pos >> 21;
818*4882a593Smuzhiyun minfo->hw_switch->restore(minfo);
819*4882a593Smuzhiyun update_crtc2(minfo, pos);
820*4882a593Smuzhiyun down_read(&minfo->altout.lock);
821*4882a593Smuzhiyun for (out = 0; out < MATROXFB_MAX_OUTPUTS; out++) {
822*4882a593Smuzhiyun if (minfo->outputs[out].src == MATROXFB_SRC_CRTC1 &&
823*4882a593Smuzhiyun minfo->outputs[out].output->program) {
824*4882a593Smuzhiyun minfo->outputs[out].output->program(minfo->outputs[out].data);
825*4882a593Smuzhiyun }
826*4882a593Smuzhiyun }
827*4882a593Smuzhiyun for (out = 0; out < MATROXFB_MAX_OUTPUTS; out++) {
828*4882a593Smuzhiyun if (minfo->outputs[out].src == MATROXFB_SRC_CRTC1 &&
829*4882a593Smuzhiyun minfo->outputs[out].output->start) {
830*4882a593Smuzhiyun minfo->outputs[out].output->start(minfo->outputs[out].data);
831*4882a593Smuzhiyun }
832*4882a593Smuzhiyun }
833*4882a593Smuzhiyun up_read(&minfo->altout.lock);
834*4882a593Smuzhiyun matrox_cfbX_init(minfo);
835*4882a593Smuzhiyun }
836*4882a593Smuzhiyun }
837*4882a593Smuzhiyun minfo->initialized = 1;
838*4882a593Smuzhiyun return 0;
839*4882a593Smuzhiyun }
840*4882a593Smuzhiyun
matroxfb_get_vblank(struct matrox_fb_info * minfo,struct fb_vblank * vblank)841*4882a593Smuzhiyun static int matroxfb_get_vblank(struct matrox_fb_info *minfo,
842*4882a593Smuzhiyun struct fb_vblank *vblank)
843*4882a593Smuzhiyun {
844*4882a593Smuzhiyun unsigned int sts1;
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun matroxfb_enable_irq(minfo, 0);
847*4882a593Smuzhiyun memset(vblank, 0, sizeof(*vblank));
848*4882a593Smuzhiyun vblank->flags = FB_VBLANK_HAVE_VCOUNT | FB_VBLANK_HAVE_VSYNC |
849*4882a593Smuzhiyun FB_VBLANK_HAVE_VBLANK | FB_VBLANK_HAVE_HBLANK;
850*4882a593Smuzhiyun sts1 = mga_inb(M_INSTS1);
851*4882a593Smuzhiyun vblank->vcount = mga_inl(M_VCOUNT);
852*4882a593Smuzhiyun /* BTW, on my PIII/450 with G400, reading M_INSTS1
853*4882a593Smuzhiyun byte makes this call about 12% slower (1.70 vs. 2.05 us
854*4882a593Smuzhiyun per ioctl()) */
855*4882a593Smuzhiyun if (sts1 & 1)
856*4882a593Smuzhiyun vblank->flags |= FB_VBLANK_HBLANKING;
857*4882a593Smuzhiyun if (sts1 & 8)
858*4882a593Smuzhiyun vblank->flags |= FB_VBLANK_VSYNCING;
859*4882a593Smuzhiyun if (vblank->vcount >= minfo->fbcon.var.yres)
860*4882a593Smuzhiyun vblank->flags |= FB_VBLANK_VBLANKING;
861*4882a593Smuzhiyun if (test_bit(0, &minfo->irq_flags)) {
862*4882a593Smuzhiyun vblank->flags |= FB_VBLANK_HAVE_COUNT;
863*4882a593Smuzhiyun /* Only one writer, aligned int value...
864*4882a593Smuzhiyun it should work without lock and without atomic_t */
865*4882a593Smuzhiyun vblank->count = minfo->crtc1.vsync.cnt;
866*4882a593Smuzhiyun }
867*4882a593Smuzhiyun return 0;
868*4882a593Smuzhiyun }
869*4882a593Smuzhiyun
870*4882a593Smuzhiyun static struct matrox_altout panellink_output = {
871*4882a593Smuzhiyun .name = "Panellink output",
872*4882a593Smuzhiyun };
873*4882a593Smuzhiyun
matroxfb_ioctl(struct fb_info * info,unsigned int cmd,unsigned long arg)874*4882a593Smuzhiyun static int matroxfb_ioctl(struct fb_info *info,
875*4882a593Smuzhiyun unsigned int cmd, unsigned long arg)
876*4882a593Smuzhiyun {
877*4882a593Smuzhiyun void __user *argp = (void __user *)arg;
878*4882a593Smuzhiyun struct matrox_fb_info *minfo = info2minfo(info);
879*4882a593Smuzhiyun
880*4882a593Smuzhiyun DBG(__func__)
881*4882a593Smuzhiyun
882*4882a593Smuzhiyun if (minfo->dead) {
883*4882a593Smuzhiyun return -ENXIO;
884*4882a593Smuzhiyun }
885*4882a593Smuzhiyun
886*4882a593Smuzhiyun switch (cmd) {
887*4882a593Smuzhiyun case FBIOGET_VBLANK:
888*4882a593Smuzhiyun {
889*4882a593Smuzhiyun struct fb_vblank vblank;
890*4882a593Smuzhiyun int err;
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun err = matroxfb_get_vblank(minfo, &vblank);
893*4882a593Smuzhiyun if (err)
894*4882a593Smuzhiyun return err;
895*4882a593Smuzhiyun if (copy_to_user(argp, &vblank, sizeof(vblank)))
896*4882a593Smuzhiyun return -EFAULT;
897*4882a593Smuzhiyun return 0;
898*4882a593Smuzhiyun }
899*4882a593Smuzhiyun case FBIO_WAITFORVSYNC:
900*4882a593Smuzhiyun {
901*4882a593Smuzhiyun u_int32_t crt;
902*4882a593Smuzhiyun
903*4882a593Smuzhiyun if (get_user(crt, (u_int32_t __user *)arg))
904*4882a593Smuzhiyun return -EFAULT;
905*4882a593Smuzhiyun
906*4882a593Smuzhiyun return matroxfb_wait_for_sync(minfo, crt);
907*4882a593Smuzhiyun }
908*4882a593Smuzhiyun case MATROXFB_SET_OUTPUT_MODE:
909*4882a593Smuzhiyun {
910*4882a593Smuzhiyun struct matroxioc_output_mode mom;
911*4882a593Smuzhiyun struct matrox_altout *oproc;
912*4882a593Smuzhiyun int val;
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun if (copy_from_user(&mom, argp, sizeof(mom)))
915*4882a593Smuzhiyun return -EFAULT;
916*4882a593Smuzhiyun if (mom.output >= MATROXFB_MAX_OUTPUTS)
917*4882a593Smuzhiyun return -ENXIO;
918*4882a593Smuzhiyun down_read(&minfo->altout.lock);
919*4882a593Smuzhiyun oproc = minfo->outputs[mom.output].output;
920*4882a593Smuzhiyun if (!oproc) {
921*4882a593Smuzhiyun val = -ENXIO;
922*4882a593Smuzhiyun } else if (!oproc->verifymode) {
923*4882a593Smuzhiyun if (mom.mode == MATROXFB_OUTPUT_MODE_MONITOR) {
924*4882a593Smuzhiyun val = 0;
925*4882a593Smuzhiyun } else {
926*4882a593Smuzhiyun val = -EINVAL;
927*4882a593Smuzhiyun }
928*4882a593Smuzhiyun } else {
929*4882a593Smuzhiyun val = oproc->verifymode(minfo->outputs[mom.output].data, mom.mode);
930*4882a593Smuzhiyun }
931*4882a593Smuzhiyun if (!val) {
932*4882a593Smuzhiyun if (minfo->outputs[mom.output].mode != mom.mode) {
933*4882a593Smuzhiyun minfo->outputs[mom.output].mode = mom.mode;
934*4882a593Smuzhiyun val = 1;
935*4882a593Smuzhiyun }
936*4882a593Smuzhiyun }
937*4882a593Smuzhiyun up_read(&minfo->altout.lock);
938*4882a593Smuzhiyun if (val != 1)
939*4882a593Smuzhiyun return val;
940*4882a593Smuzhiyun switch (minfo->outputs[mom.output].src) {
941*4882a593Smuzhiyun case MATROXFB_SRC_CRTC1:
942*4882a593Smuzhiyun matroxfb_set_par(info);
943*4882a593Smuzhiyun break;
944*4882a593Smuzhiyun case MATROXFB_SRC_CRTC2:
945*4882a593Smuzhiyun {
946*4882a593Smuzhiyun struct matroxfb_dh_fb_info* crtc2;
947*4882a593Smuzhiyun
948*4882a593Smuzhiyun down_read(&minfo->crtc2.lock);
949*4882a593Smuzhiyun crtc2 = minfo->crtc2.info;
950*4882a593Smuzhiyun if (crtc2)
951*4882a593Smuzhiyun crtc2->fbcon.fbops->fb_set_par(&crtc2->fbcon);
952*4882a593Smuzhiyun up_read(&minfo->crtc2.lock);
953*4882a593Smuzhiyun }
954*4882a593Smuzhiyun break;
955*4882a593Smuzhiyun }
956*4882a593Smuzhiyun return 0;
957*4882a593Smuzhiyun }
958*4882a593Smuzhiyun case MATROXFB_GET_OUTPUT_MODE:
959*4882a593Smuzhiyun {
960*4882a593Smuzhiyun struct matroxioc_output_mode mom;
961*4882a593Smuzhiyun struct matrox_altout *oproc;
962*4882a593Smuzhiyun int val;
963*4882a593Smuzhiyun
964*4882a593Smuzhiyun if (copy_from_user(&mom, argp, sizeof(mom)))
965*4882a593Smuzhiyun return -EFAULT;
966*4882a593Smuzhiyun if (mom.output >= MATROXFB_MAX_OUTPUTS)
967*4882a593Smuzhiyun return -ENXIO;
968*4882a593Smuzhiyun down_read(&minfo->altout.lock);
969*4882a593Smuzhiyun oproc = minfo->outputs[mom.output].output;
970*4882a593Smuzhiyun if (!oproc) {
971*4882a593Smuzhiyun val = -ENXIO;
972*4882a593Smuzhiyun } else {
973*4882a593Smuzhiyun mom.mode = minfo->outputs[mom.output].mode;
974*4882a593Smuzhiyun val = 0;
975*4882a593Smuzhiyun }
976*4882a593Smuzhiyun up_read(&minfo->altout.lock);
977*4882a593Smuzhiyun if (val)
978*4882a593Smuzhiyun return val;
979*4882a593Smuzhiyun if (copy_to_user(argp, &mom, sizeof(mom)))
980*4882a593Smuzhiyun return -EFAULT;
981*4882a593Smuzhiyun return 0;
982*4882a593Smuzhiyun }
983*4882a593Smuzhiyun case MATROXFB_SET_OUTPUT_CONNECTION:
984*4882a593Smuzhiyun {
985*4882a593Smuzhiyun u_int32_t tmp;
986*4882a593Smuzhiyun int i;
987*4882a593Smuzhiyun int changes;
988*4882a593Smuzhiyun
989*4882a593Smuzhiyun if (copy_from_user(&tmp, argp, sizeof(tmp)))
990*4882a593Smuzhiyun return -EFAULT;
991*4882a593Smuzhiyun for (i = 0; i < 32; i++) {
992*4882a593Smuzhiyun if (tmp & (1 << i)) {
993*4882a593Smuzhiyun if (i >= MATROXFB_MAX_OUTPUTS)
994*4882a593Smuzhiyun return -ENXIO;
995*4882a593Smuzhiyun if (!minfo->outputs[i].output)
996*4882a593Smuzhiyun return -ENXIO;
997*4882a593Smuzhiyun switch (minfo->outputs[i].src) {
998*4882a593Smuzhiyun case MATROXFB_SRC_NONE:
999*4882a593Smuzhiyun case MATROXFB_SRC_CRTC1:
1000*4882a593Smuzhiyun break;
1001*4882a593Smuzhiyun default:
1002*4882a593Smuzhiyun return -EBUSY;
1003*4882a593Smuzhiyun }
1004*4882a593Smuzhiyun }
1005*4882a593Smuzhiyun }
1006*4882a593Smuzhiyun if (minfo->devflags.panellink) {
1007*4882a593Smuzhiyun if (tmp & MATROXFB_OUTPUT_CONN_DFP) {
1008*4882a593Smuzhiyun if (tmp & MATROXFB_OUTPUT_CONN_SECONDARY)
1009*4882a593Smuzhiyun return -EINVAL;
1010*4882a593Smuzhiyun for (i = 0; i < MATROXFB_MAX_OUTPUTS; i++) {
1011*4882a593Smuzhiyun if (minfo->outputs[i].src == MATROXFB_SRC_CRTC2) {
1012*4882a593Smuzhiyun return -EBUSY;
1013*4882a593Smuzhiyun }
1014*4882a593Smuzhiyun }
1015*4882a593Smuzhiyun }
1016*4882a593Smuzhiyun }
1017*4882a593Smuzhiyun changes = 0;
1018*4882a593Smuzhiyun for (i = 0; i < MATROXFB_MAX_OUTPUTS; i++) {
1019*4882a593Smuzhiyun if (tmp & (1 << i)) {
1020*4882a593Smuzhiyun if (minfo->outputs[i].src != MATROXFB_SRC_CRTC1) {
1021*4882a593Smuzhiyun changes = 1;
1022*4882a593Smuzhiyun minfo->outputs[i].src = MATROXFB_SRC_CRTC1;
1023*4882a593Smuzhiyun }
1024*4882a593Smuzhiyun } else if (minfo->outputs[i].src == MATROXFB_SRC_CRTC1) {
1025*4882a593Smuzhiyun changes = 1;
1026*4882a593Smuzhiyun minfo->outputs[i].src = MATROXFB_SRC_NONE;
1027*4882a593Smuzhiyun }
1028*4882a593Smuzhiyun }
1029*4882a593Smuzhiyun if (!changes)
1030*4882a593Smuzhiyun return 0;
1031*4882a593Smuzhiyun matroxfb_set_par(info);
1032*4882a593Smuzhiyun return 0;
1033*4882a593Smuzhiyun }
1034*4882a593Smuzhiyun case MATROXFB_GET_OUTPUT_CONNECTION:
1035*4882a593Smuzhiyun {
1036*4882a593Smuzhiyun u_int32_t conn = 0;
1037*4882a593Smuzhiyun int i;
1038*4882a593Smuzhiyun
1039*4882a593Smuzhiyun for (i = 0; i < MATROXFB_MAX_OUTPUTS; i++) {
1040*4882a593Smuzhiyun if (minfo->outputs[i].src == MATROXFB_SRC_CRTC1) {
1041*4882a593Smuzhiyun conn |= 1 << i;
1042*4882a593Smuzhiyun }
1043*4882a593Smuzhiyun }
1044*4882a593Smuzhiyun if (put_user(conn, (u_int32_t __user *)arg))
1045*4882a593Smuzhiyun return -EFAULT;
1046*4882a593Smuzhiyun return 0;
1047*4882a593Smuzhiyun }
1048*4882a593Smuzhiyun case MATROXFB_GET_AVAILABLE_OUTPUTS:
1049*4882a593Smuzhiyun {
1050*4882a593Smuzhiyun u_int32_t conn = 0;
1051*4882a593Smuzhiyun int i;
1052*4882a593Smuzhiyun
1053*4882a593Smuzhiyun for (i = 0; i < MATROXFB_MAX_OUTPUTS; i++) {
1054*4882a593Smuzhiyun if (minfo->outputs[i].output) {
1055*4882a593Smuzhiyun switch (minfo->outputs[i].src) {
1056*4882a593Smuzhiyun case MATROXFB_SRC_NONE:
1057*4882a593Smuzhiyun case MATROXFB_SRC_CRTC1:
1058*4882a593Smuzhiyun conn |= 1 << i;
1059*4882a593Smuzhiyun break;
1060*4882a593Smuzhiyun }
1061*4882a593Smuzhiyun }
1062*4882a593Smuzhiyun }
1063*4882a593Smuzhiyun if (minfo->devflags.panellink) {
1064*4882a593Smuzhiyun if (conn & MATROXFB_OUTPUT_CONN_DFP)
1065*4882a593Smuzhiyun conn &= ~MATROXFB_OUTPUT_CONN_SECONDARY;
1066*4882a593Smuzhiyun if (conn & MATROXFB_OUTPUT_CONN_SECONDARY)
1067*4882a593Smuzhiyun conn &= ~MATROXFB_OUTPUT_CONN_DFP;
1068*4882a593Smuzhiyun }
1069*4882a593Smuzhiyun if (put_user(conn, (u_int32_t __user *)arg))
1070*4882a593Smuzhiyun return -EFAULT;
1071*4882a593Smuzhiyun return 0;
1072*4882a593Smuzhiyun }
1073*4882a593Smuzhiyun case MATROXFB_GET_ALL_OUTPUTS:
1074*4882a593Smuzhiyun {
1075*4882a593Smuzhiyun u_int32_t conn = 0;
1076*4882a593Smuzhiyun int i;
1077*4882a593Smuzhiyun
1078*4882a593Smuzhiyun for (i = 0; i < MATROXFB_MAX_OUTPUTS; i++) {
1079*4882a593Smuzhiyun if (minfo->outputs[i].output) {
1080*4882a593Smuzhiyun conn |= 1 << i;
1081*4882a593Smuzhiyun }
1082*4882a593Smuzhiyun }
1083*4882a593Smuzhiyun if (put_user(conn, (u_int32_t __user *)arg))
1084*4882a593Smuzhiyun return -EFAULT;
1085*4882a593Smuzhiyun return 0;
1086*4882a593Smuzhiyun }
1087*4882a593Smuzhiyun case VIDIOC_QUERYCAP:
1088*4882a593Smuzhiyun {
1089*4882a593Smuzhiyun struct v4l2_capability r;
1090*4882a593Smuzhiyun
1091*4882a593Smuzhiyun memset(&r, 0, sizeof(r));
1092*4882a593Smuzhiyun strcpy(r.driver, "matroxfb");
1093*4882a593Smuzhiyun strcpy(r.card, "Matrox");
1094*4882a593Smuzhiyun sprintf(r.bus_info, "PCI:%s", pci_name(minfo->pcidev));
1095*4882a593Smuzhiyun r.version = KERNEL_VERSION(1,0,0);
1096*4882a593Smuzhiyun r.capabilities = V4L2_CAP_VIDEO_OUTPUT;
1097*4882a593Smuzhiyun if (copy_to_user(argp, &r, sizeof(r)))
1098*4882a593Smuzhiyun return -EFAULT;
1099*4882a593Smuzhiyun return 0;
1100*4882a593Smuzhiyun
1101*4882a593Smuzhiyun }
1102*4882a593Smuzhiyun case VIDIOC_QUERYCTRL:
1103*4882a593Smuzhiyun {
1104*4882a593Smuzhiyun struct v4l2_queryctrl qctrl;
1105*4882a593Smuzhiyun int err;
1106*4882a593Smuzhiyun
1107*4882a593Smuzhiyun if (copy_from_user(&qctrl, argp, sizeof(qctrl)))
1108*4882a593Smuzhiyun return -EFAULT;
1109*4882a593Smuzhiyun
1110*4882a593Smuzhiyun down_read(&minfo->altout.lock);
1111*4882a593Smuzhiyun if (!minfo->outputs[1].output) {
1112*4882a593Smuzhiyun err = -ENXIO;
1113*4882a593Smuzhiyun } else if (minfo->outputs[1].output->getqueryctrl) {
1114*4882a593Smuzhiyun err = minfo->outputs[1].output->getqueryctrl(minfo->outputs[1].data, &qctrl);
1115*4882a593Smuzhiyun } else {
1116*4882a593Smuzhiyun err = -EINVAL;
1117*4882a593Smuzhiyun }
1118*4882a593Smuzhiyun up_read(&minfo->altout.lock);
1119*4882a593Smuzhiyun if (err >= 0 &&
1120*4882a593Smuzhiyun copy_to_user(argp, &qctrl, sizeof(qctrl)))
1121*4882a593Smuzhiyun return -EFAULT;
1122*4882a593Smuzhiyun return err;
1123*4882a593Smuzhiyun }
1124*4882a593Smuzhiyun case VIDIOC_G_CTRL:
1125*4882a593Smuzhiyun {
1126*4882a593Smuzhiyun struct v4l2_control ctrl;
1127*4882a593Smuzhiyun int err;
1128*4882a593Smuzhiyun
1129*4882a593Smuzhiyun if (copy_from_user(&ctrl, argp, sizeof(ctrl)))
1130*4882a593Smuzhiyun return -EFAULT;
1131*4882a593Smuzhiyun
1132*4882a593Smuzhiyun down_read(&minfo->altout.lock);
1133*4882a593Smuzhiyun if (!minfo->outputs[1].output) {
1134*4882a593Smuzhiyun err = -ENXIO;
1135*4882a593Smuzhiyun } else if (minfo->outputs[1].output->getctrl) {
1136*4882a593Smuzhiyun err = minfo->outputs[1].output->getctrl(minfo->outputs[1].data, &ctrl);
1137*4882a593Smuzhiyun } else {
1138*4882a593Smuzhiyun err = -EINVAL;
1139*4882a593Smuzhiyun }
1140*4882a593Smuzhiyun up_read(&minfo->altout.lock);
1141*4882a593Smuzhiyun if (err >= 0 &&
1142*4882a593Smuzhiyun copy_to_user(argp, &ctrl, sizeof(ctrl)))
1143*4882a593Smuzhiyun return -EFAULT;
1144*4882a593Smuzhiyun return err;
1145*4882a593Smuzhiyun }
1146*4882a593Smuzhiyun case VIDIOC_S_CTRL:
1147*4882a593Smuzhiyun {
1148*4882a593Smuzhiyun struct v4l2_control ctrl;
1149*4882a593Smuzhiyun int err;
1150*4882a593Smuzhiyun
1151*4882a593Smuzhiyun if (copy_from_user(&ctrl, argp, sizeof(ctrl)))
1152*4882a593Smuzhiyun return -EFAULT;
1153*4882a593Smuzhiyun
1154*4882a593Smuzhiyun down_read(&minfo->altout.lock);
1155*4882a593Smuzhiyun if (!minfo->outputs[1].output) {
1156*4882a593Smuzhiyun err = -ENXIO;
1157*4882a593Smuzhiyun } else if (minfo->outputs[1].output->setctrl) {
1158*4882a593Smuzhiyun err = minfo->outputs[1].output->setctrl(minfo->outputs[1].data, &ctrl);
1159*4882a593Smuzhiyun } else {
1160*4882a593Smuzhiyun err = -EINVAL;
1161*4882a593Smuzhiyun }
1162*4882a593Smuzhiyun up_read(&minfo->altout.lock);
1163*4882a593Smuzhiyun return err;
1164*4882a593Smuzhiyun }
1165*4882a593Smuzhiyun }
1166*4882a593Smuzhiyun return -ENOTTY;
1167*4882a593Smuzhiyun }
1168*4882a593Smuzhiyun
1169*4882a593Smuzhiyun /* 0 unblank, 1 blank, 2 no vsync, 3 no hsync, 4 off */
1170*4882a593Smuzhiyun
matroxfb_blank(int blank,struct fb_info * info)1171*4882a593Smuzhiyun static int matroxfb_blank(int blank, struct fb_info *info)
1172*4882a593Smuzhiyun {
1173*4882a593Smuzhiyun int seq;
1174*4882a593Smuzhiyun int crtc;
1175*4882a593Smuzhiyun CRITFLAGS
1176*4882a593Smuzhiyun struct matrox_fb_info *minfo = info2minfo(info);
1177*4882a593Smuzhiyun
1178*4882a593Smuzhiyun DBG(__func__)
1179*4882a593Smuzhiyun
1180*4882a593Smuzhiyun if (minfo->dead)
1181*4882a593Smuzhiyun return 1;
1182*4882a593Smuzhiyun
1183*4882a593Smuzhiyun switch (blank) {
1184*4882a593Smuzhiyun case FB_BLANK_NORMAL: seq = 0x20; crtc = 0x00; break; /* works ??? */
1185*4882a593Smuzhiyun case FB_BLANK_VSYNC_SUSPEND: seq = 0x20; crtc = 0x10; break;
1186*4882a593Smuzhiyun case FB_BLANK_HSYNC_SUSPEND: seq = 0x20; crtc = 0x20; break;
1187*4882a593Smuzhiyun case FB_BLANK_POWERDOWN: seq = 0x20; crtc = 0x30; break;
1188*4882a593Smuzhiyun default: seq = 0x00; crtc = 0x00; break;
1189*4882a593Smuzhiyun }
1190*4882a593Smuzhiyun
1191*4882a593Smuzhiyun CRITBEGIN
1192*4882a593Smuzhiyun
1193*4882a593Smuzhiyun mga_outb(M_SEQ_INDEX, 1);
1194*4882a593Smuzhiyun mga_outb(M_SEQ_DATA, (mga_inb(M_SEQ_DATA) & ~0x20) | seq);
1195*4882a593Smuzhiyun mga_outb(M_EXTVGA_INDEX, 1);
1196*4882a593Smuzhiyun mga_outb(M_EXTVGA_DATA, (mga_inb(M_EXTVGA_DATA) & ~0x30) | crtc);
1197*4882a593Smuzhiyun
1198*4882a593Smuzhiyun CRITEND
1199*4882a593Smuzhiyun return 0;
1200*4882a593Smuzhiyun }
1201*4882a593Smuzhiyun
1202*4882a593Smuzhiyun static const struct fb_ops matroxfb_ops = {
1203*4882a593Smuzhiyun .owner = THIS_MODULE,
1204*4882a593Smuzhiyun .fb_open = matroxfb_open,
1205*4882a593Smuzhiyun .fb_release = matroxfb_release,
1206*4882a593Smuzhiyun .fb_check_var = matroxfb_check_var,
1207*4882a593Smuzhiyun .fb_set_par = matroxfb_set_par,
1208*4882a593Smuzhiyun .fb_setcolreg = matroxfb_setcolreg,
1209*4882a593Smuzhiyun .fb_pan_display =matroxfb_pan_display,
1210*4882a593Smuzhiyun .fb_blank = matroxfb_blank,
1211*4882a593Smuzhiyun .fb_ioctl = matroxfb_ioctl,
1212*4882a593Smuzhiyun /* .fb_fillrect = <set by matrox_cfbX_init>, */
1213*4882a593Smuzhiyun /* .fb_copyarea = <set by matrox_cfbX_init>, */
1214*4882a593Smuzhiyun /* .fb_imageblit = <set by matrox_cfbX_init>, */
1215*4882a593Smuzhiyun /* .fb_cursor = <set by matrox_cfbX_init>, */
1216*4882a593Smuzhiyun };
1217*4882a593Smuzhiyun
1218*4882a593Smuzhiyun #define RSDepth(X) (((X) >> 8) & 0x0F)
1219*4882a593Smuzhiyun #define RS8bpp 0x1
1220*4882a593Smuzhiyun #define RS15bpp 0x2
1221*4882a593Smuzhiyun #define RS16bpp 0x3
1222*4882a593Smuzhiyun #define RS32bpp 0x4
1223*4882a593Smuzhiyun #define RS4bpp 0x5
1224*4882a593Smuzhiyun #define RS24bpp 0x6
1225*4882a593Smuzhiyun #define RSText 0x7
1226*4882a593Smuzhiyun #define RSText8 0x8
1227*4882a593Smuzhiyun /* 9-F */
1228*4882a593Smuzhiyun static struct { struct fb_bitfield red, green, blue, transp; int bits_per_pixel; } colors[] = {
1229*4882a593Smuzhiyun { { 0, 8, 0}, { 0, 8, 0}, { 0, 8, 0}, { 0, 0, 0}, 8 },
1230*4882a593Smuzhiyun { { 10, 5, 0}, { 5, 5, 0}, { 0, 5, 0}, { 15, 1, 0}, 16 },
1231*4882a593Smuzhiyun { { 11, 5, 0}, { 5, 6, 0}, { 0, 5, 0}, { 0, 0, 0}, 16 },
1232*4882a593Smuzhiyun { { 16, 8, 0}, { 8, 8, 0}, { 0, 8, 0}, { 24, 8, 0}, 32 },
1233*4882a593Smuzhiyun { { 0, 8, 0}, { 0, 8, 0}, { 0, 8, 0}, { 0, 0, 0}, 4 },
1234*4882a593Smuzhiyun { { 16, 8, 0}, { 8, 8, 0}, { 0, 8, 0}, { 0, 0, 0}, 24 },
1235*4882a593Smuzhiyun { { 0, 6, 0}, { 0, 6, 0}, { 0, 6, 0}, { 0, 0, 0}, 0 }, /* textmode with (default) VGA8x16 */
1236*4882a593Smuzhiyun { { 0, 6, 0}, { 0, 6, 0}, { 0, 6, 0}, { 0, 0, 0}, 0 }, /* textmode hardwired to VGA8x8 */
1237*4882a593Smuzhiyun };
1238*4882a593Smuzhiyun
1239*4882a593Smuzhiyun /* initialized by setup, see explanation at end of file (search for MODULE_PARM_DESC) */
1240*4882a593Smuzhiyun static unsigned int mem; /* "matroxfb:mem:xxxxxM" */
1241*4882a593Smuzhiyun static int option_precise_width = 1; /* cannot be changed, option_precise_width==0 must imply noaccel */
1242*4882a593Smuzhiyun static int inv24; /* "matroxfb:inv24" */
1243*4882a593Smuzhiyun static int cross4MB = -1; /* "matroxfb:cross4MB" */
1244*4882a593Smuzhiyun static int disabled; /* "matroxfb:disabled" */
1245*4882a593Smuzhiyun static int noaccel; /* "matroxfb:noaccel" */
1246*4882a593Smuzhiyun static int nopan; /* "matroxfb:nopan" */
1247*4882a593Smuzhiyun static int no_pci_retry; /* "matroxfb:nopciretry" */
1248*4882a593Smuzhiyun static int novga; /* "matroxfb:novga" */
1249*4882a593Smuzhiyun static int nobios; /* "matroxfb:nobios" */
1250*4882a593Smuzhiyun static int noinit = 1; /* "matroxfb:init" */
1251*4882a593Smuzhiyun static int inverse; /* "matroxfb:inverse" */
1252*4882a593Smuzhiyun static int sgram; /* "matroxfb:sgram" */
1253*4882a593Smuzhiyun static int mtrr = 1; /* "matroxfb:nomtrr" */
1254*4882a593Smuzhiyun static int grayscale; /* "matroxfb:grayscale" */
1255*4882a593Smuzhiyun static int dev = -1; /* "matroxfb:dev:xxxxx" */
1256*4882a593Smuzhiyun static unsigned int vesa = ~0; /* "matroxfb:vesa:xxxxx" */
1257*4882a593Smuzhiyun static int depth = -1; /* "matroxfb:depth:xxxxx" */
1258*4882a593Smuzhiyun static unsigned int xres; /* "matroxfb:xres:xxxxx" */
1259*4882a593Smuzhiyun static unsigned int yres; /* "matroxfb:yres:xxxxx" */
1260*4882a593Smuzhiyun static unsigned int upper = ~0; /* "matroxfb:upper:xxxxx" */
1261*4882a593Smuzhiyun static unsigned int lower = ~0; /* "matroxfb:lower:xxxxx" */
1262*4882a593Smuzhiyun static unsigned int vslen; /* "matroxfb:vslen:xxxxx" */
1263*4882a593Smuzhiyun static unsigned int left = ~0; /* "matroxfb:left:xxxxx" */
1264*4882a593Smuzhiyun static unsigned int right = ~0; /* "matroxfb:right:xxxxx" */
1265*4882a593Smuzhiyun static unsigned int hslen; /* "matroxfb:hslen:xxxxx" */
1266*4882a593Smuzhiyun static unsigned int pixclock; /* "matroxfb:pixclock:xxxxx" */
1267*4882a593Smuzhiyun static int sync = -1; /* "matroxfb:sync:xxxxx" */
1268*4882a593Smuzhiyun static unsigned int fv; /* "matroxfb:fv:xxxxx" */
1269*4882a593Smuzhiyun static unsigned int fh; /* "matroxfb:fh:xxxxxk" */
1270*4882a593Smuzhiyun static unsigned int maxclk; /* "matroxfb:maxclk:xxxxM" */
1271*4882a593Smuzhiyun static int dfp; /* "matroxfb:dfp */
1272*4882a593Smuzhiyun static int dfp_type = -1; /* "matroxfb:dfp:xxx */
1273*4882a593Smuzhiyun static int memtype = -1; /* "matroxfb:memtype:xxx" */
1274*4882a593Smuzhiyun static char outputs[8]; /* "matroxfb:outputs:xxx" */
1275*4882a593Smuzhiyun
1276*4882a593Smuzhiyun #ifndef MODULE
1277*4882a593Smuzhiyun static char videomode[64]; /* "matroxfb:mode:xxxxx" or "matroxfb:xxxxx" */
1278*4882a593Smuzhiyun #endif
1279*4882a593Smuzhiyun
matroxfb_getmemory(struct matrox_fb_info * minfo,unsigned int maxSize,unsigned int * realSize)1280*4882a593Smuzhiyun static int matroxfb_getmemory(struct matrox_fb_info *minfo,
1281*4882a593Smuzhiyun unsigned int maxSize, unsigned int *realSize)
1282*4882a593Smuzhiyun {
1283*4882a593Smuzhiyun vaddr_t vm;
1284*4882a593Smuzhiyun unsigned int offs;
1285*4882a593Smuzhiyun unsigned int offs2;
1286*4882a593Smuzhiyun unsigned char orig;
1287*4882a593Smuzhiyun unsigned char bytes[32];
1288*4882a593Smuzhiyun unsigned char* tmp;
1289*4882a593Smuzhiyun
1290*4882a593Smuzhiyun DBG(__func__)
1291*4882a593Smuzhiyun
1292*4882a593Smuzhiyun vm = minfo->video.vbase;
1293*4882a593Smuzhiyun maxSize &= ~0x1FFFFF; /* must be X*2MB (really it must be 2 or X*4MB) */
1294*4882a593Smuzhiyun /* at least 2MB */
1295*4882a593Smuzhiyun if (maxSize < 0x0200000) return 0;
1296*4882a593Smuzhiyun if (maxSize > 0x2000000) maxSize = 0x2000000;
1297*4882a593Smuzhiyun
1298*4882a593Smuzhiyun mga_outb(M_EXTVGA_INDEX, 0x03);
1299*4882a593Smuzhiyun orig = mga_inb(M_EXTVGA_DATA);
1300*4882a593Smuzhiyun mga_outb(M_EXTVGA_DATA, orig | 0x80);
1301*4882a593Smuzhiyun
1302*4882a593Smuzhiyun tmp = bytes;
1303*4882a593Smuzhiyun for (offs = 0x100000; offs < maxSize; offs += 0x200000)
1304*4882a593Smuzhiyun *tmp++ = mga_readb(vm, offs);
1305*4882a593Smuzhiyun for (offs = 0x100000; offs < maxSize; offs += 0x200000)
1306*4882a593Smuzhiyun mga_writeb(vm, offs, 0x02);
1307*4882a593Smuzhiyun mga_outb(M_CACHEFLUSH, 0x00);
1308*4882a593Smuzhiyun for (offs = 0x100000; offs < maxSize; offs += 0x200000) {
1309*4882a593Smuzhiyun if (mga_readb(vm, offs) != 0x02)
1310*4882a593Smuzhiyun break;
1311*4882a593Smuzhiyun mga_writeb(vm, offs, mga_readb(vm, offs) - 0x02);
1312*4882a593Smuzhiyun if (mga_readb(vm, offs))
1313*4882a593Smuzhiyun break;
1314*4882a593Smuzhiyun }
1315*4882a593Smuzhiyun tmp = bytes;
1316*4882a593Smuzhiyun for (offs2 = 0x100000; offs2 < maxSize; offs2 += 0x200000)
1317*4882a593Smuzhiyun mga_writeb(vm, offs2, *tmp++);
1318*4882a593Smuzhiyun
1319*4882a593Smuzhiyun mga_outb(M_EXTVGA_INDEX, 0x03);
1320*4882a593Smuzhiyun mga_outb(M_EXTVGA_DATA, orig);
1321*4882a593Smuzhiyun
1322*4882a593Smuzhiyun *realSize = offs - 0x100000;
1323*4882a593Smuzhiyun #ifdef CONFIG_FB_MATROX_MILLENIUM
1324*4882a593Smuzhiyun minfo->interleave = !(!isMillenium(minfo) || ((offs - 0x100000) & 0x3FFFFF));
1325*4882a593Smuzhiyun #endif
1326*4882a593Smuzhiyun return 1;
1327*4882a593Smuzhiyun }
1328*4882a593Smuzhiyun
1329*4882a593Smuzhiyun struct video_board {
1330*4882a593Smuzhiyun int maxvram;
1331*4882a593Smuzhiyun int maxdisplayable;
1332*4882a593Smuzhiyun int accelID;
1333*4882a593Smuzhiyun struct matrox_switch* lowlevel;
1334*4882a593Smuzhiyun };
1335*4882a593Smuzhiyun #ifdef CONFIG_FB_MATROX_MILLENIUM
1336*4882a593Smuzhiyun static struct video_board vbMillennium = {
1337*4882a593Smuzhiyun .maxvram = 0x0800000,
1338*4882a593Smuzhiyun .maxdisplayable = 0x0800000,
1339*4882a593Smuzhiyun .accelID = FB_ACCEL_MATROX_MGA2064W,
1340*4882a593Smuzhiyun .lowlevel = &matrox_millennium
1341*4882a593Smuzhiyun };
1342*4882a593Smuzhiyun
1343*4882a593Smuzhiyun static struct video_board vbMillennium2 = {
1344*4882a593Smuzhiyun .maxvram = 0x1000000,
1345*4882a593Smuzhiyun .maxdisplayable = 0x0800000,
1346*4882a593Smuzhiyun .accelID = FB_ACCEL_MATROX_MGA2164W,
1347*4882a593Smuzhiyun .lowlevel = &matrox_millennium
1348*4882a593Smuzhiyun };
1349*4882a593Smuzhiyun
1350*4882a593Smuzhiyun static struct video_board vbMillennium2A = {
1351*4882a593Smuzhiyun .maxvram = 0x1000000,
1352*4882a593Smuzhiyun .maxdisplayable = 0x0800000,
1353*4882a593Smuzhiyun .accelID = FB_ACCEL_MATROX_MGA2164W_AGP,
1354*4882a593Smuzhiyun .lowlevel = &matrox_millennium
1355*4882a593Smuzhiyun };
1356*4882a593Smuzhiyun #endif /* CONFIG_FB_MATROX_MILLENIUM */
1357*4882a593Smuzhiyun #ifdef CONFIG_FB_MATROX_MYSTIQUE
1358*4882a593Smuzhiyun static struct video_board vbMystique = {
1359*4882a593Smuzhiyun .maxvram = 0x0800000,
1360*4882a593Smuzhiyun .maxdisplayable = 0x0800000,
1361*4882a593Smuzhiyun .accelID = FB_ACCEL_MATROX_MGA1064SG,
1362*4882a593Smuzhiyun .lowlevel = &matrox_mystique
1363*4882a593Smuzhiyun };
1364*4882a593Smuzhiyun #endif /* CONFIG_FB_MATROX_MYSTIQUE */
1365*4882a593Smuzhiyun #ifdef CONFIG_FB_MATROX_G
1366*4882a593Smuzhiyun static struct video_board vbG100 = {
1367*4882a593Smuzhiyun .maxvram = 0x0800000,
1368*4882a593Smuzhiyun .maxdisplayable = 0x0800000,
1369*4882a593Smuzhiyun .accelID = FB_ACCEL_MATROX_MGAG100,
1370*4882a593Smuzhiyun .lowlevel = &matrox_G100
1371*4882a593Smuzhiyun };
1372*4882a593Smuzhiyun
1373*4882a593Smuzhiyun static struct video_board vbG200 = {
1374*4882a593Smuzhiyun .maxvram = 0x1000000,
1375*4882a593Smuzhiyun .maxdisplayable = 0x1000000,
1376*4882a593Smuzhiyun .accelID = FB_ACCEL_MATROX_MGAG200,
1377*4882a593Smuzhiyun .lowlevel = &matrox_G100
1378*4882a593Smuzhiyun };
1379*4882a593Smuzhiyun static struct video_board vbG200eW = {
1380*4882a593Smuzhiyun .maxvram = 0x100000,
1381*4882a593Smuzhiyun .maxdisplayable = 0x800000,
1382*4882a593Smuzhiyun .accelID = FB_ACCEL_MATROX_MGAG200,
1383*4882a593Smuzhiyun .lowlevel = &matrox_G100
1384*4882a593Smuzhiyun };
1385*4882a593Smuzhiyun /* from doc it looks like that accelerator can draw only to low 16MB :-( Direct accesses & displaying are OK for
1386*4882a593Smuzhiyun whole 32MB */
1387*4882a593Smuzhiyun static struct video_board vbG400 = {
1388*4882a593Smuzhiyun .maxvram = 0x2000000,
1389*4882a593Smuzhiyun .maxdisplayable = 0x1000000,
1390*4882a593Smuzhiyun .accelID = FB_ACCEL_MATROX_MGAG400,
1391*4882a593Smuzhiyun .lowlevel = &matrox_G100
1392*4882a593Smuzhiyun };
1393*4882a593Smuzhiyun #endif
1394*4882a593Smuzhiyun
1395*4882a593Smuzhiyun #define DEVF_VIDEO64BIT 0x0001
1396*4882a593Smuzhiyun #define DEVF_SWAPS 0x0002
1397*4882a593Smuzhiyun #define DEVF_SRCORG 0x0004
1398*4882a593Smuzhiyun #define DEVF_DUALHEAD 0x0008
1399*4882a593Smuzhiyun #define DEVF_CROSS4MB 0x0010
1400*4882a593Smuzhiyun #define DEVF_TEXT4B 0x0020
1401*4882a593Smuzhiyun /* #define DEVF_recycled 0x0040 */
1402*4882a593Smuzhiyun /* #define DEVF_recycled 0x0080 */
1403*4882a593Smuzhiyun #define DEVF_SUPPORT32MB 0x0100
1404*4882a593Smuzhiyun #define DEVF_ANY_VXRES 0x0200
1405*4882a593Smuzhiyun #define DEVF_TEXT16B 0x0400
1406*4882a593Smuzhiyun #define DEVF_CRTC2 0x0800
1407*4882a593Smuzhiyun #define DEVF_MAVEN_CAPABLE 0x1000
1408*4882a593Smuzhiyun #define DEVF_PANELLINK_CAPABLE 0x2000
1409*4882a593Smuzhiyun #define DEVF_G450DAC 0x4000
1410*4882a593Smuzhiyun
1411*4882a593Smuzhiyun #define DEVF_GCORE (DEVF_VIDEO64BIT | DEVF_SWAPS | DEVF_CROSS4MB)
1412*4882a593Smuzhiyun #define DEVF_G2CORE (DEVF_GCORE | DEVF_ANY_VXRES | DEVF_MAVEN_CAPABLE | DEVF_PANELLINK_CAPABLE | DEVF_SRCORG | DEVF_DUALHEAD)
1413*4882a593Smuzhiyun #define DEVF_G100 (DEVF_GCORE) /* no doc, no vxres... */
1414*4882a593Smuzhiyun #define DEVF_G200 (DEVF_G2CORE)
1415*4882a593Smuzhiyun #define DEVF_G400 (DEVF_G2CORE | DEVF_SUPPORT32MB | DEVF_TEXT16B | DEVF_CRTC2)
1416*4882a593Smuzhiyun /* if you'll find how to drive DFP... */
1417*4882a593Smuzhiyun #define DEVF_G450 (DEVF_GCORE | DEVF_ANY_VXRES | DEVF_SUPPORT32MB | DEVF_TEXT16B | DEVF_CRTC2 | DEVF_G450DAC | DEVF_SRCORG | DEVF_DUALHEAD)
1418*4882a593Smuzhiyun #define DEVF_G550 (DEVF_G450)
1419*4882a593Smuzhiyun
1420*4882a593Smuzhiyun static struct board {
1421*4882a593Smuzhiyun unsigned short vendor, device, rev, svid, sid;
1422*4882a593Smuzhiyun unsigned int flags;
1423*4882a593Smuzhiyun unsigned int maxclk;
1424*4882a593Smuzhiyun enum mga_chip chip;
1425*4882a593Smuzhiyun struct video_board* base;
1426*4882a593Smuzhiyun const char* name;
1427*4882a593Smuzhiyun } dev_list[] = {
1428*4882a593Smuzhiyun #ifdef CONFIG_FB_MATROX_MILLENIUM
1429*4882a593Smuzhiyun {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_MIL, 0xFF,
1430*4882a593Smuzhiyun 0, 0,
1431*4882a593Smuzhiyun DEVF_TEXT4B,
1432*4882a593Smuzhiyun 230000,
1433*4882a593Smuzhiyun MGA_2064,
1434*4882a593Smuzhiyun &vbMillennium,
1435*4882a593Smuzhiyun "Millennium (PCI)"},
1436*4882a593Smuzhiyun {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_MIL_2, 0xFF,
1437*4882a593Smuzhiyun 0, 0,
1438*4882a593Smuzhiyun DEVF_SWAPS,
1439*4882a593Smuzhiyun 220000,
1440*4882a593Smuzhiyun MGA_2164,
1441*4882a593Smuzhiyun &vbMillennium2,
1442*4882a593Smuzhiyun "Millennium II (PCI)"},
1443*4882a593Smuzhiyun {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_MIL_2_AGP, 0xFF,
1444*4882a593Smuzhiyun 0, 0,
1445*4882a593Smuzhiyun DEVF_SWAPS,
1446*4882a593Smuzhiyun 250000,
1447*4882a593Smuzhiyun MGA_2164,
1448*4882a593Smuzhiyun &vbMillennium2A,
1449*4882a593Smuzhiyun "Millennium II (AGP)"},
1450*4882a593Smuzhiyun #endif
1451*4882a593Smuzhiyun #ifdef CONFIG_FB_MATROX_MYSTIQUE
1452*4882a593Smuzhiyun {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_MYS, 0x02,
1453*4882a593Smuzhiyun 0, 0,
1454*4882a593Smuzhiyun DEVF_VIDEO64BIT | DEVF_CROSS4MB,
1455*4882a593Smuzhiyun 180000,
1456*4882a593Smuzhiyun MGA_1064,
1457*4882a593Smuzhiyun &vbMystique,
1458*4882a593Smuzhiyun "Mystique (PCI)"},
1459*4882a593Smuzhiyun {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_MYS, 0xFF,
1460*4882a593Smuzhiyun 0, 0,
1461*4882a593Smuzhiyun DEVF_VIDEO64BIT | DEVF_SWAPS | DEVF_CROSS4MB,
1462*4882a593Smuzhiyun 220000,
1463*4882a593Smuzhiyun MGA_1164,
1464*4882a593Smuzhiyun &vbMystique,
1465*4882a593Smuzhiyun "Mystique 220 (PCI)"},
1466*4882a593Smuzhiyun {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_MYS_AGP, 0x02,
1467*4882a593Smuzhiyun 0, 0,
1468*4882a593Smuzhiyun DEVF_VIDEO64BIT | DEVF_CROSS4MB,
1469*4882a593Smuzhiyun 180000,
1470*4882a593Smuzhiyun MGA_1064,
1471*4882a593Smuzhiyun &vbMystique,
1472*4882a593Smuzhiyun "Mystique (AGP)"},
1473*4882a593Smuzhiyun {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_MYS_AGP, 0xFF,
1474*4882a593Smuzhiyun 0, 0,
1475*4882a593Smuzhiyun DEVF_VIDEO64BIT | DEVF_SWAPS | DEVF_CROSS4MB,
1476*4882a593Smuzhiyun 220000,
1477*4882a593Smuzhiyun MGA_1164,
1478*4882a593Smuzhiyun &vbMystique,
1479*4882a593Smuzhiyun "Mystique 220 (AGP)"},
1480*4882a593Smuzhiyun #endif
1481*4882a593Smuzhiyun #ifdef CONFIG_FB_MATROX_G
1482*4882a593Smuzhiyun {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G100_MM, 0xFF,
1483*4882a593Smuzhiyun 0, 0,
1484*4882a593Smuzhiyun DEVF_G100,
1485*4882a593Smuzhiyun 230000,
1486*4882a593Smuzhiyun MGA_G100,
1487*4882a593Smuzhiyun &vbG100,
1488*4882a593Smuzhiyun "MGA-G100 (PCI)"},
1489*4882a593Smuzhiyun {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G100_AGP, 0xFF,
1490*4882a593Smuzhiyun 0, 0,
1491*4882a593Smuzhiyun DEVF_G100,
1492*4882a593Smuzhiyun 230000,
1493*4882a593Smuzhiyun MGA_G100,
1494*4882a593Smuzhiyun &vbG100,
1495*4882a593Smuzhiyun "MGA-G100 (AGP)"},
1496*4882a593Smuzhiyun {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G200_PCI, 0xFF,
1497*4882a593Smuzhiyun 0, 0,
1498*4882a593Smuzhiyun DEVF_G200,
1499*4882a593Smuzhiyun 250000,
1500*4882a593Smuzhiyun MGA_G200,
1501*4882a593Smuzhiyun &vbG200,
1502*4882a593Smuzhiyun "MGA-G200 (PCI)"},
1503*4882a593Smuzhiyun {PCI_VENDOR_ID_MATROX, 0x0532, 0xFF,
1504*4882a593Smuzhiyun 0, 0,
1505*4882a593Smuzhiyun DEVF_G200,
1506*4882a593Smuzhiyun 250000,
1507*4882a593Smuzhiyun MGA_G200,
1508*4882a593Smuzhiyun &vbG200eW,
1509*4882a593Smuzhiyun "MGA-G200eW (PCI)"},
1510*4882a593Smuzhiyun {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G200_AGP, 0xFF,
1511*4882a593Smuzhiyun PCI_SS_VENDOR_ID_MATROX, PCI_SS_ID_MATROX_GENERIC,
1512*4882a593Smuzhiyun DEVF_G200,
1513*4882a593Smuzhiyun 220000,
1514*4882a593Smuzhiyun MGA_G200,
1515*4882a593Smuzhiyun &vbG200,
1516*4882a593Smuzhiyun "MGA-G200 (AGP)"},
1517*4882a593Smuzhiyun {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G200_AGP, 0xFF,
1518*4882a593Smuzhiyun PCI_SS_VENDOR_ID_MATROX, PCI_SS_ID_MATROX_MYSTIQUE_G200_AGP,
1519*4882a593Smuzhiyun DEVF_G200,
1520*4882a593Smuzhiyun 230000,
1521*4882a593Smuzhiyun MGA_G200,
1522*4882a593Smuzhiyun &vbG200,
1523*4882a593Smuzhiyun "Mystique G200 (AGP)"},
1524*4882a593Smuzhiyun {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G200_AGP, 0xFF,
1525*4882a593Smuzhiyun PCI_SS_VENDOR_ID_MATROX, PCI_SS_ID_MATROX_MILLENIUM_G200_AGP,
1526*4882a593Smuzhiyun DEVF_G200,
1527*4882a593Smuzhiyun 250000,
1528*4882a593Smuzhiyun MGA_G200,
1529*4882a593Smuzhiyun &vbG200,
1530*4882a593Smuzhiyun "Millennium G200 (AGP)"},
1531*4882a593Smuzhiyun {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G200_AGP, 0xFF,
1532*4882a593Smuzhiyun PCI_SS_VENDOR_ID_MATROX, PCI_SS_ID_MATROX_MARVEL_G200_AGP,
1533*4882a593Smuzhiyun DEVF_G200,
1534*4882a593Smuzhiyun 230000,
1535*4882a593Smuzhiyun MGA_G200,
1536*4882a593Smuzhiyun &vbG200,
1537*4882a593Smuzhiyun "Marvel G200 (AGP)"},
1538*4882a593Smuzhiyun {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G200_AGP, 0xFF,
1539*4882a593Smuzhiyun PCI_SS_VENDOR_ID_SIEMENS_NIXDORF, PCI_SS_ID_SIEMENS_MGA_G200_AGP,
1540*4882a593Smuzhiyun DEVF_G200,
1541*4882a593Smuzhiyun 230000,
1542*4882a593Smuzhiyun MGA_G200,
1543*4882a593Smuzhiyun &vbG200,
1544*4882a593Smuzhiyun "MGA-G200 (AGP)"},
1545*4882a593Smuzhiyun {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G200_AGP, 0xFF,
1546*4882a593Smuzhiyun 0, 0,
1547*4882a593Smuzhiyun DEVF_G200,
1548*4882a593Smuzhiyun 230000,
1549*4882a593Smuzhiyun MGA_G200,
1550*4882a593Smuzhiyun &vbG200,
1551*4882a593Smuzhiyun "G200 (AGP)"},
1552*4882a593Smuzhiyun {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G400, 0x80,
1553*4882a593Smuzhiyun PCI_SS_VENDOR_ID_MATROX, PCI_SS_ID_MATROX_MILLENNIUM_G400_MAX_AGP,
1554*4882a593Smuzhiyun DEVF_G400,
1555*4882a593Smuzhiyun 360000,
1556*4882a593Smuzhiyun MGA_G400,
1557*4882a593Smuzhiyun &vbG400,
1558*4882a593Smuzhiyun "Millennium G400 MAX (AGP)"},
1559*4882a593Smuzhiyun {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G400, 0x80,
1560*4882a593Smuzhiyun 0, 0,
1561*4882a593Smuzhiyun DEVF_G400,
1562*4882a593Smuzhiyun 300000,
1563*4882a593Smuzhiyun MGA_G400,
1564*4882a593Smuzhiyun &vbG400,
1565*4882a593Smuzhiyun "G400 (AGP)"},
1566*4882a593Smuzhiyun {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G400, 0xFF,
1567*4882a593Smuzhiyun 0, 0,
1568*4882a593Smuzhiyun DEVF_G450,
1569*4882a593Smuzhiyun 360000,
1570*4882a593Smuzhiyun MGA_G450,
1571*4882a593Smuzhiyun &vbG400,
1572*4882a593Smuzhiyun "G450"},
1573*4882a593Smuzhiyun {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G550, 0xFF,
1574*4882a593Smuzhiyun 0, 0,
1575*4882a593Smuzhiyun DEVF_G550,
1576*4882a593Smuzhiyun 360000,
1577*4882a593Smuzhiyun MGA_G550,
1578*4882a593Smuzhiyun &vbG400,
1579*4882a593Smuzhiyun "G550"},
1580*4882a593Smuzhiyun #endif
1581*4882a593Smuzhiyun {0, 0, 0xFF,
1582*4882a593Smuzhiyun 0, 0,
1583*4882a593Smuzhiyun 0,
1584*4882a593Smuzhiyun 0,
1585*4882a593Smuzhiyun 0,
1586*4882a593Smuzhiyun NULL,
1587*4882a593Smuzhiyun NULL}};
1588*4882a593Smuzhiyun
1589*4882a593Smuzhiyun #ifndef MODULE
1590*4882a593Smuzhiyun static const struct fb_videomode defaultmode = {
1591*4882a593Smuzhiyun /* 640x480 @ 60Hz, 31.5 kHz */
1592*4882a593Smuzhiyun NULL, 60, 640, 480, 39721, 40, 24, 32, 11, 96, 2,
1593*4882a593Smuzhiyun 0, FB_VMODE_NONINTERLACED
1594*4882a593Smuzhiyun };
1595*4882a593Smuzhiyun
1596*4882a593Smuzhiyun static int hotplug = 0;
1597*4882a593Smuzhiyun #endif /* !MODULE */
1598*4882a593Smuzhiyun
setDefaultOutputs(struct matrox_fb_info * minfo)1599*4882a593Smuzhiyun static void setDefaultOutputs(struct matrox_fb_info *minfo)
1600*4882a593Smuzhiyun {
1601*4882a593Smuzhiyun unsigned int i;
1602*4882a593Smuzhiyun const char* ptr;
1603*4882a593Smuzhiyun
1604*4882a593Smuzhiyun minfo->outputs[0].default_src = MATROXFB_SRC_CRTC1;
1605*4882a593Smuzhiyun if (minfo->devflags.g450dac) {
1606*4882a593Smuzhiyun minfo->outputs[1].default_src = MATROXFB_SRC_CRTC1;
1607*4882a593Smuzhiyun minfo->outputs[2].default_src = MATROXFB_SRC_CRTC1;
1608*4882a593Smuzhiyun } else if (dfp) {
1609*4882a593Smuzhiyun minfo->outputs[2].default_src = MATROXFB_SRC_CRTC1;
1610*4882a593Smuzhiyun }
1611*4882a593Smuzhiyun ptr = outputs;
1612*4882a593Smuzhiyun for (i = 0; i < MATROXFB_MAX_OUTPUTS; i++) {
1613*4882a593Smuzhiyun char c = *ptr++;
1614*4882a593Smuzhiyun
1615*4882a593Smuzhiyun if (c == 0) {
1616*4882a593Smuzhiyun break;
1617*4882a593Smuzhiyun }
1618*4882a593Smuzhiyun if (c == '0') {
1619*4882a593Smuzhiyun minfo->outputs[i].default_src = MATROXFB_SRC_NONE;
1620*4882a593Smuzhiyun } else if (c == '1') {
1621*4882a593Smuzhiyun minfo->outputs[i].default_src = MATROXFB_SRC_CRTC1;
1622*4882a593Smuzhiyun } else if (c == '2' && minfo->devflags.crtc2) {
1623*4882a593Smuzhiyun minfo->outputs[i].default_src = MATROXFB_SRC_CRTC2;
1624*4882a593Smuzhiyun } else {
1625*4882a593Smuzhiyun printk(KERN_ERR "matroxfb: Unknown outputs setting\n");
1626*4882a593Smuzhiyun break;
1627*4882a593Smuzhiyun }
1628*4882a593Smuzhiyun }
1629*4882a593Smuzhiyun /* Nullify this option for subsequent adapters */
1630*4882a593Smuzhiyun outputs[0] = 0;
1631*4882a593Smuzhiyun }
1632*4882a593Smuzhiyun
initMatrox2(struct matrox_fb_info * minfo,struct board * b)1633*4882a593Smuzhiyun static int initMatrox2(struct matrox_fb_info *minfo, struct board *b)
1634*4882a593Smuzhiyun {
1635*4882a593Smuzhiyun unsigned long ctrlptr_phys = 0;
1636*4882a593Smuzhiyun unsigned long video_base_phys = 0;
1637*4882a593Smuzhiyun unsigned int memsize;
1638*4882a593Smuzhiyun int err;
1639*4882a593Smuzhiyun
1640*4882a593Smuzhiyun static const struct pci_device_id intel_82437[] = {
1641*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437) },
1642*4882a593Smuzhiyun { },
1643*4882a593Smuzhiyun };
1644*4882a593Smuzhiyun
1645*4882a593Smuzhiyun DBG(__func__)
1646*4882a593Smuzhiyun
1647*4882a593Smuzhiyun /* set default values... */
1648*4882a593Smuzhiyun vesafb_defined.accel_flags = FB_ACCELF_TEXT;
1649*4882a593Smuzhiyun
1650*4882a593Smuzhiyun minfo->hw_switch = b->base->lowlevel;
1651*4882a593Smuzhiyun minfo->devflags.accelerator = b->base->accelID;
1652*4882a593Smuzhiyun minfo->max_pixel_clock = b->maxclk;
1653*4882a593Smuzhiyun
1654*4882a593Smuzhiyun printk(KERN_INFO "matroxfb: Matrox %s detected\n", b->name);
1655*4882a593Smuzhiyun minfo->capable.plnwt = 1;
1656*4882a593Smuzhiyun minfo->chip = b->chip;
1657*4882a593Smuzhiyun minfo->capable.srcorg = b->flags & DEVF_SRCORG;
1658*4882a593Smuzhiyun minfo->devflags.video64bits = b->flags & DEVF_VIDEO64BIT;
1659*4882a593Smuzhiyun if (b->flags & DEVF_TEXT4B) {
1660*4882a593Smuzhiyun minfo->devflags.vgastep = 4;
1661*4882a593Smuzhiyun minfo->devflags.textmode = 4;
1662*4882a593Smuzhiyun minfo->devflags.text_type_aux = FB_AUX_TEXT_MGA_STEP16;
1663*4882a593Smuzhiyun } else if (b->flags & DEVF_TEXT16B) {
1664*4882a593Smuzhiyun minfo->devflags.vgastep = 16;
1665*4882a593Smuzhiyun minfo->devflags.textmode = 1;
1666*4882a593Smuzhiyun minfo->devflags.text_type_aux = FB_AUX_TEXT_MGA_STEP16;
1667*4882a593Smuzhiyun } else {
1668*4882a593Smuzhiyun minfo->devflags.vgastep = 8;
1669*4882a593Smuzhiyun minfo->devflags.textmode = 1;
1670*4882a593Smuzhiyun minfo->devflags.text_type_aux = FB_AUX_TEXT_MGA_STEP8;
1671*4882a593Smuzhiyun }
1672*4882a593Smuzhiyun minfo->devflags.support32MB = (b->flags & DEVF_SUPPORT32MB) != 0;
1673*4882a593Smuzhiyun minfo->devflags.precise_width = !(b->flags & DEVF_ANY_VXRES);
1674*4882a593Smuzhiyun minfo->devflags.crtc2 = (b->flags & DEVF_CRTC2) != 0;
1675*4882a593Smuzhiyun minfo->devflags.maven_capable = (b->flags & DEVF_MAVEN_CAPABLE) != 0;
1676*4882a593Smuzhiyun minfo->devflags.dualhead = (b->flags & DEVF_DUALHEAD) != 0;
1677*4882a593Smuzhiyun minfo->devflags.dfp_type = dfp_type;
1678*4882a593Smuzhiyun minfo->devflags.g450dac = (b->flags & DEVF_G450DAC) != 0;
1679*4882a593Smuzhiyun minfo->devflags.textstep = minfo->devflags.vgastep * minfo->devflags.textmode;
1680*4882a593Smuzhiyun minfo->devflags.textvram = 65536 / minfo->devflags.textmode;
1681*4882a593Smuzhiyun setDefaultOutputs(minfo);
1682*4882a593Smuzhiyun if (b->flags & DEVF_PANELLINK_CAPABLE) {
1683*4882a593Smuzhiyun minfo->outputs[2].data = minfo;
1684*4882a593Smuzhiyun minfo->outputs[2].output = &panellink_output;
1685*4882a593Smuzhiyun minfo->outputs[2].src = minfo->outputs[2].default_src;
1686*4882a593Smuzhiyun minfo->outputs[2].mode = MATROXFB_OUTPUT_MODE_MONITOR;
1687*4882a593Smuzhiyun minfo->devflags.panellink = 1;
1688*4882a593Smuzhiyun }
1689*4882a593Smuzhiyun
1690*4882a593Smuzhiyun if (minfo->capable.cross4MB < 0)
1691*4882a593Smuzhiyun minfo->capable.cross4MB = b->flags & DEVF_CROSS4MB;
1692*4882a593Smuzhiyun if (b->flags & DEVF_SWAPS) {
1693*4882a593Smuzhiyun ctrlptr_phys = pci_resource_start(minfo->pcidev, 1);
1694*4882a593Smuzhiyun video_base_phys = pci_resource_start(minfo->pcidev, 0);
1695*4882a593Smuzhiyun minfo->devflags.fbResource = PCI_BASE_ADDRESS_0;
1696*4882a593Smuzhiyun } else {
1697*4882a593Smuzhiyun ctrlptr_phys = pci_resource_start(minfo->pcidev, 0);
1698*4882a593Smuzhiyun video_base_phys = pci_resource_start(minfo->pcidev, 1);
1699*4882a593Smuzhiyun minfo->devflags.fbResource = PCI_BASE_ADDRESS_1;
1700*4882a593Smuzhiyun }
1701*4882a593Smuzhiyun err = -EINVAL;
1702*4882a593Smuzhiyun if (!ctrlptr_phys) {
1703*4882a593Smuzhiyun printk(KERN_ERR "matroxfb: control registers are not available, matroxfb disabled\n");
1704*4882a593Smuzhiyun goto fail;
1705*4882a593Smuzhiyun }
1706*4882a593Smuzhiyun if (!video_base_phys) {
1707*4882a593Smuzhiyun printk(KERN_ERR "matroxfb: video RAM is not available in PCI address space, matroxfb disabled\n");
1708*4882a593Smuzhiyun goto fail;
1709*4882a593Smuzhiyun }
1710*4882a593Smuzhiyun memsize = b->base->maxvram;
1711*4882a593Smuzhiyun if (!request_mem_region(ctrlptr_phys, 16384, "matroxfb MMIO")) {
1712*4882a593Smuzhiyun goto fail;
1713*4882a593Smuzhiyun }
1714*4882a593Smuzhiyun if (!request_mem_region(video_base_phys, memsize, "matroxfb FB")) {
1715*4882a593Smuzhiyun goto failCtrlMR;
1716*4882a593Smuzhiyun }
1717*4882a593Smuzhiyun minfo->video.len_maximum = memsize;
1718*4882a593Smuzhiyun /* convert mem (autodetect k, M) */
1719*4882a593Smuzhiyun if (mem < 1024) mem *= 1024;
1720*4882a593Smuzhiyun if (mem < 0x00100000) mem *= 1024;
1721*4882a593Smuzhiyun
1722*4882a593Smuzhiyun if (mem && (mem < memsize))
1723*4882a593Smuzhiyun memsize = mem;
1724*4882a593Smuzhiyun err = -ENOMEM;
1725*4882a593Smuzhiyun
1726*4882a593Smuzhiyun minfo->mmio.vbase.vaddr = ioremap(ctrlptr_phys, 16384);
1727*4882a593Smuzhiyun if (!minfo->mmio.vbase.vaddr) {
1728*4882a593Smuzhiyun printk(KERN_ERR "matroxfb: cannot ioremap(%lX, 16384), matroxfb disabled\n", ctrlptr_phys);
1729*4882a593Smuzhiyun goto failVideoMR;
1730*4882a593Smuzhiyun }
1731*4882a593Smuzhiyun minfo->mmio.base = ctrlptr_phys;
1732*4882a593Smuzhiyun minfo->mmio.len = 16384;
1733*4882a593Smuzhiyun minfo->video.base = video_base_phys;
1734*4882a593Smuzhiyun minfo->video.vbase.vaddr = ioremap_wc(video_base_phys, memsize);
1735*4882a593Smuzhiyun if (!minfo->video.vbase.vaddr) {
1736*4882a593Smuzhiyun printk(KERN_ERR "matroxfb: cannot ioremap(%lX, %d), matroxfb disabled\n",
1737*4882a593Smuzhiyun video_base_phys, memsize);
1738*4882a593Smuzhiyun goto failCtrlIO;
1739*4882a593Smuzhiyun }
1740*4882a593Smuzhiyun {
1741*4882a593Smuzhiyun u_int32_t cmd;
1742*4882a593Smuzhiyun u_int32_t mga_option;
1743*4882a593Smuzhiyun
1744*4882a593Smuzhiyun pci_read_config_dword(minfo->pcidev, PCI_OPTION_REG, &mga_option);
1745*4882a593Smuzhiyun pci_read_config_dword(minfo->pcidev, PCI_COMMAND, &cmd);
1746*4882a593Smuzhiyun mga_option &= 0x7FFFFFFF; /* clear BIG_ENDIAN */
1747*4882a593Smuzhiyun mga_option |= MX_OPTION_BSWAP;
1748*4882a593Smuzhiyun /* disable palette snooping */
1749*4882a593Smuzhiyun cmd &= ~PCI_COMMAND_VGA_PALETTE;
1750*4882a593Smuzhiyun if (pci_dev_present(intel_82437)) {
1751*4882a593Smuzhiyun if (!(mga_option & 0x20000000) && !minfo->devflags.nopciretry) {
1752*4882a593Smuzhiyun printk(KERN_WARNING "matroxfb: Disabling PCI retries due to i82437 present\n");
1753*4882a593Smuzhiyun }
1754*4882a593Smuzhiyun mga_option |= 0x20000000;
1755*4882a593Smuzhiyun minfo->devflags.nopciretry = 1;
1756*4882a593Smuzhiyun }
1757*4882a593Smuzhiyun pci_write_config_dword(minfo->pcidev, PCI_COMMAND, cmd);
1758*4882a593Smuzhiyun pci_write_config_dword(minfo->pcidev, PCI_OPTION_REG, mga_option);
1759*4882a593Smuzhiyun minfo->hw.MXoptionReg = mga_option;
1760*4882a593Smuzhiyun
1761*4882a593Smuzhiyun /* select non-DMA memory for PCI_MGA_DATA, otherwise dump of PCI cfg space can lock PCI bus */
1762*4882a593Smuzhiyun /* maybe preinit() candidate, but it is same... for all devices... at this time... */
1763*4882a593Smuzhiyun pci_write_config_dword(minfo->pcidev, PCI_MGA_INDEX, 0x00003C00);
1764*4882a593Smuzhiyun }
1765*4882a593Smuzhiyun
1766*4882a593Smuzhiyun err = -ENXIO;
1767*4882a593Smuzhiyun matroxfb_read_pins(minfo);
1768*4882a593Smuzhiyun if (minfo->hw_switch->preinit(minfo)) {
1769*4882a593Smuzhiyun goto failVideoIO;
1770*4882a593Smuzhiyun }
1771*4882a593Smuzhiyun
1772*4882a593Smuzhiyun err = -ENOMEM;
1773*4882a593Smuzhiyun if (!matroxfb_getmemory(minfo, memsize, &minfo->video.len) || !minfo->video.len) {
1774*4882a593Smuzhiyun printk(KERN_ERR "matroxfb: cannot determine memory size\n");
1775*4882a593Smuzhiyun goto failVideoIO;
1776*4882a593Smuzhiyun }
1777*4882a593Smuzhiyun minfo->devflags.ydstorg = 0;
1778*4882a593Smuzhiyun
1779*4882a593Smuzhiyun minfo->video.base = video_base_phys;
1780*4882a593Smuzhiyun minfo->video.len_usable = minfo->video.len;
1781*4882a593Smuzhiyun if (minfo->video.len_usable > b->base->maxdisplayable)
1782*4882a593Smuzhiyun minfo->video.len_usable = b->base->maxdisplayable;
1783*4882a593Smuzhiyun if (mtrr)
1784*4882a593Smuzhiyun minfo->wc_cookie = arch_phys_wc_add(video_base_phys,
1785*4882a593Smuzhiyun minfo->video.len);
1786*4882a593Smuzhiyun
1787*4882a593Smuzhiyun if (!minfo->devflags.novga)
1788*4882a593Smuzhiyun request_region(0x3C0, 32, "matrox");
1789*4882a593Smuzhiyun matroxfb_g450_connect(minfo);
1790*4882a593Smuzhiyun minfo->hw_switch->reset(minfo);
1791*4882a593Smuzhiyun
1792*4882a593Smuzhiyun minfo->fbcon.monspecs.hfmin = 0;
1793*4882a593Smuzhiyun minfo->fbcon.monspecs.hfmax = fh;
1794*4882a593Smuzhiyun minfo->fbcon.monspecs.vfmin = 0;
1795*4882a593Smuzhiyun minfo->fbcon.monspecs.vfmax = fv;
1796*4882a593Smuzhiyun minfo->fbcon.monspecs.dpms = 0; /* TBD */
1797*4882a593Smuzhiyun
1798*4882a593Smuzhiyun /* static settings */
1799*4882a593Smuzhiyun vesafb_defined.red = colors[depth-1].red;
1800*4882a593Smuzhiyun vesafb_defined.green = colors[depth-1].green;
1801*4882a593Smuzhiyun vesafb_defined.blue = colors[depth-1].blue;
1802*4882a593Smuzhiyun vesafb_defined.bits_per_pixel = colors[depth-1].bits_per_pixel;
1803*4882a593Smuzhiyun vesafb_defined.grayscale = grayscale;
1804*4882a593Smuzhiyun vesafb_defined.vmode = 0;
1805*4882a593Smuzhiyun if (noaccel)
1806*4882a593Smuzhiyun vesafb_defined.accel_flags &= ~FB_ACCELF_TEXT;
1807*4882a593Smuzhiyun
1808*4882a593Smuzhiyun minfo->fbops = matroxfb_ops;
1809*4882a593Smuzhiyun minfo->fbcon.fbops = &minfo->fbops;
1810*4882a593Smuzhiyun minfo->fbcon.pseudo_palette = minfo->cmap;
1811*4882a593Smuzhiyun minfo->fbcon.flags = FBINFO_PARTIAL_PAN_OK | /* Prefer panning for scroll under MC viewer/edit */
1812*4882a593Smuzhiyun FBINFO_HWACCEL_COPYAREA | /* We have hw-assisted bmove */
1813*4882a593Smuzhiyun FBINFO_HWACCEL_FILLRECT | /* And fillrect */
1814*4882a593Smuzhiyun FBINFO_HWACCEL_IMAGEBLIT | /* And imageblit */
1815*4882a593Smuzhiyun FBINFO_HWACCEL_XPAN | /* And we support both horizontal */
1816*4882a593Smuzhiyun FBINFO_HWACCEL_YPAN | /* And vertical panning */
1817*4882a593Smuzhiyun FBINFO_READS_FAST;
1818*4882a593Smuzhiyun minfo->video.len_usable &= PAGE_MASK;
1819*4882a593Smuzhiyun fb_alloc_cmap(&minfo->fbcon.cmap, 256, 1);
1820*4882a593Smuzhiyun
1821*4882a593Smuzhiyun #ifndef MODULE
1822*4882a593Smuzhiyun /* mode database is marked __init!!! */
1823*4882a593Smuzhiyun if (!hotplug) {
1824*4882a593Smuzhiyun fb_find_mode(&vesafb_defined, &minfo->fbcon, videomode[0] ? videomode : NULL,
1825*4882a593Smuzhiyun NULL, 0, &defaultmode, vesafb_defined.bits_per_pixel);
1826*4882a593Smuzhiyun }
1827*4882a593Smuzhiyun #endif /* !MODULE */
1828*4882a593Smuzhiyun
1829*4882a593Smuzhiyun /* mode modifiers */
1830*4882a593Smuzhiyun if (hslen)
1831*4882a593Smuzhiyun vesafb_defined.hsync_len = hslen;
1832*4882a593Smuzhiyun if (vslen)
1833*4882a593Smuzhiyun vesafb_defined.vsync_len = vslen;
1834*4882a593Smuzhiyun if (left != ~0)
1835*4882a593Smuzhiyun vesafb_defined.left_margin = left;
1836*4882a593Smuzhiyun if (right != ~0)
1837*4882a593Smuzhiyun vesafb_defined.right_margin = right;
1838*4882a593Smuzhiyun if (upper != ~0)
1839*4882a593Smuzhiyun vesafb_defined.upper_margin = upper;
1840*4882a593Smuzhiyun if (lower != ~0)
1841*4882a593Smuzhiyun vesafb_defined.lower_margin = lower;
1842*4882a593Smuzhiyun if (xres)
1843*4882a593Smuzhiyun vesafb_defined.xres = xres;
1844*4882a593Smuzhiyun if (yres)
1845*4882a593Smuzhiyun vesafb_defined.yres = yres;
1846*4882a593Smuzhiyun if (sync != -1)
1847*4882a593Smuzhiyun vesafb_defined.sync = sync;
1848*4882a593Smuzhiyun else if (vesafb_defined.sync == ~0) {
1849*4882a593Smuzhiyun vesafb_defined.sync = 0;
1850*4882a593Smuzhiyun if (yres < 400)
1851*4882a593Smuzhiyun vesafb_defined.sync |= FB_SYNC_HOR_HIGH_ACT;
1852*4882a593Smuzhiyun else if (yres < 480)
1853*4882a593Smuzhiyun vesafb_defined.sync |= FB_SYNC_VERT_HIGH_ACT;
1854*4882a593Smuzhiyun }
1855*4882a593Smuzhiyun
1856*4882a593Smuzhiyun /* fv, fh, maxclk limits was specified */
1857*4882a593Smuzhiyun {
1858*4882a593Smuzhiyun unsigned int tmp;
1859*4882a593Smuzhiyun
1860*4882a593Smuzhiyun if (fv) {
1861*4882a593Smuzhiyun tmp = fv * (vesafb_defined.upper_margin + vesafb_defined.yres
1862*4882a593Smuzhiyun + vesafb_defined.lower_margin + vesafb_defined.vsync_len);
1863*4882a593Smuzhiyun if ((tmp < fh) || (fh == 0)) fh = tmp;
1864*4882a593Smuzhiyun }
1865*4882a593Smuzhiyun if (fh) {
1866*4882a593Smuzhiyun tmp = fh * (vesafb_defined.left_margin + vesafb_defined.xres
1867*4882a593Smuzhiyun + vesafb_defined.right_margin + vesafb_defined.hsync_len);
1868*4882a593Smuzhiyun if ((tmp < maxclk) || (maxclk == 0)) maxclk = tmp;
1869*4882a593Smuzhiyun }
1870*4882a593Smuzhiyun tmp = (maxclk + 499) / 500;
1871*4882a593Smuzhiyun if (tmp) {
1872*4882a593Smuzhiyun tmp = (2000000000 + tmp) / tmp;
1873*4882a593Smuzhiyun if (tmp > pixclock) pixclock = tmp;
1874*4882a593Smuzhiyun }
1875*4882a593Smuzhiyun }
1876*4882a593Smuzhiyun if (pixclock) {
1877*4882a593Smuzhiyun if (pixclock < 2000) /* > 500MHz */
1878*4882a593Smuzhiyun pixclock = 4000; /* 250MHz */
1879*4882a593Smuzhiyun if (pixclock > 1000000)
1880*4882a593Smuzhiyun pixclock = 1000000; /* 1MHz */
1881*4882a593Smuzhiyun vesafb_defined.pixclock = pixclock;
1882*4882a593Smuzhiyun }
1883*4882a593Smuzhiyun
1884*4882a593Smuzhiyun /* FIXME: Where to move this?! */
1885*4882a593Smuzhiyun #if defined(CONFIG_PPC_PMAC)
1886*4882a593Smuzhiyun #ifndef MODULE
1887*4882a593Smuzhiyun if (machine_is(powermac)) {
1888*4882a593Smuzhiyun struct fb_var_screeninfo var;
1889*4882a593Smuzhiyun
1890*4882a593Smuzhiyun if (default_vmode <= 0 || default_vmode > VMODE_MAX)
1891*4882a593Smuzhiyun default_vmode = VMODE_640_480_60;
1892*4882a593Smuzhiyun #if defined(CONFIG_PPC32)
1893*4882a593Smuzhiyun if (IS_REACHABLE(CONFIG_NVRAM) && default_cmode == CMODE_NVRAM)
1894*4882a593Smuzhiyun default_cmode = nvram_read_byte(NV_CMODE);
1895*4882a593Smuzhiyun #endif
1896*4882a593Smuzhiyun if (default_cmode < CMODE_8 || default_cmode > CMODE_32)
1897*4882a593Smuzhiyun default_cmode = CMODE_8;
1898*4882a593Smuzhiyun if (!mac_vmode_to_var(default_vmode, default_cmode, &var)) {
1899*4882a593Smuzhiyun var.accel_flags = vesafb_defined.accel_flags;
1900*4882a593Smuzhiyun var.xoffset = var.yoffset = 0;
1901*4882a593Smuzhiyun /* Note: mac_vmode_to_var() does not set all parameters */
1902*4882a593Smuzhiyun vesafb_defined = var;
1903*4882a593Smuzhiyun }
1904*4882a593Smuzhiyun }
1905*4882a593Smuzhiyun #endif /* !MODULE */
1906*4882a593Smuzhiyun #endif /* CONFIG_PPC_PMAC */
1907*4882a593Smuzhiyun vesafb_defined.xres_virtual = vesafb_defined.xres;
1908*4882a593Smuzhiyun if (nopan) {
1909*4882a593Smuzhiyun vesafb_defined.yres_virtual = vesafb_defined.yres;
1910*4882a593Smuzhiyun } else {
1911*4882a593Smuzhiyun vesafb_defined.yres_virtual = 65536; /* large enough to be INF, but small enough
1912*4882a593Smuzhiyun to yres_virtual * xres_virtual < 2^32 */
1913*4882a593Smuzhiyun }
1914*4882a593Smuzhiyun matroxfb_init_fix(minfo);
1915*4882a593Smuzhiyun minfo->fbcon.screen_base = vaddr_va(minfo->video.vbase);
1916*4882a593Smuzhiyun /* Normalize values (namely yres_virtual) */
1917*4882a593Smuzhiyun matroxfb_check_var(&vesafb_defined, &minfo->fbcon);
1918*4882a593Smuzhiyun /* And put it into "current" var. Do NOT program hardware yet, or we'll not take over
1919*4882a593Smuzhiyun * vgacon correctly. fbcon_startup will call fb_set_par for us, WITHOUT check_var,
1920*4882a593Smuzhiyun * and unfortunately it will do it BEFORE vgacon contents is saved, so it won't work
1921*4882a593Smuzhiyun * anyway. But we at least tried... */
1922*4882a593Smuzhiyun minfo->fbcon.var = vesafb_defined;
1923*4882a593Smuzhiyun err = -EINVAL;
1924*4882a593Smuzhiyun
1925*4882a593Smuzhiyun printk(KERN_INFO "matroxfb: %dx%dx%dbpp (virtual: %dx%d)\n",
1926*4882a593Smuzhiyun vesafb_defined.xres, vesafb_defined.yres, vesafb_defined.bits_per_pixel,
1927*4882a593Smuzhiyun vesafb_defined.xres_virtual, vesafb_defined.yres_virtual);
1928*4882a593Smuzhiyun printk(KERN_INFO "matroxfb: framebuffer at 0x%lX, mapped to 0x%p, size %d\n",
1929*4882a593Smuzhiyun minfo->video.base, vaddr_va(minfo->video.vbase), minfo->video.len);
1930*4882a593Smuzhiyun
1931*4882a593Smuzhiyun /* We do not have to set currcon to 0... register_framebuffer do it for us on first console
1932*4882a593Smuzhiyun * and we do not want currcon == 0 for subsequent framebuffers */
1933*4882a593Smuzhiyun
1934*4882a593Smuzhiyun minfo->fbcon.device = &minfo->pcidev->dev;
1935*4882a593Smuzhiyun if (register_framebuffer(&minfo->fbcon) < 0) {
1936*4882a593Smuzhiyun goto failVideoIO;
1937*4882a593Smuzhiyun }
1938*4882a593Smuzhiyun fb_info(&minfo->fbcon, "%s frame buffer device\n", minfo->fbcon.fix.id);
1939*4882a593Smuzhiyun
1940*4882a593Smuzhiyun /* there is no console on this fb... but we have to initialize hardware
1941*4882a593Smuzhiyun * until someone tells me what is proper thing to do */
1942*4882a593Smuzhiyun if (!minfo->initialized) {
1943*4882a593Smuzhiyun fb_info(&minfo->fbcon, "initializing hardware\n");
1944*4882a593Smuzhiyun /* We have to use FB_ACTIVATE_FORCE, as we had to put vesafb_defined to the fbcon.var
1945*4882a593Smuzhiyun * already before, so register_framebuffer works correctly. */
1946*4882a593Smuzhiyun vesafb_defined.activate |= FB_ACTIVATE_FORCE;
1947*4882a593Smuzhiyun fb_set_var(&minfo->fbcon, &vesafb_defined);
1948*4882a593Smuzhiyun }
1949*4882a593Smuzhiyun
1950*4882a593Smuzhiyun return 0;
1951*4882a593Smuzhiyun failVideoIO:;
1952*4882a593Smuzhiyun matroxfb_g450_shutdown(minfo);
1953*4882a593Smuzhiyun iounmap(minfo->video.vbase.vaddr);
1954*4882a593Smuzhiyun failCtrlIO:;
1955*4882a593Smuzhiyun iounmap(minfo->mmio.vbase.vaddr);
1956*4882a593Smuzhiyun failVideoMR:;
1957*4882a593Smuzhiyun release_mem_region(video_base_phys, minfo->video.len_maximum);
1958*4882a593Smuzhiyun failCtrlMR:;
1959*4882a593Smuzhiyun release_mem_region(ctrlptr_phys, 16384);
1960*4882a593Smuzhiyun fail:;
1961*4882a593Smuzhiyun return err;
1962*4882a593Smuzhiyun }
1963*4882a593Smuzhiyun
1964*4882a593Smuzhiyun static LIST_HEAD(matroxfb_list);
1965*4882a593Smuzhiyun static LIST_HEAD(matroxfb_driver_list);
1966*4882a593Smuzhiyun
1967*4882a593Smuzhiyun #define matroxfb_l(x) list_entry(x, struct matrox_fb_info, next_fb)
1968*4882a593Smuzhiyun #define matroxfb_driver_l(x) list_entry(x, struct matroxfb_driver, node)
matroxfb_register_driver(struct matroxfb_driver * drv)1969*4882a593Smuzhiyun int matroxfb_register_driver(struct matroxfb_driver* drv) {
1970*4882a593Smuzhiyun struct matrox_fb_info* minfo;
1971*4882a593Smuzhiyun
1972*4882a593Smuzhiyun list_add(&drv->node, &matroxfb_driver_list);
1973*4882a593Smuzhiyun for (minfo = matroxfb_l(matroxfb_list.next);
1974*4882a593Smuzhiyun minfo != matroxfb_l(&matroxfb_list);
1975*4882a593Smuzhiyun minfo = matroxfb_l(minfo->next_fb.next)) {
1976*4882a593Smuzhiyun void* p;
1977*4882a593Smuzhiyun
1978*4882a593Smuzhiyun if (minfo->drivers_count == MATROXFB_MAX_FB_DRIVERS)
1979*4882a593Smuzhiyun continue;
1980*4882a593Smuzhiyun p = drv->probe(minfo);
1981*4882a593Smuzhiyun if (p) {
1982*4882a593Smuzhiyun minfo->drivers_data[minfo->drivers_count] = p;
1983*4882a593Smuzhiyun minfo->drivers[minfo->drivers_count++] = drv;
1984*4882a593Smuzhiyun }
1985*4882a593Smuzhiyun }
1986*4882a593Smuzhiyun return 0;
1987*4882a593Smuzhiyun }
1988*4882a593Smuzhiyun
matroxfb_unregister_driver(struct matroxfb_driver * drv)1989*4882a593Smuzhiyun void matroxfb_unregister_driver(struct matroxfb_driver* drv) {
1990*4882a593Smuzhiyun struct matrox_fb_info* minfo;
1991*4882a593Smuzhiyun
1992*4882a593Smuzhiyun list_del(&drv->node);
1993*4882a593Smuzhiyun for (minfo = matroxfb_l(matroxfb_list.next);
1994*4882a593Smuzhiyun minfo != matroxfb_l(&matroxfb_list);
1995*4882a593Smuzhiyun minfo = matroxfb_l(minfo->next_fb.next)) {
1996*4882a593Smuzhiyun int i;
1997*4882a593Smuzhiyun
1998*4882a593Smuzhiyun for (i = 0; i < minfo->drivers_count; ) {
1999*4882a593Smuzhiyun if (minfo->drivers[i] == drv) {
2000*4882a593Smuzhiyun if (drv && drv->remove)
2001*4882a593Smuzhiyun drv->remove(minfo, minfo->drivers_data[i]);
2002*4882a593Smuzhiyun minfo->drivers[i] = minfo->drivers[--minfo->drivers_count];
2003*4882a593Smuzhiyun minfo->drivers_data[i] = minfo->drivers_data[minfo->drivers_count];
2004*4882a593Smuzhiyun } else
2005*4882a593Smuzhiyun i++;
2006*4882a593Smuzhiyun }
2007*4882a593Smuzhiyun }
2008*4882a593Smuzhiyun }
2009*4882a593Smuzhiyun
matroxfb_register_device(struct matrox_fb_info * minfo)2010*4882a593Smuzhiyun static void matroxfb_register_device(struct matrox_fb_info* minfo) {
2011*4882a593Smuzhiyun struct matroxfb_driver* drv;
2012*4882a593Smuzhiyun int i = 0;
2013*4882a593Smuzhiyun list_add(&minfo->next_fb, &matroxfb_list);
2014*4882a593Smuzhiyun for (drv = matroxfb_driver_l(matroxfb_driver_list.next);
2015*4882a593Smuzhiyun drv != matroxfb_driver_l(&matroxfb_driver_list);
2016*4882a593Smuzhiyun drv = matroxfb_driver_l(drv->node.next)) {
2017*4882a593Smuzhiyun if (drv->probe) {
2018*4882a593Smuzhiyun void *p = drv->probe(minfo);
2019*4882a593Smuzhiyun if (p) {
2020*4882a593Smuzhiyun minfo->drivers_data[i] = p;
2021*4882a593Smuzhiyun minfo->drivers[i++] = drv;
2022*4882a593Smuzhiyun if (i == MATROXFB_MAX_FB_DRIVERS)
2023*4882a593Smuzhiyun break;
2024*4882a593Smuzhiyun }
2025*4882a593Smuzhiyun }
2026*4882a593Smuzhiyun }
2027*4882a593Smuzhiyun minfo->drivers_count = i;
2028*4882a593Smuzhiyun }
2029*4882a593Smuzhiyun
matroxfb_unregister_device(struct matrox_fb_info * minfo)2030*4882a593Smuzhiyun static void matroxfb_unregister_device(struct matrox_fb_info* minfo) {
2031*4882a593Smuzhiyun int i;
2032*4882a593Smuzhiyun
2033*4882a593Smuzhiyun list_del(&minfo->next_fb);
2034*4882a593Smuzhiyun for (i = 0; i < minfo->drivers_count; i++) {
2035*4882a593Smuzhiyun struct matroxfb_driver* drv = minfo->drivers[i];
2036*4882a593Smuzhiyun
2037*4882a593Smuzhiyun if (drv && drv->remove)
2038*4882a593Smuzhiyun drv->remove(minfo, minfo->drivers_data[i]);
2039*4882a593Smuzhiyun }
2040*4882a593Smuzhiyun }
2041*4882a593Smuzhiyun
matroxfb_probe(struct pci_dev * pdev,const struct pci_device_id * dummy)2042*4882a593Smuzhiyun static int matroxfb_probe(struct pci_dev* pdev, const struct pci_device_id* dummy) {
2043*4882a593Smuzhiyun struct board* b;
2044*4882a593Smuzhiyun u_int16_t svid;
2045*4882a593Smuzhiyun u_int16_t sid;
2046*4882a593Smuzhiyun struct matrox_fb_info* minfo;
2047*4882a593Smuzhiyun int err;
2048*4882a593Smuzhiyun u_int32_t cmd;
2049*4882a593Smuzhiyun DBG(__func__)
2050*4882a593Smuzhiyun
2051*4882a593Smuzhiyun svid = pdev->subsystem_vendor;
2052*4882a593Smuzhiyun sid = pdev->subsystem_device;
2053*4882a593Smuzhiyun for (b = dev_list; b->vendor; b++) {
2054*4882a593Smuzhiyun if ((b->vendor != pdev->vendor) || (b->device != pdev->device) || (b->rev < pdev->revision)) continue;
2055*4882a593Smuzhiyun if (b->svid)
2056*4882a593Smuzhiyun if ((b->svid != svid) || (b->sid != sid)) continue;
2057*4882a593Smuzhiyun break;
2058*4882a593Smuzhiyun }
2059*4882a593Smuzhiyun /* not match... */
2060*4882a593Smuzhiyun if (!b->vendor)
2061*4882a593Smuzhiyun return -ENODEV;
2062*4882a593Smuzhiyun if (dev > 0) {
2063*4882a593Smuzhiyun /* not requested one... */
2064*4882a593Smuzhiyun dev--;
2065*4882a593Smuzhiyun return -ENODEV;
2066*4882a593Smuzhiyun }
2067*4882a593Smuzhiyun pci_read_config_dword(pdev, PCI_COMMAND, &cmd);
2068*4882a593Smuzhiyun if (pci_enable_device(pdev)) {
2069*4882a593Smuzhiyun return -1;
2070*4882a593Smuzhiyun }
2071*4882a593Smuzhiyun
2072*4882a593Smuzhiyun minfo = kzalloc(sizeof(*minfo), GFP_KERNEL);
2073*4882a593Smuzhiyun if (!minfo)
2074*4882a593Smuzhiyun return -ENOMEM;
2075*4882a593Smuzhiyun
2076*4882a593Smuzhiyun minfo->pcidev = pdev;
2077*4882a593Smuzhiyun minfo->dead = 0;
2078*4882a593Smuzhiyun minfo->usecount = 0;
2079*4882a593Smuzhiyun minfo->userusecount = 0;
2080*4882a593Smuzhiyun
2081*4882a593Smuzhiyun pci_set_drvdata(pdev, minfo);
2082*4882a593Smuzhiyun /* DEVFLAGS */
2083*4882a593Smuzhiyun minfo->devflags.memtype = memtype;
2084*4882a593Smuzhiyun if (memtype != -1)
2085*4882a593Smuzhiyun noinit = 0;
2086*4882a593Smuzhiyun if (cmd & PCI_COMMAND_MEMORY) {
2087*4882a593Smuzhiyun minfo->devflags.novga = novga;
2088*4882a593Smuzhiyun minfo->devflags.nobios = nobios;
2089*4882a593Smuzhiyun minfo->devflags.noinit = noinit;
2090*4882a593Smuzhiyun /* subsequent heads always needs initialization and must not enable BIOS */
2091*4882a593Smuzhiyun novga = 1;
2092*4882a593Smuzhiyun nobios = 1;
2093*4882a593Smuzhiyun noinit = 0;
2094*4882a593Smuzhiyun } else {
2095*4882a593Smuzhiyun minfo->devflags.novga = 1;
2096*4882a593Smuzhiyun minfo->devflags.nobios = 1;
2097*4882a593Smuzhiyun minfo->devflags.noinit = 0;
2098*4882a593Smuzhiyun }
2099*4882a593Smuzhiyun
2100*4882a593Smuzhiyun minfo->devflags.nopciretry = no_pci_retry;
2101*4882a593Smuzhiyun minfo->devflags.mga_24bpp_fix = inv24;
2102*4882a593Smuzhiyun minfo->devflags.precise_width = option_precise_width;
2103*4882a593Smuzhiyun minfo->devflags.sgram = sgram;
2104*4882a593Smuzhiyun minfo->capable.cross4MB = cross4MB;
2105*4882a593Smuzhiyun
2106*4882a593Smuzhiyun spin_lock_init(&minfo->lock.DAC);
2107*4882a593Smuzhiyun spin_lock_init(&minfo->lock.accel);
2108*4882a593Smuzhiyun init_rwsem(&minfo->crtc2.lock);
2109*4882a593Smuzhiyun init_rwsem(&minfo->altout.lock);
2110*4882a593Smuzhiyun mutex_init(&minfo->fbcon.mm_lock);
2111*4882a593Smuzhiyun minfo->irq_flags = 0;
2112*4882a593Smuzhiyun init_waitqueue_head(&minfo->crtc1.vsync.wait);
2113*4882a593Smuzhiyun init_waitqueue_head(&minfo->crtc2.vsync.wait);
2114*4882a593Smuzhiyun minfo->crtc1.panpos = -1;
2115*4882a593Smuzhiyun
2116*4882a593Smuzhiyun err = initMatrox2(minfo, b);
2117*4882a593Smuzhiyun if (!err) {
2118*4882a593Smuzhiyun matroxfb_register_device(minfo);
2119*4882a593Smuzhiyun return 0;
2120*4882a593Smuzhiyun }
2121*4882a593Smuzhiyun kfree(minfo);
2122*4882a593Smuzhiyun return -1;
2123*4882a593Smuzhiyun }
2124*4882a593Smuzhiyun
pci_remove_matrox(struct pci_dev * pdev)2125*4882a593Smuzhiyun static void pci_remove_matrox(struct pci_dev* pdev) {
2126*4882a593Smuzhiyun struct matrox_fb_info* minfo;
2127*4882a593Smuzhiyun
2128*4882a593Smuzhiyun minfo = pci_get_drvdata(pdev);
2129*4882a593Smuzhiyun matroxfb_remove(minfo, 1);
2130*4882a593Smuzhiyun }
2131*4882a593Smuzhiyun
2132*4882a593Smuzhiyun static const struct pci_device_id matroxfb_devices[] = {
2133*4882a593Smuzhiyun #ifdef CONFIG_FB_MATROX_MILLENIUM
2134*4882a593Smuzhiyun {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_MIL,
2135*4882a593Smuzhiyun PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
2136*4882a593Smuzhiyun {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_MIL_2,
2137*4882a593Smuzhiyun PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
2138*4882a593Smuzhiyun {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_MIL_2_AGP,
2139*4882a593Smuzhiyun PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
2140*4882a593Smuzhiyun #endif
2141*4882a593Smuzhiyun #ifdef CONFIG_FB_MATROX_MYSTIQUE
2142*4882a593Smuzhiyun {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_MYS,
2143*4882a593Smuzhiyun PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
2144*4882a593Smuzhiyun #endif
2145*4882a593Smuzhiyun #ifdef CONFIG_FB_MATROX_G
2146*4882a593Smuzhiyun {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G100_MM,
2147*4882a593Smuzhiyun PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
2148*4882a593Smuzhiyun {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G100_AGP,
2149*4882a593Smuzhiyun PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
2150*4882a593Smuzhiyun {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G200_PCI,
2151*4882a593Smuzhiyun PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
2152*4882a593Smuzhiyun {PCI_VENDOR_ID_MATROX, 0x0532,
2153*4882a593Smuzhiyun PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
2154*4882a593Smuzhiyun {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G200_AGP,
2155*4882a593Smuzhiyun PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
2156*4882a593Smuzhiyun {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G400,
2157*4882a593Smuzhiyun PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
2158*4882a593Smuzhiyun {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G550,
2159*4882a593Smuzhiyun PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
2160*4882a593Smuzhiyun #endif
2161*4882a593Smuzhiyun {0, 0,
2162*4882a593Smuzhiyun 0, 0, 0, 0, 0}
2163*4882a593Smuzhiyun };
2164*4882a593Smuzhiyun
2165*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, matroxfb_devices);
2166*4882a593Smuzhiyun
2167*4882a593Smuzhiyun
2168*4882a593Smuzhiyun static struct pci_driver matroxfb_driver = {
2169*4882a593Smuzhiyun .name = "matroxfb",
2170*4882a593Smuzhiyun .id_table = matroxfb_devices,
2171*4882a593Smuzhiyun .probe = matroxfb_probe,
2172*4882a593Smuzhiyun .remove = pci_remove_matrox,
2173*4882a593Smuzhiyun };
2174*4882a593Smuzhiyun
2175*4882a593Smuzhiyun /* **************************** init-time only **************************** */
2176*4882a593Smuzhiyun
2177*4882a593Smuzhiyun #define RSResolution(X) ((X) & 0x0F)
2178*4882a593Smuzhiyun #define RS640x400 1
2179*4882a593Smuzhiyun #define RS640x480 2
2180*4882a593Smuzhiyun #define RS800x600 3
2181*4882a593Smuzhiyun #define RS1024x768 4
2182*4882a593Smuzhiyun #define RS1280x1024 5
2183*4882a593Smuzhiyun #define RS1600x1200 6
2184*4882a593Smuzhiyun #define RS768x576 7
2185*4882a593Smuzhiyun #define RS960x720 8
2186*4882a593Smuzhiyun #define RS1152x864 9
2187*4882a593Smuzhiyun #define RS1408x1056 10
2188*4882a593Smuzhiyun #define RS640x350 11
2189*4882a593Smuzhiyun #define RS1056x344 12 /* 132 x 43 text */
2190*4882a593Smuzhiyun #define RS1056x400 13 /* 132 x 50 text */
2191*4882a593Smuzhiyun #define RS1056x480 14 /* 132 x 60 text */
2192*4882a593Smuzhiyun #define RSNoxNo 15
2193*4882a593Smuzhiyun /* 10-FF */
2194*4882a593Smuzhiyun static struct { int xres, yres, left, right, upper, lower, hslen, vslen, vfreq; } timmings[] __initdata = {
2195*4882a593Smuzhiyun { 640, 400, 48, 16, 39, 8, 96, 2, 70 },
2196*4882a593Smuzhiyun { 640, 480, 48, 16, 33, 10, 96, 2, 60 },
2197*4882a593Smuzhiyun { 800, 600, 144, 24, 28, 8, 112, 6, 60 },
2198*4882a593Smuzhiyun { 1024, 768, 160, 32, 30, 4, 128, 4, 60 },
2199*4882a593Smuzhiyun { 1280, 1024, 224, 32, 32, 4, 136, 4, 60 },
2200*4882a593Smuzhiyun { 1600, 1200, 272, 48, 32, 5, 152, 5, 60 },
2201*4882a593Smuzhiyun { 768, 576, 144, 16, 28, 6, 112, 4, 60 },
2202*4882a593Smuzhiyun { 960, 720, 144, 24, 28, 8, 112, 4, 60 },
2203*4882a593Smuzhiyun { 1152, 864, 192, 32, 30, 4, 128, 4, 60 },
2204*4882a593Smuzhiyun { 1408, 1056, 256, 40, 32, 5, 144, 5, 60 },
2205*4882a593Smuzhiyun { 640, 350, 48, 16, 39, 8, 96, 2, 70 },
2206*4882a593Smuzhiyun { 1056, 344, 96, 24, 59, 44, 160, 2, 70 },
2207*4882a593Smuzhiyun { 1056, 400, 96, 24, 39, 8, 160, 2, 70 },
2208*4882a593Smuzhiyun { 1056, 480, 96, 24, 36, 12, 160, 3, 60 },
2209*4882a593Smuzhiyun { 0, 0, ~0, ~0, ~0, ~0, 0, 0, 0 }
2210*4882a593Smuzhiyun };
2211*4882a593Smuzhiyun
2212*4882a593Smuzhiyun #define RSCreate(X,Y) ((X) | ((Y) << 8))
2213*4882a593Smuzhiyun static struct { unsigned int vesa; unsigned int info; } *RSptr, vesamap[] __initdata = {
2214*4882a593Smuzhiyun /* default must be first */
2215*4882a593Smuzhiyun { ~0, RSCreate(RSNoxNo, RS8bpp ) },
2216*4882a593Smuzhiyun { 0x101, RSCreate(RS640x480, RS8bpp ) },
2217*4882a593Smuzhiyun { 0x100, RSCreate(RS640x400, RS8bpp ) },
2218*4882a593Smuzhiyun { 0x180, RSCreate(RS768x576, RS8bpp ) },
2219*4882a593Smuzhiyun { 0x103, RSCreate(RS800x600, RS8bpp ) },
2220*4882a593Smuzhiyun { 0x188, RSCreate(RS960x720, RS8bpp ) },
2221*4882a593Smuzhiyun { 0x105, RSCreate(RS1024x768, RS8bpp ) },
2222*4882a593Smuzhiyun { 0x190, RSCreate(RS1152x864, RS8bpp ) },
2223*4882a593Smuzhiyun { 0x107, RSCreate(RS1280x1024, RS8bpp ) },
2224*4882a593Smuzhiyun { 0x198, RSCreate(RS1408x1056, RS8bpp ) },
2225*4882a593Smuzhiyun { 0x11C, RSCreate(RS1600x1200, RS8bpp ) },
2226*4882a593Smuzhiyun { 0x110, RSCreate(RS640x480, RS15bpp) },
2227*4882a593Smuzhiyun { 0x181, RSCreate(RS768x576, RS15bpp) },
2228*4882a593Smuzhiyun { 0x113, RSCreate(RS800x600, RS15bpp) },
2229*4882a593Smuzhiyun { 0x189, RSCreate(RS960x720, RS15bpp) },
2230*4882a593Smuzhiyun { 0x116, RSCreate(RS1024x768, RS15bpp) },
2231*4882a593Smuzhiyun { 0x191, RSCreate(RS1152x864, RS15bpp) },
2232*4882a593Smuzhiyun { 0x119, RSCreate(RS1280x1024, RS15bpp) },
2233*4882a593Smuzhiyun { 0x199, RSCreate(RS1408x1056, RS15bpp) },
2234*4882a593Smuzhiyun { 0x11D, RSCreate(RS1600x1200, RS15bpp) },
2235*4882a593Smuzhiyun { 0x111, RSCreate(RS640x480, RS16bpp) },
2236*4882a593Smuzhiyun { 0x182, RSCreate(RS768x576, RS16bpp) },
2237*4882a593Smuzhiyun { 0x114, RSCreate(RS800x600, RS16bpp) },
2238*4882a593Smuzhiyun { 0x18A, RSCreate(RS960x720, RS16bpp) },
2239*4882a593Smuzhiyun { 0x117, RSCreate(RS1024x768, RS16bpp) },
2240*4882a593Smuzhiyun { 0x192, RSCreate(RS1152x864, RS16bpp) },
2241*4882a593Smuzhiyun { 0x11A, RSCreate(RS1280x1024, RS16bpp) },
2242*4882a593Smuzhiyun { 0x19A, RSCreate(RS1408x1056, RS16bpp) },
2243*4882a593Smuzhiyun { 0x11E, RSCreate(RS1600x1200, RS16bpp) },
2244*4882a593Smuzhiyun { 0x1B2, RSCreate(RS640x480, RS24bpp) },
2245*4882a593Smuzhiyun { 0x184, RSCreate(RS768x576, RS24bpp) },
2246*4882a593Smuzhiyun { 0x1B5, RSCreate(RS800x600, RS24bpp) },
2247*4882a593Smuzhiyun { 0x18C, RSCreate(RS960x720, RS24bpp) },
2248*4882a593Smuzhiyun { 0x1B8, RSCreate(RS1024x768, RS24bpp) },
2249*4882a593Smuzhiyun { 0x194, RSCreate(RS1152x864, RS24bpp) },
2250*4882a593Smuzhiyun { 0x1BB, RSCreate(RS1280x1024, RS24bpp) },
2251*4882a593Smuzhiyun { 0x19C, RSCreate(RS1408x1056, RS24bpp) },
2252*4882a593Smuzhiyun { 0x1BF, RSCreate(RS1600x1200, RS24bpp) },
2253*4882a593Smuzhiyun { 0x112, RSCreate(RS640x480, RS32bpp) },
2254*4882a593Smuzhiyun { 0x183, RSCreate(RS768x576, RS32bpp) },
2255*4882a593Smuzhiyun { 0x115, RSCreate(RS800x600, RS32bpp) },
2256*4882a593Smuzhiyun { 0x18B, RSCreate(RS960x720, RS32bpp) },
2257*4882a593Smuzhiyun { 0x118, RSCreate(RS1024x768, RS32bpp) },
2258*4882a593Smuzhiyun { 0x193, RSCreate(RS1152x864, RS32bpp) },
2259*4882a593Smuzhiyun { 0x11B, RSCreate(RS1280x1024, RS32bpp) },
2260*4882a593Smuzhiyun { 0x19B, RSCreate(RS1408x1056, RS32bpp) },
2261*4882a593Smuzhiyun { 0x11F, RSCreate(RS1600x1200, RS32bpp) },
2262*4882a593Smuzhiyun { 0x010, RSCreate(RS640x350, RS4bpp ) },
2263*4882a593Smuzhiyun { 0x012, RSCreate(RS640x480, RS4bpp ) },
2264*4882a593Smuzhiyun { 0x102, RSCreate(RS800x600, RS4bpp ) },
2265*4882a593Smuzhiyun { 0x104, RSCreate(RS1024x768, RS4bpp ) },
2266*4882a593Smuzhiyun { 0x106, RSCreate(RS1280x1024, RS4bpp ) },
2267*4882a593Smuzhiyun { 0, 0 }};
2268*4882a593Smuzhiyun
matroxfb_init_params(void)2269*4882a593Smuzhiyun static void __init matroxfb_init_params(void) {
2270*4882a593Smuzhiyun /* fh from kHz to Hz */
2271*4882a593Smuzhiyun if (fh < 1000)
2272*4882a593Smuzhiyun fh *= 1000; /* 1kHz minimum */
2273*4882a593Smuzhiyun /* maxclk */
2274*4882a593Smuzhiyun if (maxclk < 1000) maxclk *= 1000; /* kHz -> Hz, MHz -> kHz */
2275*4882a593Smuzhiyun if (maxclk < 1000000) maxclk *= 1000; /* kHz -> Hz, 1MHz minimum */
2276*4882a593Smuzhiyun /* fix VESA number */
2277*4882a593Smuzhiyun if (vesa != ~0)
2278*4882a593Smuzhiyun vesa &= 0x1DFF; /* mask out clearscreen, acceleration and so on */
2279*4882a593Smuzhiyun
2280*4882a593Smuzhiyun /* static settings */
2281*4882a593Smuzhiyun for (RSptr = vesamap; RSptr->vesa; RSptr++) {
2282*4882a593Smuzhiyun if (RSptr->vesa == vesa) break;
2283*4882a593Smuzhiyun }
2284*4882a593Smuzhiyun if (!RSptr->vesa) {
2285*4882a593Smuzhiyun printk(KERN_ERR "Invalid vesa mode 0x%04X\n", vesa);
2286*4882a593Smuzhiyun RSptr = vesamap;
2287*4882a593Smuzhiyun }
2288*4882a593Smuzhiyun {
2289*4882a593Smuzhiyun int res = RSResolution(RSptr->info)-1;
2290*4882a593Smuzhiyun if (left == ~0)
2291*4882a593Smuzhiyun left = timmings[res].left;
2292*4882a593Smuzhiyun if (!xres)
2293*4882a593Smuzhiyun xres = timmings[res].xres;
2294*4882a593Smuzhiyun if (right == ~0)
2295*4882a593Smuzhiyun right = timmings[res].right;
2296*4882a593Smuzhiyun if (!hslen)
2297*4882a593Smuzhiyun hslen = timmings[res].hslen;
2298*4882a593Smuzhiyun if (upper == ~0)
2299*4882a593Smuzhiyun upper = timmings[res].upper;
2300*4882a593Smuzhiyun if (!yres)
2301*4882a593Smuzhiyun yres = timmings[res].yres;
2302*4882a593Smuzhiyun if (lower == ~0)
2303*4882a593Smuzhiyun lower = timmings[res].lower;
2304*4882a593Smuzhiyun if (!vslen)
2305*4882a593Smuzhiyun vslen = timmings[res].vslen;
2306*4882a593Smuzhiyun if (!(fv||fh||maxclk||pixclock))
2307*4882a593Smuzhiyun fv = timmings[res].vfreq;
2308*4882a593Smuzhiyun if (depth == -1)
2309*4882a593Smuzhiyun depth = RSDepth(RSptr->info);
2310*4882a593Smuzhiyun }
2311*4882a593Smuzhiyun }
2312*4882a593Smuzhiyun
matrox_init(void)2313*4882a593Smuzhiyun static int __init matrox_init(void) {
2314*4882a593Smuzhiyun int err;
2315*4882a593Smuzhiyun
2316*4882a593Smuzhiyun matroxfb_init_params();
2317*4882a593Smuzhiyun err = pci_register_driver(&matroxfb_driver);
2318*4882a593Smuzhiyun dev = -1; /* accept all new devices... */
2319*4882a593Smuzhiyun return err;
2320*4882a593Smuzhiyun }
2321*4882a593Smuzhiyun
2322*4882a593Smuzhiyun /* **************************** exit-time only **************************** */
2323*4882a593Smuzhiyun
matrox_done(void)2324*4882a593Smuzhiyun static void __exit matrox_done(void) {
2325*4882a593Smuzhiyun pci_unregister_driver(&matroxfb_driver);
2326*4882a593Smuzhiyun }
2327*4882a593Smuzhiyun
2328*4882a593Smuzhiyun #ifndef MODULE
2329*4882a593Smuzhiyun
2330*4882a593Smuzhiyun /* ************************* init in-kernel code ************************** */
2331*4882a593Smuzhiyun
matroxfb_setup(char * options)2332*4882a593Smuzhiyun static int __init matroxfb_setup(char *options) {
2333*4882a593Smuzhiyun char *this_opt;
2334*4882a593Smuzhiyun
2335*4882a593Smuzhiyun DBG(__func__)
2336*4882a593Smuzhiyun
2337*4882a593Smuzhiyun if (!options || !*options)
2338*4882a593Smuzhiyun return 0;
2339*4882a593Smuzhiyun
2340*4882a593Smuzhiyun while ((this_opt = strsep(&options, ",")) != NULL) {
2341*4882a593Smuzhiyun if (!*this_opt) continue;
2342*4882a593Smuzhiyun
2343*4882a593Smuzhiyun dprintk("matroxfb_setup: option %s\n", this_opt);
2344*4882a593Smuzhiyun
2345*4882a593Smuzhiyun if (!strncmp(this_opt, "dev:", 4))
2346*4882a593Smuzhiyun dev = simple_strtoul(this_opt+4, NULL, 0);
2347*4882a593Smuzhiyun else if (!strncmp(this_opt, "depth:", 6)) {
2348*4882a593Smuzhiyun switch (simple_strtoul(this_opt+6, NULL, 0)) {
2349*4882a593Smuzhiyun case 0: depth = RSText; break;
2350*4882a593Smuzhiyun case 4: depth = RS4bpp; break;
2351*4882a593Smuzhiyun case 8: depth = RS8bpp; break;
2352*4882a593Smuzhiyun case 15:depth = RS15bpp; break;
2353*4882a593Smuzhiyun case 16:depth = RS16bpp; break;
2354*4882a593Smuzhiyun case 24:depth = RS24bpp; break;
2355*4882a593Smuzhiyun case 32:depth = RS32bpp; break;
2356*4882a593Smuzhiyun default:
2357*4882a593Smuzhiyun printk(KERN_ERR "matroxfb: unsupported color depth\n");
2358*4882a593Smuzhiyun }
2359*4882a593Smuzhiyun } else if (!strncmp(this_opt, "xres:", 5))
2360*4882a593Smuzhiyun xres = simple_strtoul(this_opt+5, NULL, 0);
2361*4882a593Smuzhiyun else if (!strncmp(this_opt, "yres:", 5))
2362*4882a593Smuzhiyun yres = simple_strtoul(this_opt+5, NULL, 0);
2363*4882a593Smuzhiyun else if (!strncmp(this_opt, "vslen:", 6))
2364*4882a593Smuzhiyun vslen = simple_strtoul(this_opt+6, NULL, 0);
2365*4882a593Smuzhiyun else if (!strncmp(this_opt, "hslen:", 6))
2366*4882a593Smuzhiyun hslen = simple_strtoul(this_opt+6, NULL, 0);
2367*4882a593Smuzhiyun else if (!strncmp(this_opt, "left:", 5))
2368*4882a593Smuzhiyun left = simple_strtoul(this_opt+5, NULL, 0);
2369*4882a593Smuzhiyun else if (!strncmp(this_opt, "right:", 6))
2370*4882a593Smuzhiyun right = simple_strtoul(this_opt+6, NULL, 0);
2371*4882a593Smuzhiyun else if (!strncmp(this_opt, "upper:", 6))
2372*4882a593Smuzhiyun upper = simple_strtoul(this_opt+6, NULL, 0);
2373*4882a593Smuzhiyun else if (!strncmp(this_opt, "lower:", 6))
2374*4882a593Smuzhiyun lower = simple_strtoul(this_opt+6, NULL, 0);
2375*4882a593Smuzhiyun else if (!strncmp(this_opt, "pixclock:", 9))
2376*4882a593Smuzhiyun pixclock = simple_strtoul(this_opt+9, NULL, 0);
2377*4882a593Smuzhiyun else if (!strncmp(this_opt, "sync:", 5))
2378*4882a593Smuzhiyun sync = simple_strtoul(this_opt+5, NULL, 0);
2379*4882a593Smuzhiyun else if (!strncmp(this_opt, "vesa:", 5))
2380*4882a593Smuzhiyun vesa = simple_strtoul(this_opt+5, NULL, 0);
2381*4882a593Smuzhiyun else if (!strncmp(this_opt, "maxclk:", 7))
2382*4882a593Smuzhiyun maxclk = simple_strtoul(this_opt+7, NULL, 0);
2383*4882a593Smuzhiyun else if (!strncmp(this_opt, "fh:", 3))
2384*4882a593Smuzhiyun fh = simple_strtoul(this_opt+3, NULL, 0);
2385*4882a593Smuzhiyun else if (!strncmp(this_opt, "fv:", 3))
2386*4882a593Smuzhiyun fv = simple_strtoul(this_opt+3, NULL, 0);
2387*4882a593Smuzhiyun else if (!strncmp(this_opt, "mem:", 4))
2388*4882a593Smuzhiyun mem = simple_strtoul(this_opt+4, NULL, 0);
2389*4882a593Smuzhiyun else if (!strncmp(this_opt, "mode:", 5))
2390*4882a593Smuzhiyun strlcpy(videomode, this_opt+5, sizeof(videomode));
2391*4882a593Smuzhiyun else if (!strncmp(this_opt, "outputs:", 8))
2392*4882a593Smuzhiyun strlcpy(outputs, this_opt+8, sizeof(outputs));
2393*4882a593Smuzhiyun else if (!strncmp(this_opt, "dfp:", 4)) {
2394*4882a593Smuzhiyun dfp_type = simple_strtoul(this_opt+4, NULL, 0);
2395*4882a593Smuzhiyun dfp = 1;
2396*4882a593Smuzhiyun }
2397*4882a593Smuzhiyun #ifdef CONFIG_PPC_PMAC
2398*4882a593Smuzhiyun else if (!strncmp(this_opt, "vmode:", 6)) {
2399*4882a593Smuzhiyun unsigned int vmode = simple_strtoul(this_opt+6, NULL, 0);
2400*4882a593Smuzhiyun if (vmode > 0 && vmode <= VMODE_MAX)
2401*4882a593Smuzhiyun default_vmode = vmode;
2402*4882a593Smuzhiyun } else if (!strncmp(this_opt, "cmode:", 6)) {
2403*4882a593Smuzhiyun unsigned int cmode = simple_strtoul(this_opt+6, NULL, 0);
2404*4882a593Smuzhiyun switch (cmode) {
2405*4882a593Smuzhiyun case 0:
2406*4882a593Smuzhiyun case 8:
2407*4882a593Smuzhiyun default_cmode = CMODE_8;
2408*4882a593Smuzhiyun break;
2409*4882a593Smuzhiyun case 15:
2410*4882a593Smuzhiyun case 16:
2411*4882a593Smuzhiyun default_cmode = CMODE_16;
2412*4882a593Smuzhiyun break;
2413*4882a593Smuzhiyun case 24:
2414*4882a593Smuzhiyun case 32:
2415*4882a593Smuzhiyun default_cmode = CMODE_32;
2416*4882a593Smuzhiyun break;
2417*4882a593Smuzhiyun }
2418*4882a593Smuzhiyun }
2419*4882a593Smuzhiyun #endif
2420*4882a593Smuzhiyun else if (!strcmp(this_opt, "disabled")) /* nodisabled does not exist */
2421*4882a593Smuzhiyun disabled = 1;
2422*4882a593Smuzhiyun else if (!strcmp(this_opt, "enabled")) /* noenabled does not exist */
2423*4882a593Smuzhiyun disabled = 0;
2424*4882a593Smuzhiyun else if (!strcmp(this_opt, "sgram")) /* nosgram == sdram */
2425*4882a593Smuzhiyun sgram = 1;
2426*4882a593Smuzhiyun else if (!strcmp(this_opt, "sdram"))
2427*4882a593Smuzhiyun sgram = 0;
2428*4882a593Smuzhiyun else if (!strncmp(this_opt, "memtype:", 8))
2429*4882a593Smuzhiyun memtype = simple_strtoul(this_opt+8, NULL, 0);
2430*4882a593Smuzhiyun else {
2431*4882a593Smuzhiyun int value = 1;
2432*4882a593Smuzhiyun
2433*4882a593Smuzhiyun if (!strncmp(this_opt, "no", 2)) {
2434*4882a593Smuzhiyun value = 0;
2435*4882a593Smuzhiyun this_opt += 2;
2436*4882a593Smuzhiyun }
2437*4882a593Smuzhiyun if (! strcmp(this_opt, "inverse"))
2438*4882a593Smuzhiyun inverse = value;
2439*4882a593Smuzhiyun else if (!strcmp(this_opt, "accel"))
2440*4882a593Smuzhiyun noaccel = !value;
2441*4882a593Smuzhiyun else if (!strcmp(this_opt, "pan"))
2442*4882a593Smuzhiyun nopan = !value;
2443*4882a593Smuzhiyun else if (!strcmp(this_opt, "pciretry"))
2444*4882a593Smuzhiyun no_pci_retry = !value;
2445*4882a593Smuzhiyun else if (!strcmp(this_opt, "vga"))
2446*4882a593Smuzhiyun novga = !value;
2447*4882a593Smuzhiyun else if (!strcmp(this_opt, "bios"))
2448*4882a593Smuzhiyun nobios = !value;
2449*4882a593Smuzhiyun else if (!strcmp(this_opt, "init"))
2450*4882a593Smuzhiyun noinit = !value;
2451*4882a593Smuzhiyun else if (!strcmp(this_opt, "mtrr"))
2452*4882a593Smuzhiyun mtrr = value;
2453*4882a593Smuzhiyun else if (!strcmp(this_opt, "inv24"))
2454*4882a593Smuzhiyun inv24 = value;
2455*4882a593Smuzhiyun else if (!strcmp(this_opt, "cross4MB"))
2456*4882a593Smuzhiyun cross4MB = value;
2457*4882a593Smuzhiyun else if (!strcmp(this_opt, "grayscale"))
2458*4882a593Smuzhiyun grayscale = value;
2459*4882a593Smuzhiyun else if (!strcmp(this_opt, "dfp"))
2460*4882a593Smuzhiyun dfp = value;
2461*4882a593Smuzhiyun else {
2462*4882a593Smuzhiyun strlcpy(videomode, this_opt, sizeof(videomode));
2463*4882a593Smuzhiyun }
2464*4882a593Smuzhiyun }
2465*4882a593Smuzhiyun }
2466*4882a593Smuzhiyun return 0;
2467*4882a593Smuzhiyun }
2468*4882a593Smuzhiyun
2469*4882a593Smuzhiyun static int __initdata initialized = 0;
2470*4882a593Smuzhiyun
matroxfb_init(void)2471*4882a593Smuzhiyun static int __init matroxfb_init(void)
2472*4882a593Smuzhiyun {
2473*4882a593Smuzhiyun char *option = NULL;
2474*4882a593Smuzhiyun int err = 0;
2475*4882a593Smuzhiyun
2476*4882a593Smuzhiyun DBG(__func__)
2477*4882a593Smuzhiyun
2478*4882a593Smuzhiyun if (fb_get_options("matroxfb", &option))
2479*4882a593Smuzhiyun return -ENODEV;
2480*4882a593Smuzhiyun matroxfb_setup(option);
2481*4882a593Smuzhiyun
2482*4882a593Smuzhiyun if (disabled)
2483*4882a593Smuzhiyun return -ENXIO;
2484*4882a593Smuzhiyun if (!initialized) {
2485*4882a593Smuzhiyun initialized = 1;
2486*4882a593Smuzhiyun err = matrox_init();
2487*4882a593Smuzhiyun }
2488*4882a593Smuzhiyun hotplug = 1;
2489*4882a593Smuzhiyun /* never return failure, user can hotplug matrox later... */
2490*4882a593Smuzhiyun return err;
2491*4882a593Smuzhiyun }
2492*4882a593Smuzhiyun
2493*4882a593Smuzhiyun module_init(matroxfb_init);
2494*4882a593Smuzhiyun
2495*4882a593Smuzhiyun #else
2496*4882a593Smuzhiyun
2497*4882a593Smuzhiyun /* *************************** init module code **************************** */
2498*4882a593Smuzhiyun
2499*4882a593Smuzhiyun MODULE_AUTHOR("(c) 1998-2002 Petr Vandrovec <vandrove@vc.cvut.cz>");
2500*4882a593Smuzhiyun MODULE_DESCRIPTION("Accelerated FBDev driver for Matrox Millennium/Mystique/G100/G200/G400/G450/G550");
2501*4882a593Smuzhiyun MODULE_LICENSE("GPL");
2502*4882a593Smuzhiyun
2503*4882a593Smuzhiyun module_param(mem, int, 0);
2504*4882a593Smuzhiyun MODULE_PARM_DESC(mem, "Size of available memory in MB, KB or B (2,4,8,12,16MB, default=autodetect)");
2505*4882a593Smuzhiyun module_param(disabled, int, 0);
2506*4882a593Smuzhiyun MODULE_PARM_DESC(disabled, "Disabled (0 or 1=disabled) (default=0)");
2507*4882a593Smuzhiyun module_param(noaccel, int, 0);
2508*4882a593Smuzhiyun MODULE_PARM_DESC(noaccel, "Do not use accelerating engine (0 or 1=disabled) (default=0)");
2509*4882a593Smuzhiyun module_param(nopan, int, 0);
2510*4882a593Smuzhiyun MODULE_PARM_DESC(nopan, "Disable pan on startup (0 or 1=disabled) (default=0)");
2511*4882a593Smuzhiyun module_param(no_pci_retry, int, 0);
2512*4882a593Smuzhiyun MODULE_PARM_DESC(no_pci_retry, "PCI retries enabled (0 or 1=disabled) (default=0)");
2513*4882a593Smuzhiyun module_param(novga, int, 0);
2514*4882a593Smuzhiyun MODULE_PARM_DESC(novga, "VGA I/O (0x3C0-0x3DF) disabled (0 or 1=disabled) (default=0)");
2515*4882a593Smuzhiyun module_param(nobios, int, 0);
2516*4882a593Smuzhiyun MODULE_PARM_DESC(nobios, "Disables ROM BIOS (0 or 1=disabled) (default=do not change BIOS state)");
2517*4882a593Smuzhiyun module_param(noinit, int, 0);
2518*4882a593Smuzhiyun MODULE_PARM_DESC(noinit, "Disables W/SG/SD-RAM and bus interface initialization (0 or 1=do not initialize) (default=0)");
2519*4882a593Smuzhiyun module_param(memtype, int, 0);
2520*4882a593Smuzhiyun MODULE_PARM_DESC(memtype, "Memory type for G200/G400 (see Documentation/fb/matroxfb.rst for explanation) (default=3 for G200, 0 for G400)");
2521*4882a593Smuzhiyun module_param(mtrr, int, 0);
2522*4882a593Smuzhiyun MODULE_PARM_DESC(mtrr, "This speeds up video memory accesses (0=disabled or 1) (default=1)");
2523*4882a593Smuzhiyun module_param(sgram, int, 0);
2524*4882a593Smuzhiyun MODULE_PARM_DESC(sgram, "Indicates that G100/G200/G400 has SGRAM memory (0=SDRAM, 1=SGRAM) (default=0)");
2525*4882a593Smuzhiyun module_param(inv24, int, 0);
2526*4882a593Smuzhiyun MODULE_PARM_DESC(inv24, "Inverts clock polarity for 24bpp and loop frequency > 100MHz (default=do not invert polarity)");
2527*4882a593Smuzhiyun module_param(inverse, int, 0);
2528*4882a593Smuzhiyun MODULE_PARM_DESC(inverse, "Inverse (0 or 1) (default=0)");
2529*4882a593Smuzhiyun module_param(dev, int, 0);
2530*4882a593Smuzhiyun MODULE_PARM_DESC(dev, "Multihead support, attach to device ID (0..N) (default=all working)");
2531*4882a593Smuzhiyun module_param(vesa, int, 0);
2532*4882a593Smuzhiyun MODULE_PARM_DESC(vesa, "Startup videomode (0x000-0x1FF) (default=0x101)");
2533*4882a593Smuzhiyun module_param(xres, int, 0);
2534*4882a593Smuzhiyun MODULE_PARM_DESC(xres, "Horizontal resolution (px), overrides xres from vesa (default=vesa)");
2535*4882a593Smuzhiyun module_param(yres, int, 0);
2536*4882a593Smuzhiyun MODULE_PARM_DESC(yres, "Vertical resolution (scans), overrides yres from vesa (default=vesa)");
2537*4882a593Smuzhiyun module_param(upper, int, 0);
2538*4882a593Smuzhiyun MODULE_PARM_DESC(upper, "Upper blank space (scans), overrides upper from vesa (default=vesa)");
2539*4882a593Smuzhiyun module_param(lower, int, 0);
2540*4882a593Smuzhiyun MODULE_PARM_DESC(lower, "Lower blank space (scans), overrides lower from vesa (default=vesa)");
2541*4882a593Smuzhiyun module_param(vslen, int, 0);
2542*4882a593Smuzhiyun MODULE_PARM_DESC(vslen, "Vertical sync length (scans), overrides lower from vesa (default=vesa)");
2543*4882a593Smuzhiyun module_param(left, int, 0);
2544*4882a593Smuzhiyun MODULE_PARM_DESC(left, "Left blank space (px), overrides left from vesa (default=vesa)");
2545*4882a593Smuzhiyun module_param(right, int, 0);
2546*4882a593Smuzhiyun MODULE_PARM_DESC(right, "Right blank space (px), overrides right from vesa (default=vesa)");
2547*4882a593Smuzhiyun module_param(hslen, int, 0);
2548*4882a593Smuzhiyun MODULE_PARM_DESC(hslen, "Horizontal sync length (px), overrides hslen from vesa (default=vesa)");
2549*4882a593Smuzhiyun module_param(pixclock, int, 0);
2550*4882a593Smuzhiyun MODULE_PARM_DESC(pixclock, "Pixelclock (ns), overrides pixclock from vesa (default=vesa)");
2551*4882a593Smuzhiyun module_param(sync, int, 0);
2552*4882a593Smuzhiyun MODULE_PARM_DESC(sync, "Sync polarity, overrides sync from vesa (default=vesa)");
2553*4882a593Smuzhiyun module_param(depth, int, 0);
2554*4882a593Smuzhiyun MODULE_PARM_DESC(depth, "Color depth (0=text,8,15,16,24,32) (default=vesa)");
2555*4882a593Smuzhiyun module_param(maxclk, int, 0);
2556*4882a593Smuzhiyun MODULE_PARM_DESC(maxclk, "Startup maximal clock, 0-999MHz, 1000-999999kHz, 1000000-INF Hz");
2557*4882a593Smuzhiyun module_param(fh, int, 0);
2558*4882a593Smuzhiyun MODULE_PARM_DESC(fh, "Startup horizontal frequency, 0-999kHz, 1000-INF Hz");
2559*4882a593Smuzhiyun module_param(fv, int, 0);
2560*4882a593Smuzhiyun MODULE_PARM_DESC(fv, "Startup vertical frequency, 0-INF Hz\n"
2561*4882a593Smuzhiyun "You should specify \"fv:max_monitor_vsync,fh:max_monitor_hsync,maxclk:max_monitor_dotclock\"");
2562*4882a593Smuzhiyun module_param(grayscale, int, 0);
2563*4882a593Smuzhiyun MODULE_PARM_DESC(grayscale, "Sets display into grayscale. Works perfectly with paletized videomode (4, 8bpp), some limitations apply to 16, 24 and 32bpp videomodes (default=nograyscale)");
2564*4882a593Smuzhiyun module_param(cross4MB, int, 0);
2565*4882a593Smuzhiyun MODULE_PARM_DESC(cross4MB, "Specifies that 4MB boundary can be in middle of line. (default=autodetected)");
2566*4882a593Smuzhiyun module_param(dfp, int, 0);
2567*4882a593Smuzhiyun MODULE_PARM_DESC(dfp, "Specifies whether to use digital flat panel interface of G200/G400 (0 or 1) (default=0)");
2568*4882a593Smuzhiyun module_param(dfp_type, int, 0);
2569*4882a593Smuzhiyun MODULE_PARM_DESC(dfp_type, "Specifies DFP interface type (0 to 255) (default=read from hardware)");
2570*4882a593Smuzhiyun module_param_string(outputs, outputs, sizeof(outputs), 0);
2571*4882a593Smuzhiyun MODULE_PARM_DESC(outputs, "Specifies which CRTC is mapped to which output (string of up to three letters, consisting of 0 (disabled), 1 (CRTC1), 2 (CRTC2)) (default=111 for Gx50, 101 for G200/G400 with DFP, and 100 for all other devices)");
2572*4882a593Smuzhiyun #ifdef CONFIG_PPC_PMAC
2573*4882a593Smuzhiyun module_param_named(vmode, default_vmode, int, 0);
2574*4882a593Smuzhiyun MODULE_PARM_DESC(vmode, "Specify the vmode mode number that should be used (640x480 default)");
2575*4882a593Smuzhiyun module_param_named(cmode, default_cmode, int, 0);
2576*4882a593Smuzhiyun MODULE_PARM_DESC(cmode, "Specify the video depth that should be used (8bit default)");
2577*4882a593Smuzhiyun #endif
2578*4882a593Smuzhiyun
init_module(void)2579*4882a593Smuzhiyun int __init init_module(void){
2580*4882a593Smuzhiyun
2581*4882a593Smuzhiyun DBG(__func__)
2582*4882a593Smuzhiyun
2583*4882a593Smuzhiyun if (disabled)
2584*4882a593Smuzhiyun return -ENXIO;
2585*4882a593Smuzhiyun
2586*4882a593Smuzhiyun if (depth == 0)
2587*4882a593Smuzhiyun depth = RSText;
2588*4882a593Smuzhiyun else if (depth == 4)
2589*4882a593Smuzhiyun depth = RS4bpp;
2590*4882a593Smuzhiyun else if (depth == 8)
2591*4882a593Smuzhiyun depth = RS8bpp;
2592*4882a593Smuzhiyun else if (depth == 15)
2593*4882a593Smuzhiyun depth = RS15bpp;
2594*4882a593Smuzhiyun else if (depth == 16)
2595*4882a593Smuzhiyun depth = RS16bpp;
2596*4882a593Smuzhiyun else if (depth == 24)
2597*4882a593Smuzhiyun depth = RS24bpp;
2598*4882a593Smuzhiyun else if (depth == 32)
2599*4882a593Smuzhiyun depth = RS32bpp;
2600*4882a593Smuzhiyun else if (depth != -1) {
2601*4882a593Smuzhiyun printk(KERN_ERR "matroxfb: depth %d is not supported, using default\n", depth);
2602*4882a593Smuzhiyun depth = -1;
2603*4882a593Smuzhiyun }
2604*4882a593Smuzhiyun matrox_init();
2605*4882a593Smuzhiyun /* never return failure; user can hotplug matrox later... */
2606*4882a593Smuzhiyun return 0;
2607*4882a593Smuzhiyun }
2608*4882a593Smuzhiyun #endif /* MODULE */
2609*4882a593Smuzhiyun
2610*4882a593Smuzhiyun module_exit(matrox_done);
2611*4882a593Smuzhiyun EXPORT_SYMBOL(matroxfb_register_driver);
2612*4882a593Smuzhiyun EXPORT_SYMBOL(matroxfb_unregister_driver);
2613*4882a593Smuzhiyun EXPORT_SYMBOL(matroxfb_wait_for_sync);
2614*4882a593Smuzhiyun EXPORT_SYMBOL(matroxfb_enable_irq);
2615*4882a593Smuzhiyun
2616*4882a593Smuzhiyun /*
2617*4882a593Smuzhiyun * Overrides for Emacs so that we follow Linus's tabbing style.
2618*4882a593Smuzhiyun * ---------------------------------------------------------------------------
2619*4882a593Smuzhiyun * Local variables:
2620*4882a593Smuzhiyun * c-basic-offset: 8
2621*4882a593Smuzhiyun * End:
2622*4882a593Smuzhiyun */
2623*4882a593Smuzhiyun
2624