xref: /OK3568_Linux_fs/kernel/drivers/video/fbdev/matrox/matroxfb_Ti3026.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Hardware accelerated Matrox Millennium I, II, Mystique, G100, G200 and G400
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * (c) 1998-2002 Petr Vandrovec <vandrove@vc.cvut.cz>
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * Portions Copyright (c) 2001 Matrox Graphics Inc.
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  * Version: 1.65 2002/08/14
11*4882a593Smuzhiyun  *
12*4882a593Smuzhiyun  * MTRR stuff: 1998 Tom Rini <trini@kernel.crashing.org>
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  * Contributors: "menion?" <menion@mindless.com>
15*4882a593Smuzhiyun  *                     Betatesting, fixes, ideas
16*4882a593Smuzhiyun  *
17*4882a593Smuzhiyun  *               "Kurt Garloff" <garloff@suse.de>
18*4882a593Smuzhiyun  *                     Betatesting, fixes, ideas, videomodes, videomodes timmings
19*4882a593Smuzhiyun  *
20*4882a593Smuzhiyun  *               "Tom Rini" <trini@kernel.crashing.org>
21*4882a593Smuzhiyun  *                     MTRR stuff, PPC cleanups, betatesting, fixes, ideas
22*4882a593Smuzhiyun  *
23*4882a593Smuzhiyun  *               "Bibek Sahu" <scorpio@dodds.net>
24*4882a593Smuzhiyun  *                     Access device through readb|w|l and write b|w|l
25*4882a593Smuzhiyun  *                     Extensive debugging stuff
26*4882a593Smuzhiyun  *
27*4882a593Smuzhiyun  *               "Daniel Haun" <haund@usa.net>
28*4882a593Smuzhiyun  *                     Testing, hardware cursor fixes
29*4882a593Smuzhiyun  *
30*4882a593Smuzhiyun  *               "Scott Wood" <sawst46+@pitt.edu>
31*4882a593Smuzhiyun  *                     Fixes
32*4882a593Smuzhiyun  *
33*4882a593Smuzhiyun  *               "Gerd Knorr" <kraxel@goldbach.isdn.cs.tu-berlin.de>
34*4882a593Smuzhiyun  *                     Betatesting
35*4882a593Smuzhiyun  *
36*4882a593Smuzhiyun  *               "Kelly French" <targon@hazmat.com>
37*4882a593Smuzhiyun  *               "Fernando Herrera" <fherrera@eurielec.etsit.upm.es>
38*4882a593Smuzhiyun  *                     Betatesting, bug reporting
39*4882a593Smuzhiyun  *
40*4882a593Smuzhiyun  *               "Pablo Bianucci" <pbian@pccp.com.ar>
41*4882a593Smuzhiyun  *                     Fixes, ideas, betatesting
42*4882a593Smuzhiyun  *
43*4882a593Smuzhiyun  *               "Inaky Perez Gonzalez" <inaky@peloncho.fis.ucm.es>
44*4882a593Smuzhiyun  *                     Fixes, enhandcements, ideas, betatesting
45*4882a593Smuzhiyun  *
46*4882a593Smuzhiyun  *               "Ryuichi Oikawa" <roikawa@rr.iiij4u.or.jp>
47*4882a593Smuzhiyun  *                     PPC betatesting, PPC support, backward compatibility
48*4882a593Smuzhiyun  *
49*4882a593Smuzhiyun  *               "Paul Womar" <Paul@pwomar.demon.co.uk>
50*4882a593Smuzhiyun  *               "Owen Waller" <O.Waller@ee.qub.ac.uk>
51*4882a593Smuzhiyun  *                     PPC betatesting
52*4882a593Smuzhiyun  *
53*4882a593Smuzhiyun  *               "Thomas Pornin" <pornin@bolet.ens.fr>
54*4882a593Smuzhiyun  *                     Alpha betatesting
55*4882a593Smuzhiyun  *
56*4882a593Smuzhiyun  *               "Pieter van Leuven" <pvl@iae.nl>
57*4882a593Smuzhiyun  *               "Ulf Jaenicke-Roessler" <ujr@physik.phy.tu-dresden.de>
58*4882a593Smuzhiyun  *                     G100 testing
59*4882a593Smuzhiyun  *
60*4882a593Smuzhiyun  *               "H. Peter Arvin" <hpa@transmeta.com>
61*4882a593Smuzhiyun  *                     Ideas
62*4882a593Smuzhiyun  *
63*4882a593Smuzhiyun  *               "Cort Dougan" <cort@cs.nmt.edu>
64*4882a593Smuzhiyun  *                     CHRP fixes and PReP cleanup
65*4882a593Smuzhiyun  *
66*4882a593Smuzhiyun  *               "Mark Vojkovich" <mvojkovi@ucsd.edu>
67*4882a593Smuzhiyun  *                     G400 support
68*4882a593Smuzhiyun  *
69*4882a593Smuzhiyun  * (following author is not in any relation with this code, but his code
70*4882a593Smuzhiyun  *  is included in this driver)
71*4882a593Smuzhiyun  *
72*4882a593Smuzhiyun  * Based on framebuffer driver for VBE 2.0 compliant graphic boards
73*4882a593Smuzhiyun  *     (c) 1998 Gerd Knorr <kraxel@cs.tu-berlin.de>
74*4882a593Smuzhiyun  *
75*4882a593Smuzhiyun  * (following author is not in any relation with this code, but his ideas
76*4882a593Smuzhiyun  *  were used when writing this driver)
77*4882a593Smuzhiyun  *
78*4882a593Smuzhiyun  *		 FreeVBE/AF (Matrox), "Shawn Hargreaves" <shawn@talula.demon.co.uk>
79*4882a593Smuzhiyun  *
80*4882a593Smuzhiyun  */
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun #include "matroxfb_Ti3026.h"
84*4882a593Smuzhiyun #include "matroxfb_misc.h"
85*4882a593Smuzhiyun #include "matroxfb_accel.h"
86*4882a593Smuzhiyun #include <linux/matroxfb.h>
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun #ifdef CONFIG_FB_MATROX_MILLENIUM
89*4882a593Smuzhiyun #define outTi3026 matroxfb_DAC_out
90*4882a593Smuzhiyun #define inTi3026 matroxfb_DAC_in
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun #define TVP3026_INDEX		0x00
93*4882a593Smuzhiyun #define TVP3026_PALWRADD	0x00
94*4882a593Smuzhiyun #define TVP3026_PALDATA		0x01
95*4882a593Smuzhiyun #define TVP3026_PIXRDMSK	0x02
96*4882a593Smuzhiyun #define TVP3026_PALRDADD	0x03
97*4882a593Smuzhiyun #define TVP3026_CURCOLWRADD	0x04
98*4882a593Smuzhiyun #define     TVP3026_CLOVERSCAN		0x00
99*4882a593Smuzhiyun #define     TVP3026_CLCOLOR0		0x01
100*4882a593Smuzhiyun #define     TVP3026_CLCOLOR1		0x02
101*4882a593Smuzhiyun #define     TVP3026_CLCOLOR2		0x03
102*4882a593Smuzhiyun #define TVP3026_CURCOLDATA	0x05
103*4882a593Smuzhiyun #define TVP3026_CURCOLRDADD	0x07
104*4882a593Smuzhiyun #define TVP3026_CURCTRL		0x09
105*4882a593Smuzhiyun #define TVP3026_X_DATAREG	0x0A
106*4882a593Smuzhiyun #define TVP3026_CURRAMDATA	0x0B
107*4882a593Smuzhiyun #define TVP3026_CURPOSXL	0x0C
108*4882a593Smuzhiyun #define TVP3026_CURPOSXH	0x0D
109*4882a593Smuzhiyun #define TVP3026_CURPOSYL	0x0E
110*4882a593Smuzhiyun #define TVP3026_CURPOSYH	0x0F
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun #define TVP3026_XSILICONREV	0x01
113*4882a593Smuzhiyun #define TVP3026_XCURCTRL	0x06
114*4882a593Smuzhiyun #define     TVP3026_XCURCTRL_DIS	0x00	/* transparent, transparent, transparent, transparent */
115*4882a593Smuzhiyun #define     TVP3026_XCURCTRL_3COLOR	0x01	/* transparent, 0, 1, 2 */
116*4882a593Smuzhiyun #define     TVP3026_XCURCTRL_XGA	0x02	/* 0, 1, transparent, complement */
117*4882a593Smuzhiyun #define     TVP3026_XCURCTRL_XWIN	0x03	/* transparent, transparent, 0, 1 */
118*4882a593Smuzhiyun #define     TVP3026_XCURCTRL_BLANK2048	0x00
119*4882a593Smuzhiyun #define     TVP3026_XCURCTRL_BLANK4096	0x10
120*4882a593Smuzhiyun #define     TVP3026_XCURCTRL_INTERLACED	0x20
121*4882a593Smuzhiyun #define     TVP3026_XCURCTRL_ODD	0x00 /* ext.signal ODD/\EVEN */
122*4882a593Smuzhiyun #define     TVP3026_XCURCTRL_EVEN	0x40 /* ext.signal EVEN/\ODD */
123*4882a593Smuzhiyun #define     TVP3026_XCURCTRL_INDIRECT	0x00
124*4882a593Smuzhiyun #define     TVP3026_XCURCTRL_DIRECT	0x80
125*4882a593Smuzhiyun #define TVP3026_XLATCHCTRL	0x0F
126*4882a593Smuzhiyun #define     TVP3026_XLATCHCTRL_1_1	0x06
127*4882a593Smuzhiyun #define     TVP3026_XLATCHCTRL_2_1	0x07
128*4882a593Smuzhiyun #define     TVP3026_XLATCHCTRL_4_1	0x06
129*4882a593Smuzhiyun #define     TVP3026_XLATCHCTRL_8_1	0x06
130*4882a593Smuzhiyun #define     TVP3026_XLATCHCTRL_16_1	0x06
131*4882a593Smuzhiyun #define     TVP3026A_XLATCHCTRL_4_3	0x06	/* ??? do not understand... but it works... !!! */
132*4882a593Smuzhiyun #define     TVP3026A_XLATCHCTRL_8_3	0x07
133*4882a593Smuzhiyun #define     TVP3026B_XLATCHCTRL_4_3	0x08
134*4882a593Smuzhiyun #define     TVP3026B_XLATCHCTRL_8_3	0x06	/* ??? do not understand... but it works... !!! */
135*4882a593Smuzhiyun #define TVP3026_XTRUECOLORCTRL	0x18
136*4882a593Smuzhiyun #define     TVP3026_XTRUECOLORCTRL_VRAM_SHIFT_ACCEL	0x00
137*4882a593Smuzhiyun #define     TVP3026_XTRUECOLORCTRL_VRAM_SHIFT_TVP	0x20
138*4882a593Smuzhiyun #define     TVP3026_XTRUECOLORCTRL_PSEUDOCOLOR		0x80
139*4882a593Smuzhiyun #define     TVP3026_XTRUECOLORCTRL_TRUECOLOR		0x40 /* paletized */
140*4882a593Smuzhiyun #define     TVP3026_XTRUECOLORCTRL_DIRECTCOLOR		0x00
141*4882a593Smuzhiyun #define     TVP3026_XTRUECOLORCTRL_24_ALTERNATE		0x08 /* 5:4/5:2 instead of 4:3/8:3 */
142*4882a593Smuzhiyun #define     TVP3026_XTRUECOLORCTRL_RGB_888		0x16 /* 4:3/8:3 (or 5:4/5:2) */
143*4882a593Smuzhiyun #define	    TVP3026_XTRUECOLORCTRL_BGR_888		0x17
144*4882a593Smuzhiyun #define     TVP3026_XTRUECOLORCTRL_ORGB_8888		0x06
145*4882a593Smuzhiyun #define     TVP3026_XTRUECOLORCTRL_BGRO_8888		0x07
146*4882a593Smuzhiyun #define     TVP3026_XTRUECOLORCTRL_RGB_565		0x05
147*4882a593Smuzhiyun #define     TVP3026_XTRUECOLORCTRL_ORGB_1555		0x04
148*4882a593Smuzhiyun #define     TVP3026_XTRUECOLORCTRL_RGB_664		0x03
149*4882a593Smuzhiyun #define     TVP3026_XTRUECOLORCTRL_RGBO_4444		0x01
150*4882a593Smuzhiyun #define TVP3026_XMUXCTRL	0x19
151*4882a593Smuzhiyun #define     TVP3026_XMUXCTRL_MEMORY_8BIT			0x01 /* - */
152*4882a593Smuzhiyun #define     TVP3026_XMUXCTRL_MEMORY_16BIT			0x02 /* - */
153*4882a593Smuzhiyun #define     TVP3026_XMUXCTRL_MEMORY_32BIT			0x03 /* 2MB RAM, 512K * 4 */
154*4882a593Smuzhiyun #define     TVP3026_XMUXCTRL_MEMORY_64BIT			0x04 /* >2MB RAM, 512K * 8 & more */
155*4882a593Smuzhiyun #define     TVP3026_XMUXCTRL_PIXEL_4BIT				0x40 /* L0,H0,L1,H1... */
156*4882a593Smuzhiyun #define     TVP3026_XMUXCTRL_PIXEL_4BIT_SWAPPED			0x60 /* H0,L0,H1,L1... */
157*4882a593Smuzhiyun #define     TVP3026_XMUXCTRL_PIXEL_8BIT				0x48
158*4882a593Smuzhiyun #define     TVP3026_XMUXCTRL_PIXEL_16BIT			0x50
159*4882a593Smuzhiyun #define     TVP3026_XMUXCTRL_PIXEL_32BIT			0x58
160*4882a593Smuzhiyun #define     TVP3026_XMUXCTRL_VGA				0x98 /* VGA MEMORY, 8BIT PIXEL */
161*4882a593Smuzhiyun #define TVP3026_XCLKCTRL	0x1A
162*4882a593Smuzhiyun #define     TVP3026_XCLKCTRL_DIV1	0x00
163*4882a593Smuzhiyun #define     TVP3026_XCLKCTRL_DIV2	0x10
164*4882a593Smuzhiyun #define     TVP3026_XCLKCTRL_DIV4	0x20
165*4882a593Smuzhiyun #define     TVP3026_XCLKCTRL_DIV8	0x30
166*4882a593Smuzhiyun #define     TVP3026_XCLKCTRL_DIV16	0x40
167*4882a593Smuzhiyun #define     TVP3026_XCLKCTRL_DIV32	0x50
168*4882a593Smuzhiyun #define     TVP3026_XCLKCTRL_DIV64	0x60
169*4882a593Smuzhiyun #define     TVP3026_XCLKCTRL_CLKSTOPPED	0x70
170*4882a593Smuzhiyun #define     TVP3026_XCLKCTRL_SRC_CLK0	0x00
171*4882a593Smuzhiyun #define     TVP3026_XCLKCTRL_SRC_CLK1   0x01
172*4882a593Smuzhiyun #define     TVP3026_XCLKCTRL_SRC_CLK2	0x02	/* CLK2 is TTL source*/
173*4882a593Smuzhiyun #define     TVP3026_XCLKCTRL_SRC_NCLK2	0x03	/* not CLK2 is TTL source */
174*4882a593Smuzhiyun #define     TVP3026_XCLKCTRL_SRC_ECLK2	0x04	/* CLK2 and not CLK2 is ECL source */
175*4882a593Smuzhiyun #define     TVP3026_XCLKCTRL_SRC_PLL	0x05
176*4882a593Smuzhiyun #define     TVP3026_XCLKCTRL_SRC_DIS	0x06	/* disable & poweroff internal clock */
177*4882a593Smuzhiyun #define     TVP3026_XCLKCTRL_SRC_CLK0VGA 0x07
178*4882a593Smuzhiyun #define TVP3026_XPALETTEPAGE	0x1C
179*4882a593Smuzhiyun #define TVP3026_XGENCTRL	0x1D
180*4882a593Smuzhiyun #define     TVP3026_XGENCTRL_HSYNC_POS	0x00
181*4882a593Smuzhiyun #define     TVP3026_XGENCTRL_HSYNC_NEG	0x01
182*4882a593Smuzhiyun #define     TVP3026_XGENCTRL_VSYNC_POS	0x00
183*4882a593Smuzhiyun #define     TVP3026_XGENCTRL_VSYNC_NEG	0x02
184*4882a593Smuzhiyun #define     TVP3026_XGENCTRL_LITTLE_ENDIAN 0x00
185*4882a593Smuzhiyun #define     TVP3026_XGENCTRL_BIG_ENDIAN    0x08
186*4882a593Smuzhiyun #define     TVP3026_XGENCTRL_BLACK_0IRE		0x00
187*4882a593Smuzhiyun #define     TVP3026_XGENCTRL_BLACK_75IRE	0x10
188*4882a593Smuzhiyun #define     TVP3026_XGENCTRL_NO_SYNC_ON_GREEN	0x00
189*4882a593Smuzhiyun #define     TVP3026_XGENCTRL_SYNC_ON_GREEN	0x20
190*4882a593Smuzhiyun #define     TVP3026_XGENCTRL_OVERSCAN_DIS	0x00
191*4882a593Smuzhiyun #define     TVP3026_XGENCTRL_OVERSCAN_EN	0x40
192*4882a593Smuzhiyun #define TVP3026_XMISCCTRL	0x1E
193*4882a593Smuzhiyun #define     TVP3026_XMISCCTRL_DAC_PUP	0x00
194*4882a593Smuzhiyun #define     TVP3026_XMISCCTRL_DAC_PDOWN	0x01
195*4882a593Smuzhiyun #define     TVP3026_XMISCCTRL_DAC_EXT	0x00 /* or 8, bit 3 is ignored */
196*4882a593Smuzhiyun #define     TVP3026_XMISCCTRL_DAC_6BIT	0x04
197*4882a593Smuzhiyun #define     TVP3026_XMISCCTRL_DAC_8BIT	0x0C
198*4882a593Smuzhiyun #define     TVP3026_XMISCCTRL_PSEL_DIS	0x00
199*4882a593Smuzhiyun #define     TVP3026_XMISCCTRL_PSEL_EN	0x10
200*4882a593Smuzhiyun #define     TVP3026_XMISCCTRL_PSEL_LOW	0x00 /* PSEL high selects directcolor */
201*4882a593Smuzhiyun #define     TVP3026_XMISCCTRL_PSEL_HIGH 0x20 /* PSEL high selects truecolor or pseudocolor */
202*4882a593Smuzhiyun #define TVP3026_XGENIOCTRL	0x2A
203*4882a593Smuzhiyun #define TVP3026_XGENIODATA	0x2B
204*4882a593Smuzhiyun #define TVP3026_XPLLADDR	0x2C
205*4882a593Smuzhiyun #define     TVP3026_XPLLADDR_X(LOOP,MCLK,PIX) (((LOOP)<<4) | ((MCLK)<<2) | (PIX))
206*4882a593Smuzhiyun #define     TVP3026_XPLLDATA_N		0x00
207*4882a593Smuzhiyun #define     TVP3026_XPLLDATA_M		0x01
208*4882a593Smuzhiyun #define     TVP3026_XPLLDATA_P		0x02
209*4882a593Smuzhiyun #define     TVP3026_XPLLDATA_STAT	0x03
210*4882a593Smuzhiyun #define TVP3026_XPIXPLLDATA	0x2D
211*4882a593Smuzhiyun #define TVP3026_XMEMPLLDATA	0x2E
212*4882a593Smuzhiyun #define TVP3026_XLOOPPLLDATA	0x2F
213*4882a593Smuzhiyun #define TVP3026_XCOLKEYOVRMIN	0x30
214*4882a593Smuzhiyun #define TVP3026_XCOLKEYOVRMAX	0x31
215*4882a593Smuzhiyun #define TVP3026_XCOLKEYREDMIN	0x32
216*4882a593Smuzhiyun #define TVP3026_XCOLKEYREDMAX	0x33
217*4882a593Smuzhiyun #define TVP3026_XCOLKEYGREENMIN	0x34
218*4882a593Smuzhiyun #define TVP3026_XCOLKEYGREENMAX	0x35
219*4882a593Smuzhiyun #define TVP3026_XCOLKEYBLUEMIN	0x36
220*4882a593Smuzhiyun #define TVP3026_XCOLKEYBLUEMAX	0x37
221*4882a593Smuzhiyun #define TVP3026_XCOLKEYCTRL	0x38
222*4882a593Smuzhiyun #define     TVP3026_XCOLKEYCTRL_OVR_EN	0x01
223*4882a593Smuzhiyun #define     TVP3026_XCOLKEYCTRL_RED_EN	0x02
224*4882a593Smuzhiyun #define     TVP3026_XCOLKEYCTRL_GREEN_EN 0x04
225*4882a593Smuzhiyun #define     TVP3026_XCOLKEYCTRL_BLUE_EN	0x08
226*4882a593Smuzhiyun #define     TVP3026_XCOLKEYCTRL_NEGATE	0x10
227*4882a593Smuzhiyun #define     TVP3026_XCOLKEYCTRL_ZOOM1	0x00
228*4882a593Smuzhiyun #define     TVP3026_XCOLKEYCTRL_ZOOM2	0x20
229*4882a593Smuzhiyun #define     TVP3026_XCOLKEYCTRL_ZOOM4	0x40
230*4882a593Smuzhiyun #define     TVP3026_XCOLKEYCTRL_ZOOM8	0x60
231*4882a593Smuzhiyun #define     TVP3026_XCOLKEYCTRL_ZOOM16	0x80
232*4882a593Smuzhiyun #define     TVP3026_XCOLKEYCTRL_ZOOM32	0xA0
233*4882a593Smuzhiyun #define TVP3026_XMEMPLLCTRL	0x39
234*4882a593Smuzhiyun #define     TVP3026_XMEMPLLCTRL_DIV(X)	(((X)-1)>>1)	/* 2,4,6,8,10,12,14,16, division applied to LOOP PLL after divide by 2^P */
235*4882a593Smuzhiyun #define     TVP3026_XMEMPLLCTRL_STROBEMKC4	0x08
236*4882a593Smuzhiyun #define     TVP3026_XMEMPLLCTRL_MCLK_DOTCLOCK	0x00	/* MKC4 */
237*4882a593Smuzhiyun #define     TVP3026_XMEMPLLCTRL_MCLK_MCLKPLL	0x10	/* MKC4 */
238*4882a593Smuzhiyun #define     TVP3026_XMEMPLLCTRL_RCLK_PIXPLL	0x00
239*4882a593Smuzhiyun #define     TVP3026_XMEMPLLCTRL_RCLK_LOOPPLL	0x20
240*4882a593Smuzhiyun #define     TVP3026_XMEMPLLCTRL_RCLK_DOTDIVN	0x40	/* dot clock divided by loop pclk N prescaler */
241*4882a593Smuzhiyun #define TVP3026_XSENSETEST	0x3A
242*4882a593Smuzhiyun #define TVP3026_XTESTMODEDATA	0x3B
243*4882a593Smuzhiyun #define TVP3026_XCRCREML	0x3C
244*4882a593Smuzhiyun #define TVP3026_XCRCREMH	0x3D
245*4882a593Smuzhiyun #define TVP3026_XCRCBITSEL	0x3E
246*4882a593Smuzhiyun #define TVP3026_XID		0x3F
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun static const unsigned char DACseq[] =
249*4882a593Smuzhiyun { TVP3026_XLATCHCTRL, TVP3026_XTRUECOLORCTRL,
250*4882a593Smuzhiyun   TVP3026_XMUXCTRL, TVP3026_XCLKCTRL,
251*4882a593Smuzhiyun   TVP3026_XPALETTEPAGE,
252*4882a593Smuzhiyun   TVP3026_XGENCTRL,
253*4882a593Smuzhiyun   TVP3026_XMISCCTRL,
254*4882a593Smuzhiyun   TVP3026_XGENIOCTRL,
255*4882a593Smuzhiyun   TVP3026_XGENIODATA,
256*4882a593Smuzhiyun   TVP3026_XCOLKEYOVRMIN, TVP3026_XCOLKEYOVRMAX, TVP3026_XCOLKEYREDMIN, TVP3026_XCOLKEYREDMAX,
257*4882a593Smuzhiyun   TVP3026_XCOLKEYGREENMIN, TVP3026_XCOLKEYGREENMAX, TVP3026_XCOLKEYBLUEMIN, TVP3026_XCOLKEYBLUEMAX,
258*4882a593Smuzhiyun   TVP3026_XCOLKEYCTRL,
259*4882a593Smuzhiyun   TVP3026_XMEMPLLCTRL, TVP3026_XSENSETEST, TVP3026_XCURCTRL };
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun #define POS3026_XLATCHCTRL	0
262*4882a593Smuzhiyun #define POS3026_XTRUECOLORCTRL	1
263*4882a593Smuzhiyun #define POS3026_XMUXCTRL	2
264*4882a593Smuzhiyun #define POS3026_XCLKCTRL	3
265*4882a593Smuzhiyun #define POS3026_XGENCTRL	5
266*4882a593Smuzhiyun #define POS3026_XMISCCTRL	6
267*4882a593Smuzhiyun #define POS3026_XMEMPLLCTRL	18
268*4882a593Smuzhiyun #define POS3026_XCURCTRL	20
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun static const unsigned char MGADACbpp32[] =
271*4882a593Smuzhiyun { TVP3026_XLATCHCTRL_2_1, TVP3026_XTRUECOLORCTRL_DIRECTCOLOR | TVP3026_XTRUECOLORCTRL_ORGB_8888,
272*4882a593Smuzhiyun   0x00, TVP3026_XCLKCTRL_DIV1 | TVP3026_XCLKCTRL_SRC_PLL,
273*4882a593Smuzhiyun   0x00,
274*4882a593Smuzhiyun   TVP3026_XGENCTRL_HSYNC_POS | TVP3026_XGENCTRL_VSYNC_POS | TVP3026_XGENCTRL_LITTLE_ENDIAN | TVP3026_XGENCTRL_BLACK_0IRE | TVP3026_XGENCTRL_NO_SYNC_ON_GREEN | TVP3026_XGENCTRL_OVERSCAN_DIS,
275*4882a593Smuzhiyun   TVP3026_XMISCCTRL_DAC_PUP | TVP3026_XMISCCTRL_DAC_8BIT | TVP3026_XMISCCTRL_PSEL_DIS | TVP3026_XMISCCTRL_PSEL_HIGH,
276*4882a593Smuzhiyun   0x00,
277*4882a593Smuzhiyun   0x1E,
278*4882a593Smuzhiyun   0xFF, 0xFF, 0xFF, 0xFF,
279*4882a593Smuzhiyun   0xFF, 0xFF, 0xFF, 0xFF,
280*4882a593Smuzhiyun   TVP3026_XCOLKEYCTRL_ZOOM1,
281*4882a593Smuzhiyun   0x00, 0x00, TVP3026_XCURCTRL_DIS };
282*4882a593Smuzhiyun 
Ti3026_calcclock(const struct matrox_fb_info * minfo,unsigned int freq,unsigned int fmax,int * in,int * feed,int * post)283*4882a593Smuzhiyun static int Ti3026_calcclock(const struct matrox_fb_info *minfo,
284*4882a593Smuzhiyun 			    unsigned int freq, unsigned int fmax, int *in,
285*4882a593Smuzhiyun 			    int *feed, int *post)
286*4882a593Smuzhiyun {
287*4882a593Smuzhiyun 	unsigned int fvco;
288*4882a593Smuzhiyun 	unsigned int lin, lfeed, lpost;
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 	DBG(__func__)
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 	fvco = PLL_calcclock(minfo, freq, fmax, &lin, &lfeed, &lpost);
293*4882a593Smuzhiyun 	fvco >>= (*post = lpost);
294*4882a593Smuzhiyun 	*in = 64 - lin;
295*4882a593Smuzhiyun 	*feed = 64 - lfeed;
296*4882a593Smuzhiyun 	return fvco;
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun 
Ti3026_setpclk(struct matrox_fb_info * minfo,int clk)299*4882a593Smuzhiyun static int Ti3026_setpclk(struct matrox_fb_info *minfo, int clk)
300*4882a593Smuzhiyun {
301*4882a593Smuzhiyun 	unsigned int f_pll;
302*4882a593Smuzhiyun 	unsigned int pixfeed, pixin, pixpost;
303*4882a593Smuzhiyun 	struct matrox_hw_state *hw = &minfo->hw;
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 	DBG(__func__)
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	f_pll = Ti3026_calcclock(minfo, clk, minfo->max_pixel_clock, &pixin, &pixfeed, &pixpost);
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 	hw->DACclk[0] = pixin | 0xC0;
310*4882a593Smuzhiyun 	hw->DACclk[1] = pixfeed;
311*4882a593Smuzhiyun 	hw->DACclk[2] = pixpost | 0xB0;
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	{
314*4882a593Smuzhiyun 		unsigned int loopfeed, loopin, looppost, loopdiv, z;
315*4882a593Smuzhiyun 		unsigned int Bpp;
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 		Bpp = minfo->curr.final_bppShift;
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 		if (minfo->fbcon.var.bits_per_pixel == 24) {
320*4882a593Smuzhiyun 			loopfeed = 3;		/* set lm to any possible value */
321*4882a593Smuzhiyun 			loopin = 3 * 32 / Bpp;
322*4882a593Smuzhiyun 		} else {
323*4882a593Smuzhiyun 			loopfeed = 4;
324*4882a593Smuzhiyun 			loopin = 4 * 32 / Bpp;
325*4882a593Smuzhiyun 		}
326*4882a593Smuzhiyun 		z = (110000 * loopin) / (f_pll * loopfeed);
327*4882a593Smuzhiyun 		loopdiv = 0; /* div 2 */
328*4882a593Smuzhiyun 		if (z < 2)
329*4882a593Smuzhiyun 			looppost = 0;
330*4882a593Smuzhiyun 		else if (z < 4)
331*4882a593Smuzhiyun 			looppost = 1;
332*4882a593Smuzhiyun 		else if (z < 8)
333*4882a593Smuzhiyun 			looppost = 2;
334*4882a593Smuzhiyun 		else {
335*4882a593Smuzhiyun 			looppost = 3;
336*4882a593Smuzhiyun 			loopdiv = z/16;
337*4882a593Smuzhiyun 		}
338*4882a593Smuzhiyun 		if (minfo->fbcon.var.bits_per_pixel == 24) {
339*4882a593Smuzhiyun 			hw->DACclk[3] = ((65 - loopin) & 0x3F) | 0xC0;
340*4882a593Smuzhiyun 			hw->DACclk[4] = (65 - loopfeed) | 0x80;
341*4882a593Smuzhiyun 			if (minfo->accel.ramdac_rev > 0x20) {
342*4882a593Smuzhiyun 				if (isInterleave(minfo))
343*4882a593Smuzhiyun 					hw->DACreg[POS3026_XLATCHCTRL] = TVP3026B_XLATCHCTRL_8_3;
344*4882a593Smuzhiyun 				else {
345*4882a593Smuzhiyun 					hw->DACclk[4] &= ~0xC0;
346*4882a593Smuzhiyun 					hw->DACreg[POS3026_XLATCHCTRL] = TVP3026B_XLATCHCTRL_4_3;
347*4882a593Smuzhiyun 				}
348*4882a593Smuzhiyun 			} else {
349*4882a593Smuzhiyun 				if (isInterleave(minfo))
350*4882a593Smuzhiyun 					;	/* default... */
351*4882a593Smuzhiyun 				else {
352*4882a593Smuzhiyun 					hw->DACclk[4] ^= 0xC0;	/* change from 0x80 to 0x40 */
353*4882a593Smuzhiyun 					hw->DACreg[POS3026_XLATCHCTRL] = TVP3026A_XLATCHCTRL_4_3;
354*4882a593Smuzhiyun 				}
355*4882a593Smuzhiyun 			}
356*4882a593Smuzhiyun 			hw->DACclk[5] = looppost | 0xF8;
357*4882a593Smuzhiyun 			if (minfo->devflags.mga_24bpp_fix)
358*4882a593Smuzhiyun 				hw->DACclk[5] ^= 0x40;
359*4882a593Smuzhiyun 		} else {
360*4882a593Smuzhiyun 			hw->DACclk[3] = ((65 - loopin) & 0x3F) | 0xC0;
361*4882a593Smuzhiyun 			hw->DACclk[4] = 65 - loopfeed;
362*4882a593Smuzhiyun 			hw->DACclk[5] = looppost | 0xF0;
363*4882a593Smuzhiyun 		}
364*4882a593Smuzhiyun 		hw->DACreg[POS3026_XMEMPLLCTRL] = loopdiv | TVP3026_XMEMPLLCTRL_MCLK_MCLKPLL | TVP3026_XMEMPLLCTRL_RCLK_LOOPPLL;
365*4882a593Smuzhiyun 	}
366*4882a593Smuzhiyun 	return 0;
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun 
Ti3026_init(struct matrox_fb_info * minfo,struct my_timming * m)369*4882a593Smuzhiyun static int Ti3026_init(struct matrox_fb_info *minfo, struct my_timming *m)
370*4882a593Smuzhiyun {
371*4882a593Smuzhiyun 	u_int8_t muxctrl = isInterleave(minfo) ? TVP3026_XMUXCTRL_MEMORY_64BIT : TVP3026_XMUXCTRL_MEMORY_32BIT;
372*4882a593Smuzhiyun 	struct matrox_hw_state *hw = &minfo->hw;
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 	DBG(__func__)
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 	memcpy(hw->DACreg, MGADACbpp32, sizeof(MGADACbpp32));
377*4882a593Smuzhiyun 	switch (minfo->fbcon.var.bits_per_pixel) {
378*4882a593Smuzhiyun 		case 4:	hw->DACreg[POS3026_XLATCHCTRL] = TVP3026_XLATCHCTRL_16_1;	/* or _8_1, they are same */
379*4882a593Smuzhiyun 			hw->DACreg[POS3026_XTRUECOLORCTRL] = TVP3026_XTRUECOLORCTRL_PSEUDOCOLOR;
380*4882a593Smuzhiyun 			hw->DACreg[POS3026_XMUXCTRL] = muxctrl | TVP3026_XMUXCTRL_PIXEL_4BIT;
381*4882a593Smuzhiyun 			hw->DACreg[POS3026_XCLKCTRL] = TVP3026_XCLKCTRL_SRC_PLL | TVP3026_XCLKCTRL_DIV8;
382*4882a593Smuzhiyun 			hw->DACreg[POS3026_XMISCCTRL] = TVP3026_XMISCCTRL_DAC_PUP | TVP3026_XMISCCTRL_DAC_8BIT | TVP3026_XMISCCTRL_PSEL_DIS | TVP3026_XMISCCTRL_PSEL_LOW;
383*4882a593Smuzhiyun 			break;
384*4882a593Smuzhiyun 		case 8: hw->DACreg[POS3026_XLATCHCTRL] = TVP3026_XLATCHCTRL_8_1;	/* or _4_1, they are same */
385*4882a593Smuzhiyun 			hw->DACreg[POS3026_XTRUECOLORCTRL] = TVP3026_XTRUECOLORCTRL_PSEUDOCOLOR;
386*4882a593Smuzhiyun 			hw->DACreg[POS3026_XMUXCTRL] = muxctrl | TVP3026_XMUXCTRL_PIXEL_8BIT;
387*4882a593Smuzhiyun 			hw->DACreg[POS3026_XCLKCTRL] = TVP3026_XCLKCTRL_SRC_PLL | TVP3026_XCLKCTRL_DIV4;
388*4882a593Smuzhiyun 			hw->DACreg[POS3026_XMISCCTRL] = TVP3026_XMISCCTRL_DAC_PUP | TVP3026_XMISCCTRL_DAC_8BIT | TVP3026_XMISCCTRL_PSEL_DIS | TVP3026_XMISCCTRL_PSEL_LOW;
389*4882a593Smuzhiyun 			break;
390*4882a593Smuzhiyun 		case 16:
391*4882a593Smuzhiyun 			/* XLATCHCTRL should be _4_1 / _2_1... Why is not? (_2_1 is used every time) */
392*4882a593Smuzhiyun 			hw->DACreg[POS3026_XTRUECOLORCTRL] = (minfo->fbcon.var.green.length == 5) ? (TVP3026_XTRUECOLORCTRL_DIRECTCOLOR | TVP3026_XTRUECOLORCTRL_ORGB_1555) : (TVP3026_XTRUECOLORCTRL_DIRECTCOLOR | TVP3026_XTRUECOLORCTRL_RGB_565);
393*4882a593Smuzhiyun 			hw->DACreg[POS3026_XMUXCTRL] = muxctrl | TVP3026_XMUXCTRL_PIXEL_16BIT;
394*4882a593Smuzhiyun 			hw->DACreg[POS3026_XCLKCTRL] = TVP3026_XCLKCTRL_SRC_PLL | TVP3026_XCLKCTRL_DIV2;
395*4882a593Smuzhiyun 			break;
396*4882a593Smuzhiyun 		case 24:
397*4882a593Smuzhiyun 			/* XLATCHCTRL is: for (A) use _4_3 (?_8_3 is same? TBD), for (B) it is set in setpclk */
398*4882a593Smuzhiyun 			hw->DACreg[POS3026_XTRUECOLORCTRL] = TVP3026_XTRUECOLORCTRL_DIRECTCOLOR | TVP3026_XTRUECOLORCTRL_RGB_888;
399*4882a593Smuzhiyun 			hw->DACreg[POS3026_XMUXCTRL] = muxctrl | TVP3026_XMUXCTRL_PIXEL_32BIT;
400*4882a593Smuzhiyun 			hw->DACreg[POS3026_XCLKCTRL] = TVP3026_XCLKCTRL_SRC_PLL | TVP3026_XCLKCTRL_DIV4;
401*4882a593Smuzhiyun 			break;
402*4882a593Smuzhiyun 		case 32:
403*4882a593Smuzhiyun 			/* XLATCHCTRL should be _2_1 / _1_1... Why is not? (_2_1 is used every time) */
404*4882a593Smuzhiyun 			hw->DACreg[POS3026_XMUXCTRL] = muxctrl | TVP3026_XMUXCTRL_PIXEL_32BIT;
405*4882a593Smuzhiyun 			break;
406*4882a593Smuzhiyun 		default:
407*4882a593Smuzhiyun 			return 1;	/* TODO: failed */
408*4882a593Smuzhiyun 	}
409*4882a593Smuzhiyun 	if (matroxfb_vgaHWinit(minfo, m)) return 1;
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	/* set SYNC */
412*4882a593Smuzhiyun 	hw->MiscOutReg = 0xCB;
413*4882a593Smuzhiyun 	if (m->sync & FB_SYNC_HOR_HIGH_ACT)
414*4882a593Smuzhiyun 		hw->DACreg[POS3026_XGENCTRL] |= TVP3026_XGENCTRL_HSYNC_NEG;
415*4882a593Smuzhiyun 	if (m->sync & FB_SYNC_VERT_HIGH_ACT)
416*4882a593Smuzhiyun 		hw->DACreg[POS3026_XGENCTRL] |= TVP3026_XGENCTRL_VSYNC_NEG;
417*4882a593Smuzhiyun 	if (m->sync & FB_SYNC_ON_GREEN)
418*4882a593Smuzhiyun 		hw->DACreg[POS3026_XGENCTRL] |= TVP3026_XGENCTRL_SYNC_ON_GREEN;
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 	/* set DELAY */
421*4882a593Smuzhiyun 	if (minfo->video.len < 0x400000)
422*4882a593Smuzhiyun 		hw->CRTCEXT[3] |= 0x08;
423*4882a593Smuzhiyun 	else if (minfo->video.len > 0x400000)
424*4882a593Smuzhiyun 		hw->CRTCEXT[3] |= 0x10;
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 	/* set HWCURSOR */
427*4882a593Smuzhiyun 	if (m->interlaced) {
428*4882a593Smuzhiyun 		hw->DACreg[POS3026_XCURCTRL] |= TVP3026_XCURCTRL_INTERLACED;
429*4882a593Smuzhiyun 	}
430*4882a593Smuzhiyun 	if (m->HTotal >= 1536)
431*4882a593Smuzhiyun 		hw->DACreg[POS3026_XCURCTRL] |= TVP3026_XCURCTRL_BLANK4096;
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun 	/* set interleaving */
434*4882a593Smuzhiyun 	hw->MXoptionReg &= ~0x00001000;
435*4882a593Smuzhiyun 	if (isInterleave(minfo)) hw->MXoptionReg |= 0x00001000;
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	/* set DAC */
438*4882a593Smuzhiyun 	Ti3026_setpclk(minfo, m->pixclock);
439*4882a593Smuzhiyun 	return 0;
440*4882a593Smuzhiyun }
441*4882a593Smuzhiyun 
ti3026_setMCLK(struct matrox_fb_info * minfo,int fout)442*4882a593Smuzhiyun static void ti3026_setMCLK(struct matrox_fb_info *minfo, int fout)
443*4882a593Smuzhiyun {
444*4882a593Smuzhiyun 	unsigned int f_pll;
445*4882a593Smuzhiyun 	unsigned int pclk_m, pclk_n, pclk_p;
446*4882a593Smuzhiyun 	unsigned int mclk_m, mclk_n, mclk_p;
447*4882a593Smuzhiyun 	unsigned int rfhcnt, mclk_ctl;
448*4882a593Smuzhiyun 	int tmout;
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 	DBG(__func__)
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun 	f_pll = Ti3026_calcclock(minfo, fout, minfo->max_pixel_clock, &mclk_n, &mclk_m, &mclk_p);
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun 	/* save pclk */
455*4882a593Smuzhiyun 	outTi3026(minfo, TVP3026_XPLLADDR, 0xFC);
456*4882a593Smuzhiyun 	pclk_n = inTi3026(minfo, TVP3026_XPIXPLLDATA);
457*4882a593Smuzhiyun 	outTi3026(minfo, TVP3026_XPLLADDR, 0xFD);
458*4882a593Smuzhiyun 	pclk_m = inTi3026(minfo, TVP3026_XPIXPLLDATA);
459*4882a593Smuzhiyun 	outTi3026(minfo, TVP3026_XPLLADDR, 0xFE);
460*4882a593Smuzhiyun 	pclk_p = inTi3026(minfo, TVP3026_XPIXPLLDATA);
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun 	/* stop pclk */
463*4882a593Smuzhiyun 	outTi3026(minfo, TVP3026_XPLLADDR, 0xFE);
464*4882a593Smuzhiyun 	outTi3026(minfo, TVP3026_XPIXPLLDATA, 0x00);
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 	/* set pclk to new mclk */
467*4882a593Smuzhiyun 	outTi3026(minfo, TVP3026_XPLLADDR, 0xFC);
468*4882a593Smuzhiyun 	outTi3026(minfo, TVP3026_XPIXPLLDATA, mclk_n | 0xC0);
469*4882a593Smuzhiyun 	outTi3026(minfo, TVP3026_XPIXPLLDATA, mclk_m);
470*4882a593Smuzhiyun 	outTi3026(minfo, TVP3026_XPIXPLLDATA, mclk_p | 0xB0);
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 	/* wait for PLL to lock */
473*4882a593Smuzhiyun 	for (tmout = 500000; tmout; tmout--) {
474*4882a593Smuzhiyun 		if (inTi3026(minfo, TVP3026_XPIXPLLDATA) & 0x40)
475*4882a593Smuzhiyun 			break;
476*4882a593Smuzhiyun 		udelay(10);
477*4882a593Smuzhiyun 	}
478*4882a593Smuzhiyun 	if (!tmout)
479*4882a593Smuzhiyun 		printk(KERN_ERR "matroxfb: Temporary pixel PLL not locked after 5 secs\n");
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 	/* output pclk on mclk pin */
482*4882a593Smuzhiyun 	mclk_ctl = inTi3026(minfo, TVP3026_XMEMPLLCTRL);
483*4882a593Smuzhiyun 	outTi3026(minfo, TVP3026_XMEMPLLCTRL, mclk_ctl & 0xE7);
484*4882a593Smuzhiyun 	outTi3026(minfo, TVP3026_XMEMPLLCTRL, (mclk_ctl & 0xE7) | TVP3026_XMEMPLLCTRL_STROBEMKC4);
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 	/* stop MCLK */
487*4882a593Smuzhiyun 	outTi3026(minfo, TVP3026_XPLLADDR, 0xFB);
488*4882a593Smuzhiyun 	outTi3026(minfo, TVP3026_XMEMPLLDATA, 0x00);
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun 	/* set mclk to new freq */
491*4882a593Smuzhiyun 	outTi3026(minfo, TVP3026_XPLLADDR, 0xF3);
492*4882a593Smuzhiyun 	outTi3026(minfo, TVP3026_XMEMPLLDATA, mclk_n | 0xC0);
493*4882a593Smuzhiyun 	outTi3026(minfo, TVP3026_XMEMPLLDATA, mclk_m);
494*4882a593Smuzhiyun 	outTi3026(minfo, TVP3026_XMEMPLLDATA, mclk_p | 0xB0);
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun 	/* wait for PLL to lock */
497*4882a593Smuzhiyun 	for (tmout = 500000; tmout; tmout--) {
498*4882a593Smuzhiyun 		if (inTi3026(minfo, TVP3026_XMEMPLLDATA) & 0x40)
499*4882a593Smuzhiyun 			break;
500*4882a593Smuzhiyun 		udelay(10);
501*4882a593Smuzhiyun 	}
502*4882a593Smuzhiyun 	if (!tmout)
503*4882a593Smuzhiyun 		printk(KERN_ERR "matroxfb: Memory PLL not locked after 5 secs\n");
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun 	f_pll = f_pll * 333 / (10000 << mclk_p);
506*4882a593Smuzhiyun 	if (isMilleniumII(minfo)) {
507*4882a593Smuzhiyun 		rfhcnt = (f_pll - 128) / 256;
508*4882a593Smuzhiyun 		if (rfhcnt > 15)
509*4882a593Smuzhiyun 			rfhcnt = 15;
510*4882a593Smuzhiyun 	} else {
511*4882a593Smuzhiyun 		rfhcnt = (f_pll - 64) / 128;
512*4882a593Smuzhiyun 		if (rfhcnt > 15)
513*4882a593Smuzhiyun 			rfhcnt = 0;
514*4882a593Smuzhiyun 	}
515*4882a593Smuzhiyun 	minfo->hw.MXoptionReg = (minfo->hw.MXoptionReg & ~0x000F0000) | (rfhcnt << 16);
516*4882a593Smuzhiyun 	pci_write_config_dword(minfo->pcidev, PCI_OPTION_REG, minfo->hw.MXoptionReg);
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 	/* output MCLK to MCLK pin */
519*4882a593Smuzhiyun 	outTi3026(minfo, TVP3026_XMEMPLLCTRL, (mclk_ctl & 0xE7) | TVP3026_XMEMPLLCTRL_MCLK_MCLKPLL);
520*4882a593Smuzhiyun 	outTi3026(minfo, TVP3026_XMEMPLLCTRL, (mclk_ctl       ) | TVP3026_XMEMPLLCTRL_MCLK_MCLKPLL | TVP3026_XMEMPLLCTRL_STROBEMKC4);
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 	/* stop PCLK */
523*4882a593Smuzhiyun 	outTi3026(minfo, TVP3026_XPLLADDR, 0xFE);
524*4882a593Smuzhiyun 	outTi3026(minfo, TVP3026_XPIXPLLDATA, 0x00);
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun 	/* restore pclk */
527*4882a593Smuzhiyun 	outTi3026(minfo, TVP3026_XPLLADDR, 0xFC);
528*4882a593Smuzhiyun 	outTi3026(minfo, TVP3026_XPIXPLLDATA, pclk_n);
529*4882a593Smuzhiyun 	outTi3026(minfo, TVP3026_XPIXPLLDATA, pclk_m);
530*4882a593Smuzhiyun 	outTi3026(minfo, TVP3026_XPIXPLLDATA, pclk_p);
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun 	/* wait for PLL to lock */
533*4882a593Smuzhiyun 	for (tmout = 500000; tmout; tmout--) {
534*4882a593Smuzhiyun 		if (inTi3026(minfo, TVP3026_XPIXPLLDATA) & 0x40)
535*4882a593Smuzhiyun 			break;
536*4882a593Smuzhiyun 		udelay(10);
537*4882a593Smuzhiyun 	}
538*4882a593Smuzhiyun 	if (!tmout)
539*4882a593Smuzhiyun 		printk(KERN_ERR "matroxfb: Pixel PLL not locked after 5 secs\n");
540*4882a593Smuzhiyun }
541*4882a593Smuzhiyun 
ti3026_ramdac_init(struct matrox_fb_info * minfo)542*4882a593Smuzhiyun static void ti3026_ramdac_init(struct matrox_fb_info *minfo)
543*4882a593Smuzhiyun {
544*4882a593Smuzhiyun 	DBG(__func__)
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun 	minfo->features.pll.vco_freq_min = 110000;
547*4882a593Smuzhiyun 	minfo->features.pll.ref_freq	 = 114545;
548*4882a593Smuzhiyun 	minfo->features.pll.feed_div_min = 2;
549*4882a593Smuzhiyun 	minfo->features.pll.feed_div_max = 24;
550*4882a593Smuzhiyun 	minfo->features.pll.in_div_min	 = 2;
551*4882a593Smuzhiyun 	minfo->features.pll.in_div_max	 = 63;
552*4882a593Smuzhiyun 	minfo->features.pll.post_shift_max = 3;
553*4882a593Smuzhiyun 	if (minfo->devflags.noinit)
554*4882a593Smuzhiyun 		return;
555*4882a593Smuzhiyun 	ti3026_setMCLK(minfo, 60000);
556*4882a593Smuzhiyun }
557*4882a593Smuzhiyun 
Ti3026_restore(struct matrox_fb_info * minfo)558*4882a593Smuzhiyun static void Ti3026_restore(struct matrox_fb_info *minfo)
559*4882a593Smuzhiyun {
560*4882a593Smuzhiyun 	int i;
561*4882a593Smuzhiyun 	unsigned char progdac[6];
562*4882a593Smuzhiyun 	struct matrox_hw_state *hw = &minfo->hw;
563*4882a593Smuzhiyun 	CRITFLAGS
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun 	DBG(__func__)
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun #ifdef DEBUG
568*4882a593Smuzhiyun 	dprintk(KERN_INFO "EXTVGA regs: ");
569*4882a593Smuzhiyun 	for (i = 0; i < 6; i++)
570*4882a593Smuzhiyun 		dprintk("%02X:", hw->CRTCEXT[i]);
571*4882a593Smuzhiyun 	dprintk("\n");
572*4882a593Smuzhiyun #endif
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun 	CRITBEGIN
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun 	pci_write_config_dword(minfo->pcidev, PCI_OPTION_REG, hw->MXoptionReg);
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun 	CRITEND
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 	matroxfb_vgaHWrestore(minfo);
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun 	CRITBEGIN
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun 	minfo->crtc1.panpos = -1;
585*4882a593Smuzhiyun 	for (i = 0; i < 6; i++)
586*4882a593Smuzhiyun 		mga_setr(M_EXTVGA_INDEX, i, hw->CRTCEXT[i]);
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun 	for (i = 0; i < 21; i++) {
589*4882a593Smuzhiyun 		outTi3026(minfo, DACseq[i], hw->DACreg[i]);
590*4882a593Smuzhiyun 	}
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun 	outTi3026(minfo, TVP3026_XPLLADDR, 0x00);
593*4882a593Smuzhiyun 	progdac[0] = inTi3026(minfo, TVP3026_XPIXPLLDATA);
594*4882a593Smuzhiyun 	progdac[3] = inTi3026(minfo, TVP3026_XLOOPPLLDATA);
595*4882a593Smuzhiyun 	outTi3026(minfo, TVP3026_XPLLADDR, 0x15);
596*4882a593Smuzhiyun 	progdac[1] = inTi3026(minfo, TVP3026_XPIXPLLDATA);
597*4882a593Smuzhiyun 	progdac[4] = inTi3026(minfo, TVP3026_XLOOPPLLDATA);
598*4882a593Smuzhiyun 	outTi3026(minfo, TVP3026_XPLLADDR, 0x2A);
599*4882a593Smuzhiyun 	progdac[2] = inTi3026(minfo, TVP3026_XPIXPLLDATA);
600*4882a593Smuzhiyun 	progdac[5] = inTi3026(minfo, TVP3026_XLOOPPLLDATA);
601*4882a593Smuzhiyun 
602*4882a593Smuzhiyun 	CRITEND
603*4882a593Smuzhiyun 	if (memcmp(hw->DACclk, progdac, 6)) {
604*4882a593Smuzhiyun 		/* agrhh... setting up PLL is very slow on Millennium... */
605*4882a593Smuzhiyun 		/* Mystique PLL is locked in few ms, but Millennium PLL lock takes about 0.15 s... */
606*4882a593Smuzhiyun 		/* Maybe even we should call schedule() ? */
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun 		CRITBEGIN
609*4882a593Smuzhiyun 		outTi3026(minfo, TVP3026_XCLKCTRL, hw->DACreg[POS3026_XCLKCTRL]);
610*4882a593Smuzhiyun 		outTi3026(minfo, TVP3026_XPLLADDR, 0x2A);
611*4882a593Smuzhiyun 		outTi3026(minfo, TVP3026_XLOOPPLLDATA, 0);
612*4882a593Smuzhiyun 		outTi3026(minfo, TVP3026_XPIXPLLDATA, 0);
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun 		outTi3026(minfo, TVP3026_XPLLADDR, 0x00);
615*4882a593Smuzhiyun 		for (i = 0; i < 3; i++)
616*4882a593Smuzhiyun 			outTi3026(minfo, TVP3026_XPIXPLLDATA, hw->DACclk[i]);
617*4882a593Smuzhiyun 		/* wait for PLL only if PLL clock requested (always for PowerMode, never for VGA) */
618*4882a593Smuzhiyun 		if (hw->MiscOutReg & 0x08) {
619*4882a593Smuzhiyun 			int tmout;
620*4882a593Smuzhiyun 			outTi3026(minfo, TVP3026_XPLLADDR, 0x3F);
621*4882a593Smuzhiyun 			for (tmout = 500000; tmout; --tmout) {
622*4882a593Smuzhiyun 				if (inTi3026(minfo, TVP3026_XPIXPLLDATA) & 0x40)
623*4882a593Smuzhiyun 					break;
624*4882a593Smuzhiyun 				udelay(10);
625*4882a593Smuzhiyun 			}
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun 			CRITEND
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun 			if (!tmout)
630*4882a593Smuzhiyun 				printk(KERN_ERR "matroxfb: Pixel PLL not locked after 5 secs\n");
631*4882a593Smuzhiyun 			else
632*4882a593Smuzhiyun 				dprintk(KERN_INFO "PixelPLL: %d\n", 500000-tmout);
633*4882a593Smuzhiyun 			CRITBEGIN
634*4882a593Smuzhiyun 		}
635*4882a593Smuzhiyun 		outTi3026(minfo, TVP3026_XMEMPLLCTRL, hw->DACreg[POS3026_XMEMPLLCTRL]);
636*4882a593Smuzhiyun 		outTi3026(minfo, TVP3026_XPLLADDR, 0x00);
637*4882a593Smuzhiyun 		for (i = 3; i < 6; i++)
638*4882a593Smuzhiyun 			outTi3026(minfo, TVP3026_XLOOPPLLDATA, hw->DACclk[i]);
639*4882a593Smuzhiyun 		CRITEND
640*4882a593Smuzhiyun 		if ((hw->MiscOutReg & 0x08) && ((hw->DACclk[5] & 0x80) == 0x80)) {
641*4882a593Smuzhiyun 			int tmout;
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun 			CRITBEGIN
644*4882a593Smuzhiyun 			outTi3026(minfo, TVP3026_XPLLADDR, 0x3F);
645*4882a593Smuzhiyun 			for (tmout = 500000; tmout; --tmout) {
646*4882a593Smuzhiyun 				if (inTi3026(minfo, TVP3026_XLOOPPLLDATA) & 0x40)
647*4882a593Smuzhiyun 					break;
648*4882a593Smuzhiyun 				udelay(10);
649*4882a593Smuzhiyun 			}
650*4882a593Smuzhiyun 			CRITEND
651*4882a593Smuzhiyun 			if (!tmout)
652*4882a593Smuzhiyun 				printk(KERN_ERR "matroxfb: Loop PLL not locked after 5 secs\n");
653*4882a593Smuzhiyun 			else
654*4882a593Smuzhiyun 				dprintk(KERN_INFO "LoopPLL: %d\n", 500000-tmout);
655*4882a593Smuzhiyun 		}
656*4882a593Smuzhiyun 	}
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun #ifdef DEBUG
659*4882a593Smuzhiyun 	dprintk(KERN_DEBUG "3026DACregs ");
660*4882a593Smuzhiyun 	for (i = 0; i < 21; i++) {
661*4882a593Smuzhiyun 		dprintk("R%02X=%02X ", DACseq[i], hw->DACreg[i]);
662*4882a593Smuzhiyun 		if ((i & 0x7) == 0x7) dprintk(KERN_DEBUG "continuing... ");
663*4882a593Smuzhiyun 	}
664*4882a593Smuzhiyun 	dprintk(KERN_DEBUG "DACclk ");
665*4882a593Smuzhiyun 	for (i = 0; i < 6; i++)
666*4882a593Smuzhiyun 		dprintk("C%02X=%02X ", i, hw->DACclk[i]);
667*4882a593Smuzhiyun 	dprintk("\n");
668*4882a593Smuzhiyun #endif
669*4882a593Smuzhiyun }
670*4882a593Smuzhiyun 
Ti3026_reset(struct matrox_fb_info * minfo)671*4882a593Smuzhiyun static void Ti3026_reset(struct matrox_fb_info *minfo)
672*4882a593Smuzhiyun {
673*4882a593Smuzhiyun 	DBG(__func__)
674*4882a593Smuzhiyun 
675*4882a593Smuzhiyun 	ti3026_ramdac_init(minfo);
676*4882a593Smuzhiyun }
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun static struct matrox_altout ti3026_output = {
679*4882a593Smuzhiyun 	.name	 = "Primary output",
680*4882a593Smuzhiyun };
681*4882a593Smuzhiyun 
Ti3026_preinit(struct matrox_fb_info * minfo)682*4882a593Smuzhiyun static int Ti3026_preinit(struct matrox_fb_info *minfo)
683*4882a593Smuzhiyun {
684*4882a593Smuzhiyun 	static const int vxres_mill2[] = { 512,        640, 768,  800,  832,  960,
685*4882a593Smuzhiyun 					  1024, 1152, 1280,      1600, 1664, 1920,
686*4882a593Smuzhiyun 					  2048, 0};
687*4882a593Smuzhiyun 	static const int vxres_mill1[] = {             640, 768,  800,        960,
688*4882a593Smuzhiyun 					  1024, 1152, 1280,      1600,       1920,
689*4882a593Smuzhiyun 					  2048, 0};
690*4882a593Smuzhiyun 	struct matrox_hw_state *hw = &minfo->hw;
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun 	DBG(__func__)
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun 	minfo->millenium = 1;
695*4882a593Smuzhiyun 	minfo->milleniumII = (minfo->pcidev->device != PCI_DEVICE_ID_MATROX_MIL);
696*4882a593Smuzhiyun 	minfo->capable.cfb4 = 1;
697*4882a593Smuzhiyun 	minfo->capable.text = 1; /* isMilleniumII(minfo); */
698*4882a593Smuzhiyun 	minfo->capable.vxres = isMilleniumII(minfo) ? vxres_mill2 : vxres_mill1;
699*4882a593Smuzhiyun 
700*4882a593Smuzhiyun 	minfo->outputs[0].data = minfo;
701*4882a593Smuzhiyun 	minfo->outputs[0].output = &ti3026_output;
702*4882a593Smuzhiyun 	minfo->outputs[0].src = minfo->outputs[0].default_src;
703*4882a593Smuzhiyun 	minfo->outputs[0].mode = MATROXFB_OUTPUT_MODE_MONITOR;
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun 	if (minfo->devflags.noinit)
706*4882a593Smuzhiyun 		return 0;
707*4882a593Smuzhiyun 	/* preserve VGA I/O, BIOS and PPC */
708*4882a593Smuzhiyun 	hw->MXoptionReg &= 0xC0000100;
709*4882a593Smuzhiyun 	hw->MXoptionReg |= 0x002C0000;
710*4882a593Smuzhiyun 	if (minfo->devflags.novga)
711*4882a593Smuzhiyun 		hw->MXoptionReg &= ~0x00000100;
712*4882a593Smuzhiyun 	if (minfo->devflags.nobios)
713*4882a593Smuzhiyun 		hw->MXoptionReg &= ~0x40000000;
714*4882a593Smuzhiyun 	if (minfo->devflags.nopciretry)
715*4882a593Smuzhiyun 		hw->MXoptionReg |=  0x20000000;
716*4882a593Smuzhiyun 	pci_write_config_dword(minfo->pcidev, PCI_OPTION_REG, hw->MXoptionReg);
717*4882a593Smuzhiyun 
718*4882a593Smuzhiyun 	minfo->accel.ramdac_rev = inTi3026(minfo, TVP3026_XSILICONREV);
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun 	outTi3026(minfo, TVP3026_XCLKCTRL, TVP3026_XCLKCTRL_SRC_CLK0VGA | TVP3026_XCLKCTRL_CLKSTOPPED);
721*4882a593Smuzhiyun 	outTi3026(minfo, TVP3026_XTRUECOLORCTRL, TVP3026_XTRUECOLORCTRL_PSEUDOCOLOR);
722*4882a593Smuzhiyun 	outTi3026(minfo, TVP3026_XMUXCTRL, TVP3026_XMUXCTRL_VGA);
723*4882a593Smuzhiyun 
724*4882a593Smuzhiyun 	outTi3026(minfo, TVP3026_XPLLADDR, 0x2A);
725*4882a593Smuzhiyun 	outTi3026(minfo, TVP3026_XLOOPPLLDATA, 0x00);
726*4882a593Smuzhiyun 	outTi3026(minfo, TVP3026_XPIXPLLDATA, 0x00);
727*4882a593Smuzhiyun 
728*4882a593Smuzhiyun 	mga_outb(M_MISC_REG, 0x67);
729*4882a593Smuzhiyun 
730*4882a593Smuzhiyun 	outTi3026(minfo, TVP3026_XMEMPLLCTRL, TVP3026_XMEMPLLCTRL_STROBEMKC4 | TVP3026_XMEMPLLCTRL_MCLK_MCLKPLL);
731*4882a593Smuzhiyun 
732*4882a593Smuzhiyun 	mga_outl(M_RESET, 1);
733*4882a593Smuzhiyun 	udelay(250);
734*4882a593Smuzhiyun 	mga_outl(M_RESET, 0);
735*4882a593Smuzhiyun 	udelay(250);
736*4882a593Smuzhiyun 	mga_outl(M_MACCESS, 0x00008000);
737*4882a593Smuzhiyun 	udelay(10);
738*4882a593Smuzhiyun 	return 0;
739*4882a593Smuzhiyun }
740*4882a593Smuzhiyun 
741*4882a593Smuzhiyun struct matrox_switch matrox_millennium = {
742*4882a593Smuzhiyun 	.preinit	= Ti3026_preinit,
743*4882a593Smuzhiyun 	.reset		= Ti3026_reset,
744*4882a593Smuzhiyun 	.init		= Ti3026_init,
745*4882a593Smuzhiyun 	.restore	= Ti3026_restore
746*4882a593Smuzhiyun };
747*4882a593Smuzhiyun EXPORT_SYMBOL(matrox_millennium);
748*4882a593Smuzhiyun #endif
749*4882a593Smuzhiyun MODULE_LICENSE("GPL");
750