1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * intelfb
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Linux framebuffer driver for Intel(R) 865G integrated graphics chips.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Copyright © 2002, 2003 David Dawes <dawes@xfree86.org>
7*4882a593Smuzhiyun * 2004 Sylvain Meyer
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * This driver consists of two parts. The first part (intelfbdrv.c) provides
10*4882a593Smuzhiyun * the basic fbdev interfaces, is derived in part from the radeonfb and
11*4882a593Smuzhiyun * vesafb drivers, and is covered by the GPL. The second part (intelfbhw.c)
12*4882a593Smuzhiyun * provides the code to program the hardware. Most of it is derived from
13*4882a593Smuzhiyun * the i810/i830 XFree86 driver. The HW-specific code is covered here
14*4882a593Smuzhiyun * under a dual license (GPL and MIT/XFree86 license).
15*4882a593Smuzhiyun *
16*4882a593Smuzhiyun * Author: David Dawes
17*4882a593Smuzhiyun *
18*4882a593Smuzhiyun */
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun /* $DHD: intelfb/intelfbhw.c,v 1.9 2003/06/27 15:06:25 dawes Exp $ */
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #include <linux/module.h>
23*4882a593Smuzhiyun #include <linux/kernel.h>
24*4882a593Smuzhiyun #include <linux/errno.h>
25*4882a593Smuzhiyun #include <linux/string.h>
26*4882a593Smuzhiyun #include <linux/mm.h>
27*4882a593Smuzhiyun #include <linux/delay.h>
28*4882a593Smuzhiyun #include <linux/fb.h>
29*4882a593Smuzhiyun #include <linux/ioport.h>
30*4882a593Smuzhiyun #include <linux/init.h>
31*4882a593Smuzhiyun #include <linux/pci.h>
32*4882a593Smuzhiyun #include <linux/vmalloc.h>
33*4882a593Smuzhiyun #include <linux/pagemap.h>
34*4882a593Smuzhiyun #include <linux/interrupt.h>
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #include <asm/io.h>
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #include "intelfb.h"
39*4882a593Smuzhiyun #include "intelfbhw.h"
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun struct pll_min_max {
42*4882a593Smuzhiyun int min_m, max_m, min_m1, max_m1;
43*4882a593Smuzhiyun int min_m2, max_m2, min_n, max_n;
44*4882a593Smuzhiyun int min_p, max_p, min_p1, max_p1;
45*4882a593Smuzhiyun int min_vco, max_vco, p_transition_clk, ref_clk;
46*4882a593Smuzhiyun int p_inc_lo, p_inc_hi;
47*4882a593Smuzhiyun };
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun #define PLLS_I8xx 0
50*4882a593Smuzhiyun #define PLLS_I9xx 1
51*4882a593Smuzhiyun #define PLLS_MAX 2
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun static struct pll_min_max plls[PLLS_MAX] = {
54*4882a593Smuzhiyun { 108, 140, 18, 26,
55*4882a593Smuzhiyun 6, 16, 3, 16,
56*4882a593Smuzhiyun 4, 128, 0, 31,
57*4882a593Smuzhiyun 930000, 1400000, 165000, 48000,
58*4882a593Smuzhiyun 4, 2 }, /* I8xx */
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun { 75, 120, 10, 20,
61*4882a593Smuzhiyun 5, 9, 4, 7,
62*4882a593Smuzhiyun 5, 80, 1, 8,
63*4882a593Smuzhiyun 1400000, 2800000, 200000, 96000,
64*4882a593Smuzhiyun 10, 5 } /* I9xx */
65*4882a593Smuzhiyun };
66*4882a593Smuzhiyun
intelfbhw_get_chipset(struct pci_dev * pdev,struct intelfb_info * dinfo)67*4882a593Smuzhiyun int intelfbhw_get_chipset(struct pci_dev *pdev, struct intelfb_info *dinfo)
68*4882a593Smuzhiyun {
69*4882a593Smuzhiyun u32 tmp;
70*4882a593Smuzhiyun if (!pdev || !dinfo)
71*4882a593Smuzhiyun return 1;
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun switch (pdev->device) {
74*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_830M:
75*4882a593Smuzhiyun dinfo->name = "Intel(R) 830M";
76*4882a593Smuzhiyun dinfo->chipset = INTEL_830M;
77*4882a593Smuzhiyun dinfo->mobile = 1;
78*4882a593Smuzhiyun dinfo->pll_index = PLLS_I8xx;
79*4882a593Smuzhiyun return 0;
80*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_845G:
81*4882a593Smuzhiyun dinfo->name = "Intel(R) 845G";
82*4882a593Smuzhiyun dinfo->chipset = INTEL_845G;
83*4882a593Smuzhiyun dinfo->mobile = 0;
84*4882a593Smuzhiyun dinfo->pll_index = PLLS_I8xx;
85*4882a593Smuzhiyun return 0;
86*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_854:
87*4882a593Smuzhiyun dinfo->mobile = 1;
88*4882a593Smuzhiyun dinfo->name = "Intel(R) 854";
89*4882a593Smuzhiyun dinfo->chipset = INTEL_854;
90*4882a593Smuzhiyun return 0;
91*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_85XGM:
92*4882a593Smuzhiyun tmp = 0;
93*4882a593Smuzhiyun dinfo->mobile = 1;
94*4882a593Smuzhiyun dinfo->pll_index = PLLS_I8xx;
95*4882a593Smuzhiyun pci_read_config_dword(pdev, INTEL_85X_CAPID, &tmp);
96*4882a593Smuzhiyun switch ((tmp >> INTEL_85X_VARIANT_SHIFT) &
97*4882a593Smuzhiyun INTEL_85X_VARIANT_MASK) {
98*4882a593Smuzhiyun case INTEL_VAR_855GME:
99*4882a593Smuzhiyun dinfo->name = "Intel(R) 855GME";
100*4882a593Smuzhiyun dinfo->chipset = INTEL_855GME;
101*4882a593Smuzhiyun return 0;
102*4882a593Smuzhiyun case INTEL_VAR_855GM:
103*4882a593Smuzhiyun dinfo->name = "Intel(R) 855GM";
104*4882a593Smuzhiyun dinfo->chipset = INTEL_855GM;
105*4882a593Smuzhiyun return 0;
106*4882a593Smuzhiyun case INTEL_VAR_852GME:
107*4882a593Smuzhiyun dinfo->name = "Intel(R) 852GME";
108*4882a593Smuzhiyun dinfo->chipset = INTEL_852GME;
109*4882a593Smuzhiyun return 0;
110*4882a593Smuzhiyun case INTEL_VAR_852GM:
111*4882a593Smuzhiyun dinfo->name = "Intel(R) 852GM";
112*4882a593Smuzhiyun dinfo->chipset = INTEL_852GM;
113*4882a593Smuzhiyun return 0;
114*4882a593Smuzhiyun default:
115*4882a593Smuzhiyun dinfo->name = "Intel(R) 852GM/855GM";
116*4882a593Smuzhiyun dinfo->chipset = INTEL_85XGM;
117*4882a593Smuzhiyun return 0;
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun break;
120*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_865G:
121*4882a593Smuzhiyun dinfo->name = "Intel(R) 865G";
122*4882a593Smuzhiyun dinfo->chipset = INTEL_865G;
123*4882a593Smuzhiyun dinfo->mobile = 0;
124*4882a593Smuzhiyun dinfo->pll_index = PLLS_I8xx;
125*4882a593Smuzhiyun return 0;
126*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_915G:
127*4882a593Smuzhiyun dinfo->name = "Intel(R) 915G";
128*4882a593Smuzhiyun dinfo->chipset = INTEL_915G;
129*4882a593Smuzhiyun dinfo->mobile = 0;
130*4882a593Smuzhiyun dinfo->pll_index = PLLS_I9xx;
131*4882a593Smuzhiyun return 0;
132*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_915GM:
133*4882a593Smuzhiyun dinfo->name = "Intel(R) 915GM";
134*4882a593Smuzhiyun dinfo->chipset = INTEL_915GM;
135*4882a593Smuzhiyun dinfo->mobile = 1;
136*4882a593Smuzhiyun dinfo->pll_index = PLLS_I9xx;
137*4882a593Smuzhiyun return 0;
138*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_945G:
139*4882a593Smuzhiyun dinfo->name = "Intel(R) 945G";
140*4882a593Smuzhiyun dinfo->chipset = INTEL_945G;
141*4882a593Smuzhiyun dinfo->mobile = 0;
142*4882a593Smuzhiyun dinfo->pll_index = PLLS_I9xx;
143*4882a593Smuzhiyun return 0;
144*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_945GM:
145*4882a593Smuzhiyun dinfo->name = "Intel(R) 945GM";
146*4882a593Smuzhiyun dinfo->chipset = INTEL_945GM;
147*4882a593Smuzhiyun dinfo->mobile = 1;
148*4882a593Smuzhiyun dinfo->pll_index = PLLS_I9xx;
149*4882a593Smuzhiyun return 0;
150*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_945GME:
151*4882a593Smuzhiyun dinfo->name = "Intel(R) 945GME";
152*4882a593Smuzhiyun dinfo->chipset = INTEL_945GME;
153*4882a593Smuzhiyun dinfo->mobile = 1;
154*4882a593Smuzhiyun dinfo->pll_index = PLLS_I9xx;
155*4882a593Smuzhiyun return 0;
156*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_965G:
157*4882a593Smuzhiyun dinfo->name = "Intel(R) 965G";
158*4882a593Smuzhiyun dinfo->chipset = INTEL_965G;
159*4882a593Smuzhiyun dinfo->mobile = 0;
160*4882a593Smuzhiyun dinfo->pll_index = PLLS_I9xx;
161*4882a593Smuzhiyun return 0;
162*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_965GM:
163*4882a593Smuzhiyun dinfo->name = "Intel(R) 965GM";
164*4882a593Smuzhiyun dinfo->chipset = INTEL_965GM;
165*4882a593Smuzhiyun dinfo->mobile = 1;
166*4882a593Smuzhiyun dinfo->pll_index = PLLS_I9xx;
167*4882a593Smuzhiyun return 0;
168*4882a593Smuzhiyun default:
169*4882a593Smuzhiyun return 1;
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun
intelfbhw_get_memory(struct pci_dev * pdev,int * aperture_size,int * stolen_size)173*4882a593Smuzhiyun int intelfbhw_get_memory(struct pci_dev *pdev, int *aperture_size,
174*4882a593Smuzhiyun int *stolen_size)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun struct pci_dev *bridge_dev;
177*4882a593Smuzhiyun u16 tmp;
178*4882a593Smuzhiyun int stolen_overhead;
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun if (!pdev || !aperture_size || !stolen_size)
181*4882a593Smuzhiyun return 1;
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun /* Find the bridge device. It is always 0:0.0 */
184*4882a593Smuzhiyun bridge_dev = pci_get_domain_bus_and_slot(pci_domain_nr(pdev->bus), 0,
185*4882a593Smuzhiyun PCI_DEVFN(0, 0));
186*4882a593Smuzhiyun if (!bridge_dev) {
187*4882a593Smuzhiyun ERR_MSG("cannot find bridge device\n");
188*4882a593Smuzhiyun return 1;
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun /* Get the fb aperture size and "stolen" memory amount. */
192*4882a593Smuzhiyun tmp = 0;
193*4882a593Smuzhiyun pci_read_config_word(bridge_dev, INTEL_GMCH_CTRL, &tmp);
194*4882a593Smuzhiyun pci_dev_put(bridge_dev);
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun switch (pdev->device) {
197*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_915G:
198*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_915GM:
199*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_945G:
200*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_945GM:
201*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_945GME:
202*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_965G:
203*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_965GM:
204*4882a593Smuzhiyun /* 915, 945 and 965 chipsets support a 256MB aperture.
205*4882a593Smuzhiyun Aperture size is determined by inspected the
206*4882a593Smuzhiyun base address of the aperture. */
207*4882a593Smuzhiyun if (pci_resource_start(pdev, 2) & 0x08000000)
208*4882a593Smuzhiyun *aperture_size = MB(128);
209*4882a593Smuzhiyun else
210*4882a593Smuzhiyun *aperture_size = MB(256);
211*4882a593Smuzhiyun break;
212*4882a593Smuzhiyun default:
213*4882a593Smuzhiyun if ((tmp & INTEL_GMCH_MEM_MASK) == INTEL_GMCH_MEM_64M)
214*4882a593Smuzhiyun *aperture_size = MB(64);
215*4882a593Smuzhiyun else
216*4882a593Smuzhiyun *aperture_size = MB(128);
217*4882a593Smuzhiyun break;
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun /* Stolen memory size is reduced by the GTT and the popup.
221*4882a593Smuzhiyun GTT is 1K per MB of aperture size, and popup is 4K. */
222*4882a593Smuzhiyun stolen_overhead = (*aperture_size / MB(1)) + 4;
223*4882a593Smuzhiyun switch(pdev->device) {
224*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_830M:
225*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_845G:
226*4882a593Smuzhiyun switch (tmp & INTEL_830_GMCH_GMS_MASK) {
227*4882a593Smuzhiyun case INTEL_830_GMCH_GMS_STOLEN_512:
228*4882a593Smuzhiyun *stolen_size = KB(512) - KB(stolen_overhead);
229*4882a593Smuzhiyun return 0;
230*4882a593Smuzhiyun case INTEL_830_GMCH_GMS_STOLEN_1024:
231*4882a593Smuzhiyun *stolen_size = MB(1) - KB(stolen_overhead);
232*4882a593Smuzhiyun return 0;
233*4882a593Smuzhiyun case INTEL_830_GMCH_GMS_STOLEN_8192:
234*4882a593Smuzhiyun *stolen_size = MB(8) - KB(stolen_overhead);
235*4882a593Smuzhiyun return 0;
236*4882a593Smuzhiyun case INTEL_830_GMCH_GMS_LOCAL:
237*4882a593Smuzhiyun ERR_MSG("only local memory found\n");
238*4882a593Smuzhiyun return 1;
239*4882a593Smuzhiyun case INTEL_830_GMCH_GMS_DISABLED:
240*4882a593Smuzhiyun ERR_MSG("video memory is disabled\n");
241*4882a593Smuzhiyun return 1;
242*4882a593Smuzhiyun default:
243*4882a593Smuzhiyun ERR_MSG("unexpected GMCH_GMS value: 0x%02x\n",
244*4882a593Smuzhiyun tmp & INTEL_830_GMCH_GMS_MASK);
245*4882a593Smuzhiyun return 1;
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun break;
248*4882a593Smuzhiyun default:
249*4882a593Smuzhiyun switch (tmp & INTEL_855_GMCH_GMS_MASK) {
250*4882a593Smuzhiyun case INTEL_855_GMCH_GMS_STOLEN_1M:
251*4882a593Smuzhiyun *stolen_size = MB(1) - KB(stolen_overhead);
252*4882a593Smuzhiyun return 0;
253*4882a593Smuzhiyun case INTEL_855_GMCH_GMS_STOLEN_4M:
254*4882a593Smuzhiyun *stolen_size = MB(4) - KB(stolen_overhead);
255*4882a593Smuzhiyun return 0;
256*4882a593Smuzhiyun case INTEL_855_GMCH_GMS_STOLEN_8M:
257*4882a593Smuzhiyun *stolen_size = MB(8) - KB(stolen_overhead);
258*4882a593Smuzhiyun return 0;
259*4882a593Smuzhiyun case INTEL_855_GMCH_GMS_STOLEN_16M:
260*4882a593Smuzhiyun *stolen_size = MB(16) - KB(stolen_overhead);
261*4882a593Smuzhiyun return 0;
262*4882a593Smuzhiyun case INTEL_855_GMCH_GMS_STOLEN_32M:
263*4882a593Smuzhiyun *stolen_size = MB(32) - KB(stolen_overhead);
264*4882a593Smuzhiyun return 0;
265*4882a593Smuzhiyun case INTEL_915G_GMCH_GMS_STOLEN_48M:
266*4882a593Smuzhiyun *stolen_size = MB(48) - KB(stolen_overhead);
267*4882a593Smuzhiyun return 0;
268*4882a593Smuzhiyun case INTEL_915G_GMCH_GMS_STOLEN_64M:
269*4882a593Smuzhiyun *stolen_size = MB(64) - KB(stolen_overhead);
270*4882a593Smuzhiyun return 0;
271*4882a593Smuzhiyun case INTEL_855_GMCH_GMS_DISABLED:
272*4882a593Smuzhiyun ERR_MSG("video memory is disabled\n");
273*4882a593Smuzhiyun return 0;
274*4882a593Smuzhiyun default:
275*4882a593Smuzhiyun ERR_MSG("unexpected GMCH_GMS value: 0x%02x\n",
276*4882a593Smuzhiyun tmp & INTEL_855_GMCH_GMS_MASK);
277*4882a593Smuzhiyun return 1;
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun
intelfbhw_check_non_crt(struct intelfb_info * dinfo)282*4882a593Smuzhiyun int intelfbhw_check_non_crt(struct intelfb_info *dinfo)
283*4882a593Smuzhiyun {
284*4882a593Smuzhiyun int dvo = 0;
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun if (INREG(LVDS) & PORT_ENABLE)
287*4882a593Smuzhiyun dvo |= LVDS_PORT;
288*4882a593Smuzhiyun if (INREG(DVOA) & PORT_ENABLE)
289*4882a593Smuzhiyun dvo |= DVOA_PORT;
290*4882a593Smuzhiyun if (INREG(DVOB) & PORT_ENABLE)
291*4882a593Smuzhiyun dvo |= DVOB_PORT;
292*4882a593Smuzhiyun if (INREG(DVOC) & PORT_ENABLE)
293*4882a593Smuzhiyun dvo |= DVOC_PORT;
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun return dvo;
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun
intelfbhw_dvo_to_string(int dvo)298*4882a593Smuzhiyun const char * intelfbhw_dvo_to_string(int dvo)
299*4882a593Smuzhiyun {
300*4882a593Smuzhiyun if (dvo & DVOA_PORT)
301*4882a593Smuzhiyun return "DVO port A";
302*4882a593Smuzhiyun else if (dvo & DVOB_PORT)
303*4882a593Smuzhiyun return "DVO port B";
304*4882a593Smuzhiyun else if (dvo & DVOC_PORT)
305*4882a593Smuzhiyun return "DVO port C";
306*4882a593Smuzhiyun else if (dvo & LVDS_PORT)
307*4882a593Smuzhiyun return "LVDS port";
308*4882a593Smuzhiyun else
309*4882a593Smuzhiyun return NULL;
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun
intelfbhw_validate_mode(struct intelfb_info * dinfo,struct fb_var_screeninfo * var)313*4882a593Smuzhiyun int intelfbhw_validate_mode(struct intelfb_info *dinfo,
314*4882a593Smuzhiyun struct fb_var_screeninfo *var)
315*4882a593Smuzhiyun {
316*4882a593Smuzhiyun int bytes_per_pixel;
317*4882a593Smuzhiyun int tmp;
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun #if VERBOSE > 0
320*4882a593Smuzhiyun DBG_MSG("intelfbhw_validate_mode\n");
321*4882a593Smuzhiyun #endif
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun bytes_per_pixel = var->bits_per_pixel / 8;
324*4882a593Smuzhiyun if (bytes_per_pixel == 3)
325*4882a593Smuzhiyun bytes_per_pixel = 4;
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun /* Check if enough video memory. */
328*4882a593Smuzhiyun tmp = var->yres_virtual * var->xres_virtual * bytes_per_pixel;
329*4882a593Smuzhiyun if (tmp > dinfo->fb.size) {
330*4882a593Smuzhiyun WRN_MSG("Not enough video ram for mode "
331*4882a593Smuzhiyun "(%d KByte vs %d KByte).\n",
332*4882a593Smuzhiyun BtoKB(tmp), BtoKB(dinfo->fb.size));
333*4882a593Smuzhiyun return 1;
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun /* Check if x/y limits are OK. */
337*4882a593Smuzhiyun if (var->xres - 1 > HACTIVE_MASK) {
338*4882a593Smuzhiyun WRN_MSG("X resolution too large (%d vs %d).\n",
339*4882a593Smuzhiyun var->xres, HACTIVE_MASK + 1);
340*4882a593Smuzhiyun return 1;
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun if (var->yres - 1 > VACTIVE_MASK) {
343*4882a593Smuzhiyun WRN_MSG("Y resolution too large (%d vs %d).\n",
344*4882a593Smuzhiyun var->yres, VACTIVE_MASK + 1);
345*4882a593Smuzhiyun return 1;
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun if (var->xres < 4) {
348*4882a593Smuzhiyun WRN_MSG("X resolution too small (%d vs 4).\n", var->xres);
349*4882a593Smuzhiyun return 1;
350*4882a593Smuzhiyun }
351*4882a593Smuzhiyun if (var->yres < 4) {
352*4882a593Smuzhiyun WRN_MSG("Y resolution too small (%d vs 4).\n", var->yres);
353*4882a593Smuzhiyun return 1;
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun /* Check for doublescan modes. */
357*4882a593Smuzhiyun if (var->vmode & FB_VMODE_DOUBLE) {
358*4882a593Smuzhiyun WRN_MSG("Mode is double-scan.\n");
359*4882a593Smuzhiyun return 1;
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun if ((var->vmode & FB_VMODE_INTERLACED) && (var->yres & 1)) {
363*4882a593Smuzhiyun WRN_MSG("Odd number of lines in interlaced mode\n");
364*4882a593Smuzhiyun return 1;
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun /* Check if clock is OK. */
368*4882a593Smuzhiyun tmp = 1000000000 / var->pixclock;
369*4882a593Smuzhiyun if (tmp < MIN_CLOCK) {
370*4882a593Smuzhiyun WRN_MSG("Pixel clock is too low (%d MHz vs %d MHz).\n",
371*4882a593Smuzhiyun (tmp + 500) / 1000, MIN_CLOCK / 1000);
372*4882a593Smuzhiyun return 1;
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun if (tmp > MAX_CLOCK) {
375*4882a593Smuzhiyun WRN_MSG("Pixel clock is too high (%d MHz vs %d MHz).\n",
376*4882a593Smuzhiyun (tmp + 500) / 1000, MAX_CLOCK / 1000);
377*4882a593Smuzhiyun return 1;
378*4882a593Smuzhiyun }
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun return 0;
381*4882a593Smuzhiyun }
382*4882a593Smuzhiyun
intelfbhw_pan_display(struct fb_var_screeninfo * var,struct fb_info * info)383*4882a593Smuzhiyun int intelfbhw_pan_display(struct fb_var_screeninfo *var, struct fb_info *info)
384*4882a593Smuzhiyun {
385*4882a593Smuzhiyun struct intelfb_info *dinfo = GET_DINFO(info);
386*4882a593Smuzhiyun u32 offset, xoffset, yoffset;
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun #if VERBOSE > 0
389*4882a593Smuzhiyun DBG_MSG("intelfbhw_pan_display\n");
390*4882a593Smuzhiyun #endif
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun xoffset = ROUND_DOWN_TO(var->xoffset, 8);
393*4882a593Smuzhiyun yoffset = var->yoffset;
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun if ((xoffset + info->var.xres > info->var.xres_virtual) ||
396*4882a593Smuzhiyun (yoffset + info->var.yres > info->var.yres_virtual))
397*4882a593Smuzhiyun return -EINVAL;
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun offset = (yoffset * dinfo->pitch) +
400*4882a593Smuzhiyun (xoffset * info->var.bits_per_pixel) / 8;
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun offset += dinfo->fb.offset << 12;
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun dinfo->vsync.pan_offset = offset;
405*4882a593Smuzhiyun if ((var->activate & FB_ACTIVATE_VBL) &&
406*4882a593Smuzhiyun !intelfbhw_enable_irq(dinfo))
407*4882a593Smuzhiyun dinfo->vsync.pan_display = 1;
408*4882a593Smuzhiyun else {
409*4882a593Smuzhiyun dinfo->vsync.pan_display = 0;
410*4882a593Smuzhiyun OUTREG(DSPABASE, offset);
411*4882a593Smuzhiyun }
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun return 0;
414*4882a593Smuzhiyun }
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun /* Blank the screen. */
intelfbhw_do_blank(int blank,struct fb_info * info)417*4882a593Smuzhiyun void intelfbhw_do_blank(int blank, struct fb_info *info)
418*4882a593Smuzhiyun {
419*4882a593Smuzhiyun struct intelfb_info *dinfo = GET_DINFO(info);
420*4882a593Smuzhiyun u32 tmp;
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun #if VERBOSE > 0
423*4882a593Smuzhiyun DBG_MSG("intelfbhw_do_blank: blank is %d\n", blank);
424*4882a593Smuzhiyun #endif
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun /* Turn plane A on or off */
427*4882a593Smuzhiyun tmp = INREG(DSPACNTR);
428*4882a593Smuzhiyun if (blank)
429*4882a593Smuzhiyun tmp &= ~DISPPLANE_PLANE_ENABLE;
430*4882a593Smuzhiyun else
431*4882a593Smuzhiyun tmp |= DISPPLANE_PLANE_ENABLE;
432*4882a593Smuzhiyun OUTREG(DSPACNTR, tmp);
433*4882a593Smuzhiyun /* Flush */
434*4882a593Smuzhiyun tmp = INREG(DSPABASE);
435*4882a593Smuzhiyun OUTREG(DSPABASE, tmp);
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun /* Turn off/on the HW cursor */
438*4882a593Smuzhiyun #if VERBOSE > 0
439*4882a593Smuzhiyun DBG_MSG("cursor_on is %d\n", dinfo->cursor_on);
440*4882a593Smuzhiyun #endif
441*4882a593Smuzhiyun if (dinfo->cursor_on) {
442*4882a593Smuzhiyun if (blank)
443*4882a593Smuzhiyun intelfbhw_cursor_hide(dinfo);
444*4882a593Smuzhiyun else
445*4882a593Smuzhiyun intelfbhw_cursor_show(dinfo);
446*4882a593Smuzhiyun dinfo->cursor_on = 1;
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun dinfo->cursor_blanked = blank;
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun /* Set DPMS level */
451*4882a593Smuzhiyun tmp = INREG(ADPA) & ~ADPA_DPMS_CONTROL_MASK;
452*4882a593Smuzhiyun switch (blank) {
453*4882a593Smuzhiyun case FB_BLANK_UNBLANK:
454*4882a593Smuzhiyun case FB_BLANK_NORMAL:
455*4882a593Smuzhiyun tmp |= ADPA_DPMS_D0;
456*4882a593Smuzhiyun break;
457*4882a593Smuzhiyun case FB_BLANK_VSYNC_SUSPEND:
458*4882a593Smuzhiyun tmp |= ADPA_DPMS_D1;
459*4882a593Smuzhiyun break;
460*4882a593Smuzhiyun case FB_BLANK_HSYNC_SUSPEND:
461*4882a593Smuzhiyun tmp |= ADPA_DPMS_D2;
462*4882a593Smuzhiyun break;
463*4882a593Smuzhiyun case FB_BLANK_POWERDOWN:
464*4882a593Smuzhiyun tmp |= ADPA_DPMS_D3;
465*4882a593Smuzhiyun break;
466*4882a593Smuzhiyun }
467*4882a593Smuzhiyun OUTREG(ADPA, tmp);
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun return;
470*4882a593Smuzhiyun }
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun /* Check which pipe is connected to an active display plane. */
intelfbhw_active_pipe(const struct intelfb_hwstate * hw)474*4882a593Smuzhiyun int intelfbhw_active_pipe(const struct intelfb_hwstate *hw)
475*4882a593Smuzhiyun {
476*4882a593Smuzhiyun int pipe = -1;
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun /* keep old default behaviour - prefer PIPE_A */
479*4882a593Smuzhiyun if (hw->disp_b_ctrl & DISPPLANE_PLANE_ENABLE) {
480*4882a593Smuzhiyun pipe = (hw->disp_b_ctrl >> DISPPLANE_SEL_PIPE_SHIFT);
481*4882a593Smuzhiyun pipe &= PIPE_MASK;
482*4882a593Smuzhiyun if (unlikely(pipe == PIPE_A))
483*4882a593Smuzhiyun return PIPE_A;
484*4882a593Smuzhiyun }
485*4882a593Smuzhiyun if (hw->disp_a_ctrl & DISPPLANE_PLANE_ENABLE) {
486*4882a593Smuzhiyun pipe = (hw->disp_a_ctrl >> DISPPLANE_SEL_PIPE_SHIFT);
487*4882a593Smuzhiyun pipe &= PIPE_MASK;
488*4882a593Smuzhiyun if (likely(pipe == PIPE_A))
489*4882a593Smuzhiyun return PIPE_A;
490*4882a593Smuzhiyun }
491*4882a593Smuzhiyun /* Impossible that no pipe is selected - return PIPE_A */
492*4882a593Smuzhiyun WARN_ON(pipe == -1);
493*4882a593Smuzhiyun if (unlikely(pipe == -1))
494*4882a593Smuzhiyun pipe = PIPE_A;
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun return pipe;
497*4882a593Smuzhiyun }
498*4882a593Smuzhiyun
intelfbhw_setcolreg(struct intelfb_info * dinfo,unsigned regno,unsigned red,unsigned green,unsigned blue,unsigned transp)499*4882a593Smuzhiyun void intelfbhw_setcolreg(struct intelfb_info *dinfo, unsigned regno,
500*4882a593Smuzhiyun unsigned red, unsigned green, unsigned blue,
501*4882a593Smuzhiyun unsigned transp)
502*4882a593Smuzhiyun {
503*4882a593Smuzhiyun u32 palette_reg = (dinfo->pipe == PIPE_A) ?
504*4882a593Smuzhiyun PALETTE_A : PALETTE_B;
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun #if VERBOSE > 0
507*4882a593Smuzhiyun DBG_MSG("intelfbhw_setcolreg: %d: (%d, %d, %d)\n",
508*4882a593Smuzhiyun regno, red, green, blue);
509*4882a593Smuzhiyun #endif
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun OUTREG(palette_reg + (regno << 2),
512*4882a593Smuzhiyun (red << PALETTE_8_RED_SHIFT) |
513*4882a593Smuzhiyun (green << PALETTE_8_GREEN_SHIFT) |
514*4882a593Smuzhiyun (blue << PALETTE_8_BLUE_SHIFT));
515*4882a593Smuzhiyun }
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun
intelfbhw_read_hw_state(struct intelfb_info * dinfo,struct intelfb_hwstate * hw,int flag)518*4882a593Smuzhiyun int intelfbhw_read_hw_state(struct intelfb_info *dinfo,
519*4882a593Smuzhiyun struct intelfb_hwstate *hw, int flag)
520*4882a593Smuzhiyun {
521*4882a593Smuzhiyun int i;
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun #if VERBOSE > 0
524*4882a593Smuzhiyun DBG_MSG("intelfbhw_read_hw_state\n");
525*4882a593Smuzhiyun #endif
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun if (!hw || !dinfo)
528*4882a593Smuzhiyun return -1;
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun /* Read in as much of the HW state as possible. */
531*4882a593Smuzhiyun hw->vga0_divisor = INREG(VGA0_DIVISOR);
532*4882a593Smuzhiyun hw->vga1_divisor = INREG(VGA1_DIVISOR);
533*4882a593Smuzhiyun hw->vga_pd = INREG(VGAPD);
534*4882a593Smuzhiyun hw->dpll_a = INREG(DPLL_A);
535*4882a593Smuzhiyun hw->dpll_b = INREG(DPLL_B);
536*4882a593Smuzhiyun hw->fpa0 = INREG(FPA0);
537*4882a593Smuzhiyun hw->fpa1 = INREG(FPA1);
538*4882a593Smuzhiyun hw->fpb0 = INREG(FPB0);
539*4882a593Smuzhiyun hw->fpb1 = INREG(FPB1);
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun if (flag == 1)
542*4882a593Smuzhiyun return flag;
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun #if 0
545*4882a593Smuzhiyun /* This seems to be a problem with the 852GM/855GM */
546*4882a593Smuzhiyun for (i = 0; i < PALETTE_8_ENTRIES; i++) {
547*4882a593Smuzhiyun hw->palette_a[i] = INREG(PALETTE_A + (i << 2));
548*4882a593Smuzhiyun hw->palette_b[i] = INREG(PALETTE_B + (i << 2));
549*4882a593Smuzhiyun }
550*4882a593Smuzhiyun #endif
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun if (flag == 2)
553*4882a593Smuzhiyun return flag;
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun hw->htotal_a = INREG(HTOTAL_A);
556*4882a593Smuzhiyun hw->hblank_a = INREG(HBLANK_A);
557*4882a593Smuzhiyun hw->hsync_a = INREG(HSYNC_A);
558*4882a593Smuzhiyun hw->vtotal_a = INREG(VTOTAL_A);
559*4882a593Smuzhiyun hw->vblank_a = INREG(VBLANK_A);
560*4882a593Smuzhiyun hw->vsync_a = INREG(VSYNC_A);
561*4882a593Smuzhiyun hw->src_size_a = INREG(SRC_SIZE_A);
562*4882a593Smuzhiyun hw->bclrpat_a = INREG(BCLRPAT_A);
563*4882a593Smuzhiyun hw->htotal_b = INREG(HTOTAL_B);
564*4882a593Smuzhiyun hw->hblank_b = INREG(HBLANK_B);
565*4882a593Smuzhiyun hw->hsync_b = INREG(HSYNC_B);
566*4882a593Smuzhiyun hw->vtotal_b = INREG(VTOTAL_B);
567*4882a593Smuzhiyun hw->vblank_b = INREG(VBLANK_B);
568*4882a593Smuzhiyun hw->vsync_b = INREG(VSYNC_B);
569*4882a593Smuzhiyun hw->src_size_b = INREG(SRC_SIZE_B);
570*4882a593Smuzhiyun hw->bclrpat_b = INREG(BCLRPAT_B);
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun if (flag == 3)
573*4882a593Smuzhiyun return flag;
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun hw->adpa = INREG(ADPA);
576*4882a593Smuzhiyun hw->dvoa = INREG(DVOA);
577*4882a593Smuzhiyun hw->dvob = INREG(DVOB);
578*4882a593Smuzhiyun hw->dvoc = INREG(DVOC);
579*4882a593Smuzhiyun hw->dvoa_srcdim = INREG(DVOA_SRCDIM);
580*4882a593Smuzhiyun hw->dvob_srcdim = INREG(DVOB_SRCDIM);
581*4882a593Smuzhiyun hw->dvoc_srcdim = INREG(DVOC_SRCDIM);
582*4882a593Smuzhiyun hw->lvds = INREG(LVDS);
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun if (flag == 4)
585*4882a593Smuzhiyun return flag;
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun hw->pipe_a_conf = INREG(PIPEACONF);
588*4882a593Smuzhiyun hw->pipe_b_conf = INREG(PIPEBCONF);
589*4882a593Smuzhiyun hw->disp_arb = INREG(DISPARB);
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun if (flag == 5)
592*4882a593Smuzhiyun return flag;
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun hw->cursor_a_control = INREG(CURSOR_A_CONTROL);
595*4882a593Smuzhiyun hw->cursor_b_control = INREG(CURSOR_B_CONTROL);
596*4882a593Smuzhiyun hw->cursor_a_base = INREG(CURSOR_A_BASEADDR);
597*4882a593Smuzhiyun hw->cursor_b_base = INREG(CURSOR_B_BASEADDR);
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun if (flag == 6)
600*4882a593Smuzhiyun return flag;
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun for (i = 0; i < 4; i++) {
603*4882a593Smuzhiyun hw->cursor_a_palette[i] = INREG(CURSOR_A_PALETTE0 + (i << 2));
604*4882a593Smuzhiyun hw->cursor_b_palette[i] = INREG(CURSOR_B_PALETTE0 + (i << 2));
605*4882a593Smuzhiyun }
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun if (flag == 7)
608*4882a593Smuzhiyun return flag;
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun hw->cursor_size = INREG(CURSOR_SIZE);
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun if (flag == 8)
613*4882a593Smuzhiyun return flag;
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun hw->disp_a_ctrl = INREG(DSPACNTR);
616*4882a593Smuzhiyun hw->disp_b_ctrl = INREG(DSPBCNTR);
617*4882a593Smuzhiyun hw->disp_a_base = INREG(DSPABASE);
618*4882a593Smuzhiyun hw->disp_b_base = INREG(DSPBBASE);
619*4882a593Smuzhiyun hw->disp_a_stride = INREG(DSPASTRIDE);
620*4882a593Smuzhiyun hw->disp_b_stride = INREG(DSPBSTRIDE);
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun if (flag == 9)
623*4882a593Smuzhiyun return flag;
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun hw->vgacntrl = INREG(VGACNTRL);
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun if (flag == 10)
628*4882a593Smuzhiyun return flag;
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun hw->add_id = INREG(ADD_ID);
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun if (flag == 11)
633*4882a593Smuzhiyun return flag;
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun for (i = 0; i < 7; i++) {
636*4882a593Smuzhiyun hw->swf0x[i] = INREG(SWF00 + (i << 2));
637*4882a593Smuzhiyun hw->swf1x[i] = INREG(SWF10 + (i << 2));
638*4882a593Smuzhiyun if (i < 3)
639*4882a593Smuzhiyun hw->swf3x[i] = INREG(SWF30 + (i << 2));
640*4882a593Smuzhiyun }
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun for (i = 0; i < 8; i++)
643*4882a593Smuzhiyun hw->fence[i] = INREG(FENCE + (i << 2));
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun hw->instpm = INREG(INSTPM);
646*4882a593Smuzhiyun hw->mem_mode = INREG(MEM_MODE);
647*4882a593Smuzhiyun hw->fw_blc_0 = INREG(FW_BLC_0);
648*4882a593Smuzhiyun hw->fw_blc_1 = INREG(FW_BLC_1);
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun hw->hwstam = INREG16(HWSTAM);
651*4882a593Smuzhiyun hw->ier = INREG16(IER);
652*4882a593Smuzhiyun hw->iir = INREG16(IIR);
653*4882a593Smuzhiyun hw->imr = INREG16(IMR);
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun return 0;
656*4882a593Smuzhiyun }
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun
calc_vclock3(int index,int m,int n,int p)659*4882a593Smuzhiyun static int calc_vclock3(int index, int m, int n, int p)
660*4882a593Smuzhiyun {
661*4882a593Smuzhiyun if (p == 0 || n == 0)
662*4882a593Smuzhiyun return 0;
663*4882a593Smuzhiyun return plls[index].ref_clk * m / n / p;
664*4882a593Smuzhiyun }
665*4882a593Smuzhiyun
calc_vclock(int index,int m1,int m2,int n,int p1,int p2,int lvds)666*4882a593Smuzhiyun static int calc_vclock(int index, int m1, int m2, int n, int p1, int p2,
667*4882a593Smuzhiyun int lvds)
668*4882a593Smuzhiyun {
669*4882a593Smuzhiyun struct pll_min_max *pll = &plls[index];
670*4882a593Smuzhiyun u32 m, vco, p;
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun m = (5 * (m1 + 2)) + (m2 + 2);
673*4882a593Smuzhiyun n += 2;
674*4882a593Smuzhiyun vco = pll->ref_clk * m / n;
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun if (index == PLLS_I8xx)
677*4882a593Smuzhiyun p = ((p1 + 2) * (1 << (p2 + 1)));
678*4882a593Smuzhiyun else
679*4882a593Smuzhiyun p = ((p1) * (p2 ? 5 : 10));
680*4882a593Smuzhiyun return vco / p;
681*4882a593Smuzhiyun }
682*4882a593Smuzhiyun
683*4882a593Smuzhiyun #if REGDUMP
intelfbhw_get_p1p2(struct intelfb_info * dinfo,int dpll,int * o_p1,int * o_p2)684*4882a593Smuzhiyun static void intelfbhw_get_p1p2(struct intelfb_info *dinfo, int dpll,
685*4882a593Smuzhiyun int *o_p1, int *o_p2)
686*4882a593Smuzhiyun {
687*4882a593Smuzhiyun int p1, p2;
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun if (IS_I9XX(dinfo)) {
690*4882a593Smuzhiyun if (dpll & DPLL_P1_FORCE_DIV2)
691*4882a593Smuzhiyun p1 = 1;
692*4882a593Smuzhiyun else
693*4882a593Smuzhiyun p1 = (dpll >> DPLL_P1_SHIFT) & 0xff;
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun p1 = ffs(p1);
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun p2 = (dpll >> DPLL_I9XX_P2_SHIFT) & DPLL_P2_MASK;
698*4882a593Smuzhiyun } else {
699*4882a593Smuzhiyun if (dpll & DPLL_P1_FORCE_DIV2)
700*4882a593Smuzhiyun p1 = 0;
701*4882a593Smuzhiyun else
702*4882a593Smuzhiyun p1 = (dpll >> DPLL_P1_SHIFT) & DPLL_P1_MASK;
703*4882a593Smuzhiyun p2 = (dpll >> DPLL_P2_SHIFT) & DPLL_P2_MASK;
704*4882a593Smuzhiyun }
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun *o_p1 = p1;
707*4882a593Smuzhiyun *o_p2 = p2;
708*4882a593Smuzhiyun }
709*4882a593Smuzhiyun #endif
710*4882a593Smuzhiyun
711*4882a593Smuzhiyun
intelfbhw_print_hw_state(struct intelfb_info * dinfo,struct intelfb_hwstate * hw)712*4882a593Smuzhiyun void intelfbhw_print_hw_state(struct intelfb_info *dinfo,
713*4882a593Smuzhiyun struct intelfb_hwstate *hw)
714*4882a593Smuzhiyun {
715*4882a593Smuzhiyun #if REGDUMP
716*4882a593Smuzhiyun int i, m1, m2, n, p1, p2;
717*4882a593Smuzhiyun int index = dinfo->pll_index;
718*4882a593Smuzhiyun DBG_MSG("intelfbhw_print_hw_state\n");
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun if (!hw)
721*4882a593Smuzhiyun return;
722*4882a593Smuzhiyun /* Read in as much of the HW state as possible. */
723*4882a593Smuzhiyun printk("hw state dump start\n");
724*4882a593Smuzhiyun printk(" VGA0_DIVISOR: 0x%08x\n", hw->vga0_divisor);
725*4882a593Smuzhiyun printk(" VGA1_DIVISOR: 0x%08x\n", hw->vga1_divisor);
726*4882a593Smuzhiyun printk(" VGAPD: 0x%08x\n", hw->vga_pd);
727*4882a593Smuzhiyun n = (hw->vga0_divisor >> FP_N_DIVISOR_SHIFT) & FP_DIVISOR_MASK;
728*4882a593Smuzhiyun m1 = (hw->vga0_divisor >> FP_M1_DIVISOR_SHIFT) & FP_DIVISOR_MASK;
729*4882a593Smuzhiyun m2 = (hw->vga0_divisor >> FP_M2_DIVISOR_SHIFT) & FP_DIVISOR_MASK;
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun intelfbhw_get_p1p2(dinfo, hw->vga_pd, &p1, &p2);
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun printk(" VGA0: (m1, m2, n, p1, p2) = (%d, %d, %d, %d, %d)\n",
734*4882a593Smuzhiyun m1, m2, n, p1, p2);
735*4882a593Smuzhiyun printk(" VGA0: clock is %d\n",
736*4882a593Smuzhiyun calc_vclock(index, m1, m2, n, p1, p2, 0));
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun n = (hw->vga1_divisor >> FP_N_DIVISOR_SHIFT) & FP_DIVISOR_MASK;
739*4882a593Smuzhiyun m1 = (hw->vga1_divisor >> FP_M1_DIVISOR_SHIFT) & FP_DIVISOR_MASK;
740*4882a593Smuzhiyun m2 = (hw->vga1_divisor >> FP_M2_DIVISOR_SHIFT) & FP_DIVISOR_MASK;
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun intelfbhw_get_p1p2(dinfo, hw->vga_pd, &p1, &p2);
743*4882a593Smuzhiyun printk(" VGA1: (m1, m2, n, p1, p2) = (%d, %d, %d, %d, %d)\n",
744*4882a593Smuzhiyun m1, m2, n, p1, p2);
745*4882a593Smuzhiyun printk(" VGA1: clock is %d\n",
746*4882a593Smuzhiyun calc_vclock(index, m1, m2, n, p1, p2, 0));
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun printk(" DPLL_A: 0x%08x\n", hw->dpll_a);
749*4882a593Smuzhiyun printk(" DPLL_B: 0x%08x\n", hw->dpll_b);
750*4882a593Smuzhiyun printk(" FPA0: 0x%08x\n", hw->fpa0);
751*4882a593Smuzhiyun printk(" FPA1: 0x%08x\n", hw->fpa1);
752*4882a593Smuzhiyun printk(" FPB0: 0x%08x\n", hw->fpb0);
753*4882a593Smuzhiyun printk(" FPB1: 0x%08x\n", hw->fpb1);
754*4882a593Smuzhiyun
755*4882a593Smuzhiyun n = (hw->fpa0 >> FP_N_DIVISOR_SHIFT) & FP_DIVISOR_MASK;
756*4882a593Smuzhiyun m1 = (hw->fpa0 >> FP_M1_DIVISOR_SHIFT) & FP_DIVISOR_MASK;
757*4882a593Smuzhiyun m2 = (hw->fpa0 >> FP_M2_DIVISOR_SHIFT) & FP_DIVISOR_MASK;
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun intelfbhw_get_p1p2(dinfo, hw->dpll_a, &p1, &p2);
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun printk(" PLLA0: (m1, m2, n, p1, p2) = (%d, %d, %d, %d, %d)\n",
762*4882a593Smuzhiyun m1, m2, n, p1, p2);
763*4882a593Smuzhiyun printk(" PLLA0: clock is %d\n",
764*4882a593Smuzhiyun calc_vclock(index, m1, m2, n, p1, p2, 0));
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun n = (hw->fpa1 >> FP_N_DIVISOR_SHIFT) & FP_DIVISOR_MASK;
767*4882a593Smuzhiyun m1 = (hw->fpa1 >> FP_M1_DIVISOR_SHIFT) & FP_DIVISOR_MASK;
768*4882a593Smuzhiyun m2 = (hw->fpa1 >> FP_M2_DIVISOR_SHIFT) & FP_DIVISOR_MASK;
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun intelfbhw_get_p1p2(dinfo, hw->dpll_a, &p1, &p2);
771*4882a593Smuzhiyun
772*4882a593Smuzhiyun printk(" PLLA1: (m1, m2, n, p1, p2) = (%d, %d, %d, %d, %d)\n",
773*4882a593Smuzhiyun m1, m2, n, p1, p2);
774*4882a593Smuzhiyun printk(" PLLA1: clock is %d\n",
775*4882a593Smuzhiyun calc_vclock(index, m1, m2, n, p1, p2, 0));
776*4882a593Smuzhiyun
777*4882a593Smuzhiyun #if 0
778*4882a593Smuzhiyun printk(" PALETTE_A:\n");
779*4882a593Smuzhiyun for (i = 0; i < PALETTE_8_ENTRIES)
780*4882a593Smuzhiyun printk(" %3d: 0x%08x\n", i, hw->palette_a[i]);
781*4882a593Smuzhiyun printk(" PALETTE_B:\n");
782*4882a593Smuzhiyun for (i = 0; i < PALETTE_8_ENTRIES)
783*4882a593Smuzhiyun printk(" %3d: 0x%08x\n", i, hw->palette_b[i]);
784*4882a593Smuzhiyun #endif
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun printk(" HTOTAL_A: 0x%08x\n", hw->htotal_a);
787*4882a593Smuzhiyun printk(" HBLANK_A: 0x%08x\n", hw->hblank_a);
788*4882a593Smuzhiyun printk(" HSYNC_A: 0x%08x\n", hw->hsync_a);
789*4882a593Smuzhiyun printk(" VTOTAL_A: 0x%08x\n", hw->vtotal_a);
790*4882a593Smuzhiyun printk(" VBLANK_A: 0x%08x\n", hw->vblank_a);
791*4882a593Smuzhiyun printk(" VSYNC_A: 0x%08x\n", hw->vsync_a);
792*4882a593Smuzhiyun printk(" SRC_SIZE_A: 0x%08x\n", hw->src_size_a);
793*4882a593Smuzhiyun printk(" BCLRPAT_A: 0x%08x\n", hw->bclrpat_a);
794*4882a593Smuzhiyun printk(" HTOTAL_B: 0x%08x\n", hw->htotal_b);
795*4882a593Smuzhiyun printk(" HBLANK_B: 0x%08x\n", hw->hblank_b);
796*4882a593Smuzhiyun printk(" HSYNC_B: 0x%08x\n", hw->hsync_b);
797*4882a593Smuzhiyun printk(" VTOTAL_B: 0x%08x\n", hw->vtotal_b);
798*4882a593Smuzhiyun printk(" VBLANK_B: 0x%08x\n", hw->vblank_b);
799*4882a593Smuzhiyun printk(" VSYNC_B: 0x%08x\n", hw->vsync_b);
800*4882a593Smuzhiyun printk(" SRC_SIZE_B: 0x%08x\n", hw->src_size_b);
801*4882a593Smuzhiyun printk(" BCLRPAT_B: 0x%08x\n", hw->bclrpat_b);
802*4882a593Smuzhiyun
803*4882a593Smuzhiyun printk(" ADPA: 0x%08x\n", hw->adpa);
804*4882a593Smuzhiyun printk(" DVOA: 0x%08x\n", hw->dvoa);
805*4882a593Smuzhiyun printk(" DVOB: 0x%08x\n", hw->dvob);
806*4882a593Smuzhiyun printk(" DVOC: 0x%08x\n", hw->dvoc);
807*4882a593Smuzhiyun printk(" DVOA_SRCDIM: 0x%08x\n", hw->dvoa_srcdim);
808*4882a593Smuzhiyun printk(" DVOB_SRCDIM: 0x%08x\n", hw->dvob_srcdim);
809*4882a593Smuzhiyun printk(" DVOC_SRCDIM: 0x%08x\n", hw->dvoc_srcdim);
810*4882a593Smuzhiyun printk(" LVDS: 0x%08x\n", hw->lvds);
811*4882a593Smuzhiyun
812*4882a593Smuzhiyun printk(" PIPEACONF: 0x%08x\n", hw->pipe_a_conf);
813*4882a593Smuzhiyun printk(" PIPEBCONF: 0x%08x\n", hw->pipe_b_conf);
814*4882a593Smuzhiyun printk(" DISPARB: 0x%08x\n", hw->disp_arb);
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun printk(" CURSOR_A_CONTROL: 0x%08x\n", hw->cursor_a_control);
817*4882a593Smuzhiyun printk(" CURSOR_B_CONTROL: 0x%08x\n", hw->cursor_b_control);
818*4882a593Smuzhiyun printk(" CURSOR_A_BASEADDR: 0x%08x\n", hw->cursor_a_base);
819*4882a593Smuzhiyun printk(" CURSOR_B_BASEADDR: 0x%08x\n", hw->cursor_b_base);
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun printk(" CURSOR_A_PALETTE: ");
822*4882a593Smuzhiyun for (i = 0; i < 4; i++) {
823*4882a593Smuzhiyun printk("0x%08x", hw->cursor_a_palette[i]);
824*4882a593Smuzhiyun if (i < 3)
825*4882a593Smuzhiyun printk(", ");
826*4882a593Smuzhiyun }
827*4882a593Smuzhiyun printk("\n");
828*4882a593Smuzhiyun printk(" CURSOR_B_PALETTE: ");
829*4882a593Smuzhiyun for (i = 0; i < 4; i++) {
830*4882a593Smuzhiyun printk("0x%08x", hw->cursor_b_palette[i]);
831*4882a593Smuzhiyun if (i < 3)
832*4882a593Smuzhiyun printk(", ");
833*4882a593Smuzhiyun }
834*4882a593Smuzhiyun printk("\n");
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun printk(" CURSOR_SIZE: 0x%08x\n", hw->cursor_size);
837*4882a593Smuzhiyun
838*4882a593Smuzhiyun printk(" DSPACNTR: 0x%08x\n", hw->disp_a_ctrl);
839*4882a593Smuzhiyun printk(" DSPBCNTR: 0x%08x\n", hw->disp_b_ctrl);
840*4882a593Smuzhiyun printk(" DSPABASE: 0x%08x\n", hw->disp_a_base);
841*4882a593Smuzhiyun printk(" DSPBBASE: 0x%08x\n", hw->disp_b_base);
842*4882a593Smuzhiyun printk(" DSPASTRIDE: 0x%08x\n", hw->disp_a_stride);
843*4882a593Smuzhiyun printk(" DSPBSTRIDE: 0x%08x\n", hw->disp_b_stride);
844*4882a593Smuzhiyun
845*4882a593Smuzhiyun printk(" VGACNTRL: 0x%08x\n", hw->vgacntrl);
846*4882a593Smuzhiyun printk(" ADD_ID: 0x%08x\n", hw->add_id);
847*4882a593Smuzhiyun
848*4882a593Smuzhiyun for (i = 0; i < 7; i++) {
849*4882a593Smuzhiyun printk(" SWF0%d 0x%08x\n", i,
850*4882a593Smuzhiyun hw->swf0x[i]);
851*4882a593Smuzhiyun }
852*4882a593Smuzhiyun for (i = 0; i < 7; i++) {
853*4882a593Smuzhiyun printk(" SWF1%d 0x%08x\n", i,
854*4882a593Smuzhiyun hw->swf1x[i]);
855*4882a593Smuzhiyun }
856*4882a593Smuzhiyun for (i = 0; i < 3; i++) {
857*4882a593Smuzhiyun printk(" SWF3%d 0x%08x\n", i,
858*4882a593Smuzhiyun hw->swf3x[i]);
859*4882a593Smuzhiyun }
860*4882a593Smuzhiyun for (i = 0; i < 8; i++)
861*4882a593Smuzhiyun printk(" FENCE%d 0x%08x\n", i,
862*4882a593Smuzhiyun hw->fence[i]);
863*4882a593Smuzhiyun
864*4882a593Smuzhiyun printk(" INSTPM 0x%08x\n", hw->instpm);
865*4882a593Smuzhiyun printk(" MEM_MODE 0x%08x\n", hw->mem_mode);
866*4882a593Smuzhiyun printk(" FW_BLC_0 0x%08x\n", hw->fw_blc_0);
867*4882a593Smuzhiyun printk(" FW_BLC_1 0x%08x\n", hw->fw_blc_1);
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun printk(" HWSTAM 0x%04x\n", hw->hwstam);
870*4882a593Smuzhiyun printk(" IER 0x%04x\n", hw->ier);
871*4882a593Smuzhiyun printk(" IIR 0x%04x\n", hw->iir);
872*4882a593Smuzhiyun printk(" IMR 0x%04x\n", hw->imr);
873*4882a593Smuzhiyun printk("hw state dump end\n");
874*4882a593Smuzhiyun #endif
875*4882a593Smuzhiyun }
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun
878*4882a593Smuzhiyun
879*4882a593Smuzhiyun /* Split the M parameter into M1 and M2. */
splitm(int index,unsigned int m,unsigned int * retm1,unsigned int * retm2)880*4882a593Smuzhiyun static int splitm(int index, unsigned int m, unsigned int *retm1,
881*4882a593Smuzhiyun unsigned int *retm2)
882*4882a593Smuzhiyun {
883*4882a593Smuzhiyun int m1, m2;
884*4882a593Smuzhiyun int testm;
885*4882a593Smuzhiyun struct pll_min_max *pll = &plls[index];
886*4882a593Smuzhiyun
887*4882a593Smuzhiyun /* no point optimising too much - brute force m */
888*4882a593Smuzhiyun for (m1 = pll->min_m1; m1 < pll->max_m1 + 1; m1++) {
889*4882a593Smuzhiyun for (m2 = pll->min_m2; m2 < pll->max_m2 + 1; m2++) {
890*4882a593Smuzhiyun testm = (5 * (m1 + 2)) + (m2 + 2);
891*4882a593Smuzhiyun if (testm == m) {
892*4882a593Smuzhiyun *retm1 = (unsigned int)m1;
893*4882a593Smuzhiyun *retm2 = (unsigned int)m2;
894*4882a593Smuzhiyun return 0;
895*4882a593Smuzhiyun }
896*4882a593Smuzhiyun }
897*4882a593Smuzhiyun }
898*4882a593Smuzhiyun return 1;
899*4882a593Smuzhiyun }
900*4882a593Smuzhiyun
901*4882a593Smuzhiyun /* Split the P parameter into P1 and P2. */
splitp(int index,unsigned int p,unsigned int * retp1,unsigned int * retp2)902*4882a593Smuzhiyun static int splitp(int index, unsigned int p, unsigned int *retp1,
903*4882a593Smuzhiyun unsigned int *retp2)
904*4882a593Smuzhiyun {
905*4882a593Smuzhiyun int p1, p2;
906*4882a593Smuzhiyun struct pll_min_max *pll = &plls[index];
907*4882a593Smuzhiyun
908*4882a593Smuzhiyun if (index == PLLS_I9xx) {
909*4882a593Smuzhiyun p2 = (p % 10) ? 1 : 0;
910*4882a593Smuzhiyun
911*4882a593Smuzhiyun p1 = p / (p2 ? 5 : 10);
912*4882a593Smuzhiyun
913*4882a593Smuzhiyun *retp1 = (unsigned int)p1;
914*4882a593Smuzhiyun *retp2 = (unsigned int)p2;
915*4882a593Smuzhiyun return 0;
916*4882a593Smuzhiyun }
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun if (p % 4 == 0)
919*4882a593Smuzhiyun p2 = 1;
920*4882a593Smuzhiyun else
921*4882a593Smuzhiyun p2 = 0;
922*4882a593Smuzhiyun p1 = (p / (1 << (p2 + 1))) - 2;
923*4882a593Smuzhiyun if (p % 4 == 0 && p1 < pll->min_p1) {
924*4882a593Smuzhiyun p2 = 0;
925*4882a593Smuzhiyun p1 = (p / (1 << (p2 + 1))) - 2;
926*4882a593Smuzhiyun }
927*4882a593Smuzhiyun if (p1 < pll->min_p1 || p1 > pll->max_p1 ||
928*4882a593Smuzhiyun (p1 + 2) * (1 << (p2 + 1)) != p) {
929*4882a593Smuzhiyun return 1;
930*4882a593Smuzhiyun } else {
931*4882a593Smuzhiyun *retp1 = (unsigned int)p1;
932*4882a593Smuzhiyun *retp2 = (unsigned int)p2;
933*4882a593Smuzhiyun return 0;
934*4882a593Smuzhiyun }
935*4882a593Smuzhiyun }
936*4882a593Smuzhiyun
calc_pll_params(int index,int clock,u32 * retm1,u32 * retm2,u32 * retn,u32 * retp1,u32 * retp2,u32 * retclock)937*4882a593Smuzhiyun static int calc_pll_params(int index, int clock, u32 *retm1, u32 *retm2,
938*4882a593Smuzhiyun u32 *retn, u32 *retp1, u32 *retp2, u32 *retclock)
939*4882a593Smuzhiyun {
940*4882a593Smuzhiyun u32 m1, m2, n, p1, p2, n1, testm;
941*4882a593Smuzhiyun u32 f_vco, p, p_best = 0, m, f_out = 0;
942*4882a593Smuzhiyun u32 err_best = 10000000;
943*4882a593Smuzhiyun u32 n_best = 0, m_best = 0, f_err;
944*4882a593Smuzhiyun u32 p_min, p_max, p_inc, div_max;
945*4882a593Smuzhiyun struct pll_min_max *pll = &plls[index];
946*4882a593Smuzhiyun
947*4882a593Smuzhiyun DBG_MSG("Clock is %d\n", clock);
948*4882a593Smuzhiyun
949*4882a593Smuzhiyun div_max = pll->max_vco / clock;
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun p_inc = (clock <= pll->p_transition_clk) ? pll->p_inc_lo : pll->p_inc_hi;
952*4882a593Smuzhiyun p_min = p_inc;
953*4882a593Smuzhiyun p_max = ROUND_DOWN_TO(div_max, p_inc);
954*4882a593Smuzhiyun if (p_min < pll->min_p)
955*4882a593Smuzhiyun p_min = pll->min_p;
956*4882a593Smuzhiyun if (p_max > pll->max_p)
957*4882a593Smuzhiyun p_max = pll->max_p;
958*4882a593Smuzhiyun
959*4882a593Smuzhiyun DBG_MSG("p range is %d-%d (%d)\n", p_min, p_max, p_inc);
960*4882a593Smuzhiyun
961*4882a593Smuzhiyun p = p_min;
962*4882a593Smuzhiyun do {
963*4882a593Smuzhiyun if (splitp(index, p, &p1, &p2)) {
964*4882a593Smuzhiyun WRN_MSG("cannot split p = %d\n", p);
965*4882a593Smuzhiyun p += p_inc;
966*4882a593Smuzhiyun continue;
967*4882a593Smuzhiyun }
968*4882a593Smuzhiyun n = pll->min_n;
969*4882a593Smuzhiyun f_vco = clock * p;
970*4882a593Smuzhiyun
971*4882a593Smuzhiyun do {
972*4882a593Smuzhiyun m = ROUND_UP_TO(f_vco * n, pll->ref_clk) / pll->ref_clk;
973*4882a593Smuzhiyun if (m < pll->min_m)
974*4882a593Smuzhiyun m = pll->min_m + 1;
975*4882a593Smuzhiyun if (m > pll->max_m)
976*4882a593Smuzhiyun m = pll->max_m - 1;
977*4882a593Smuzhiyun for (testm = m - 1; testm <= m; testm++) {
978*4882a593Smuzhiyun f_out = calc_vclock3(index, testm, n, p);
979*4882a593Smuzhiyun if (splitm(index, testm, &m1, &m2)) {
980*4882a593Smuzhiyun WRN_MSG("cannot split m = %d\n",
981*4882a593Smuzhiyun testm);
982*4882a593Smuzhiyun continue;
983*4882a593Smuzhiyun }
984*4882a593Smuzhiyun if (clock > f_out)
985*4882a593Smuzhiyun f_err = clock - f_out;
986*4882a593Smuzhiyun else/* slightly bias the error for bigger clocks */
987*4882a593Smuzhiyun f_err = f_out - clock + 1;
988*4882a593Smuzhiyun
989*4882a593Smuzhiyun if (f_err < err_best) {
990*4882a593Smuzhiyun m_best = testm;
991*4882a593Smuzhiyun n_best = n;
992*4882a593Smuzhiyun p_best = p;
993*4882a593Smuzhiyun err_best = f_err;
994*4882a593Smuzhiyun }
995*4882a593Smuzhiyun }
996*4882a593Smuzhiyun n++;
997*4882a593Smuzhiyun } while ((n <= pll->max_n) && (f_out >= clock));
998*4882a593Smuzhiyun p += p_inc;
999*4882a593Smuzhiyun } while ((p <= p_max));
1000*4882a593Smuzhiyun
1001*4882a593Smuzhiyun if (!m_best) {
1002*4882a593Smuzhiyun WRN_MSG("cannot find parameters for clock %d\n", clock);
1003*4882a593Smuzhiyun return 1;
1004*4882a593Smuzhiyun }
1005*4882a593Smuzhiyun m = m_best;
1006*4882a593Smuzhiyun n = n_best;
1007*4882a593Smuzhiyun p = p_best;
1008*4882a593Smuzhiyun splitm(index, m, &m1, &m2);
1009*4882a593Smuzhiyun splitp(index, p, &p1, &p2);
1010*4882a593Smuzhiyun n1 = n - 2;
1011*4882a593Smuzhiyun
1012*4882a593Smuzhiyun DBG_MSG("m, n, p: %d (%d,%d), %d (%d), %d (%d,%d), "
1013*4882a593Smuzhiyun "f: %d (%d), VCO: %d\n",
1014*4882a593Smuzhiyun m, m1, m2, n, n1, p, p1, p2,
1015*4882a593Smuzhiyun calc_vclock3(index, m, n, p),
1016*4882a593Smuzhiyun calc_vclock(index, m1, m2, n1, p1, p2, 0),
1017*4882a593Smuzhiyun calc_vclock3(index, m, n, p) * p);
1018*4882a593Smuzhiyun *retm1 = m1;
1019*4882a593Smuzhiyun *retm2 = m2;
1020*4882a593Smuzhiyun *retn = n1;
1021*4882a593Smuzhiyun *retp1 = p1;
1022*4882a593Smuzhiyun *retp2 = p2;
1023*4882a593Smuzhiyun *retclock = calc_vclock(index, m1, m2, n1, p1, p2, 0);
1024*4882a593Smuzhiyun
1025*4882a593Smuzhiyun return 0;
1026*4882a593Smuzhiyun }
1027*4882a593Smuzhiyun
check_overflow(u32 value,u32 limit,const char * description)1028*4882a593Smuzhiyun static __inline__ int check_overflow(u32 value, u32 limit,
1029*4882a593Smuzhiyun const char *description)
1030*4882a593Smuzhiyun {
1031*4882a593Smuzhiyun if (value > limit) {
1032*4882a593Smuzhiyun WRN_MSG("%s value %d exceeds limit %d\n",
1033*4882a593Smuzhiyun description, value, limit);
1034*4882a593Smuzhiyun return 1;
1035*4882a593Smuzhiyun }
1036*4882a593Smuzhiyun return 0;
1037*4882a593Smuzhiyun }
1038*4882a593Smuzhiyun
1039*4882a593Smuzhiyun /* It is assumed that hw is filled in with the initial state information. */
intelfbhw_mode_to_hw(struct intelfb_info * dinfo,struct intelfb_hwstate * hw,struct fb_var_screeninfo * var)1040*4882a593Smuzhiyun int intelfbhw_mode_to_hw(struct intelfb_info *dinfo,
1041*4882a593Smuzhiyun struct intelfb_hwstate *hw,
1042*4882a593Smuzhiyun struct fb_var_screeninfo *var)
1043*4882a593Smuzhiyun {
1044*4882a593Smuzhiyun int pipe = intelfbhw_active_pipe(hw);
1045*4882a593Smuzhiyun u32 *dpll, *fp0, *fp1;
1046*4882a593Smuzhiyun u32 m1, m2, n, p1, p2, clock_target, clock;
1047*4882a593Smuzhiyun u32 hsync_start, hsync_end, hblank_start, hblank_end, htotal, hactive;
1048*4882a593Smuzhiyun u32 vsync_start, vsync_end, vblank_start, vblank_end, vtotal, vactive;
1049*4882a593Smuzhiyun u32 vsync_pol, hsync_pol;
1050*4882a593Smuzhiyun u32 *vs, *vb, *vt, *hs, *hb, *ht, *ss, *pipe_conf;
1051*4882a593Smuzhiyun u32 stride_alignment;
1052*4882a593Smuzhiyun
1053*4882a593Smuzhiyun DBG_MSG("intelfbhw_mode_to_hw\n");
1054*4882a593Smuzhiyun
1055*4882a593Smuzhiyun /* Disable VGA */
1056*4882a593Smuzhiyun hw->vgacntrl |= VGA_DISABLE;
1057*4882a593Smuzhiyun
1058*4882a593Smuzhiyun /* Set which pipe's registers will be set. */
1059*4882a593Smuzhiyun if (pipe == PIPE_B) {
1060*4882a593Smuzhiyun dpll = &hw->dpll_b;
1061*4882a593Smuzhiyun fp0 = &hw->fpb0;
1062*4882a593Smuzhiyun fp1 = &hw->fpb1;
1063*4882a593Smuzhiyun hs = &hw->hsync_b;
1064*4882a593Smuzhiyun hb = &hw->hblank_b;
1065*4882a593Smuzhiyun ht = &hw->htotal_b;
1066*4882a593Smuzhiyun vs = &hw->vsync_b;
1067*4882a593Smuzhiyun vb = &hw->vblank_b;
1068*4882a593Smuzhiyun vt = &hw->vtotal_b;
1069*4882a593Smuzhiyun ss = &hw->src_size_b;
1070*4882a593Smuzhiyun pipe_conf = &hw->pipe_b_conf;
1071*4882a593Smuzhiyun } else {
1072*4882a593Smuzhiyun dpll = &hw->dpll_a;
1073*4882a593Smuzhiyun fp0 = &hw->fpa0;
1074*4882a593Smuzhiyun fp1 = &hw->fpa1;
1075*4882a593Smuzhiyun hs = &hw->hsync_a;
1076*4882a593Smuzhiyun hb = &hw->hblank_a;
1077*4882a593Smuzhiyun ht = &hw->htotal_a;
1078*4882a593Smuzhiyun vs = &hw->vsync_a;
1079*4882a593Smuzhiyun vb = &hw->vblank_a;
1080*4882a593Smuzhiyun vt = &hw->vtotal_a;
1081*4882a593Smuzhiyun ss = &hw->src_size_a;
1082*4882a593Smuzhiyun pipe_conf = &hw->pipe_a_conf;
1083*4882a593Smuzhiyun }
1084*4882a593Smuzhiyun
1085*4882a593Smuzhiyun /* Use ADPA register for sync control. */
1086*4882a593Smuzhiyun hw->adpa &= ~ADPA_USE_VGA_HVPOLARITY;
1087*4882a593Smuzhiyun
1088*4882a593Smuzhiyun /* sync polarity */
1089*4882a593Smuzhiyun hsync_pol = (var->sync & FB_SYNC_HOR_HIGH_ACT) ?
1090*4882a593Smuzhiyun ADPA_SYNC_ACTIVE_HIGH : ADPA_SYNC_ACTIVE_LOW;
1091*4882a593Smuzhiyun vsync_pol = (var->sync & FB_SYNC_VERT_HIGH_ACT) ?
1092*4882a593Smuzhiyun ADPA_SYNC_ACTIVE_HIGH : ADPA_SYNC_ACTIVE_LOW;
1093*4882a593Smuzhiyun hw->adpa &= ~((ADPA_SYNC_ACTIVE_MASK << ADPA_VSYNC_ACTIVE_SHIFT) |
1094*4882a593Smuzhiyun (ADPA_SYNC_ACTIVE_MASK << ADPA_HSYNC_ACTIVE_SHIFT));
1095*4882a593Smuzhiyun hw->adpa |= (hsync_pol << ADPA_HSYNC_ACTIVE_SHIFT) |
1096*4882a593Smuzhiyun (vsync_pol << ADPA_VSYNC_ACTIVE_SHIFT);
1097*4882a593Smuzhiyun
1098*4882a593Smuzhiyun /* Connect correct pipe to the analog port DAC */
1099*4882a593Smuzhiyun hw->adpa &= ~(PIPE_MASK << ADPA_PIPE_SELECT_SHIFT);
1100*4882a593Smuzhiyun hw->adpa |= (pipe << ADPA_PIPE_SELECT_SHIFT);
1101*4882a593Smuzhiyun
1102*4882a593Smuzhiyun /* Set DPMS state to D0 (on) */
1103*4882a593Smuzhiyun hw->adpa &= ~ADPA_DPMS_CONTROL_MASK;
1104*4882a593Smuzhiyun hw->adpa |= ADPA_DPMS_D0;
1105*4882a593Smuzhiyun
1106*4882a593Smuzhiyun hw->adpa |= ADPA_DAC_ENABLE;
1107*4882a593Smuzhiyun
1108*4882a593Smuzhiyun *dpll |= (DPLL_VCO_ENABLE | DPLL_VGA_MODE_DISABLE);
1109*4882a593Smuzhiyun *dpll &= ~(DPLL_RATE_SELECT_MASK | DPLL_REFERENCE_SELECT_MASK);
1110*4882a593Smuzhiyun *dpll |= (DPLL_REFERENCE_DEFAULT | DPLL_RATE_SELECT_FP0);
1111*4882a593Smuzhiyun
1112*4882a593Smuzhiyun /* Desired clock in kHz */
1113*4882a593Smuzhiyun clock_target = 1000000000 / var->pixclock;
1114*4882a593Smuzhiyun
1115*4882a593Smuzhiyun if (calc_pll_params(dinfo->pll_index, clock_target, &m1, &m2,
1116*4882a593Smuzhiyun &n, &p1, &p2, &clock)) {
1117*4882a593Smuzhiyun WRN_MSG("calc_pll_params failed\n");
1118*4882a593Smuzhiyun return 1;
1119*4882a593Smuzhiyun }
1120*4882a593Smuzhiyun
1121*4882a593Smuzhiyun /* Check for overflow. */
1122*4882a593Smuzhiyun if (check_overflow(p1, DPLL_P1_MASK, "PLL P1 parameter"))
1123*4882a593Smuzhiyun return 1;
1124*4882a593Smuzhiyun if (check_overflow(p2, DPLL_P2_MASK, "PLL P2 parameter"))
1125*4882a593Smuzhiyun return 1;
1126*4882a593Smuzhiyun if (check_overflow(m1, FP_DIVISOR_MASK, "PLL M1 parameter"))
1127*4882a593Smuzhiyun return 1;
1128*4882a593Smuzhiyun if (check_overflow(m2, FP_DIVISOR_MASK, "PLL M2 parameter"))
1129*4882a593Smuzhiyun return 1;
1130*4882a593Smuzhiyun if (check_overflow(n, FP_DIVISOR_MASK, "PLL N parameter"))
1131*4882a593Smuzhiyun return 1;
1132*4882a593Smuzhiyun
1133*4882a593Smuzhiyun *dpll &= ~DPLL_P1_FORCE_DIV2;
1134*4882a593Smuzhiyun *dpll &= ~((DPLL_P2_MASK << DPLL_P2_SHIFT) |
1135*4882a593Smuzhiyun (DPLL_P1_MASK << DPLL_P1_SHIFT));
1136*4882a593Smuzhiyun
1137*4882a593Smuzhiyun if (IS_I9XX(dinfo)) {
1138*4882a593Smuzhiyun *dpll |= (p2 << DPLL_I9XX_P2_SHIFT);
1139*4882a593Smuzhiyun *dpll |= (1 << (p1 - 1)) << DPLL_P1_SHIFT;
1140*4882a593Smuzhiyun } else
1141*4882a593Smuzhiyun *dpll |= (p2 << DPLL_P2_SHIFT) | (p1 << DPLL_P1_SHIFT);
1142*4882a593Smuzhiyun
1143*4882a593Smuzhiyun *fp0 = (n << FP_N_DIVISOR_SHIFT) |
1144*4882a593Smuzhiyun (m1 << FP_M1_DIVISOR_SHIFT) |
1145*4882a593Smuzhiyun (m2 << FP_M2_DIVISOR_SHIFT);
1146*4882a593Smuzhiyun *fp1 = *fp0;
1147*4882a593Smuzhiyun
1148*4882a593Smuzhiyun hw->dvob &= ~PORT_ENABLE;
1149*4882a593Smuzhiyun hw->dvoc &= ~PORT_ENABLE;
1150*4882a593Smuzhiyun
1151*4882a593Smuzhiyun /* Use display plane A. */
1152*4882a593Smuzhiyun hw->disp_a_ctrl |= DISPPLANE_PLANE_ENABLE;
1153*4882a593Smuzhiyun hw->disp_a_ctrl &= ~DISPPLANE_GAMMA_ENABLE;
1154*4882a593Smuzhiyun hw->disp_a_ctrl &= ~DISPPLANE_PIXFORMAT_MASK;
1155*4882a593Smuzhiyun switch (intelfb_var_to_depth(var)) {
1156*4882a593Smuzhiyun case 8:
1157*4882a593Smuzhiyun hw->disp_a_ctrl |= DISPPLANE_8BPP | DISPPLANE_GAMMA_ENABLE;
1158*4882a593Smuzhiyun break;
1159*4882a593Smuzhiyun case 15:
1160*4882a593Smuzhiyun hw->disp_a_ctrl |= DISPPLANE_15_16BPP;
1161*4882a593Smuzhiyun break;
1162*4882a593Smuzhiyun case 16:
1163*4882a593Smuzhiyun hw->disp_a_ctrl |= DISPPLANE_16BPP;
1164*4882a593Smuzhiyun break;
1165*4882a593Smuzhiyun case 24:
1166*4882a593Smuzhiyun hw->disp_a_ctrl |= DISPPLANE_32BPP_NO_ALPHA;
1167*4882a593Smuzhiyun break;
1168*4882a593Smuzhiyun }
1169*4882a593Smuzhiyun hw->disp_a_ctrl &= ~(PIPE_MASK << DISPPLANE_SEL_PIPE_SHIFT);
1170*4882a593Smuzhiyun hw->disp_a_ctrl |= (pipe << DISPPLANE_SEL_PIPE_SHIFT);
1171*4882a593Smuzhiyun
1172*4882a593Smuzhiyun /* Set CRTC registers. */
1173*4882a593Smuzhiyun hactive = var->xres;
1174*4882a593Smuzhiyun hsync_start = hactive + var->right_margin;
1175*4882a593Smuzhiyun hsync_end = hsync_start + var->hsync_len;
1176*4882a593Smuzhiyun htotal = hsync_end + var->left_margin;
1177*4882a593Smuzhiyun hblank_start = hactive;
1178*4882a593Smuzhiyun hblank_end = htotal;
1179*4882a593Smuzhiyun
1180*4882a593Smuzhiyun DBG_MSG("H: act %d, ss %d, se %d, tot %d bs %d, be %d\n",
1181*4882a593Smuzhiyun hactive, hsync_start, hsync_end, htotal, hblank_start,
1182*4882a593Smuzhiyun hblank_end);
1183*4882a593Smuzhiyun
1184*4882a593Smuzhiyun vactive = var->yres;
1185*4882a593Smuzhiyun if (var->vmode & FB_VMODE_INTERLACED)
1186*4882a593Smuzhiyun vactive--; /* the chip adds 2 halflines automatically */
1187*4882a593Smuzhiyun vsync_start = vactive + var->lower_margin;
1188*4882a593Smuzhiyun vsync_end = vsync_start + var->vsync_len;
1189*4882a593Smuzhiyun vtotal = vsync_end + var->upper_margin;
1190*4882a593Smuzhiyun vblank_start = vactive;
1191*4882a593Smuzhiyun vblank_end = vsync_end + 1;
1192*4882a593Smuzhiyun
1193*4882a593Smuzhiyun DBG_MSG("V: act %d, ss %d, se %d, tot %d bs %d, be %d\n",
1194*4882a593Smuzhiyun vactive, vsync_start, vsync_end, vtotal, vblank_start,
1195*4882a593Smuzhiyun vblank_end);
1196*4882a593Smuzhiyun
1197*4882a593Smuzhiyun /* Adjust for register values, and check for overflow. */
1198*4882a593Smuzhiyun hactive--;
1199*4882a593Smuzhiyun if (check_overflow(hactive, HACTIVE_MASK, "CRTC hactive"))
1200*4882a593Smuzhiyun return 1;
1201*4882a593Smuzhiyun hsync_start--;
1202*4882a593Smuzhiyun if (check_overflow(hsync_start, HSYNCSTART_MASK, "CRTC hsync_start"))
1203*4882a593Smuzhiyun return 1;
1204*4882a593Smuzhiyun hsync_end--;
1205*4882a593Smuzhiyun if (check_overflow(hsync_end, HSYNCEND_MASK, "CRTC hsync_end"))
1206*4882a593Smuzhiyun return 1;
1207*4882a593Smuzhiyun htotal--;
1208*4882a593Smuzhiyun if (check_overflow(htotal, HTOTAL_MASK, "CRTC htotal"))
1209*4882a593Smuzhiyun return 1;
1210*4882a593Smuzhiyun hblank_start--;
1211*4882a593Smuzhiyun if (check_overflow(hblank_start, HBLANKSTART_MASK, "CRTC hblank_start"))
1212*4882a593Smuzhiyun return 1;
1213*4882a593Smuzhiyun hblank_end--;
1214*4882a593Smuzhiyun if (check_overflow(hblank_end, HBLANKEND_MASK, "CRTC hblank_end"))
1215*4882a593Smuzhiyun return 1;
1216*4882a593Smuzhiyun
1217*4882a593Smuzhiyun vactive--;
1218*4882a593Smuzhiyun if (check_overflow(vactive, VACTIVE_MASK, "CRTC vactive"))
1219*4882a593Smuzhiyun return 1;
1220*4882a593Smuzhiyun vsync_start--;
1221*4882a593Smuzhiyun if (check_overflow(vsync_start, VSYNCSTART_MASK, "CRTC vsync_start"))
1222*4882a593Smuzhiyun return 1;
1223*4882a593Smuzhiyun vsync_end--;
1224*4882a593Smuzhiyun if (check_overflow(vsync_end, VSYNCEND_MASK, "CRTC vsync_end"))
1225*4882a593Smuzhiyun return 1;
1226*4882a593Smuzhiyun vtotal--;
1227*4882a593Smuzhiyun if (check_overflow(vtotal, VTOTAL_MASK, "CRTC vtotal"))
1228*4882a593Smuzhiyun return 1;
1229*4882a593Smuzhiyun vblank_start--;
1230*4882a593Smuzhiyun if (check_overflow(vblank_start, VBLANKSTART_MASK, "CRTC vblank_start"))
1231*4882a593Smuzhiyun return 1;
1232*4882a593Smuzhiyun vblank_end--;
1233*4882a593Smuzhiyun if (check_overflow(vblank_end, VBLANKEND_MASK, "CRTC vblank_end"))
1234*4882a593Smuzhiyun return 1;
1235*4882a593Smuzhiyun
1236*4882a593Smuzhiyun *ht = (htotal << HTOTAL_SHIFT) | (hactive << HACTIVE_SHIFT);
1237*4882a593Smuzhiyun *hb = (hblank_start << HBLANKSTART_SHIFT) |
1238*4882a593Smuzhiyun (hblank_end << HSYNCEND_SHIFT);
1239*4882a593Smuzhiyun *hs = (hsync_start << HSYNCSTART_SHIFT) | (hsync_end << HSYNCEND_SHIFT);
1240*4882a593Smuzhiyun
1241*4882a593Smuzhiyun *vt = (vtotal << VTOTAL_SHIFT) | (vactive << VACTIVE_SHIFT);
1242*4882a593Smuzhiyun *vb = (vblank_start << VBLANKSTART_SHIFT) |
1243*4882a593Smuzhiyun (vblank_end << VSYNCEND_SHIFT);
1244*4882a593Smuzhiyun *vs = (vsync_start << VSYNCSTART_SHIFT) | (vsync_end << VSYNCEND_SHIFT);
1245*4882a593Smuzhiyun *ss = (hactive << SRC_SIZE_HORIZ_SHIFT) |
1246*4882a593Smuzhiyun (vactive << SRC_SIZE_VERT_SHIFT);
1247*4882a593Smuzhiyun
1248*4882a593Smuzhiyun hw->disp_a_stride = dinfo->pitch;
1249*4882a593Smuzhiyun DBG_MSG("pitch is %d\n", hw->disp_a_stride);
1250*4882a593Smuzhiyun
1251*4882a593Smuzhiyun hw->disp_a_base = hw->disp_a_stride * var->yoffset +
1252*4882a593Smuzhiyun var->xoffset * var->bits_per_pixel / 8;
1253*4882a593Smuzhiyun
1254*4882a593Smuzhiyun hw->disp_a_base += dinfo->fb.offset << 12;
1255*4882a593Smuzhiyun
1256*4882a593Smuzhiyun /* Check stride alignment. */
1257*4882a593Smuzhiyun stride_alignment = IS_I9XX(dinfo) ? STRIDE_ALIGNMENT_I9XX :
1258*4882a593Smuzhiyun STRIDE_ALIGNMENT;
1259*4882a593Smuzhiyun if (hw->disp_a_stride % stride_alignment != 0) {
1260*4882a593Smuzhiyun WRN_MSG("display stride %d has bad alignment %d\n",
1261*4882a593Smuzhiyun hw->disp_a_stride, stride_alignment);
1262*4882a593Smuzhiyun return 1;
1263*4882a593Smuzhiyun }
1264*4882a593Smuzhiyun
1265*4882a593Smuzhiyun /* Set the palette to 8-bit mode. */
1266*4882a593Smuzhiyun *pipe_conf &= ~PIPECONF_GAMMA;
1267*4882a593Smuzhiyun
1268*4882a593Smuzhiyun if (var->vmode & FB_VMODE_INTERLACED)
1269*4882a593Smuzhiyun *pipe_conf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
1270*4882a593Smuzhiyun else
1271*4882a593Smuzhiyun *pipe_conf &= ~PIPECONF_INTERLACE_MASK;
1272*4882a593Smuzhiyun
1273*4882a593Smuzhiyun return 0;
1274*4882a593Smuzhiyun }
1275*4882a593Smuzhiyun
1276*4882a593Smuzhiyun /* Program a (non-VGA) video mode. */
intelfbhw_program_mode(struct intelfb_info * dinfo,const struct intelfb_hwstate * hw,int blank)1277*4882a593Smuzhiyun int intelfbhw_program_mode(struct intelfb_info *dinfo,
1278*4882a593Smuzhiyun const struct intelfb_hwstate *hw, int blank)
1279*4882a593Smuzhiyun {
1280*4882a593Smuzhiyun u32 tmp;
1281*4882a593Smuzhiyun const u32 *dpll, *fp0, *fp1, *pipe_conf;
1282*4882a593Smuzhiyun const u32 *hs, *ht, *hb, *vs, *vt, *vb, *ss;
1283*4882a593Smuzhiyun u32 dpll_reg, fp0_reg, fp1_reg, pipe_conf_reg, pipe_stat_reg;
1284*4882a593Smuzhiyun u32 hsync_reg, htotal_reg, hblank_reg;
1285*4882a593Smuzhiyun u32 vsync_reg, vtotal_reg, vblank_reg;
1286*4882a593Smuzhiyun u32 src_size_reg;
1287*4882a593Smuzhiyun u32 count, tmp_val[3];
1288*4882a593Smuzhiyun
1289*4882a593Smuzhiyun /* Assume single pipe */
1290*4882a593Smuzhiyun
1291*4882a593Smuzhiyun #if VERBOSE > 0
1292*4882a593Smuzhiyun DBG_MSG("intelfbhw_program_mode\n");
1293*4882a593Smuzhiyun #endif
1294*4882a593Smuzhiyun
1295*4882a593Smuzhiyun /* Disable VGA */
1296*4882a593Smuzhiyun tmp = INREG(VGACNTRL);
1297*4882a593Smuzhiyun tmp |= VGA_DISABLE;
1298*4882a593Smuzhiyun OUTREG(VGACNTRL, tmp);
1299*4882a593Smuzhiyun
1300*4882a593Smuzhiyun dinfo->pipe = intelfbhw_active_pipe(hw);
1301*4882a593Smuzhiyun
1302*4882a593Smuzhiyun if (dinfo->pipe == PIPE_B) {
1303*4882a593Smuzhiyun dpll = &hw->dpll_b;
1304*4882a593Smuzhiyun fp0 = &hw->fpb0;
1305*4882a593Smuzhiyun fp1 = &hw->fpb1;
1306*4882a593Smuzhiyun pipe_conf = &hw->pipe_b_conf;
1307*4882a593Smuzhiyun hs = &hw->hsync_b;
1308*4882a593Smuzhiyun hb = &hw->hblank_b;
1309*4882a593Smuzhiyun ht = &hw->htotal_b;
1310*4882a593Smuzhiyun vs = &hw->vsync_b;
1311*4882a593Smuzhiyun vb = &hw->vblank_b;
1312*4882a593Smuzhiyun vt = &hw->vtotal_b;
1313*4882a593Smuzhiyun ss = &hw->src_size_b;
1314*4882a593Smuzhiyun dpll_reg = DPLL_B;
1315*4882a593Smuzhiyun fp0_reg = FPB0;
1316*4882a593Smuzhiyun fp1_reg = FPB1;
1317*4882a593Smuzhiyun pipe_conf_reg = PIPEBCONF;
1318*4882a593Smuzhiyun pipe_stat_reg = PIPEBSTAT;
1319*4882a593Smuzhiyun hsync_reg = HSYNC_B;
1320*4882a593Smuzhiyun htotal_reg = HTOTAL_B;
1321*4882a593Smuzhiyun hblank_reg = HBLANK_B;
1322*4882a593Smuzhiyun vsync_reg = VSYNC_B;
1323*4882a593Smuzhiyun vtotal_reg = VTOTAL_B;
1324*4882a593Smuzhiyun vblank_reg = VBLANK_B;
1325*4882a593Smuzhiyun src_size_reg = SRC_SIZE_B;
1326*4882a593Smuzhiyun } else {
1327*4882a593Smuzhiyun dpll = &hw->dpll_a;
1328*4882a593Smuzhiyun fp0 = &hw->fpa0;
1329*4882a593Smuzhiyun fp1 = &hw->fpa1;
1330*4882a593Smuzhiyun pipe_conf = &hw->pipe_a_conf;
1331*4882a593Smuzhiyun hs = &hw->hsync_a;
1332*4882a593Smuzhiyun hb = &hw->hblank_a;
1333*4882a593Smuzhiyun ht = &hw->htotal_a;
1334*4882a593Smuzhiyun vs = &hw->vsync_a;
1335*4882a593Smuzhiyun vb = &hw->vblank_a;
1336*4882a593Smuzhiyun vt = &hw->vtotal_a;
1337*4882a593Smuzhiyun ss = &hw->src_size_a;
1338*4882a593Smuzhiyun dpll_reg = DPLL_A;
1339*4882a593Smuzhiyun fp0_reg = FPA0;
1340*4882a593Smuzhiyun fp1_reg = FPA1;
1341*4882a593Smuzhiyun pipe_conf_reg = PIPEACONF;
1342*4882a593Smuzhiyun pipe_stat_reg = PIPEASTAT;
1343*4882a593Smuzhiyun hsync_reg = HSYNC_A;
1344*4882a593Smuzhiyun htotal_reg = HTOTAL_A;
1345*4882a593Smuzhiyun hblank_reg = HBLANK_A;
1346*4882a593Smuzhiyun vsync_reg = VSYNC_A;
1347*4882a593Smuzhiyun vtotal_reg = VTOTAL_A;
1348*4882a593Smuzhiyun vblank_reg = VBLANK_A;
1349*4882a593Smuzhiyun src_size_reg = SRC_SIZE_A;
1350*4882a593Smuzhiyun }
1351*4882a593Smuzhiyun
1352*4882a593Smuzhiyun /* turn off pipe */
1353*4882a593Smuzhiyun tmp = INREG(pipe_conf_reg);
1354*4882a593Smuzhiyun tmp &= ~PIPECONF_ENABLE;
1355*4882a593Smuzhiyun OUTREG(pipe_conf_reg, tmp);
1356*4882a593Smuzhiyun
1357*4882a593Smuzhiyun count = 0;
1358*4882a593Smuzhiyun do {
1359*4882a593Smuzhiyun tmp_val[count % 3] = INREG(PIPEA_DSL);
1360*4882a593Smuzhiyun if ((tmp_val[0] == tmp_val[1]) && (tmp_val[1] == tmp_val[2]))
1361*4882a593Smuzhiyun break;
1362*4882a593Smuzhiyun count++;
1363*4882a593Smuzhiyun udelay(1);
1364*4882a593Smuzhiyun if (count % 200 == 0) {
1365*4882a593Smuzhiyun tmp = INREG(pipe_conf_reg);
1366*4882a593Smuzhiyun tmp &= ~PIPECONF_ENABLE;
1367*4882a593Smuzhiyun OUTREG(pipe_conf_reg, tmp);
1368*4882a593Smuzhiyun }
1369*4882a593Smuzhiyun } while (count < 2000);
1370*4882a593Smuzhiyun
1371*4882a593Smuzhiyun OUTREG(ADPA, INREG(ADPA) & ~ADPA_DAC_ENABLE);
1372*4882a593Smuzhiyun
1373*4882a593Smuzhiyun /* Disable planes A and B. */
1374*4882a593Smuzhiyun tmp = INREG(DSPACNTR);
1375*4882a593Smuzhiyun tmp &= ~DISPPLANE_PLANE_ENABLE;
1376*4882a593Smuzhiyun OUTREG(DSPACNTR, tmp);
1377*4882a593Smuzhiyun tmp = INREG(DSPBCNTR);
1378*4882a593Smuzhiyun tmp &= ~DISPPLANE_PLANE_ENABLE;
1379*4882a593Smuzhiyun OUTREG(DSPBCNTR, tmp);
1380*4882a593Smuzhiyun
1381*4882a593Smuzhiyun /* Wait for vblank. For now, just wait for a 50Hz cycle (20ms)) */
1382*4882a593Smuzhiyun mdelay(20);
1383*4882a593Smuzhiyun
1384*4882a593Smuzhiyun OUTREG(DVOB, INREG(DVOB) & ~PORT_ENABLE);
1385*4882a593Smuzhiyun OUTREG(DVOC, INREG(DVOC) & ~PORT_ENABLE);
1386*4882a593Smuzhiyun OUTREG(ADPA, INREG(ADPA) & ~ADPA_DAC_ENABLE);
1387*4882a593Smuzhiyun
1388*4882a593Smuzhiyun /* Disable Sync */
1389*4882a593Smuzhiyun tmp = INREG(ADPA);
1390*4882a593Smuzhiyun tmp &= ~ADPA_DPMS_CONTROL_MASK;
1391*4882a593Smuzhiyun tmp |= ADPA_DPMS_D3;
1392*4882a593Smuzhiyun OUTREG(ADPA, tmp);
1393*4882a593Smuzhiyun
1394*4882a593Smuzhiyun /* do some funky magic - xyzzy */
1395*4882a593Smuzhiyun OUTREG(0x61204, 0xabcd0000);
1396*4882a593Smuzhiyun
1397*4882a593Smuzhiyun /* turn off PLL */
1398*4882a593Smuzhiyun tmp = INREG(dpll_reg);
1399*4882a593Smuzhiyun tmp &= ~DPLL_VCO_ENABLE;
1400*4882a593Smuzhiyun OUTREG(dpll_reg, tmp);
1401*4882a593Smuzhiyun
1402*4882a593Smuzhiyun /* Set PLL parameters */
1403*4882a593Smuzhiyun OUTREG(fp0_reg, *fp0);
1404*4882a593Smuzhiyun OUTREG(fp1_reg, *fp1);
1405*4882a593Smuzhiyun
1406*4882a593Smuzhiyun /* Enable PLL */
1407*4882a593Smuzhiyun OUTREG(dpll_reg, *dpll);
1408*4882a593Smuzhiyun
1409*4882a593Smuzhiyun /* Set DVOs B/C */
1410*4882a593Smuzhiyun OUTREG(DVOB, hw->dvob);
1411*4882a593Smuzhiyun OUTREG(DVOC, hw->dvoc);
1412*4882a593Smuzhiyun
1413*4882a593Smuzhiyun /* undo funky magic */
1414*4882a593Smuzhiyun OUTREG(0x61204, 0x00000000);
1415*4882a593Smuzhiyun
1416*4882a593Smuzhiyun /* Set ADPA */
1417*4882a593Smuzhiyun OUTREG(ADPA, INREG(ADPA) | ADPA_DAC_ENABLE);
1418*4882a593Smuzhiyun OUTREG(ADPA, (hw->adpa & ~(ADPA_DPMS_CONTROL_MASK)) | ADPA_DPMS_D3);
1419*4882a593Smuzhiyun
1420*4882a593Smuzhiyun /* Set pipe parameters */
1421*4882a593Smuzhiyun OUTREG(hsync_reg, *hs);
1422*4882a593Smuzhiyun OUTREG(hblank_reg, *hb);
1423*4882a593Smuzhiyun OUTREG(htotal_reg, *ht);
1424*4882a593Smuzhiyun OUTREG(vsync_reg, *vs);
1425*4882a593Smuzhiyun OUTREG(vblank_reg, *vb);
1426*4882a593Smuzhiyun OUTREG(vtotal_reg, *vt);
1427*4882a593Smuzhiyun OUTREG(src_size_reg, *ss);
1428*4882a593Smuzhiyun
1429*4882a593Smuzhiyun switch (dinfo->info->var.vmode & (FB_VMODE_INTERLACED |
1430*4882a593Smuzhiyun FB_VMODE_ODD_FLD_FIRST)) {
1431*4882a593Smuzhiyun case FB_VMODE_INTERLACED | FB_VMODE_ODD_FLD_FIRST:
1432*4882a593Smuzhiyun OUTREG(pipe_stat_reg, 0xFFFF | PIPESTAT_FLD_EVT_ODD_EN);
1433*4882a593Smuzhiyun break;
1434*4882a593Smuzhiyun case FB_VMODE_INTERLACED: /* even lines first */
1435*4882a593Smuzhiyun OUTREG(pipe_stat_reg, 0xFFFF | PIPESTAT_FLD_EVT_EVEN_EN);
1436*4882a593Smuzhiyun break;
1437*4882a593Smuzhiyun default: /* non-interlaced */
1438*4882a593Smuzhiyun OUTREG(pipe_stat_reg, 0xFFFF); /* clear all status bits only */
1439*4882a593Smuzhiyun }
1440*4882a593Smuzhiyun /* Enable pipe */
1441*4882a593Smuzhiyun OUTREG(pipe_conf_reg, *pipe_conf | PIPECONF_ENABLE);
1442*4882a593Smuzhiyun
1443*4882a593Smuzhiyun /* Enable sync */
1444*4882a593Smuzhiyun tmp = INREG(ADPA);
1445*4882a593Smuzhiyun tmp &= ~ADPA_DPMS_CONTROL_MASK;
1446*4882a593Smuzhiyun tmp |= ADPA_DPMS_D0;
1447*4882a593Smuzhiyun OUTREG(ADPA, tmp);
1448*4882a593Smuzhiyun
1449*4882a593Smuzhiyun /* setup display plane */
1450*4882a593Smuzhiyun if (dinfo->pdev->device == PCI_DEVICE_ID_INTEL_830M) {
1451*4882a593Smuzhiyun /*
1452*4882a593Smuzhiyun * i830M errata: the display plane must be enabled
1453*4882a593Smuzhiyun * to allow writes to the other bits in the plane
1454*4882a593Smuzhiyun * control register.
1455*4882a593Smuzhiyun */
1456*4882a593Smuzhiyun tmp = INREG(DSPACNTR);
1457*4882a593Smuzhiyun if ((tmp & DISPPLANE_PLANE_ENABLE) != DISPPLANE_PLANE_ENABLE) {
1458*4882a593Smuzhiyun tmp |= DISPPLANE_PLANE_ENABLE;
1459*4882a593Smuzhiyun OUTREG(DSPACNTR, tmp);
1460*4882a593Smuzhiyun OUTREG(DSPACNTR,
1461*4882a593Smuzhiyun hw->disp_a_ctrl|DISPPLANE_PLANE_ENABLE);
1462*4882a593Smuzhiyun mdelay(1);
1463*4882a593Smuzhiyun }
1464*4882a593Smuzhiyun }
1465*4882a593Smuzhiyun
1466*4882a593Smuzhiyun OUTREG(DSPACNTR, hw->disp_a_ctrl & ~DISPPLANE_PLANE_ENABLE);
1467*4882a593Smuzhiyun OUTREG(DSPASTRIDE, hw->disp_a_stride);
1468*4882a593Smuzhiyun OUTREG(DSPABASE, hw->disp_a_base);
1469*4882a593Smuzhiyun
1470*4882a593Smuzhiyun /* Enable plane */
1471*4882a593Smuzhiyun if (!blank) {
1472*4882a593Smuzhiyun tmp = INREG(DSPACNTR);
1473*4882a593Smuzhiyun tmp |= DISPPLANE_PLANE_ENABLE;
1474*4882a593Smuzhiyun OUTREG(DSPACNTR, tmp);
1475*4882a593Smuzhiyun OUTREG(DSPABASE, hw->disp_a_base);
1476*4882a593Smuzhiyun }
1477*4882a593Smuzhiyun
1478*4882a593Smuzhiyun return 0;
1479*4882a593Smuzhiyun }
1480*4882a593Smuzhiyun
1481*4882a593Smuzhiyun /* forward declarations */
1482*4882a593Smuzhiyun static void refresh_ring(struct intelfb_info *dinfo);
1483*4882a593Smuzhiyun static void reset_state(struct intelfb_info *dinfo);
1484*4882a593Smuzhiyun static void do_flush(struct intelfb_info *dinfo);
1485*4882a593Smuzhiyun
get_ring_space(struct intelfb_info * dinfo)1486*4882a593Smuzhiyun static u32 get_ring_space(struct intelfb_info *dinfo)
1487*4882a593Smuzhiyun {
1488*4882a593Smuzhiyun u32 ring_space;
1489*4882a593Smuzhiyun
1490*4882a593Smuzhiyun if (dinfo->ring_tail >= dinfo->ring_head)
1491*4882a593Smuzhiyun ring_space = dinfo->ring.size -
1492*4882a593Smuzhiyun (dinfo->ring_tail - dinfo->ring_head);
1493*4882a593Smuzhiyun else
1494*4882a593Smuzhiyun ring_space = dinfo->ring_head - dinfo->ring_tail;
1495*4882a593Smuzhiyun
1496*4882a593Smuzhiyun if (ring_space > RING_MIN_FREE)
1497*4882a593Smuzhiyun ring_space -= RING_MIN_FREE;
1498*4882a593Smuzhiyun else
1499*4882a593Smuzhiyun ring_space = 0;
1500*4882a593Smuzhiyun
1501*4882a593Smuzhiyun return ring_space;
1502*4882a593Smuzhiyun }
1503*4882a593Smuzhiyun
wait_ring(struct intelfb_info * dinfo,int n)1504*4882a593Smuzhiyun static int wait_ring(struct intelfb_info *dinfo, int n)
1505*4882a593Smuzhiyun {
1506*4882a593Smuzhiyun int i = 0;
1507*4882a593Smuzhiyun unsigned long end;
1508*4882a593Smuzhiyun u32 last_head = INREG(PRI_RING_HEAD) & RING_HEAD_MASK;
1509*4882a593Smuzhiyun
1510*4882a593Smuzhiyun #if VERBOSE > 0
1511*4882a593Smuzhiyun DBG_MSG("wait_ring: %d\n", n);
1512*4882a593Smuzhiyun #endif
1513*4882a593Smuzhiyun
1514*4882a593Smuzhiyun end = jiffies + (HZ * 3);
1515*4882a593Smuzhiyun while (dinfo->ring_space < n) {
1516*4882a593Smuzhiyun dinfo->ring_head = INREG(PRI_RING_HEAD) & RING_HEAD_MASK;
1517*4882a593Smuzhiyun dinfo->ring_space = get_ring_space(dinfo);
1518*4882a593Smuzhiyun
1519*4882a593Smuzhiyun if (dinfo->ring_head != last_head) {
1520*4882a593Smuzhiyun end = jiffies + (HZ * 3);
1521*4882a593Smuzhiyun last_head = dinfo->ring_head;
1522*4882a593Smuzhiyun }
1523*4882a593Smuzhiyun i++;
1524*4882a593Smuzhiyun if (time_before(end, jiffies)) {
1525*4882a593Smuzhiyun if (!i) {
1526*4882a593Smuzhiyun /* Try again */
1527*4882a593Smuzhiyun reset_state(dinfo);
1528*4882a593Smuzhiyun refresh_ring(dinfo);
1529*4882a593Smuzhiyun do_flush(dinfo);
1530*4882a593Smuzhiyun end = jiffies + (HZ * 3);
1531*4882a593Smuzhiyun i = 1;
1532*4882a593Smuzhiyun } else {
1533*4882a593Smuzhiyun WRN_MSG("ring buffer : space: %d wanted %d\n",
1534*4882a593Smuzhiyun dinfo->ring_space, n);
1535*4882a593Smuzhiyun WRN_MSG("lockup - turning off hardware "
1536*4882a593Smuzhiyun "acceleration\n");
1537*4882a593Smuzhiyun dinfo->ring_lockup = 1;
1538*4882a593Smuzhiyun break;
1539*4882a593Smuzhiyun }
1540*4882a593Smuzhiyun }
1541*4882a593Smuzhiyun udelay(1);
1542*4882a593Smuzhiyun }
1543*4882a593Smuzhiyun return i;
1544*4882a593Smuzhiyun }
1545*4882a593Smuzhiyun
do_flush(struct intelfb_info * dinfo)1546*4882a593Smuzhiyun static void do_flush(struct intelfb_info *dinfo)
1547*4882a593Smuzhiyun {
1548*4882a593Smuzhiyun START_RING(2);
1549*4882a593Smuzhiyun OUT_RING(MI_FLUSH | MI_WRITE_DIRTY_STATE | MI_INVALIDATE_MAP_CACHE);
1550*4882a593Smuzhiyun OUT_RING(MI_NOOP);
1551*4882a593Smuzhiyun ADVANCE_RING();
1552*4882a593Smuzhiyun }
1553*4882a593Smuzhiyun
intelfbhw_do_sync(struct intelfb_info * dinfo)1554*4882a593Smuzhiyun void intelfbhw_do_sync(struct intelfb_info *dinfo)
1555*4882a593Smuzhiyun {
1556*4882a593Smuzhiyun #if VERBOSE > 0
1557*4882a593Smuzhiyun DBG_MSG("intelfbhw_do_sync\n");
1558*4882a593Smuzhiyun #endif
1559*4882a593Smuzhiyun
1560*4882a593Smuzhiyun if (!dinfo->accel)
1561*4882a593Smuzhiyun return;
1562*4882a593Smuzhiyun
1563*4882a593Smuzhiyun /*
1564*4882a593Smuzhiyun * Send a flush, then wait until the ring is empty. This is what
1565*4882a593Smuzhiyun * the XFree86 driver does, and actually it doesn't seem a lot worse
1566*4882a593Smuzhiyun * than the recommended method (both have problems).
1567*4882a593Smuzhiyun */
1568*4882a593Smuzhiyun do_flush(dinfo);
1569*4882a593Smuzhiyun wait_ring(dinfo, dinfo->ring.size - RING_MIN_FREE);
1570*4882a593Smuzhiyun dinfo->ring_space = dinfo->ring.size - RING_MIN_FREE;
1571*4882a593Smuzhiyun }
1572*4882a593Smuzhiyun
refresh_ring(struct intelfb_info * dinfo)1573*4882a593Smuzhiyun static void refresh_ring(struct intelfb_info *dinfo)
1574*4882a593Smuzhiyun {
1575*4882a593Smuzhiyun #if VERBOSE > 0
1576*4882a593Smuzhiyun DBG_MSG("refresh_ring\n");
1577*4882a593Smuzhiyun #endif
1578*4882a593Smuzhiyun
1579*4882a593Smuzhiyun dinfo->ring_head = INREG(PRI_RING_HEAD) & RING_HEAD_MASK;
1580*4882a593Smuzhiyun dinfo->ring_tail = INREG(PRI_RING_TAIL) & RING_TAIL_MASK;
1581*4882a593Smuzhiyun dinfo->ring_space = get_ring_space(dinfo);
1582*4882a593Smuzhiyun }
1583*4882a593Smuzhiyun
reset_state(struct intelfb_info * dinfo)1584*4882a593Smuzhiyun static void reset_state(struct intelfb_info *dinfo)
1585*4882a593Smuzhiyun {
1586*4882a593Smuzhiyun int i;
1587*4882a593Smuzhiyun u32 tmp;
1588*4882a593Smuzhiyun
1589*4882a593Smuzhiyun #if VERBOSE > 0
1590*4882a593Smuzhiyun DBG_MSG("reset_state\n");
1591*4882a593Smuzhiyun #endif
1592*4882a593Smuzhiyun
1593*4882a593Smuzhiyun for (i = 0; i < FENCE_NUM; i++)
1594*4882a593Smuzhiyun OUTREG(FENCE + (i << 2), 0);
1595*4882a593Smuzhiyun
1596*4882a593Smuzhiyun /* Flush the ring buffer if it's enabled. */
1597*4882a593Smuzhiyun tmp = INREG(PRI_RING_LENGTH);
1598*4882a593Smuzhiyun if (tmp & RING_ENABLE) {
1599*4882a593Smuzhiyun #if VERBOSE > 0
1600*4882a593Smuzhiyun DBG_MSG("reset_state: ring was enabled\n");
1601*4882a593Smuzhiyun #endif
1602*4882a593Smuzhiyun refresh_ring(dinfo);
1603*4882a593Smuzhiyun intelfbhw_do_sync(dinfo);
1604*4882a593Smuzhiyun DO_RING_IDLE();
1605*4882a593Smuzhiyun }
1606*4882a593Smuzhiyun
1607*4882a593Smuzhiyun OUTREG(PRI_RING_LENGTH, 0);
1608*4882a593Smuzhiyun OUTREG(PRI_RING_HEAD, 0);
1609*4882a593Smuzhiyun OUTREG(PRI_RING_TAIL, 0);
1610*4882a593Smuzhiyun OUTREG(PRI_RING_START, 0);
1611*4882a593Smuzhiyun }
1612*4882a593Smuzhiyun
1613*4882a593Smuzhiyun /* Stop the 2D engine, and turn off the ring buffer. */
intelfbhw_2d_stop(struct intelfb_info * dinfo)1614*4882a593Smuzhiyun void intelfbhw_2d_stop(struct intelfb_info *dinfo)
1615*4882a593Smuzhiyun {
1616*4882a593Smuzhiyun #if VERBOSE > 0
1617*4882a593Smuzhiyun DBG_MSG("intelfbhw_2d_stop: accel: %d, ring_active: %d\n",
1618*4882a593Smuzhiyun dinfo->accel, dinfo->ring_active);
1619*4882a593Smuzhiyun #endif
1620*4882a593Smuzhiyun
1621*4882a593Smuzhiyun if (!dinfo->accel)
1622*4882a593Smuzhiyun return;
1623*4882a593Smuzhiyun
1624*4882a593Smuzhiyun dinfo->ring_active = 0;
1625*4882a593Smuzhiyun reset_state(dinfo);
1626*4882a593Smuzhiyun }
1627*4882a593Smuzhiyun
1628*4882a593Smuzhiyun /*
1629*4882a593Smuzhiyun * Enable the ring buffer, and initialise the 2D engine.
1630*4882a593Smuzhiyun * It is assumed that the graphics engine has been stopped by previously
1631*4882a593Smuzhiyun * calling intelfb_2d_stop().
1632*4882a593Smuzhiyun */
intelfbhw_2d_start(struct intelfb_info * dinfo)1633*4882a593Smuzhiyun void intelfbhw_2d_start(struct intelfb_info *dinfo)
1634*4882a593Smuzhiyun {
1635*4882a593Smuzhiyun #if VERBOSE > 0
1636*4882a593Smuzhiyun DBG_MSG("intelfbhw_2d_start: accel: %d, ring_active: %d\n",
1637*4882a593Smuzhiyun dinfo->accel, dinfo->ring_active);
1638*4882a593Smuzhiyun #endif
1639*4882a593Smuzhiyun
1640*4882a593Smuzhiyun if (!dinfo->accel)
1641*4882a593Smuzhiyun return;
1642*4882a593Smuzhiyun
1643*4882a593Smuzhiyun /* Initialise the primary ring buffer. */
1644*4882a593Smuzhiyun OUTREG(PRI_RING_LENGTH, 0);
1645*4882a593Smuzhiyun OUTREG(PRI_RING_TAIL, 0);
1646*4882a593Smuzhiyun OUTREG(PRI_RING_HEAD, 0);
1647*4882a593Smuzhiyun
1648*4882a593Smuzhiyun OUTREG(PRI_RING_START, dinfo->ring.physical & RING_START_MASK);
1649*4882a593Smuzhiyun OUTREG(PRI_RING_LENGTH,
1650*4882a593Smuzhiyun ((dinfo->ring.size - GTT_PAGE_SIZE) & RING_LENGTH_MASK) |
1651*4882a593Smuzhiyun RING_NO_REPORT | RING_ENABLE);
1652*4882a593Smuzhiyun refresh_ring(dinfo);
1653*4882a593Smuzhiyun dinfo->ring_active = 1;
1654*4882a593Smuzhiyun }
1655*4882a593Smuzhiyun
1656*4882a593Smuzhiyun /* 2D fillrect (solid fill or invert) */
intelfbhw_do_fillrect(struct intelfb_info * dinfo,u32 x,u32 y,u32 w,u32 h,u32 color,u32 pitch,u32 bpp,u32 rop)1657*4882a593Smuzhiyun void intelfbhw_do_fillrect(struct intelfb_info *dinfo, u32 x, u32 y, u32 w,
1658*4882a593Smuzhiyun u32 h, u32 color, u32 pitch, u32 bpp, u32 rop)
1659*4882a593Smuzhiyun {
1660*4882a593Smuzhiyun u32 br00, br09, br13, br14, br16;
1661*4882a593Smuzhiyun
1662*4882a593Smuzhiyun #if VERBOSE > 0
1663*4882a593Smuzhiyun DBG_MSG("intelfbhw_do_fillrect: (%d,%d) %dx%d, c 0x%06x, p %d bpp %d, "
1664*4882a593Smuzhiyun "rop 0x%02x\n", x, y, w, h, color, pitch, bpp, rop);
1665*4882a593Smuzhiyun #endif
1666*4882a593Smuzhiyun
1667*4882a593Smuzhiyun br00 = COLOR_BLT_CMD;
1668*4882a593Smuzhiyun br09 = dinfo->fb_start + (y * pitch + x * (bpp / 8));
1669*4882a593Smuzhiyun br13 = (rop << ROP_SHIFT) | pitch;
1670*4882a593Smuzhiyun br14 = (h << HEIGHT_SHIFT) | ((w * (bpp / 8)) << WIDTH_SHIFT);
1671*4882a593Smuzhiyun br16 = color;
1672*4882a593Smuzhiyun
1673*4882a593Smuzhiyun switch (bpp) {
1674*4882a593Smuzhiyun case 8:
1675*4882a593Smuzhiyun br13 |= COLOR_DEPTH_8;
1676*4882a593Smuzhiyun break;
1677*4882a593Smuzhiyun case 16:
1678*4882a593Smuzhiyun br13 |= COLOR_DEPTH_16;
1679*4882a593Smuzhiyun break;
1680*4882a593Smuzhiyun case 32:
1681*4882a593Smuzhiyun br13 |= COLOR_DEPTH_32;
1682*4882a593Smuzhiyun br00 |= WRITE_ALPHA | WRITE_RGB;
1683*4882a593Smuzhiyun break;
1684*4882a593Smuzhiyun }
1685*4882a593Smuzhiyun
1686*4882a593Smuzhiyun START_RING(6);
1687*4882a593Smuzhiyun OUT_RING(br00);
1688*4882a593Smuzhiyun OUT_RING(br13);
1689*4882a593Smuzhiyun OUT_RING(br14);
1690*4882a593Smuzhiyun OUT_RING(br09);
1691*4882a593Smuzhiyun OUT_RING(br16);
1692*4882a593Smuzhiyun OUT_RING(MI_NOOP);
1693*4882a593Smuzhiyun ADVANCE_RING();
1694*4882a593Smuzhiyun
1695*4882a593Smuzhiyun #if VERBOSE > 0
1696*4882a593Smuzhiyun DBG_MSG("ring = 0x%08x, 0x%08x (%d)\n", dinfo->ring_head,
1697*4882a593Smuzhiyun dinfo->ring_tail, dinfo->ring_space);
1698*4882a593Smuzhiyun #endif
1699*4882a593Smuzhiyun }
1700*4882a593Smuzhiyun
1701*4882a593Smuzhiyun void
intelfbhw_do_bitblt(struct intelfb_info * dinfo,u32 curx,u32 cury,u32 dstx,u32 dsty,u32 w,u32 h,u32 pitch,u32 bpp)1702*4882a593Smuzhiyun intelfbhw_do_bitblt(struct intelfb_info *dinfo, u32 curx, u32 cury,
1703*4882a593Smuzhiyun u32 dstx, u32 dsty, u32 w, u32 h, u32 pitch, u32 bpp)
1704*4882a593Smuzhiyun {
1705*4882a593Smuzhiyun u32 br00, br09, br11, br12, br13, br22, br23, br26;
1706*4882a593Smuzhiyun
1707*4882a593Smuzhiyun #if VERBOSE > 0
1708*4882a593Smuzhiyun DBG_MSG("intelfbhw_do_bitblt: (%d,%d)->(%d,%d) %dx%d, p %d bpp %d\n",
1709*4882a593Smuzhiyun curx, cury, dstx, dsty, w, h, pitch, bpp);
1710*4882a593Smuzhiyun #endif
1711*4882a593Smuzhiyun
1712*4882a593Smuzhiyun br00 = XY_SRC_COPY_BLT_CMD;
1713*4882a593Smuzhiyun br09 = dinfo->fb_start;
1714*4882a593Smuzhiyun br11 = (pitch << PITCH_SHIFT);
1715*4882a593Smuzhiyun br12 = dinfo->fb_start;
1716*4882a593Smuzhiyun br13 = (SRC_ROP_GXCOPY << ROP_SHIFT) | (pitch << PITCH_SHIFT);
1717*4882a593Smuzhiyun br22 = (dstx << WIDTH_SHIFT) | (dsty << HEIGHT_SHIFT);
1718*4882a593Smuzhiyun br23 = ((dstx + w) << WIDTH_SHIFT) |
1719*4882a593Smuzhiyun ((dsty + h) << HEIGHT_SHIFT);
1720*4882a593Smuzhiyun br26 = (curx << WIDTH_SHIFT) | (cury << HEIGHT_SHIFT);
1721*4882a593Smuzhiyun
1722*4882a593Smuzhiyun switch (bpp) {
1723*4882a593Smuzhiyun case 8:
1724*4882a593Smuzhiyun br13 |= COLOR_DEPTH_8;
1725*4882a593Smuzhiyun break;
1726*4882a593Smuzhiyun case 16:
1727*4882a593Smuzhiyun br13 |= COLOR_DEPTH_16;
1728*4882a593Smuzhiyun break;
1729*4882a593Smuzhiyun case 32:
1730*4882a593Smuzhiyun br13 |= COLOR_DEPTH_32;
1731*4882a593Smuzhiyun br00 |= WRITE_ALPHA | WRITE_RGB;
1732*4882a593Smuzhiyun break;
1733*4882a593Smuzhiyun }
1734*4882a593Smuzhiyun
1735*4882a593Smuzhiyun START_RING(8);
1736*4882a593Smuzhiyun OUT_RING(br00);
1737*4882a593Smuzhiyun OUT_RING(br13);
1738*4882a593Smuzhiyun OUT_RING(br22);
1739*4882a593Smuzhiyun OUT_RING(br23);
1740*4882a593Smuzhiyun OUT_RING(br09);
1741*4882a593Smuzhiyun OUT_RING(br26);
1742*4882a593Smuzhiyun OUT_RING(br11);
1743*4882a593Smuzhiyun OUT_RING(br12);
1744*4882a593Smuzhiyun ADVANCE_RING();
1745*4882a593Smuzhiyun }
1746*4882a593Smuzhiyun
intelfbhw_do_drawglyph(struct intelfb_info * dinfo,u32 fg,u32 bg,u32 w,u32 h,const u8 * cdat,u32 x,u32 y,u32 pitch,u32 bpp)1747*4882a593Smuzhiyun int intelfbhw_do_drawglyph(struct intelfb_info *dinfo, u32 fg, u32 bg, u32 w,
1748*4882a593Smuzhiyun u32 h, const u8* cdat, u32 x, u32 y, u32 pitch,
1749*4882a593Smuzhiyun u32 bpp)
1750*4882a593Smuzhiyun {
1751*4882a593Smuzhiyun int nbytes, ndwords, pad, tmp;
1752*4882a593Smuzhiyun u32 br00, br09, br13, br18, br19, br22, br23;
1753*4882a593Smuzhiyun int dat, ix, iy, iw;
1754*4882a593Smuzhiyun int i, j;
1755*4882a593Smuzhiyun
1756*4882a593Smuzhiyun #if VERBOSE > 0
1757*4882a593Smuzhiyun DBG_MSG("intelfbhw_do_drawglyph: (%d,%d) %dx%d\n", x, y, w, h);
1758*4882a593Smuzhiyun #endif
1759*4882a593Smuzhiyun
1760*4882a593Smuzhiyun /* size in bytes of a padded scanline */
1761*4882a593Smuzhiyun nbytes = ROUND_UP_TO(w, 16) / 8;
1762*4882a593Smuzhiyun
1763*4882a593Smuzhiyun /* Total bytes of padded scanline data to write out. */
1764*4882a593Smuzhiyun nbytes = nbytes * h;
1765*4882a593Smuzhiyun
1766*4882a593Smuzhiyun /*
1767*4882a593Smuzhiyun * Check if the glyph data exceeds the immediate mode limit.
1768*4882a593Smuzhiyun * It would take a large font (1K pixels) to hit this limit.
1769*4882a593Smuzhiyun */
1770*4882a593Smuzhiyun if (nbytes > MAX_MONO_IMM_SIZE)
1771*4882a593Smuzhiyun return 0;
1772*4882a593Smuzhiyun
1773*4882a593Smuzhiyun /* Src data is packaged a dword (32-bit) at a time. */
1774*4882a593Smuzhiyun ndwords = ROUND_UP_TO(nbytes, 4) / 4;
1775*4882a593Smuzhiyun
1776*4882a593Smuzhiyun /*
1777*4882a593Smuzhiyun * Ring has to be padded to a quad word. But because the command starts
1778*4882a593Smuzhiyun with 7 bytes, pad only if there is an even number of ndwords
1779*4882a593Smuzhiyun */
1780*4882a593Smuzhiyun pad = !(ndwords % 2);
1781*4882a593Smuzhiyun
1782*4882a593Smuzhiyun tmp = (XY_MONO_SRC_IMM_BLT_CMD & DW_LENGTH_MASK) + ndwords;
1783*4882a593Smuzhiyun br00 = (XY_MONO_SRC_IMM_BLT_CMD & ~DW_LENGTH_MASK) | tmp;
1784*4882a593Smuzhiyun br09 = dinfo->fb_start;
1785*4882a593Smuzhiyun br13 = (SRC_ROP_GXCOPY << ROP_SHIFT) | (pitch << PITCH_SHIFT);
1786*4882a593Smuzhiyun br18 = bg;
1787*4882a593Smuzhiyun br19 = fg;
1788*4882a593Smuzhiyun br22 = (x << WIDTH_SHIFT) | (y << HEIGHT_SHIFT);
1789*4882a593Smuzhiyun br23 = ((x + w) << WIDTH_SHIFT) | ((y + h) << HEIGHT_SHIFT);
1790*4882a593Smuzhiyun
1791*4882a593Smuzhiyun switch (bpp) {
1792*4882a593Smuzhiyun case 8:
1793*4882a593Smuzhiyun br13 |= COLOR_DEPTH_8;
1794*4882a593Smuzhiyun break;
1795*4882a593Smuzhiyun case 16:
1796*4882a593Smuzhiyun br13 |= COLOR_DEPTH_16;
1797*4882a593Smuzhiyun break;
1798*4882a593Smuzhiyun case 32:
1799*4882a593Smuzhiyun br13 |= COLOR_DEPTH_32;
1800*4882a593Smuzhiyun br00 |= WRITE_ALPHA | WRITE_RGB;
1801*4882a593Smuzhiyun break;
1802*4882a593Smuzhiyun }
1803*4882a593Smuzhiyun
1804*4882a593Smuzhiyun START_RING(8 + ndwords);
1805*4882a593Smuzhiyun OUT_RING(br00);
1806*4882a593Smuzhiyun OUT_RING(br13);
1807*4882a593Smuzhiyun OUT_RING(br22);
1808*4882a593Smuzhiyun OUT_RING(br23);
1809*4882a593Smuzhiyun OUT_RING(br09);
1810*4882a593Smuzhiyun OUT_RING(br18);
1811*4882a593Smuzhiyun OUT_RING(br19);
1812*4882a593Smuzhiyun ix = iy = 0;
1813*4882a593Smuzhiyun iw = ROUND_UP_TO(w, 8) / 8;
1814*4882a593Smuzhiyun while (ndwords--) {
1815*4882a593Smuzhiyun dat = 0;
1816*4882a593Smuzhiyun for (j = 0; j < 2; ++j) {
1817*4882a593Smuzhiyun for (i = 0; i < 2; ++i) {
1818*4882a593Smuzhiyun if (ix != iw || i == 0)
1819*4882a593Smuzhiyun dat |= cdat[iy*iw + ix++] << (i+j*2)*8;
1820*4882a593Smuzhiyun }
1821*4882a593Smuzhiyun if (ix == iw && iy != (h-1)) {
1822*4882a593Smuzhiyun ix = 0;
1823*4882a593Smuzhiyun ++iy;
1824*4882a593Smuzhiyun }
1825*4882a593Smuzhiyun }
1826*4882a593Smuzhiyun OUT_RING(dat);
1827*4882a593Smuzhiyun }
1828*4882a593Smuzhiyun if (pad)
1829*4882a593Smuzhiyun OUT_RING(MI_NOOP);
1830*4882a593Smuzhiyun ADVANCE_RING();
1831*4882a593Smuzhiyun
1832*4882a593Smuzhiyun return 1;
1833*4882a593Smuzhiyun }
1834*4882a593Smuzhiyun
1835*4882a593Smuzhiyun /* HW cursor functions. */
intelfbhw_cursor_init(struct intelfb_info * dinfo)1836*4882a593Smuzhiyun void intelfbhw_cursor_init(struct intelfb_info *dinfo)
1837*4882a593Smuzhiyun {
1838*4882a593Smuzhiyun u32 tmp;
1839*4882a593Smuzhiyun
1840*4882a593Smuzhiyun #if VERBOSE > 0
1841*4882a593Smuzhiyun DBG_MSG("intelfbhw_cursor_init\n");
1842*4882a593Smuzhiyun #endif
1843*4882a593Smuzhiyun
1844*4882a593Smuzhiyun if (dinfo->mobile || IS_I9XX(dinfo)) {
1845*4882a593Smuzhiyun if (!dinfo->cursor.physical)
1846*4882a593Smuzhiyun return;
1847*4882a593Smuzhiyun tmp = INREG(CURSOR_A_CONTROL);
1848*4882a593Smuzhiyun tmp &= ~(CURSOR_MODE_MASK | CURSOR_MOBILE_GAMMA_ENABLE |
1849*4882a593Smuzhiyun CURSOR_MEM_TYPE_LOCAL |
1850*4882a593Smuzhiyun (1 << CURSOR_PIPE_SELECT_SHIFT));
1851*4882a593Smuzhiyun tmp |= CURSOR_MODE_DISABLE;
1852*4882a593Smuzhiyun OUTREG(CURSOR_A_CONTROL, tmp);
1853*4882a593Smuzhiyun OUTREG(CURSOR_A_BASEADDR, dinfo->cursor.physical);
1854*4882a593Smuzhiyun } else {
1855*4882a593Smuzhiyun tmp = INREG(CURSOR_CONTROL);
1856*4882a593Smuzhiyun tmp &= ~(CURSOR_FORMAT_MASK | CURSOR_GAMMA_ENABLE |
1857*4882a593Smuzhiyun CURSOR_ENABLE | CURSOR_STRIDE_MASK);
1858*4882a593Smuzhiyun tmp |= CURSOR_FORMAT_3C;
1859*4882a593Smuzhiyun OUTREG(CURSOR_CONTROL, tmp);
1860*4882a593Smuzhiyun OUTREG(CURSOR_A_BASEADDR, dinfo->cursor.offset << 12);
1861*4882a593Smuzhiyun tmp = (64 << CURSOR_SIZE_H_SHIFT) |
1862*4882a593Smuzhiyun (64 << CURSOR_SIZE_V_SHIFT);
1863*4882a593Smuzhiyun OUTREG(CURSOR_SIZE, tmp);
1864*4882a593Smuzhiyun }
1865*4882a593Smuzhiyun }
1866*4882a593Smuzhiyun
intelfbhw_cursor_hide(struct intelfb_info * dinfo)1867*4882a593Smuzhiyun void intelfbhw_cursor_hide(struct intelfb_info *dinfo)
1868*4882a593Smuzhiyun {
1869*4882a593Smuzhiyun u32 tmp;
1870*4882a593Smuzhiyun
1871*4882a593Smuzhiyun #if VERBOSE > 0
1872*4882a593Smuzhiyun DBG_MSG("intelfbhw_cursor_hide\n");
1873*4882a593Smuzhiyun #endif
1874*4882a593Smuzhiyun
1875*4882a593Smuzhiyun dinfo->cursor_on = 0;
1876*4882a593Smuzhiyun if (dinfo->mobile || IS_I9XX(dinfo)) {
1877*4882a593Smuzhiyun if (!dinfo->cursor.physical)
1878*4882a593Smuzhiyun return;
1879*4882a593Smuzhiyun tmp = INREG(CURSOR_A_CONTROL);
1880*4882a593Smuzhiyun tmp &= ~CURSOR_MODE_MASK;
1881*4882a593Smuzhiyun tmp |= CURSOR_MODE_DISABLE;
1882*4882a593Smuzhiyun OUTREG(CURSOR_A_CONTROL, tmp);
1883*4882a593Smuzhiyun /* Flush changes */
1884*4882a593Smuzhiyun OUTREG(CURSOR_A_BASEADDR, dinfo->cursor.physical);
1885*4882a593Smuzhiyun } else {
1886*4882a593Smuzhiyun tmp = INREG(CURSOR_CONTROL);
1887*4882a593Smuzhiyun tmp &= ~CURSOR_ENABLE;
1888*4882a593Smuzhiyun OUTREG(CURSOR_CONTROL, tmp);
1889*4882a593Smuzhiyun }
1890*4882a593Smuzhiyun }
1891*4882a593Smuzhiyun
intelfbhw_cursor_show(struct intelfb_info * dinfo)1892*4882a593Smuzhiyun void intelfbhw_cursor_show(struct intelfb_info *dinfo)
1893*4882a593Smuzhiyun {
1894*4882a593Smuzhiyun u32 tmp;
1895*4882a593Smuzhiyun
1896*4882a593Smuzhiyun #if VERBOSE > 0
1897*4882a593Smuzhiyun DBG_MSG("intelfbhw_cursor_show\n");
1898*4882a593Smuzhiyun #endif
1899*4882a593Smuzhiyun
1900*4882a593Smuzhiyun dinfo->cursor_on = 1;
1901*4882a593Smuzhiyun
1902*4882a593Smuzhiyun if (dinfo->cursor_blanked)
1903*4882a593Smuzhiyun return;
1904*4882a593Smuzhiyun
1905*4882a593Smuzhiyun if (dinfo->mobile || IS_I9XX(dinfo)) {
1906*4882a593Smuzhiyun if (!dinfo->cursor.physical)
1907*4882a593Smuzhiyun return;
1908*4882a593Smuzhiyun tmp = INREG(CURSOR_A_CONTROL);
1909*4882a593Smuzhiyun tmp &= ~CURSOR_MODE_MASK;
1910*4882a593Smuzhiyun tmp |= CURSOR_MODE_64_4C_AX;
1911*4882a593Smuzhiyun OUTREG(CURSOR_A_CONTROL, tmp);
1912*4882a593Smuzhiyun /* Flush changes */
1913*4882a593Smuzhiyun OUTREG(CURSOR_A_BASEADDR, dinfo->cursor.physical);
1914*4882a593Smuzhiyun } else {
1915*4882a593Smuzhiyun tmp = INREG(CURSOR_CONTROL);
1916*4882a593Smuzhiyun tmp |= CURSOR_ENABLE;
1917*4882a593Smuzhiyun OUTREG(CURSOR_CONTROL, tmp);
1918*4882a593Smuzhiyun }
1919*4882a593Smuzhiyun }
1920*4882a593Smuzhiyun
intelfbhw_cursor_setpos(struct intelfb_info * dinfo,int x,int y)1921*4882a593Smuzhiyun void intelfbhw_cursor_setpos(struct intelfb_info *dinfo, int x, int y)
1922*4882a593Smuzhiyun {
1923*4882a593Smuzhiyun u32 tmp;
1924*4882a593Smuzhiyun
1925*4882a593Smuzhiyun #if VERBOSE > 0
1926*4882a593Smuzhiyun DBG_MSG("intelfbhw_cursor_setpos: (%d, %d)\n", x, y);
1927*4882a593Smuzhiyun #endif
1928*4882a593Smuzhiyun
1929*4882a593Smuzhiyun /*
1930*4882a593Smuzhiyun * Sets the position. The coordinates are assumed to already
1931*4882a593Smuzhiyun * have any offset adjusted. Assume that the cursor is never
1932*4882a593Smuzhiyun * completely off-screen, and that x, y are always >= 0.
1933*4882a593Smuzhiyun */
1934*4882a593Smuzhiyun
1935*4882a593Smuzhiyun tmp = ((x & CURSOR_POS_MASK) << CURSOR_X_SHIFT) |
1936*4882a593Smuzhiyun ((y & CURSOR_POS_MASK) << CURSOR_Y_SHIFT);
1937*4882a593Smuzhiyun OUTREG(CURSOR_A_POSITION, tmp);
1938*4882a593Smuzhiyun
1939*4882a593Smuzhiyun if (IS_I9XX(dinfo))
1940*4882a593Smuzhiyun OUTREG(CURSOR_A_BASEADDR, dinfo->cursor.physical);
1941*4882a593Smuzhiyun }
1942*4882a593Smuzhiyun
intelfbhw_cursor_setcolor(struct intelfb_info * dinfo,u32 bg,u32 fg)1943*4882a593Smuzhiyun void intelfbhw_cursor_setcolor(struct intelfb_info *dinfo, u32 bg, u32 fg)
1944*4882a593Smuzhiyun {
1945*4882a593Smuzhiyun #if VERBOSE > 0
1946*4882a593Smuzhiyun DBG_MSG("intelfbhw_cursor_setcolor\n");
1947*4882a593Smuzhiyun #endif
1948*4882a593Smuzhiyun
1949*4882a593Smuzhiyun OUTREG(CURSOR_A_PALETTE0, bg & CURSOR_PALETTE_MASK);
1950*4882a593Smuzhiyun OUTREG(CURSOR_A_PALETTE1, fg & CURSOR_PALETTE_MASK);
1951*4882a593Smuzhiyun OUTREG(CURSOR_A_PALETTE2, fg & CURSOR_PALETTE_MASK);
1952*4882a593Smuzhiyun OUTREG(CURSOR_A_PALETTE3, bg & CURSOR_PALETTE_MASK);
1953*4882a593Smuzhiyun }
1954*4882a593Smuzhiyun
intelfbhw_cursor_load(struct intelfb_info * dinfo,int width,int height,u8 * data)1955*4882a593Smuzhiyun void intelfbhw_cursor_load(struct intelfb_info *dinfo, int width, int height,
1956*4882a593Smuzhiyun u8 *data)
1957*4882a593Smuzhiyun {
1958*4882a593Smuzhiyun u8 __iomem *addr = (u8 __iomem *)dinfo->cursor.virtual;
1959*4882a593Smuzhiyun int i, j, w = width / 8;
1960*4882a593Smuzhiyun int mod = width % 8, t_mask, d_mask;
1961*4882a593Smuzhiyun
1962*4882a593Smuzhiyun #if VERBOSE > 0
1963*4882a593Smuzhiyun DBG_MSG("intelfbhw_cursor_load\n");
1964*4882a593Smuzhiyun #endif
1965*4882a593Smuzhiyun
1966*4882a593Smuzhiyun if (!dinfo->cursor.virtual)
1967*4882a593Smuzhiyun return;
1968*4882a593Smuzhiyun
1969*4882a593Smuzhiyun t_mask = 0xff >> mod;
1970*4882a593Smuzhiyun d_mask = ~(0xff >> mod);
1971*4882a593Smuzhiyun for (i = height; i--; ) {
1972*4882a593Smuzhiyun for (j = 0; j < w; j++) {
1973*4882a593Smuzhiyun writeb(0x00, addr + j);
1974*4882a593Smuzhiyun writeb(*(data++), addr + j+8);
1975*4882a593Smuzhiyun }
1976*4882a593Smuzhiyun if (mod) {
1977*4882a593Smuzhiyun writeb(t_mask, addr + j);
1978*4882a593Smuzhiyun writeb(*(data++) & d_mask, addr + j+8);
1979*4882a593Smuzhiyun }
1980*4882a593Smuzhiyun addr += 16;
1981*4882a593Smuzhiyun }
1982*4882a593Smuzhiyun }
1983*4882a593Smuzhiyun
intelfbhw_cursor_reset(struct intelfb_info * dinfo)1984*4882a593Smuzhiyun void intelfbhw_cursor_reset(struct intelfb_info *dinfo)
1985*4882a593Smuzhiyun {
1986*4882a593Smuzhiyun u8 __iomem *addr = (u8 __iomem *)dinfo->cursor.virtual;
1987*4882a593Smuzhiyun int i, j;
1988*4882a593Smuzhiyun
1989*4882a593Smuzhiyun #if VERBOSE > 0
1990*4882a593Smuzhiyun DBG_MSG("intelfbhw_cursor_reset\n");
1991*4882a593Smuzhiyun #endif
1992*4882a593Smuzhiyun
1993*4882a593Smuzhiyun if (!dinfo->cursor.virtual)
1994*4882a593Smuzhiyun return;
1995*4882a593Smuzhiyun
1996*4882a593Smuzhiyun for (i = 64; i--; ) {
1997*4882a593Smuzhiyun for (j = 0; j < 8; j++) {
1998*4882a593Smuzhiyun writeb(0xff, addr + j+0);
1999*4882a593Smuzhiyun writeb(0x00, addr + j+8);
2000*4882a593Smuzhiyun }
2001*4882a593Smuzhiyun addr += 16;
2002*4882a593Smuzhiyun }
2003*4882a593Smuzhiyun }
2004*4882a593Smuzhiyun
intelfbhw_irq(int irq,void * dev_id)2005*4882a593Smuzhiyun static irqreturn_t intelfbhw_irq(int irq, void *dev_id)
2006*4882a593Smuzhiyun {
2007*4882a593Smuzhiyun u16 tmp;
2008*4882a593Smuzhiyun struct intelfb_info *dinfo = dev_id;
2009*4882a593Smuzhiyun
2010*4882a593Smuzhiyun spin_lock(&dinfo->int_lock);
2011*4882a593Smuzhiyun
2012*4882a593Smuzhiyun tmp = INREG16(IIR);
2013*4882a593Smuzhiyun if (dinfo->info->var.vmode & FB_VMODE_INTERLACED)
2014*4882a593Smuzhiyun tmp &= PIPE_A_EVENT_INTERRUPT;
2015*4882a593Smuzhiyun else
2016*4882a593Smuzhiyun tmp &= VSYNC_PIPE_A_INTERRUPT; /* non-interlaced */
2017*4882a593Smuzhiyun
2018*4882a593Smuzhiyun if (tmp == 0) {
2019*4882a593Smuzhiyun spin_unlock(&dinfo->int_lock);
2020*4882a593Smuzhiyun return IRQ_RETVAL(0); /* not us */
2021*4882a593Smuzhiyun }
2022*4882a593Smuzhiyun
2023*4882a593Smuzhiyun /* clear status bits 0-15 ASAP and don't touch bits 16-31 */
2024*4882a593Smuzhiyun OUTREG(PIPEASTAT, INREG(PIPEASTAT));
2025*4882a593Smuzhiyun
2026*4882a593Smuzhiyun OUTREG16(IIR, tmp);
2027*4882a593Smuzhiyun if (dinfo->vsync.pan_display) {
2028*4882a593Smuzhiyun dinfo->vsync.pan_display = 0;
2029*4882a593Smuzhiyun OUTREG(DSPABASE, dinfo->vsync.pan_offset);
2030*4882a593Smuzhiyun }
2031*4882a593Smuzhiyun
2032*4882a593Smuzhiyun dinfo->vsync.count++;
2033*4882a593Smuzhiyun wake_up_interruptible(&dinfo->vsync.wait);
2034*4882a593Smuzhiyun
2035*4882a593Smuzhiyun spin_unlock(&dinfo->int_lock);
2036*4882a593Smuzhiyun
2037*4882a593Smuzhiyun return IRQ_RETVAL(1);
2038*4882a593Smuzhiyun }
2039*4882a593Smuzhiyun
intelfbhw_enable_irq(struct intelfb_info * dinfo)2040*4882a593Smuzhiyun int intelfbhw_enable_irq(struct intelfb_info *dinfo)
2041*4882a593Smuzhiyun {
2042*4882a593Smuzhiyun u16 tmp;
2043*4882a593Smuzhiyun if (!test_and_set_bit(0, &dinfo->irq_flags)) {
2044*4882a593Smuzhiyun if (request_irq(dinfo->pdev->irq, intelfbhw_irq, IRQF_SHARED,
2045*4882a593Smuzhiyun "intelfb", dinfo)) {
2046*4882a593Smuzhiyun clear_bit(0, &dinfo->irq_flags);
2047*4882a593Smuzhiyun return -EINVAL;
2048*4882a593Smuzhiyun }
2049*4882a593Smuzhiyun
2050*4882a593Smuzhiyun spin_lock_irq(&dinfo->int_lock);
2051*4882a593Smuzhiyun OUTREG16(HWSTAM, 0xfffe); /* i830 DRM uses ffff */
2052*4882a593Smuzhiyun OUTREG16(IMR, 0);
2053*4882a593Smuzhiyun } else
2054*4882a593Smuzhiyun spin_lock_irq(&dinfo->int_lock);
2055*4882a593Smuzhiyun
2056*4882a593Smuzhiyun if (dinfo->info->var.vmode & FB_VMODE_INTERLACED)
2057*4882a593Smuzhiyun tmp = PIPE_A_EVENT_INTERRUPT;
2058*4882a593Smuzhiyun else
2059*4882a593Smuzhiyun tmp = VSYNC_PIPE_A_INTERRUPT; /* non-interlaced */
2060*4882a593Smuzhiyun if (tmp != INREG16(IER)) {
2061*4882a593Smuzhiyun DBG_MSG("changing IER to 0x%X\n", tmp);
2062*4882a593Smuzhiyun OUTREG16(IER, tmp);
2063*4882a593Smuzhiyun }
2064*4882a593Smuzhiyun
2065*4882a593Smuzhiyun spin_unlock_irq(&dinfo->int_lock);
2066*4882a593Smuzhiyun return 0;
2067*4882a593Smuzhiyun }
2068*4882a593Smuzhiyun
intelfbhw_disable_irq(struct intelfb_info * dinfo)2069*4882a593Smuzhiyun void intelfbhw_disable_irq(struct intelfb_info *dinfo)
2070*4882a593Smuzhiyun {
2071*4882a593Smuzhiyun if (test_and_clear_bit(0, &dinfo->irq_flags)) {
2072*4882a593Smuzhiyun if (dinfo->vsync.pan_display) {
2073*4882a593Smuzhiyun dinfo->vsync.pan_display = 0;
2074*4882a593Smuzhiyun OUTREG(DSPABASE, dinfo->vsync.pan_offset);
2075*4882a593Smuzhiyun }
2076*4882a593Smuzhiyun spin_lock_irq(&dinfo->int_lock);
2077*4882a593Smuzhiyun OUTREG16(HWSTAM, 0xffff);
2078*4882a593Smuzhiyun OUTREG16(IMR, 0xffff);
2079*4882a593Smuzhiyun OUTREG16(IER, 0x0);
2080*4882a593Smuzhiyun
2081*4882a593Smuzhiyun OUTREG16(IIR, INREG16(IIR)); /* clear IRQ requests */
2082*4882a593Smuzhiyun spin_unlock_irq(&dinfo->int_lock);
2083*4882a593Smuzhiyun
2084*4882a593Smuzhiyun free_irq(dinfo->pdev->irq, dinfo);
2085*4882a593Smuzhiyun }
2086*4882a593Smuzhiyun }
2087*4882a593Smuzhiyun
intelfbhw_wait_for_vsync(struct intelfb_info * dinfo,u32 pipe)2088*4882a593Smuzhiyun int intelfbhw_wait_for_vsync(struct intelfb_info *dinfo, u32 pipe)
2089*4882a593Smuzhiyun {
2090*4882a593Smuzhiyun struct intelfb_vsync *vsync;
2091*4882a593Smuzhiyun unsigned int count;
2092*4882a593Smuzhiyun int ret;
2093*4882a593Smuzhiyun
2094*4882a593Smuzhiyun switch (pipe) {
2095*4882a593Smuzhiyun case 0:
2096*4882a593Smuzhiyun vsync = &dinfo->vsync;
2097*4882a593Smuzhiyun break;
2098*4882a593Smuzhiyun default:
2099*4882a593Smuzhiyun return -ENODEV;
2100*4882a593Smuzhiyun }
2101*4882a593Smuzhiyun
2102*4882a593Smuzhiyun ret = intelfbhw_enable_irq(dinfo);
2103*4882a593Smuzhiyun if (ret)
2104*4882a593Smuzhiyun return ret;
2105*4882a593Smuzhiyun
2106*4882a593Smuzhiyun count = vsync->count;
2107*4882a593Smuzhiyun ret = wait_event_interruptible_timeout(vsync->wait,
2108*4882a593Smuzhiyun count != vsync->count, HZ / 10);
2109*4882a593Smuzhiyun if (ret < 0)
2110*4882a593Smuzhiyun return ret;
2111*4882a593Smuzhiyun if (ret == 0) {
2112*4882a593Smuzhiyun DBG_MSG("wait_for_vsync timed out!\n");
2113*4882a593Smuzhiyun return -ETIMEDOUT;
2114*4882a593Smuzhiyun }
2115*4882a593Smuzhiyun
2116*4882a593Smuzhiyun return 0;
2117*4882a593Smuzhiyun }
2118