xref: /OK3568_Linux_fs/kernel/drivers/video/fbdev/imxfb.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  *  Freescale i.MX Frame Buffer device driver
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  *  Copyright (C) 2004 Sascha Hauer, Pengutronix
5*4882a593Smuzhiyun  *   Based on acornfb.c Copyright (C) Russell King.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * This file is subject to the terms and conditions of the GNU General Public
8*4882a593Smuzhiyun  * License.  See the file COPYING in the main directory of this archive for
9*4882a593Smuzhiyun  * more details.
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * Please direct your questions and comments on this driver to the following
12*4882a593Smuzhiyun  * email address:
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  *	linux-arm-kernel@lists.arm.linux.org.uk
15*4882a593Smuzhiyun  */
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include <linux/module.h>
18*4882a593Smuzhiyun #include <linux/kernel.h>
19*4882a593Smuzhiyun #include <linux/errno.h>
20*4882a593Smuzhiyun #include <linux/string.h>
21*4882a593Smuzhiyun #include <linux/interrupt.h>
22*4882a593Smuzhiyun #include <linux/slab.h>
23*4882a593Smuzhiyun #include <linux/mm.h>
24*4882a593Smuzhiyun #include <linux/fb.h>
25*4882a593Smuzhiyun #include <linux/delay.h>
26*4882a593Smuzhiyun #include <linux/init.h>
27*4882a593Smuzhiyun #include <linux/ioport.h>
28*4882a593Smuzhiyun #include <linux/cpufreq.h>
29*4882a593Smuzhiyun #include <linux/clk.h>
30*4882a593Smuzhiyun #include <linux/platform_device.h>
31*4882a593Smuzhiyun #include <linux/dma-mapping.h>
32*4882a593Smuzhiyun #include <linux/io.h>
33*4882a593Smuzhiyun #include <linux/lcd.h>
34*4882a593Smuzhiyun #include <linux/math64.h>
35*4882a593Smuzhiyun #include <linux/of.h>
36*4882a593Smuzhiyun #include <linux/of_device.h>
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun #include <video/of_display_timing.h>
41*4882a593Smuzhiyun #include <video/of_videomode.h>
42*4882a593Smuzhiyun #include <video/videomode.h>
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun #include <linux/platform_data/video-imxfb.h>
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun /*
47*4882a593Smuzhiyun  * Complain if VAR is out of range.
48*4882a593Smuzhiyun  */
49*4882a593Smuzhiyun #define DEBUG_VAR 1
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun #define DRIVER_NAME "imx-fb"
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun #define LCDC_SSA	0x00
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun #define LCDC_SIZE	0x04
56*4882a593Smuzhiyun #define SIZE_XMAX(x)	((((x) >> 4) & 0x3f) << 20)
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun #define YMAX_MASK_IMX1	0x1ff
59*4882a593Smuzhiyun #define YMAX_MASK_IMX21	0x3ff
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun #define LCDC_VPW	0x08
62*4882a593Smuzhiyun #define VPW_VPW(x)	((x) & 0x3ff)
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun #define LCDC_CPOS	0x0C
65*4882a593Smuzhiyun #define CPOS_CC1	(1<<31)
66*4882a593Smuzhiyun #define CPOS_CC0	(1<<30)
67*4882a593Smuzhiyun #define CPOS_OP		(1<<28)
68*4882a593Smuzhiyun #define CPOS_CXP(x)	(((x) & 3ff) << 16)
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun #define LCDC_LCWHB	0x10
71*4882a593Smuzhiyun #define LCWHB_BK_EN	(1<<31)
72*4882a593Smuzhiyun #define LCWHB_CW(w)	(((w) & 0x1f) << 24)
73*4882a593Smuzhiyun #define LCWHB_CH(h)	(((h) & 0x1f) << 16)
74*4882a593Smuzhiyun #define LCWHB_BD(x)	((x) & 0xff)
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun #define LCDC_LCHCC	0x14
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun #define LCDC_PCR	0x18
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun #define LCDC_HCR	0x1C
81*4882a593Smuzhiyun #define HCR_H_WIDTH(x)	(((x) & 0x3f) << 26)
82*4882a593Smuzhiyun #define HCR_H_WAIT_1(x)	(((x) & 0xff) << 8)
83*4882a593Smuzhiyun #define HCR_H_WAIT_2(x)	((x) & 0xff)
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun #define LCDC_VCR	0x20
86*4882a593Smuzhiyun #define VCR_V_WIDTH(x)	(((x) & 0x3f) << 26)
87*4882a593Smuzhiyun #define VCR_V_WAIT_1(x)	(((x) & 0xff) << 8)
88*4882a593Smuzhiyun #define VCR_V_WAIT_2(x)	((x) & 0xff)
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun #define LCDC_POS	0x24
91*4882a593Smuzhiyun #define POS_POS(x)	((x) & 1f)
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun #define LCDC_LSCR1	0x28
94*4882a593Smuzhiyun /* bit fields in imxfb.h */
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun #define LCDC_PWMR	0x2C
97*4882a593Smuzhiyun /* bit fields in imxfb.h */
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun #define LCDC_DMACR	0x30
100*4882a593Smuzhiyun /* bit fields in imxfb.h */
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun #define LCDC_RMCR	0x34
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun #define RMCR_LCDC_EN_MX1	(1<<1)
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun #define RMCR_SELF_REF	(1<<0)
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun #define LCDC_LCDICR	0x38
109*4882a593Smuzhiyun #define LCDICR_INT_SYN	(1<<2)
110*4882a593Smuzhiyun #define LCDICR_INT_CON	(1)
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun #define LCDC_LCDISR	0x40
113*4882a593Smuzhiyun #define LCDISR_UDR_ERR	(1<<3)
114*4882a593Smuzhiyun #define LCDISR_ERR_RES	(1<<2)
115*4882a593Smuzhiyun #define LCDISR_EOF	(1<<1)
116*4882a593Smuzhiyun #define LCDISR_BOF	(1<<0)
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun #define IMXFB_LSCR1_DEFAULT 0x00120300
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun #define LCDC_LAUSCR	0x80
121*4882a593Smuzhiyun #define LAUSCR_AUS_MODE	(1<<31)
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun /* Used fb-mode. Can be set on kernel command line, therefore file-static. */
124*4882a593Smuzhiyun static const char *fb_mode;
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun /*
127*4882a593Smuzhiyun  * These are the bitfields for each
128*4882a593Smuzhiyun  * display depth that we support.
129*4882a593Smuzhiyun  */
130*4882a593Smuzhiyun struct imxfb_rgb {
131*4882a593Smuzhiyun 	struct fb_bitfield	red;
132*4882a593Smuzhiyun 	struct fb_bitfield	green;
133*4882a593Smuzhiyun 	struct fb_bitfield	blue;
134*4882a593Smuzhiyun 	struct fb_bitfield	transp;
135*4882a593Smuzhiyun };
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun enum imxfb_type {
138*4882a593Smuzhiyun 	IMX1_FB,
139*4882a593Smuzhiyun 	IMX21_FB,
140*4882a593Smuzhiyun };
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun struct imxfb_info {
143*4882a593Smuzhiyun 	struct platform_device  *pdev;
144*4882a593Smuzhiyun 	void __iomem		*regs;
145*4882a593Smuzhiyun 	struct clk		*clk_ipg;
146*4882a593Smuzhiyun 	struct clk		*clk_ahb;
147*4882a593Smuzhiyun 	struct clk		*clk_per;
148*4882a593Smuzhiyun 	enum imxfb_type		devtype;
149*4882a593Smuzhiyun 	bool			enabled;
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	/*
152*4882a593Smuzhiyun 	 * These are the addresses we mapped
153*4882a593Smuzhiyun 	 * the framebuffer memory region to.
154*4882a593Smuzhiyun 	 */
155*4882a593Smuzhiyun 	dma_addr_t		map_dma;
156*4882a593Smuzhiyun 	u_int			map_size;
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	u_int			palette_size;
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	dma_addr_t		dbar1;
161*4882a593Smuzhiyun 	dma_addr_t		dbar2;
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	u_int			pcr;
164*4882a593Smuzhiyun 	u_int			lauscr;
165*4882a593Smuzhiyun 	u_int			pwmr;
166*4882a593Smuzhiyun 	u_int			lscr1;
167*4882a593Smuzhiyun 	u_int			dmacr;
168*4882a593Smuzhiyun 	bool			cmap_inverse;
169*4882a593Smuzhiyun 	bool			cmap_static;
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	struct imx_fb_videomode *mode;
172*4882a593Smuzhiyun 	int			num_modes;
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	struct regulator	*lcd_pwr;
175*4882a593Smuzhiyun 	int			lcd_pwr_enabled;
176*4882a593Smuzhiyun };
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun static const struct platform_device_id imxfb_devtype[] = {
179*4882a593Smuzhiyun 	{
180*4882a593Smuzhiyun 		.name = "imx1-fb",
181*4882a593Smuzhiyun 		.driver_data = IMX1_FB,
182*4882a593Smuzhiyun 	}, {
183*4882a593Smuzhiyun 		.name = "imx21-fb",
184*4882a593Smuzhiyun 		.driver_data = IMX21_FB,
185*4882a593Smuzhiyun 	}, {
186*4882a593Smuzhiyun 		/* sentinel */
187*4882a593Smuzhiyun 	}
188*4882a593Smuzhiyun };
189*4882a593Smuzhiyun MODULE_DEVICE_TABLE(platform, imxfb_devtype);
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun static const struct of_device_id imxfb_of_dev_id[] = {
192*4882a593Smuzhiyun 	{
193*4882a593Smuzhiyun 		.compatible = "fsl,imx1-fb",
194*4882a593Smuzhiyun 		.data = &imxfb_devtype[IMX1_FB],
195*4882a593Smuzhiyun 	}, {
196*4882a593Smuzhiyun 		.compatible = "fsl,imx21-fb",
197*4882a593Smuzhiyun 		.data = &imxfb_devtype[IMX21_FB],
198*4882a593Smuzhiyun 	}, {
199*4882a593Smuzhiyun 		/* sentinel */
200*4882a593Smuzhiyun 	}
201*4882a593Smuzhiyun };
202*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, imxfb_of_dev_id);
203*4882a593Smuzhiyun 
is_imx1_fb(struct imxfb_info * fbi)204*4882a593Smuzhiyun static inline int is_imx1_fb(struct imxfb_info *fbi)
205*4882a593Smuzhiyun {
206*4882a593Smuzhiyun 	return fbi->devtype == IMX1_FB;
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun #define IMX_NAME	"IMX"
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun /*
212*4882a593Smuzhiyun  * Minimum X and Y resolutions
213*4882a593Smuzhiyun  */
214*4882a593Smuzhiyun #define MIN_XRES	64
215*4882a593Smuzhiyun #define MIN_YRES	64
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun /* Actually this really is 18bit support, the lowest 2 bits of each colour
218*4882a593Smuzhiyun  * are unused in hardware. We claim to have 24bit support to make software
219*4882a593Smuzhiyun  * like X work, which does not support 18bit.
220*4882a593Smuzhiyun  */
221*4882a593Smuzhiyun static struct imxfb_rgb def_rgb_18 = {
222*4882a593Smuzhiyun 	.red	= {.offset = 16, .length = 8,},
223*4882a593Smuzhiyun 	.green	= {.offset = 8, .length = 8,},
224*4882a593Smuzhiyun 	.blue	= {.offset = 0, .length = 8,},
225*4882a593Smuzhiyun 	.transp = {.offset = 0, .length = 0,},
226*4882a593Smuzhiyun };
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun static struct imxfb_rgb def_rgb_16_tft = {
229*4882a593Smuzhiyun 	.red	= {.offset = 11, .length = 5,},
230*4882a593Smuzhiyun 	.green	= {.offset = 5, .length = 6,},
231*4882a593Smuzhiyun 	.blue	= {.offset = 0, .length = 5,},
232*4882a593Smuzhiyun 	.transp = {.offset = 0, .length = 0,},
233*4882a593Smuzhiyun };
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun static struct imxfb_rgb def_rgb_16_stn = {
236*4882a593Smuzhiyun 	.red	= {.offset = 8, .length = 4,},
237*4882a593Smuzhiyun 	.green	= {.offset = 4, .length = 4,},
238*4882a593Smuzhiyun 	.blue	= {.offset = 0, .length = 4,},
239*4882a593Smuzhiyun 	.transp = {.offset = 0, .length = 0,},
240*4882a593Smuzhiyun };
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun static struct imxfb_rgb def_rgb_8 = {
243*4882a593Smuzhiyun 	.red	= {.offset = 0, .length = 8,},
244*4882a593Smuzhiyun 	.green	= {.offset = 0, .length = 8,},
245*4882a593Smuzhiyun 	.blue	= {.offset = 0, .length = 8,},
246*4882a593Smuzhiyun 	.transp = {.offset = 0, .length = 0,},
247*4882a593Smuzhiyun };
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun static int imxfb_activate_var(struct fb_var_screeninfo *var,
250*4882a593Smuzhiyun 		struct fb_info *info);
251*4882a593Smuzhiyun 
chan_to_field(u_int chan,struct fb_bitfield * bf)252*4882a593Smuzhiyun static inline u_int chan_to_field(u_int chan, struct fb_bitfield *bf)
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun 	chan &= 0xffff;
255*4882a593Smuzhiyun 	chan >>= 16 - bf->length;
256*4882a593Smuzhiyun 	return chan << bf->offset;
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun 
imxfb_setpalettereg(u_int regno,u_int red,u_int green,u_int blue,u_int trans,struct fb_info * info)259*4882a593Smuzhiyun static int imxfb_setpalettereg(u_int regno, u_int red, u_int green, u_int blue,
260*4882a593Smuzhiyun 		u_int trans, struct fb_info *info)
261*4882a593Smuzhiyun {
262*4882a593Smuzhiyun 	struct imxfb_info *fbi = info->par;
263*4882a593Smuzhiyun 	u_int val, ret = 1;
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun #define CNVT_TOHW(val,width) ((((val)<<(width))+0x7FFF-(val))>>16)
266*4882a593Smuzhiyun 	if (regno < fbi->palette_size) {
267*4882a593Smuzhiyun 		val = (CNVT_TOHW(red, 4) << 8) |
268*4882a593Smuzhiyun 		      (CNVT_TOHW(green,4) << 4) |
269*4882a593Smuzhiyun 		      CNVT_TOHW(blue,  4);
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 		writel(val, fbi->regs + 0x800 + (regno << 2));
272*4882a593Smuzhiyun 		ret = 0;
273*4882a593Smuzhiyun 	}
274*4882a593Smuzhiyun 	return ret;
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun 
imxfb_setcolreg(u_int regno,u_int red,u_int green,u_int blue,u_int trans,struct fb_info * info)277*4882a593Smuzhiyun static int imxfb_setcolreg(u_int regno, u_int red, u_int green, u_int blue,
278*4882a593Smuzhiyun 		   u_int trans, struct fb_info *info)
279*4882a593Smuzhiyun {
280*4882a593Smuzhiyun 	struct imxfb_info *fbi = info->par;
281*4882a593Smuzhiyun 	unsigned int val;
282*4882a593Smuzhiyun 	int ret = 1;
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	/*
285*4882a593Smuzhiyun 	 * If inverse mode was selected, invert all the colours
286*4882a593Smuzhiyun 	 * rather than the register number.  The register number
287*4882a593Smuzhiyun 	 * is what you poke into the framebuffer to produce the
288*4882a593Smuzhiyun 	 * colour you requested.
289*4882a593Smuzhiyun 	 */
290*4882a593Smuzhiyun 	if (fbi->cmap_inverse) {
291*4882a593Smuzhiyun 		red   = 0xffff - red;
292*4882a593Smuzhiyun 		green = 0xffff - green;
293*4882a593Smuzhiyun 		blue  = 0xffff - blue;
294*4882a593Smuzhiyun 	}
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	/*
297*4882a593Smuzhiyun 	 * If greyscale is true, then we convert the RGB value
298*4882a593Smuzhiyun 	 * to greyscale no mater what visual we are using.
299*4882a593Smuzhiyun 	 */
300*4882a593Smuzhiyun 	if (info->var.grayscale)
301*4882a593Smuzhiyun 		red = green = blue = (19595 * red + 38470 * green +
302*4882a593Smuzhiyun 					7471 * blue) >> 16;
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	switch (info->fix.visual) {
305*4882a593Smuzhiyun 	case FB_VISUAL_TRUECOLOR:
306*4882a593Smuzhiyun 		/*
307*4882a593Smuzhiyun 		 * 12 or 16-bit True Colour.  We encode the RGB value
308*4882a593Smuzhiyun 		 * according to the RGB bitfield information.
309*4882a593Smuzhiyun 		 */
310*4882a593Smuzhiyun 		if (regno < 16) {
311*4882a593Smuzhiyun 			u32 *pal = info->pseudo_palette;
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 			val  = chan_to_field(red, &info->var.red);
314*4882a593Smuzhiyun 			val |= chan_to_field(green, &info->var.green);
315*4882a593Smuzhiyun 			val |= chan_to_field(blue, &info->var.blue);
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 			pal[regno] = val;
318*4882a593Smuzhiyun 			ret = 0;
319*4882a593Smuzhiyun 		}
320*4882a593Smuzhiyun 		break;
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	case FB_VISUAL_STATIC_PSEUDOCOLOR:
323*4882a593Smuzhiyun 	case FB_VISUAL_PSEUDOCOLOR:
324*4882a593Smuzhiyun 		ret = imxfb_setpalettereg(regno, red, green, blue, trans, info);
325*4882a593Smuzhiyun 		break;
326*4882a593Smuzhiyun 	}
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 	return ret;
329*4882a593Smuzhiyun }
330*4882a593Smuzhiyun 
imxfb_find_mode(struct imxfb_info * fbi)331*4882a593Smuzhiyun static const struct imx_fb_videomode *imxfb_find_mode(struct imxfb_info *fbi)
332*4882a593Smuzhiyun {
333*4882a593Smuzhiyun 	struct imx_fb_videomode *m;
334*4882a593Smuzhiyun 	int i;
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	if (!fb_mode)
337*4882a593Smuzhiyun 		return &fbi->mode[0];
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	for (i = 0, m = &fbi->mode[0]; i < fbi->num_modes; i++, m++) {
340*4882a593Smuzhiyun 		if (!strcmp(m->mode.name, fb_mode))
341*4882a593Smuzhiyun 			return m;
342*4882a593Smuzhiyun 	}
343*4882a593Smuzhiyun 	return NULL;
344*4882a593Smuzhiyun }
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun /*
347*4882a593Smuzhiyun  *  imxfb_check_var():
348*4882a593Smuzhiyun  *    Round up in the following order: bits_per_pixel, xres,
349*4882a593Smuzhiyun  *    yres, xres_virtual, yres_virtual, xoffset, yoffset, grayscale,
350*4882a593Smuzhiyun  *    bitfields, horizontal timing, vertical timing.
351*4882a593Smuzhiyun  */
imxfb_check_var(struct fb_var_screeninfo * var,struct fb_info * info)352*4882a593Smuzhiyun static int imxfb_check_var(struct fb_var_screeninfo *var, struct fb_info *info)
353*4882a593Smuzhiyun {
354*4882a593Smuzhiyun 	struct imxfb_info *fbi = info->par;
355*4882a593Smuzhiyun 	struct imxfb_rgb *rgb;
356*4882a593Smuzhiyun 	const struct imx_fb_videomode *imxfb_mode;
357*4882a593Smuzhiyun 	unsigned long lcd_clk;
358*4882a593Smuzhiyun 	unsigned long long tmp;
359*4882a593Smuzhiyun 	u32 pcr = 0;
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 	if (var->xres < MIN_XRES)
362*4882a593Smuzhiyun 		var->xres = MIN_XRES;
363*4882a593Smuzhiyun 	if (var->yres < MIN_YRES)
364*4882a593Smuzhiyun 		var->yres = MIN_YRES;
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	imxfb_mode = imxfb_find_mode(fbi);
367*4882a593Smuzhiyun 	if (!imxfb_mode)
368*4882a593Smuzhiyun 		return -EINVAL;
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	var->xres		= imxfb_mode->mode.xres;
371*4882a593Smuzhiyun 	var->yres		= imxfb_mode->mode.yres;
372*4882a593Smuzhiyun 	var->bits_per_pixel	= imxfb_mode->bpp;
373*4882a593Smuzhiyun 	var->pixclock		= imxfb_mode->mode.pixclock;
374*4882a593Smuzhiyun 	var->hsync_len		= imxfb_mode->mode.hsync_len;
375*4882a593Smuzhiyun 	var->left_margin	= imxfb_mode->mode.left_margin;
376*4882a593Smuzhiyun 	var->right_margin	= imxfb_mode->mode.right_margin;
377*4882a593Smuzhiyun 	var->vsync_len		= imxfb_mode->mode.vsync_len;
378*4882a593Smuzhiyun 	var->upper_margin	= imxfb_mode->mode.upper_margin;
379*4882a593Smuzhiyun 	var->lower_margin	= imxfb_mode->mode.lower_margin;
380*4882a593Smuzhiyun 	var->sync		= imxfb_mode->mode.sync;
381*4882a593Smuzhiyun 	var->xres_virtual	= max(var->xres_virtual, var->xres);
382*4882a593Smuzhiyun 	var->yres_virtual	= max(var->yres_virtual, var->yres);
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	pr_debug("var->bits_per_pixel=%d\n", var->bits_per_pixel);
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	lcd_clk = clk_get_rate(fbi->clk_per);
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun 	tmp = var->pixclock * (unsigned long long)lcd_clk;
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	do_div(tmp, 1000000);
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun 	if (do_div(tmp, 1000000) > 500000)
393*4882a593Smuzhiyun 		tmp++;
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 	pcr = (unsigned int)tmp;
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	if (--pcr > 0x3F) {
398*4882a593Smuzhiyun 		pcr = 0x3F;
399*4882a593Smuzhiyun 		printk(KERN_WARNING "Must limit pixel clock to %luHz\n",
400*4882a593Smuzhiyun 				lcd_clk / pcr);
401*4882a593Smuzhiyun 	}
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 	switch (var->bits_per_pixel) {
404*4882a593Smuzhiyun 	case 32:
405*4882a593Smuzhiyun 		pcr |= PCR_BPIX_18;
406*4882a593Smuzhiyun 		rgb = &def_rgb_18;
407*4882a593Smuzhiyun 		break;
408*4882a593Smuzhiyun 	case 16:
409*4882a593Smuzhiyun 	default:
410*4882a593Smuzhiyun 		if (is_imx1_fb(fbi))
411*4882a593Smuzhiyun 			pcr |= PCR_BPIX_12;
412*4882a593Smuzhiyun 		else
413*4882a593Smuzhiyun 			pcr |= PCR_BPIX_16;
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 		if (imxfb_mode->pcr & PCR_TFT)
416*4882a593Smuzhiyun 			rgb = &def_rgb_16_tft;
417*4882a593Smuzhiyun 		else
418*4882a593Smuzhiyun 			rgb = &def_rgb_16_stn;
419*4882a593Smuzhiyun 		break;
420*4882a593Smuzhiyun 	case 8:
421*4882a593Smuzhiyun 		pcr |= PCR_BPIX_8;
422*4882a593Smuzhiyun 		rgb = &def_rgb_8;
423*4882a593Smuzhiyun 		break;
424*4882a593Smuzhiyun 	}
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 	/* add sync polarities */
427*4882a593Smuzhiyun 	pcr |= imxfb_mode->pcr & ~(0x3f | (7 << 25));
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 	fbi->pcr = pcr;
430*4882a593Smuzhiyun 	/*
431*4882a593Smuzhiyun 	 * The LCDC AUS Mode Control Register does not exist on imx1.
432*4882a593Smuzhiyun 	 */
433*4882a593Smuzhiyun 	if (!is_imx1_fb(fbi) && imxfb_mode->aus_mode)
434*4882a593Smuzhiyun 		fbi->lauscr = LAUSCR_AUS_MODE;
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun 	/*
437*4882a593Smuzhiyun 	 * Copy the RGB parameters for this display
438*4882a593Smuzhiyun 	 * from the machine specific parameters.
439*4882a593Smuzhiyun 	 */
440*4882a593Smuzhiyun 	var->red    = rgb->red;
441*4882a593Smuzhiyun 	var->green  = rgb->green;
442*4882a593Smuzhiyun 	var->blue   = rgb->blue;
443*4882a593Smuzhiyun 	var->transp = rgb->transp;
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 	pr_debug("RGBT length = %d:%d:%d:%d\n",
446*4882a593Smuzhiyun 		var->red.length, var->green.length, var->blue.length,
447*4882a593Smuzhiyun 		var->transp.length);
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun 	pr_debug("RGBT offset = %d:%d:%d:%d\n",
450*4882a593Smuzhiyun 		var->red.offset, var->green.offset, var->blue.offset,
451*4882a593Smuzhiyun 		var->transp.offset);
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	return 0;
454*4882a593Smuzhiyun }
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun /*
457*4882a593Smuzhiyun  * imxfb_set_par():
458*4882a593Smuzhiyun  *	Set the user defined part of the display for the specified console
459*4882a593Smuzhiyun  */
imxfb_set_par(struct fb_info * info)460*4882a593Smuzhiyun static int imxfb_set_par(struct fb_info *info)
461*4882a593Smuzhiyun {
462*4882a593Smuzhiyun 	struct imxfb_info *fbi = info->par;
463*4882a593Smuzhiyun 	struct fb_var_screeninfo *var = &info->var;
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 	if (var->bits_per_pixel == 16 || var->bits_per_pixel == 32)
466*4882a593Smuzhiyun 		info->fix.visual = FB_VISUAL_TRUECOLOR;
467*4882a593Smuzhiyun 	else if (!fbi->cmap_static)
468*4882a593Smuzhiyun 		info->fix.visual = FB_VISUAL_PSEUDOCOLOR;
469*4882a593Smuzhiyun 	else {
470*4882a593Smuzhiyun 		/*
471*4882a593Smuzhiyun 		 * Some people have weird ideas about wanting static
472*4882a593Smuzhiyun 		 * pseudocolor maps.  I suspect their user space
473*4882a593Smuzhiyun 		 * applications are broken.
474*4882a593Smuzhiyun 		 */
475*4882a593Smuzhiyun 		info->fix.visual = FB_VISUAL_STATIC_PSEUDOCOLOR;
476*4882a593Smuzhiyun 	}
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun 	info->fix.line_length = var->xres_virtual * var->bits_per_pixel / 8;
479*4882a593Smuzhiyun 	fbi->palette_size = var->bits_per_pixel == 8 ? 256 : 16;
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 	imxfb_activate_var(var, info);
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 	return 0;
484*4882a593Smuzhiyun }
485*4882a593Smuzhiyun 
imxfb_enable_controller(struct imxfb_info * fbi)486*4882a593Smuzhiyun static int imxfb_enable_controller(struct imxfb_info *fbi)
487*4882a593Smuzhiyun {
488*4882a593Smuzhiyun 	int ret;
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun 	if (fbi->enabled)
491*4882a593Smuzhiyun 		return 0;
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun 	pr_debug("Enabling LCD controller\n");
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun 	writel(fbi->map_dma, fbi->regs + LCDC_SSA);
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun 	/* panning offset 0 (0 pixel offset)        */
498*4882a593Smuzhiyun 	writel(0x00000000, fbi->regs + LCDC_POS);
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun 	/* disable hardware cursor */
501*4882a593Smuzhiyun 	writel(readl(fbi->regs + LCDC_CPOS) & ~(CPOS_CC0 | CPOS_CC1),
502*4882a593Smuzhiyun 		fbi->regs + LCDC_CPOS);
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 	/*
505*4882a593Smuzhiyun 	 * RMCR_LCDC_EN_MX1 is present on i.MX1 only, but doesn't hurt
506*4882a593Smuzhiyun 	 * on other SoCs
507*4882a593Smuzhiyun 	 */
508*4882a593Smuzhiyun 	writel(RMCR_LCDC_EN_MX1, fbi->regs + LCDC_RMCR);
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun 	ret = clk_prepare_enable(fbi->clk_ipg);
511*4882a593Smuzhiyun 	if (ret)
512*4882a593Smuzhiyun 		goto err_enable_ipg;
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 	ret = clk_prepare_enable(fbi->clk_ahb);
515*4882a593Smuzhiyun 	if (ret)
516*4882a593Smuzhiyun 		goto err_enable_ahb;
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 	ret = clk_prepare_enable(fbi->clk_per);
519*4882a593Smuzhiyun 	if (ret)
520*4882a593Smuzhiyun 		goto err_enable_per;
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 	fbi->enabled = true;
523*4882a593Smuzhiyun 	return 0;
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun err_enable_per:
526*4882a593Smuzhiyun 	clk_disable_unprepare(fbi->clk_ahb);
527*4882a593Smuzhiyun err_enable_ahb:
528*4882a593Smuzhiyun 	clk_disable_unprepare(fbi->clk_ipg);
529*4882a593Smuzhiyun err_enable_ipg:
530*4882a593Smuzhiyun 	writel(0, fbi->regs + LCDC_RMCR);
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun 	return ret;
533*4882a593Smuzhiyun }
534*4882a593Smuzhiyun 
imxfb_disable_controller(struct imxfb_info * fbi)535*4882a593Smuzhiyun static void imxfb_disable_controller(struct imxfb_info *fbi)
536*4882a593Smuzhiyun {
537*4882a593Smuzhiyun 	if (!fbi->enabled)
538*4882a593Smuzhiyun 		return;
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun 	pr_debug("Disabling LCD controller\n");
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun 	clk_disable_unprepare(fbi->clk_per);
543*4882a593Smuzhiyun 	clk_disable_unprepare(fbi->clk_ahb);
544*4882a593Smuzhiyun 	clk_disable_unprepare(fbi->clk_ipg);
545*4882a593Smuzhiyun 	fbi->enabled = false;
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun 	writel(0, fbi->regs + LCDC_RMCR);
548*4882a593Smuzhiyun }
549*4882a593Smuzhiyun 
imxfb_blank(int blank,struct fb_info * info)550*4882a593Smuzhiyun static int imxfb_blank(int blank, struct fb_info *info)
551*4882a593Smuzhiyun {
552*4882a593Smuzhiyun 	struct imxfb_info *fbi = info->par;
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun 	pr_debug("imxfb_blank: blank=%d\n", blank);
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 	switch (blank) {
557*4882a593Smuzhiyun 	case FB_BLANK_POWERDOWN:
558*4882a593Smuzhiyun 	case FB_BLANK_VSYNC_SUSPEND:
559*4882a593Smuzhiyun 	case FB_BLANK_HSYNC_SUSPEND:
560*4882a593Smuzhiyun 	case FB_BLANK_NORMAL:
561*4882a593Smuzhiyun 		imxfb_disable_controller(fbi);
562*4882a593Smuzhiyun 		break;
563*4882a593Smuzhiyun 
564*4882a593Smuzhiyun 	case FB_BLANK_UNBLANK:
565*4882a593Smuzhiyun 		return imxfb_enable_controller(fbi);
566*4882a593Smuzhiyun 	}
567*4882a593Smuzhiyun 	return 0;
568*4882a593Smuzhiyun }
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun static const struct fb_ops imxfb_ops = {
571*4882a593Smuzhiyun 	.owner		= THIS_MODULE,
572*4882a593Smuzhiyun 	.fb_check_var	= imxfb_check_var,
573*4882a593Smuzhiyun 	.fb_set_par	= imxfb_set_par,
574*4882a593Smuzhiyun 	.fb_setcolreg	= imxfb_setcolreg,
575*4882a593Smuzhiyun 	.fb_fillrect	= cfb_fillrect,
576*4882a593Smuzhiyun 	.fb_copyarea	= cfb_copyarea,
577*4882a593Smuzhiyun 	.fb_imageblit	= cfb_imageblit,
578*4882a593Smuzhiyun 	.fb_blank	= imxfb_blank,
579*4882a593Smuzhiyun };
580*4882a593Smuzhiyun 
581*4882a593Smuzhiyun /*
582*4882a593Smuzhiyun  * imxfb_activate_var():
583*4882a593Smuzhiyun  *	Configures LCD Controller based on entries in var parameter.  Settings are
584*4882a593Smuzhiyun  *	only written to the controller if changes were made.
585*4882a593Smuzhiyun  */
imxfb_activate_var(struct fb_var_screeninfo * var,struct fb_info * info)586*4882a593Smuzhiyun static int imxfb_activate_var(struct fb_var_screeninfo *var, struct fb_info *info)
587*4882a593Smuzhiyun {
588*4882a593Smuzhiyun 	struct imxfb_info *fbi = info->par;
589*4882a593Smuzhiyun 	u32 ymax_mask = is_imx1_fb(fbi) ? YMAX_MASK_IMX1 : YMAX_MASK_IMX21;
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun 	pr_debug("var: xres=%d hslen=%d lm=%d rm=%d\n",
592*4882a593Smuzhiyun 		var->xres, var->hsync_len,
593*4882a593Smuzhiyun 		var->left_margin, var->right_margin);
594*4882a593Smuzhiyun 	pr_debug("var: yres=%d vslen=%d um=%d bm=%d\n",
595*4882a593Smuzhiyun 		var->yres, var->vsync_len,
596*4882a593Smuzhiyun 		var->upper_margin, var->lower_margin);
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun #if DEBUG_VAR
599*4882a593Smuzhiyun 	if (var->xres < 16        || var->xres > 1024)
600*4882a593Smuzhiyun 		printk(KERN_ERR "%s: invalid xres %d\n",
601*4882a593Smuzhiyun 			info->fix.id, var->xres);
602*4882a593Smuzhiyun 	if (var->hsync_len < 1    || var->hsync_len > 64)
603*4882a593Smuzhiyun 		printk(KERN_ERR "%s: invalid hsync_len %d\n",
604*4882a593Smuzhiyun 			info->fix.id, var->hsync_len);
605*4882a593Smuzhiyun 	if (var->left_margin > 255)
606*4882a593Smuzhiyun 		printk(KERN_ERR "%s: invalid left_margin %d\n",
607*4882a593Smuzhiyun 			info->fix.id, var->left_margin);
608*4882a593Smuzhiyun 	if (var->right_margin > 255)
609*4882a593Smuzhiyun 		printk(KERN_ERR "%s: invalid right_margin %d\n",
610*4882a593Smuzhiyun 			info->fix.id, var->right_margin);
611*4882a593Smuzhiyun 	if (var->yres < 1 || var->yres > ymax_mask)
612*4882a593Smuzhiyun 		printk(KERN_ERR "%s: invalid yres %d\n",
613*4882a593Smuzhiyun 			info->fix.id, var->yres);
614*4882a593Smuzhiyun 	if (var->vsync_len > 100)
615*4882a593Smuzhiyun 		printk(KERN_ERR "%s: invalid vsync_len %d\n",
616*4882a593Smuzhiyun 			info->fix.id, var->vsync_len);
617*4882a593Smuzhiyun 	if (var->upper_margin > 63)
618*4882a593Smuzhiyun 		printk(KERN_ERR "%s: invalid upper_margin %d\n",
619*4882a593Smuzhiyun 			info->fix.id, var->upper_margin);
620*4882a593Smuzhiyun 	if (var->lower_margin > 255)
621*4882a593Smuzhiyun 		printk(KERN_ERR "%s: invalid lower_margin %d\n",
622*4882a593Smuzhiyun 			info->fix.id, var->lower_margin);
623*4882a593Smuzhiyun #endif
624*4882a593Smuzhiyun 
625*4882a593Smuzhiyun 	/* physical screen start address	    */
626*4882a593Smuzhiyun 	writel(VPW_VPW(var->xres * var->bits_per_pixel / 8 / 4),
627*4882a593Smuzhiyun 		fbi->regs + LCDC_VPW);
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun 	writel(HCR_H_WIDTH(var->hsync_len - 1) |
630*4882a593Smuzhiyun 		HCR_H_WAIT_1(var->right_margin - 1) |
631*4882a593Smuzhiyun 		HCR_H_WAIT_2(var->left_margin - 3),
632*4882a593Smuzhiyun 		fbi->regs + LCDC_HCR);
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun 	writel(VCR_V_WIDTH(var->vsync_len) |
635*4882a593Smuzhiyun 		VCR_V_WAIT_1(var->lower_margin) |
636*4882a593Smuzhiyun 		VCR_V_WAIT_2(var->upper_margin),
637*4882a593Smuzhiyun 		fbi->regs + LCDC_VCR);
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun 	writel(SIZE_XMAX(var->xres) | (var->yres & ymax_mask),
640*4882a593Smuzhiyun 			fbi->regs + LCDC_SIZE);
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun 	writel(fbi->pcr, fbi->regs + LCDC_PCR);
643*4882a593Smuzhiyun 	if (fbi->pwmr)
644*4882a593Smuzhiyun 		writel(fbi->pwmr, fbi->regs + LCDC_PWMR);
645*4882a593Smuzhiyun 	writel(fbi->lscr1, fbi->regs + LCDC_LSCR1);
646*4882a593Smuzhiyun 
647*4882a593Smuzhiyun 	/* dmacr = 0 is no valid value, as we need DMA control marks. */
648*4882a593Smuzhiyun 	if (fbi->dmacr)
649*4882a593Smuzhiyun 		writel(fbi->dmacr, fbi->regs + LCDC_DMACR);
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun 	if (fbi->lauscr)
652*4882a593Smuzhiyun 		writel(fbi->lauscr, fbi->regs + LCDC_LAUSCR);
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun 	return 0;
655*4882a593Smuzhiyun }
656*4882a593Smuzhiyun 
imxfb_init_fbinfo(struct platform_device * pdev)657*4882a593Smuzhiyun static int imxfb_init_fbinfo(struct platform_device *pdev)
658*4882a593Smuzhiyun {
659*4882a593Smuzhiyun 	struct imx_fb_platform_data *pdata = dev_get_platdata(&pdev->dev);
660*4882a593Smuzhiyun 	struct fb_info *info = dev_get_drvdata(&pdev->dev);
661*4882a593Smuzhiyun 	struct imxfb_info *fbi = info->par;
662*4882a593Smuzhiyun 	struct device_node *np;
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun 	pr_debug("%s\n",__func__);
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun 	info->pseudo_palette = kmalloc_array(16, sizeof(u32), GFP_KERNEL);
667*4882a593Smuzhiyun 	if (!info->pseudo_palette)
668*4882a593Smuzhiyun 		return -ENOMEM;
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun 	memset(fbi, 0, sizeof(struct imxfb_info));
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun 	fbi->devtype = pdev->id_entry->driver_data;
673*4882a593Smuzhiyun 
674*4882a593Smuzhiyun 	strlcpy(info->fix.id, IMX_NAME, sizeof(info->fix.id));
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun 	info->fix.type			= FB_TYPE_PACKED_PIXELS;
677*4882a593Smuzhiyun 	info->fix.type_aux		= 0;
678*4882a593Smuzhiyun 	info->fix.xpanstep		= 0;
679*4882a593Smuzhiyun 	info->fix.ypanstep		= 0;
680*4882a593Smuzhiyun 	info->fix.ywrapstep		= 0;
681*4882a593Smuzhiyun 	info->fix.accel			= FB_ACCEL_NONE;
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun 	info->var.nonstd		= 0;
684*4882a593Smuzhiyun 	info->var.activate		= FB_ACTIVATE_NOW;
685*4882a593Smuzhiyun 	info->var.height		= -1;
686*4882a593Smuzhiyun 	info->var.width	= -1;
687*4882a593Smuzhiyun 	info->var.accel_flags		= 0;
688*4882a593Smuzhiyun 	info->var.vmode			= FB_VMODE_NONINTERLACED;
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun 	info->fbops			= &imxfb_ops;
691*4882a593Smuzhiyun 	info->flags			= FBINFO_FLAG_DEFAULT |
692*4882a593Smuzhiyun 					  FBINFO_READS_FAST;
693*4882a593Smuzhiyun 	if (pdata) {
694*4882a593Smuzhiyun 		fbi->lscr1			= pdata->lscr1;
695*4882a593Smuzhiyun 		fbi->dmacr			= pdata->dmacr;
696*4882a593Smuzhiyun 		fbi->pwmr			= pdata->pwmr;
697*4882a593Smuzhiyun 	} else {
698*4882a593Smuzhiyun 		np = pdev->dev.of_node;
699*4882a593Smuzhiyun 		info->var.grayscale = of_property_read_bool(np,
700*4882a593Smuzhiyun 						"cmap-greyscale");
701*4882a593Smuzhiyun 		fbi->cmap_inverse = of_property_read_bool(np, "cmap-inverse");
702*4882a593Smuzhiyun 		fbi->cmap_static = of_property_read_bool(np, "cmap-static");
703*4882a593Smuzhiyun 
704*4882a593Smuzhiyun 		fbi->lscr1 = IMXFB_LSCR1_DEFAULT;
705*4882a593Smuzhiyun 
706*4882a593Smuzhiyun 		of_property_read_u32(np, "fsl,lpccr", &fbi->pwmr);
707*4882a593Smuzhiyun 
708*4882a593Smuzhiyun 		of_property_read_u32(np, "fsl,lscr1", &fbi->lscr1);
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun 		of_property_read_u32(np, "fsl,dmacr", &fbi->dmacr);
711*4882a593Smuzhiyun 	}
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun 	return 0;
714*4882a593Smuzhiyun }
715*4882a593Smuzhiyun 
imxfb_of_read_mode(struct device * dev,struct device_node * np,struct imx_fb_videomode * imxfb_mode)716*4882a593Smuzhiyun static int imxfb_of_read_mode(struct device *dev, struct device_node *np,
717*4882a593Smuzhiyun 		struct imx_fb_videomode *imxfb_mode)
718*4882a593Smuzhiyun {
719*4882a593Smuzhiyun 	int ret;
720*4882a593Smuzhiyun 	struct fb_videomode *of_mode = &imxfb_mode->mode;
721*4882a593Smuzhiyun 	u32 bpp;
722*4882a593Smuzhiyun 	u32 pcr;
723*4882a593Smuzhiyun 
724*4882a593Smuzhiyun 	ret = of_property_read_string(np, "model", &of_mode->name);
725*4882a593Smuzhiyun 	if (ret)
726*4882a593Smuzhiyun 		of_mode->name = NULL;
727*4882a593Smuzhiyun 
728*4882a593Smuzhiyun 	ret = of_get_fb_videomode(np, of_mode, OF_USE_NATIVE_MODE);
729*4882a593Smuzhiyun 	if (ret) {
730*4882a593Smuzhiyun 		dev_err(dev, "Failed to get videomode from DT\n");
731*4882a593Smuzhiyun 		return ret;
732*4882a593Smuzhiyun 	}
733*4882a593Smuzhiyun 
734*4882a593Smuzhiyun 	ret = of_property_read_u32(np, "bits-per-pixel", &bpp);
735*4882a593Smuzhiyun 	ret |= of_property_read_u32(np, "fsl,pcr", &pcr);
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun 	if (ret) {
738*4882a593Smuzhiyun 		dev_err(dev, "Failed to read bpp and pcr from DT\n");
739*4882a593Smuzhiyun 		return -EINVAL;
740*4882a593Smuzhiyun 	}
741*4882a593Smuzhiyun 
742*4882a593Smuzhiyun 	if (bpp < 1 || bpp > 255) {
743*4882a593Smuzhiyun 		dev_err(dev, "Bits per pixel have to be between 1 and 255\n");
744*4882a593Smuzhiyun 		return -EINVAL;
745*4882a593Smuzhiyun 	}
746*4882a593Smuzhiyun 
747*4882a593Smuzhiyun 	imxfb_mode->bpp = bpp;
748*4882a593Smuzhiyun 	imxfb_mode->pcr = pcr;
749*4882a593Smuzhiyun 
750*4882a593Smuzhiyun 	/*
751*4882a593Smuzhiyun 	 * fsl,aus-mode is optional
752*4882a593Smuzhiyun 	 */
753*4882a593Smuzhiyun 	imxfb_mode->aus_mode = of_property_read_bool(np, "fsl,aus-mode");
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun 	return 0;
756*4882a593Smuzhiyun }
757*4882a593Smuzhiyun 
imxfb_lcd_check_fb(struct lcd_device * lcddev,struct fb_info * fi)758*4882a593Smuzhiyun static int imxfb_lcd_check_fb(struct lcd_device *lcddev, struct fb_info *fi)
759*4882a593Smuzhiyun {
760*4882a593Smuzhiyun 	struct imxfb_info *fbi = dev_get_drvdata(&lcddev->dev);
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun 	if (!fi || fi->par == fbi)
763*4882a593Smuzhiyun 		return 1;
764*4882a593Smuzhiyun 
765*4882a593Smuzhiyun 	return 0;
766*4882a593Smuzhiyun }
767*4882a593Smuzhiyun 
imxfb_lcd_get_contrast(struct lcd_device * lcddev)768*4882a593Smuzhiyun static int imxfb_lcd_get_contrast(struct lcd_device *lcddev)
769*4882a593Smuzhiyun {
770*4882a593Smuzhiyun 	struct imxfb_info *fbi = dev_get_drvdata(&lcddev->dev);
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun 	return fbi->pwmr & 0xff;
773*4882a593Smuzhiyun }
774*4882a593Smuzhiyun 
imxfb_lcd_set_contrast(struct lcd_device * lcddev,int contrast)775*4882a593Smuzhiyun static int imxfb_lcd_set_contrast(struct lcd_device *lcddev, int contrast)
776*4882a593Smuzhiyun {
777*4882a593Smuzhiyun 	struct imxfb_info *fbi = dev_get_drvdata(&lcddev->dev);
778*4882a593Smuzhiyun 
779*4882a593Smuzhiyun 	if (fbi->pwmr && fbi->enabled) {
780*4882a593Smuzhiyun 		if (contrast > 255)
781*4882a593Smuzhiyun 			contrast = 255;
782*4882a593Smuzhiyun 		else if (contrast < 0)
783*4882a593Smuzhiyun 			contrast = 0;
784*4882a593Smuzhiyun 
785*4882a593Smuzhiyun 		fbi->pwmr &= ~0xff;
786*4882a593Smuzhiyun 		fbi->pwmr |= contrast;
787*4882a593Smuzhiyun 
788*4882a593Smuzhiyun 		writel(fbi->pwmr, fbi->regs + LCDC_PWMR);
789*4882a593Smuzhiyun 	}
790*4882a593Smuzhiyun 
791*4882a593Smuzhiyun 	return 0;
792*4882a593Smuzhiyun }
793*4882a593Smuzhiyun 
imxfb_lcd_get_power(struct lcd_device * lcddev)794*4882a593Smuzhiyun static int imxfb_lcd_get_power(struct lcd_device *lcddev)
795*4882a593Smuzhiyun {
796*4882a593Smuzhiyun 	struct imxfb_info *fbi = dev_get_drvdata(&lcddev->dev);
797*4882a593Smuzhiyun 
798*4882a593Smuzhiyun 	if (!IS_ERR(fbi->lcd_pwr) &&
799*4882a593Smuzhiyun 	    !regulator_is_enabled(fbi->lcd_pwr))
800*4882a593Smuzhiyun 		return FB_BLANK_POWERDOWN;
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun 	return FB_BLANK_UNBLANK;
803*4882a593Smuzhiyun }
804*4882a593Smuzhiyun 
imxfb_regulator_set(struct imxfb_info * fbi,int enable)805*4882a593Smuzhiyun static int imxfb_regulator_set(struct imxfb_info *fbi, int enable)
806*4882a593Smuzhiyun {
807*4882a593Smuzhiyun 	int ret;
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun 	if (enable == fbi->lcd_pwr_enabled)
810*4882a593Smuzhiyun 		return 0;
811*4882a593Smuzhiyun 
812*4882a593Smuzhiyun 	if (enable)
813*4882a593Smuzhiyun 		ret = regulator_enable(fbi->lcd_pwr);
814*4882a593Smuzhiyun 	else
815*4882a593Smuzhiyun 		ret = regulator_disable(fbi->lcd_pwr);
816*4882a593Smuzhiyun 
817*4882a593Smuzhiyun 	if (ret == 0)
818*4882a593Smuzhiyun 		fbi->lcd_pwr_enabled = enable;
819*4882a593Smuzhiyun 
820*4882a593Smuzhiyun 	return ret;
821*4882a593Smuzhiyun }
822*4882a593Smuzhiyun 
imxfb_lcd_set_power(struct lcd_device * lcddev,int power)823*4882a593Smuzhiyun static int imxfb_lcd_set_power(struct lcd_device *lcddev, int power)
824*4882a593Smuzhiyun {
825*4882a593Smuzhiyun 	struct imxfb_info *fbi = dev_get_drvdata(&lcddev->dev);
826*4882a593Smuzhiyun 
827*4882a593Smuzhiyun 	if (!IS_ERR(fbi->lcd_pwr))
828*4882a593Smuzhiyun 		return imxfb_regulator_set(fbi, power == FB_BLANK_UNBLANK);
829*4882a593Smuzhiyun 
830*4882a593Smuzhiyun 	return 0;
831*4882a593Smuzhiyun }
832*4882a593Smuzhiyun 
833*4882a593Smuzhiyun static struct lcd_ops imxfb_lcd_ops = {
834*4882a593Smuzhiyun 	.check_fb	= imxfb_lcd_check_fb,
835*4882a593Smuzhiyun 	.get_contrast	= imxfb_lcd_get_contrast,
836*4882a593Smuzhiyun 	.set_contrast	= imxfb_lcd_set_contrast,
837*4882a593Smuzhiyun 	.get_power	= imxfb_lcd_get_power,
838*4882a593Smuzhiyun 	.set_power	= imxfb_lcd_set_power,
839*4882a593Smuzhiyun };
840*4882a593Smuzhiyun 
imxfb_setup(void)841*4882a593Smuzhiyun static int imxfb_setup(void)
842*4882a593Smuzhiyun {
843*4882a593Smuzhiyun 	char *opt, *options = NULL;
844*4882a593Smuzhiyun 
845*4882a593Smuzhiyun 	if (fb_get_options("imxfb", &options))
846*4882a593Smuzhiyun 		return -ENODEV;
847*4882a593Smuzhiyun 
848*4882a593Smuzhiyun 	if (!options || !*options)
849*4882a593Smuzhiyun 		return 0;
850*4882a593Smuzhiyun 
851*4882a593Smuzhiyun 	while ((opt = strsep(&options, ",")) != NULL) {
852*4882a593Smuzhiyun 		if (!*opt)
853*4882a593Smuzhiyun 			continue;
854*4882a593Smuzhiyun 		else
855*4882a593Smuzhiyun 			fb_mode = opt;
856*4882a593Smuzhiyun 	}
857*4882a593Smuzhiyun 
858*4882a593Smuzhiyun 	return 0;
859*4882a593Smuzhiyun }
860*4882a593Smuzhiyun 
imxfb_probe(struct platform_device * pdev)861*4882a593Smuzhiyun static int imxfb_probe(struct platform_device *pdev)
862*4882a593Smuzhiyun {
863*4882a593Smuzhiyun 	struct imxfb_info *fbi;
864*4882a593Smuzhiyun 	struct lcd_device *lcd;
865*4882a593Smuzhiyun 	struct fb_info *info;
866*4882a593Smuzhiyun 	struct imx_fb_platform_data *pdata;
867*4882a593Smuzhiyun 	struct resource *res;
868*4882a593Smuzhiyun 	struct imx_fb_videomode *m;
869*4882a593Smuzhiyun 	const struct of_device_id *of_id;
870*4882a593Smuzhiyun 	int ret, i;
871*4882a593Smuzhiyun 	int bytes_per_pixel;
872*4882a593Smuzhiyun 
873*4882a593Smuzhiyun 	dev_info(&pdev->dev, "i.MX Framebuffer driver\n");
874*4882a593Smuzhiyun 
875*4882a593Smuzhiyun 	ret = imxfb_setup();
876*4882a593Smuzhiyun 	if (ret < 0)
877*4882a593Smuzhiyun 		return ret;
878*4882a593Smuzhiyun 
879*4882a593Smuzhiyun 	of_id = of_match_device(imxfb_of_dev_id, &pdev->dev);
880*4882a593Smuzhiyun 	if (of_id)
881*4882a593Smuzhiyun 		pdev->id_entry = of_id->data;
882*4882a593Smuzhiyun 
883*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
884*4882a593Smuzhiyun 	if (!res)
885*4882a593Smuzhiyun 		return -ENODEV;
886*4882a593Smuzhiyun 
887*4882a593Smuzhiyun 	pdata = dev_get_platdata(&pdev->dev);
888*4882a593Smuzhiyun 
889*4882a593Smuzhiyun 	info = framebuffer_alloc(sizeof(struct imxfb_info), &pdev->dev);
890*4882a593Smuzhiyun 	if (!info)
891*4882a593Smuzhiyun 		return -ENOMEM;
892*4882a593Smuzhiyun 
893*4882a593Smuzhiyun 	fbi = info->par;
894*4882a593Smuzhiyun 
895*4882a593Smuzhiyun 	platform_set_drvdata(pdev, info);
896*4882a593Smuzhiyun 
897*4882a593Smuzhiyun 	ret = imxfb_init_fbinfo(pdev);
898*4882a593Smuzhiyun 	if (ret < 0)
899*4882a593Smuzhiyun 		goto failed_init;
900*4882a593Smuzhiyun 
901*4882a593Smuzhiyun 	if (pdata) {
902*4882a593Smuzhiyun 		if (!fb_mode)
903*4882a593Smuzhiyun 			fb_mode = pdata->mode[0].mode.name;
904*4882a593Smuzhiyun 
905*4882a593Smuzhiyun 		fbi->mode = pdata->mode;
906*4882a593Smuzhiyun 		fbi->num_modes = pdata->num_modes;
907*4882a593Smuzhiyun 	} else {
908*4882a593Smuzhiyun 		struct device_node *display_np;
909*4882a593Smuzhiyun 		fb_mode = NULL;
910*4882a593Smuzhiyun 
911*4882a593Smuzhiyun 		display_np = of_parse_phandle(pdev->dev.of_node, "display", 0);
912*4882a593Smuzhiyun 		if (!display_np) {
913*4882a593Smuzhiyun 			dev_err(&pdev->dev, "No display defined in devicetree\n");
914*4882a593Smuzhiyun 			ret = -EINVAL;
915*4882a593Smuzhiyun 			goto failed_of_parse;
916*4882a593Smuzhiyun 		}
917*4882a593Smuzhiyun 
918*4882a593Smuzhiyun 		/*
919*4882a593Smuzhiyun 		 * imxfb does not support more modes, we choose only the native
920*4882a593Smuzhiyun 		 * mode.
921*4882a593Smuzhiyun 		 */
922*4882a593Smuzhiyun 		fbi->num_modes = 1;
923*4882a593Smuzhiyun 
924*4882a593Smuzhiyun 		fbi->mode = devm_kzalloc(&pdev->dev,
925*4882a593Smuzhiyun 				sizeof(struct imx_fb_videomode), GFP_KERNEL);
926*4882a593Smuzhiyun 		if (!fbi->mode) {
927*4882a593Smuzhiyun 			ret = -ENOMEM;
928*4882a593Smuzhiyun 			goto failed_of_parse;
929*4882a593Smuzhiyun 		}
930*4882a593Smuzhiyun 
931*4882a593Smuzhiyun 		ret = imxfb_of_read_mode(&pdev->dev, display_np, fbi->mode);
932*4882a593Smuzhiyun 		if (ret)
933*4882a593Smuzhiyun 			goto failed_of_parse;
934*4882a593Smuzhiyun 	}
935*4882a593Smuzhiyun 
936*4882a593Smuzhiyun 	/* Calculate maximum bytes used per pixel. In most cases this should
937*4882a593Smuzhiyun 	 * be the same as m->bpp/8 */
938*4882a593Smuzhiyun 	m = &fbi->mode[0];
939*4882a593Smuzhiyun 	bytes_per_pixel = (m->bpp + 7) / 8;
940*4882a593Smuzhiyun 	for (i = 0; i < fbi->num_modes; i++, m++)
941*4882a593Smuzhiyun 		info->fix.smem_len = max_t(size_t, info->fix.smem_len,
942*4882a593Smuzhiyun 				m->mode.xres * m->mode.yres * bytes_per_pixel);
943*4882a593Smuzhiyun 
944*4882a593Smuzhiyun 	res = request_mem_region(res->start, resource_size(res),
945*4882a593Smuzhiyun 				DRIVER_NAME);
946*4882a593Smuzhiyun 	if (!res) {
947*4882a593Smuzhiyun 		ret = -EBUSY;
948*4882a593Smuzhiyun 		goto failed_req;
949*4882a593Smuzhiyun 	}
950*4882a593Smuzhiyun 
951*4882a593Smuzhiyun 	fbi->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
952*4882a593Smuzhiyun 	if (IS_ERR(fbi->clk_ipg)) {
953*4882a593Smuzhiyun 		ret = PTR_ERR(fbi->clk_ipg);
954*4882a593Smuzhiyun 		goto failed_getclock;
955*4882a593Smuzhiyun 	}
956*4882a593Smuzhiyun 
957*4882a593Smuzhiyun 	/*
958*4882a593Smuzhiyun 	 * The LCDC controller does not have an enable bit. The
959*4882a593Smuzhiyun 	 * controller starts directly when the clocks are enabled.
960*4882a593Smuzhiyun 	 * If the clocks are enabled when the controller is not yet
961*4882a593Smuzhiyun 	 * programmed with proper register values (enabled at the
962*4882a593Smuzhiyun 	 * bootloader, for example) then it just goes into some undefined
963*4882a593Smuzhiyun 	 * state.
964*4882a593Smuzhiyun 	 * To avoid this issue, let's enable and disable LCDC IPG clock
965*4882a593Smuzhiyun 	 * so that we force some kind of 'reset' to the LCDC block.
966*4882a593Smuzhiyun 	 */
967*4882a593Smuzhiyun 	ret = clk_prepare_enable(fbi->clk_ipg);
968*4882a593Smuzhiyun 	if (ret)
969*4882a593Smuzhiyun 		goto failed_getclock;
970*4882a593Smuzhiyun 	clk_disable_unprepare(fbi->clk_ipg);
971*4882a593Smuzhiyun 
972*4882a593Smuzhiyun 	fbi->clk_ahb = devm_clk_get(&pdev->dev, "ahb");
973*4882a593Smuzhiyun 	if (IS_ERR(fbi->clk_ahb)) {
974*4882a593Smuzhiyun 		ret = PTR_ERR(fbi->clk_ahb);
975*4882a593Smuzhiyun 		goto failed_getclock;
976*4882a593Smuzhiyun 	}
977*4882a593Smuzhiyun 
978*4882a593Smuzhiyun 	fbi->clk_per = devm_clk_get(&pdev->dev, "per");
979*4882a593Smuzhiyun 	if (IS_ERR(fbi->clk_per)) {
980*4882a593Smuzhiyun 		ret = PTR_ERR(fbi->clk_per);
981*4882a593Smuzhiyun 		goto failed_getclock;
982*4882a593Smuzhiyun 	}
983*4882a593Smuzhiyun 
984*4882a593Smuzhiyun 	fbi->regs = ioremap(res->start, resource_size(res));
985*4882a593Smuzhiyun 	if (fbi->regs == NULL) {
986*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Cannot map frame buffer registers\n");
987*4882a593Smuzhiyun 		ret = -ENOMEM;
988*4882a593Smuzhiyun 		goto failed_ioremap;
989*4882a593Smuzhiyun 	}
990*4882a593Smuzhiyun 
991*4882a593Smuzhiyun 	fbi->map_size = PAGE_ALIGN(info->fix.smem_len);
992*4882a593Smuzhiyun 	info->screen_buffer = dma_alloc_wc(&pdev->dev, fbi->map_size,
993*4882a593Smuzhiyun 					   &fbi->map_dma, GFP_KERNEL);
994*4882a593Smuzhiyun 	if (!info->screen_buffer) {
995*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Failed to allocate video RAM\n");
996*4882a593Smuzhiyun 		ret = -ENOMEM;
997*4882a593Smuzhiyun 		goto failed_map;
998*4882a593Smuzhiyun 	}
999*4882a593Smuzhiyun 
1000*4882a593Smuzhiyun 	info->fix.smem_start = fbi->map_dma;
1001*4882a593Smuzhiyun 
1002*4882a593Smuzhiyun 	if (pdata && pdata->init) {
1003*4882a593Smuzhiyun 		ret = pdata->init(fbi->pdev);
1004*4882a593Smuzhiyun 		if (ret)
1005*4882a593Smuzhiyun 			goto failed_platform_init;
1006*4882a593Smuzhiyun 	}
1007*4882a593Smuzhiyun 
1008*4882a593Smuzhiyun 
1009*4882a593Smuzhiyun 	INIT_LIST_HEAD(&info->modelist);
1010*4882a593Smuzhiyun 	for (i = 0; i < fbi->num_modes; i++)
1011*4882a593Smuzhiyun 		fb_add_videomode(&fbi->mode[i].mode, &info->modelist);
1012*4882a593Smuzhiyun 
1013*4882a593Smuzhiyun 	/*
1014*4882a593Smuzhiyun 	 * This makes sure that our colour bitfield
1015*4882a593Smuzhiyun 	 * descriptors are correctly initialised.
1016*4882a593Smuzhiyun 	 */
1017*4882a593Smuzhiyun 	imxfb_check_var(&info->var, info);
1018*4882a593Smuzhiyun 
1019*4882a593Smuzhiyun 	/*
1020*4882a593Smuzhiyun 	 * For modes > 8bpp, the color map is bypassed.
1021*4882a593Smuzhiyun 	 * Therefore, 256 entries are enough.
1022*4882a593Smuzhiyun 	 */
1023*4882a593Smuzhiyun 	ret = fb_alloc_cmap(&info->cmap, 256, 0);
1024*4882a593Smuzhiyun 	if (ret < 0)
1025*4882a593Smuzhiyun 		goto failed_cmap;
1026*4882a593Smuzhiyun 
1027*4882a593Smuzhiyun 	imxfb_set_par(info);
1028*4882a593Smuzhiyun 	ret = register_framebuffer(info);
1029*4882a593Smuzhiyun 	if (ret < 0) {
1030*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to register framebuffer\n");
1031*4882a593Smuzhiyun 		goto failed_register;
1032*4882a593Smuzhiyun 	}
1033*4882a593Smuzhiyun 
1034*4882a593Smuzhiyun 	fbi->lcd_pwr = devm_regulator_get(&pdev->dev, "lcd");
1035*4882a593Smuzhiyun 	if (PTR_ERR(fbi->lcd_pwr) == -EPROBE_DEFER) {
1036*4882a593Smuzhiyun 		ret = -EPROBE_DEFER;
1037*4882a593Smuzhiyun 		goto failed_lcd;
1038*4882a593Smuzhiyun 	}
1039*4882a593Smuzhiyun 
1040*4882a593Smuzhiyun 	lcd = devm_lcd_device_register(&pdev->dev, "imxfb-lcd", &pdev->dev, fbi,
1041*4882a593Smuzhiyun 				       &imxfb_lcd_ops);
1042*4882a593Smuzhiyun 	if (IS_ERR(lcd)) {
1043*4882a593Smuzhiyun 		ret = PTR_ERR(lcd);
1044*4882a593Smuzhiyun 		goto failed_lcd;
1045*4882a593Smuzhiyun 	}
1046*4882a593Smuzhiyun 
1047*4882a593Smuzhiyun 	lcd->props.max_contrast = 0xff;
1048*4882a593Smuzhiyun 
1049*4882a593Smuzhiyun 	imxfb_enable_controller(fbi);
1050*4882a593Smuzhiyun 	fbi->pdev = pdev;
1051*4882a593Smuzhiyun 
1052*4882a593Smuzhiyun 	return 0;
1053*4882a593Smuzhiyun 
1054*4882a593Smuzhiyun failed_lcd:
1055*4882a593Smuzhiyun 	unregister_framebuffer(info);
1056*4882a593Smuzhiyun 
1057*4882a593Smuzhiyun failed_register:
1058*4882a593Smuzhiyun 	fb_dealloc_cmap(&info->cmap);
1059*4882a593Smuzhiyun failed_cmap:
1060*4882a593Smuzhiyun 	if (pdata && pdata->exit)
1061*4882a593Smuzhiyun 		pdata->exit(fbi->pdev);
1062*4882a593Smuzhiyun failed_platform_init:
1063*4882a593Smuzhiyun 	dma_free_wc(&pdev->dev, fbi->map_size, info->screen_buffer,
1064*4882a593Smuzhiyun 		    fbi->map_dma);
1065*4882a593Smuzhiyun failed_map:
1066*4882a593Smuzhiyun 	iounmap(fbi->regs);
1067*4882a593Smuzhiyun failed_ioremap:
1068*4882a593Smuzhiyun failed_getclock:
1069*4882a593Smuzhiyun 	release_mem_region(res->start, resource_size(res));
1070*4882a593Smuzhiyun failed_req:
1071*4882a593Smuzhiyun failed_of_parse:
1072*4882a593Smuzhiyun 	kfree(info->pseudo_palette);
1073*4882a593Smuzhiyun failed_init:
1074*4882a593Smuzhiyun 	framebuffer_release(info);
1075*4882a593Smuzhiyun 	return ret;
1076*4882a593Smuzhiyun }
1077*4882a593Smuzhiyun 
imxfb_remove(struct platform_device * pdev)1078*4882a593Smuzhiyun static int imxfb_remove(struct platform_device *pdev)
1079*4882a593Smuzhiyun {
1080*4882a593Smuzhiyun 	struct imx_fb_platform_data *pdata;
1081*4882a593Smuzhiyun 	struct fb_info *info = platform_get_drvdata(pdev);
1082*4882a593Smuzhiyun 	struct imxfb_info *fbi = info->par;
1083*4882a593Smuzhiyun 	struct resource *res;
1084*4882a593Smuzhiyun 
1085*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1086*4882a593Smuzhiyun 
1087*4882a593Smuzhiyun 	imxfb_disable_controller(fbi);
1088*4882a593Smuzhiyun 
1089*4882a593Smuzhiyun 	unregister_framebuffer(info);
1090*4882a593Smuzhiyun 	fb_dealloc_cmap(&info->cmap);
1091*4882a593Smuzhiyun 	pdata = dev_get_platdata(&pdev->dev);
1092*4882a593Smuzhiyun 	if (pdata && pdata->exit)
1093*4882a593Smuzhiyun 		pdata->exit(fbi->pdev);
1094*4882a593Smuzhiyun 	dma_free_wc(&pdev->dev, fbi->map_size, info->screen_buffer,
1095*4882a593Smuzhiyun 		    fbi->map_dma);
1096*4882a593Smuzhiyun 	iounmap(fbi->regs);
1097*4882a593Smuzhiyun 	release_mem_region(res->start, resource_size(res));
1098*4882a593Smuzhiyun 	kfree(info->pseudo_palette);
1099*4882a593Smuzhiyun 	framebuffer_release(info);
1100*4882a593Smuzhiyun 
1101*4882a593Smuzhiyun 	return 0;
1102*4882a593Smuzhiyun }
1103*4882a593Smuzhiyun 
imxfb_suspend(struct device * dev)1104*4882a593Smuzhiyun static int __maybe_unused imxfb_suspend(struct device *dev)
1105*4882a593Smuzhiyun {
1106*4882a593Smuzhiyun 	struct fb_info *info = dev_get_drvdata(dev);
1107*4882a593Smuzhiyun 	struct imxfb_info *fbi = info->par;
1108*4882a593Smuzhiyun 
1109*4882a593Smuzhiyun 	imxfb_disable_controller(fbi);
1110*4882a593Smuzhiyun 
1111*4882a593Smuzhiyun 	return 0;
1112*4882a593Smuzhiyun }
1113*4882a593Smuzhiyun 
imxfb_resume(struct device * dev)1114*4882a593Smuzhiyun static int __maybe_unused imxfb_resume(struct device *dev)
1115*4882a593Smuzhiyun {
1116*4882a593Smuzhiyun 	struct fb_info *info = dev_get_drvdata(dev);
1117*4882a593Smuzhiyun 	struct imxfb_info *fbi = info->par;
1118*4882a593Smuzhiyun 
1119*4882a593Smuzhiyun 	imxfb_enable_controller(fbi);
1120*4882a593Smuzhiyun 
1121*4882a593Smuzhiyun 	return 0;
1122*4882a593Smuzhiyun }
1123*4882a593Smuzhiyun 
1124*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(imxfb_pm_ops, imxfb_suspend, imxfb_resume);
1125*4882a593Smuzhiyun 
1126*4882a593Smuzhiyun static struct platform_driver imxfb_driver = {
1127*4882a593Smuzhiyun 	.driver		= {
1128*4882a593Smuzhiyun 		.name	= DRIVER_NAME,
1129*4882a593Smuzhiyun 		.of_match_table = imxfb_of_dev_id,
1130*4882a593Smuzhiyun 		.pm	= &imxfb_pm_ops,
1131*4882a593Smuzhiyun 	},
1132*4882a593Smuzhiyun 	.probe		= imxfb_probe,
1133*4882a593Smuzhiyun 	.remove		= imxfb_remove,
1134*4882a593Smuzhiyun 	.id_table	= imxfb_devtype,
1135*4882a593Smuzhiyun };
1136*4882a593Smuzhiyun module_platform_driver(imxfb_driver);
1137*4882a593Smuzhiyun 
1138*4882a593Smuzhiyun MODULE_DESCRIPTION("Freescale i.MX framebuffer driver");
1139*4882a593Smuzhiyun MODULE_AUTHOR("Sascha Hauer, Pengutronix");
1140*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1141