1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * drivers/video/imsttfb.c -- frame buffer device for IMS TwinTurbo
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * This file is derived from the powermac console "imstt" driver:
5*4882a593Smuzhiyun * Copyright (C) 1997 Sigurdur Asgeirsson
6*4882a593Smuzhiyun * With additional hacking by Jeffrey Kuskin (jsk@mojave.stanford.edu)
7*4882a593Smuzhiyun * Modified by Danilo Beuche 1998
8*4882a593Smuzhiyun * Some register values added by Damien Doligez, INRIA Rocquencourt
9*4882a593Smuzhiyun * Various cleanups by Paul Mundt (lethal@chaoticdreams.org)
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * This file was written by Ryan Nielsen (ran@krazynet.com)
12*4882a593Smuzhiyun * Most of the frame buffer device stuff was copied from atyfb.c
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun * This file is subject to the terms and conditions of the GNU General Public
15*4882a593Smuzhiyun * License. See the file COPYING in the main directory of this archive for
16*4882a593Smuzhiyun * more details.
17*4882a593Smuzhiyun */
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #include <linux/module.h>
20*4882a593Smuzhiyun #include <linux/kernel.h>
21*4882a593Smuzhiyun #include <linux/errno.h>
22*4882a593Smuzhiyun #include <linux/string.h>
23*4882a593Smuzhiyun #include <linux/mm.h>
24*4882a593Smuzhiyun #include <linux/vmalloc.h>
25*4882a593Smuzhiyun #include <linux/delay.h>
26*4882a593Smuzhiyun #include <linux/interrupt.h>
27*4882a593Smuzhiyun #include <linux/fb.h>
28*4882a593Smuzhiyun #include <linux/init.h>
29*4882a593Smuzhiyun #include <linux/pci.h>
30*4882a593Smuzhiyun #include <asm/io.h>
31*4882a593Smuzhiyun #include <linux/uaccess.h>
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #if defined(CONFIG_PPC_PMAC)
34*4882a593Smuzhiyun #include <linux/nvram.h>
35*4882a593Smuzhiyun #include "macmodes.h"
36*4882a593Smuzhiyun #endif
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #ifndef __powerpc__
39*4882a593Smuzhiyun #define eieio() /* Enforce In-order Execution of I/O */
40*4882a593Smuzhiyun #endif
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun /* TwinTurbo (Cosmo) registers */
43*4882a593Smuzhiyun enum {
44*4882a593Smuzhiyun S1SA = 0, /* 0x00 */
45*4882a593Smuzhiyun S2SA = 1, /* 0x04 */
46*4882a593Smuzhiyun SP = 2, /* 0x08 */
47*4882a593Smuzhiyun DSA = 3, /* 0x0C */
48*4882a593Smuzhiyun CNT = 4, /* 0x10 */
49*4882a593Smuzhiyun DP_OCTL = 5, /* 0x14 */
50*4882a593Smuzhiyun CLR = 6, /* 0x18 */
51*4882a593Smuzhiyun BI = 8, /* 0x20 */
52*4882a593Smuzhiyun MBC = 9, /* 0x24 */
53*4882a593Smuzhiyun BLTCTL = 10, /* 0x28 */
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun /* Scan Timing Generator Registers */
56*4882a593Smuzhiyun HES = 12, /* 0x30 */
57*4882a593Smuzhiyun HEB = 13, /* 0x34 */
58*4882a593Smuzhiyun HSB = 14, /* 0x38 */
59*4882a593Smuzhiyun HT = 15, /* 0x3C */
60*4882a593Smuzhiyun VES = 16, /* 0x40 */
61*4882a593Smuzhiyun VEB = 17, /* 0x44 */
62*4882a593Smuzhiyun VSB = 18, /* 0x48 */
63*4882a593Smuzhiyun VT = 19, /* 0x4C */
64*4882a593Smuzhiyun HCIV = 20, /* 0x50 */
65*4882a593Smuzhiyun VCIV = 21, /* 0x54 */
66*4882a593Smuzhiyun TCDR = 22, /* 0x58 */
67*4882a593Smuzhiyun VIL = 23, /* 0x5C */
68*4882a593Smuzhiyun STGCTL = 24, /* 0x60 */
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun /* Screen Refresh Generator Registers */
71*4882a593Smuzhiyun SSR = 25, /* 0x64 */
72*4882a593Smuzhiyun HRIR = 26, /* 0x68 */
73*4882a593Smuzhiyun SPR = 27, /* 0x6C */
74*4882a593Smuzhiyun CMR = 28, /* 0x70 */
75*4882a593Smuzhiyun SRGCTL = 29, /* 0x74 */
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun /* RAM Refresh Generator Registers */
78*4882a593Smuzhiyun RRCIV = 30, /* 0x78 */
79*4882a593Smuzhiyun RRSC = 31, /* 0x7C */
80*4882a593Smuzhiyun RRCR = 34, /* 0x88 */
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun /* System Registers */
83*4882a593Smuzhiyun GIOE = 32, /* 0x80 */
84*4882a593Smuzhiyun GIO = 33, /* 0x84 */
85*4882a593Smuzhiyun SCR = 35, /* 0x8C */
86*4882a593Smuzhiyun SSTATUS = 36, /* 0x90 */
87*4882a593Smuzhiyun PRC = 37, /* 0x94 */
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun #if 0
90*4882a593Smuzhiyun /* PCI Registers */
91*4882a593Smuzhiyun DVID = 0x00000000L,
92*4882a593Smuzhiyun SC = 0x00000004L,
93*4882a593Smuzhiyun CCR = 0x00000008L,
94*4882a593Smuzhiyun OG = 0x0000000CL,
95*4882a593Smuzhiyun BARM = 0x00000010L,
96*4882a593Smuzhiyun BARER = 0x00000030L,
97*4882a593Smuzhiyun #endif
98*4882a593Smuzhiyun };
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun /* IBM 624 RAMDAC Direct Registers */
101*4882a593Smuzhiyun enum {
102*4882a593Smuzhiyun PADDRW = 0x00,
103*4882a593Smuzhiyun PDATA = 0x04,
104*4882a593Smuzhiyun PPMASK = 0x08,
105*4882a593Smuzhiyun PADDRR = 0x0c,
106*4882a593Smuzhiyun PIDXLO = 0x10,
107*4882a593Smuzhiyun PIDXHI = 0x14,
108*4882a593Smuzhiyun PIDXDATA= 0x18,
109*4882a593Smuzhiyun PIDXCTL = 0x1c
110*4882a593Smuzhiyun };
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun /* IBM 624 RAMDAC Indirect Registers */
113*4882a593Smuzhiyun enum {
114*4882a593Smuzhiyun CLKCTL = 0x02, /* (0x01) Miscellaneous Clock Control */
115*4882a593Smuzhiyun SYNCCTL = 0x03, /* (0x00) Sync Control */
116*4882a593Smuzhiyun HSYNCPOS = 0x04, /* (0x00) Horizontal Sync Position */
117*4882a593Smuzhiyun PWRMNGMT = 0x05, /* (0x00) Power Management */
118*4882a593Smuzhiyun DACOP = 0x06, /* (0x02) DAC Operation */
119*4882a593Smuzhiyun PALETCTL = 0x07, /* (0x00) Palette Control */
120*4882a593Smuzhiyun SYSCLKCTL = 0x08, /* (0x01) System Clock Control */
121*4882a593Smuzhiyun PIXFMT = 0x0a, /* () Pixel Format [bpp >> 3 + 2] */
122*4882a593Smuzhiyun BPP8 = 0x0b, /* () 8 Bits/Pixel Control */
123*4882a593Smuzhiyun BPP16 = 0x0c, /* () 16 Bits/Pixel Control [bit 1=1 for 565] */
124*4882a593Smuzhiyun BPP24 = 0x0d, /* () 24 Bits/Pixel Control */
125*4882a593Smuzhiyun BPP32 = 0x0e, /* () 32 Bits/Pixel Control */
126*4882a593Smuzhiyun PIXCTL1 = 0x10, /* (0x05) Pixel PLL Control 1 */
127*4882a593Smuzhiyun PIXCTL2 = 0x11, /* (0x00) Pixel PLL Control 2 */
128*4882a593Smuzhiyun SYSCLKN = 0x15, /* () System Clock N (System PLL Reference Divider) */
129*4882a593Smuzhiyun SYSCLKM = 0x16, /* () System Clock M (System PLL VCO Divider) */
130*4882a593Smuzhiyun SYSCLKP = 0x17, /* () System Clock P */
131*4882a593Smuzhiyun SYSCLKC = 0x18, /* () System Clock C */
132*4882a593Smuzhiyun /*
133*4882a593Smuzhiyun * Dot clock rate is 20MHz * (m + 1) / ((n + 1) * (p ? 2 * p : 1)
134*4882a593Smuzhiyun * c is charge pump bias which depends on the VCO frequency
135*4882a593Smuzhiyun */
136*4882a593Smuzhiyun PIXM0 = 0x20, /* () Pixel M 0 */
137*4882a593Smuzhiyun PIXN0 = 0x21, /* () Pixel N 0 */
138*4882a593Smuzhiyun PIXP0 = 0x22, /* () Pixel P 0 */
139*4882a593Smuzhiyun PIXC0 = 0x23, /* () Pixel C 0 */
140*4882a593Smuzhiyun CURSCTL = 0x30, /* (0x00) Cursor Control */
141*4882a593Smuzhiyun CURSXLO = 0x31, /* () Cursor X position, low 8 bits */
142*4882a593Smuzhiyun CURSXHI = 0x32, /* () Cursor X position, high 8 bits */
143*4882a593Smuzhiyun CURSYLO = 0x33, /* () Cursor Y position, low 8 bits */
144*4882a593Smuzhiyun CURSYHI = 0x34, /* () Cursor Y position, high 8 bits */
145*4882a593Smuzhiyun CURSHOTX = 0x35, /* () Cursor Hot Spot X */
146*4882a593Smuzhiyun CURSHOTY = 0x36, /* () Cursor Hot Spot Y */
147*4882a593Smuzhiyun CURSACCTL = 0x37, /* () Advanced Cursor Control Enable */
148*4882a593Smuzhiyun CURSACATTR = 0x38, /* () Advanced Cursor Attribute */
149*4882a593Smuzhiyun CURS1R = 0x40, /* () Cursor 1 Red */
150*4882a593Smuzhiyun CURS1G = 0x41, /* () Cursor 1 Green */
151*4882a593Smuzhiyun CURS1B = 0x42, /* () Cursor 1 Blue */
152*4882a593Smuzhiyun CURS2R = 0x43, /* () Cursor 2 Red */
153*4882a593Smuzhiyun CURS2G = 0x44, /* () Cursor 2 Green */
154*4882a593Smuzhiyun CURS2B = 0x45, /* () Cursor 2 Blue */
155*4882a593Smuzhiyun CURS3R = 0x46, /* () Cursor 3 Red */
156*4882a593Smuzhiyun CURS3G = 0x47, /* () Cursor 3 Green */
157*4882a593Smuzhiyun CURS3B = 0x48, /* () Cursor 3 Blue */
158*4882a593Smuzhiyun BORDR = 0x60, /* () Border Color Red */
159*4882a593Smuzhiyun BORDG = 0x61, /* () Border Color Green */
160*4882a593Smuzhiyun BORDB = 0x62, /* () Border Color Blue */
161*4882a593Smuzhiyun MISCTL1 = 0x70, /* (0x00) Miscellaneous Control 1 */
162*4882a593Smuzhiyun MISCTL2 = 0x71, /* (0x00) Miscellaneous Control 2 */
163*4882a593Smuzhiyun MISCTL3 = 0x72, /* (0x00) Miscellaneous Control 3 */
164*4882a593Smuzhiyun KEYCTL = 0x78 /* (0x00) Key Control/DB Operation */
165*4882a593Smuzhiyun };
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun /* TI TVP 3030 RAMDAC Direct Registers */
168*4882a593Smuzhiyun enum {
169*4882a593Smuzhiyun TVPADDRW = 0x00, /* 0 Palette/Cursor RAM Write Address/Index */
170*4882a593Smuzhiyun TVPPDATA = 0x04, /* 1 Palette Data RAM Data */
171*4882a593Smuzhiyun TVPPMASK = 0x08, /* 2 Pixel Read-Mask */
172*4882a593Smuzhiyun TVPPADRR = 0x0c, /* 3 Palette/Cursor RAM Read Address */
173*4882a593Smuzhiyun TVPCADRW = 0x10, /* 4 Cursor/Overscan Color Write Address */
174*4882a593Smuzhiyun TVPCDATA = 0x14, /* 5 Cursor/Overscan Color Data */
175*4882a593Smuzhiyun /* 6 reserved */
176*4882a593Smuzhiyun TVPCADRR = 0x1c, /* 7 Cursor/Overscan Color Read Address */
177*4882a593Smuzhiyun /* 8 reserved */
178*4882a593Smuzhiyun TVPDCCTL = 0x24, /* 9 Direct Cursor Control */
179*4882a593Smuzhiyun TVPIDATA = 0x28, /* 10 Index Data */
180*4882a593Smuzhiyun TVPCRDAT = 0x2c, /* 11 Cursor RAM Data */
181*4882a593Smuzhiyun TVPCXPOL = 0x30, /* 12 Cursor-Position X LSB */
182*4882a593Smuzhiyun TVPCXPOH = 0x34, /* 13 Cursor-Position X MSB */
183*4882a593Smuzhiyun TVPCYPOL = 0x38, /* 14 Cursor-Position Y LSB */
184*4882a593Smuzhiyun TVPCYPOH = 0x3c, /* 15 Cursor-Position Y MSB */
185*4882a593Smuzhiyun };
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun /* TI TVP 3030 RAMDAC Indirect Registers */
188*4882a593Smuzhiyun enum {
189*4882a593Smuzhiyun TVPIRREV = 0x01, /* Silicon Revision [RO] */
190*4882a593Smuzhiyun TVPIRICC = 0x06, /* Indirect Cursor Control (0x00) */
191*4882a593Smuzhiyun TVPIRBRC = 0x07, /* Byte Router Control (0xe4) */
192*4882a593Smuzhiyun TVPIRLAC = 0x0f, /* Latch Control (0x06) */
193*4882a593Smuzhiyun TVPIRTCC = 0x18, /* True Color Control (0x80) */
194*4882a593Smuzhiyun TVPIRMXC = 0x19, /* Multiplex Control (0x98) */
195*4882a593Smuzhiyun TVPIRCLS = 0x1a, /* Clock Selection (0x07) */
196*4882a593Smuzhiyun TVPIRPPG = 0x1c, /* Palette Page (0x00) */
197*4882a593Smuzhiyun TVPIRGEC = 0x1d, /* General Control (0x00) */
198*4882a593Smuzhiyun TVPIRMIC = 0x1e, /* Miscellaneous Control (0x00) */
199*4882a593Smuzhiyun TVPIRPLA = 0x2c, /* PLL Address */
200*4882a593Smuzhiyun TVPIRPPD = 0x2d, /* Pixel Clock PLL Data */
201*4882a593Smuzhiyun TVPIRMPD = 0x2e, /* Memory Clock PLL Data */
202*4882a593Smuzhiyun TVPIRLPD = 0x2f, /* Loop Clock PLL Data */
203*4882a593Smuzhiyun TVPIRCKL = 0x30, /* Color-Key Overlay Low */
204*4882a593Smuzhiyun TVPIRCKH = 0x31, /* Color-Key Overlay High */
205*4882a593Smuzhiyun TVPIRCRL = 0x32, /* Color-Key Red Low */
206*4882a593Smuzhiyun TVPIRCRH = 0x33, /* Color-Key Red High */
207*4882a593Smuzhiyun TVPIRCGL = 0x34, /* Color-Key Green Low */
208*4882a593Smuzhiyun TVPIRCGH = 0x35, /* Color-Key Green High */
209*4882a593Smuzhiyun TVPIRCBL = 0x36, /* Color-Key Blue Low */
210*4882a593Smuzhiyun TVPIRCBH = 0x37, /* Color-Key Blue High */
211*4882a593Smuzhiyun TVPIRCKC = 0x38, /* Color-Key Control (0x00) */
212*4882a593Smuzhiyun TVPIRMLC = 0x39, /* MCLK/Loop Clock Control (0x18) */
213*4882a593Smuzhiyun TVPIRSEN = 0x3a, /* Sense Test (0x00) */
214*4882a593Smuzhiyun TVPIRTMD = 0x3b, /* Test Mode Data */
215*4882a593Smuzhiyun TVPIRRML = 0x3c, /* CRC Remainder LSB [RO] */
216*4882a593Smuzhiyun TVPIRRMM = 0x3d, /* CRC Remainder MSB [RO] */
217*4882a593Smuzhiyun TVPIRRMS = 0x3e, /* CRC Bit Select [WO] */
218*4882a593Smuzhiyun TVPIRDID = 0x3f, /* Device ID [RO] (0x30) */
219*4882a593Smuzhiyun TVPIRRES = 0xff /* Software Reset [WO] */
220*4882a593Smuzhiyun };
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun struct initvalues {
223*4882a593Smuzhiyun __u8 addr, value;
224*4882a593Smuzhiyun };
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun static struct initvalues ibm_initregs[] = {
227*4882a593Smuzhiyun { CLKCTL, 0x21 },
228*4882a593Smuzhiyun { SYNCCTL, 0x00 },
229*4882a593Smuzhiyun { HSYNCPOS, 0x00 },
230*4882a593Smuzhiyun { PWRMNGMT, 0x00 },
231*4882a593Smuzhiyun { DACOP, 0x02 },
232*4882a593Smuzhiyun { PALETCTL, 0x00 },
233*4882a593Smuzhiyun { SYSCLKCTL, 0x01 },
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun /*
236*4882a593Smuzhiyun * Note that colors in X are correct only if all video data is
237*4882a593Smuzhiyun * passed through the palette in the DAC. That is, "indirect
238*4882a593Smuzhiyun * color" must be configured. This is the case for the IBM DAC
239*4882a593Smuzhiyun * used in the 2MB and 4MB cards, at least.
240*4882a593Smuzhiyun */
241*4882a593Smuzhiyun { BPP8, 0x00 },
242*4882a593Smuzhiyun { BPP16, 0x01 },
243*4882a593Smuzhiyun { BPP24, 0x00 },
244*4882a593Smuzhiyun { BPP32, 0x00 },
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun { PIXCTL1, 0x05 },
247*4882a593Smuzhiyun { PIXCTL2, 0x00 },
248*4882a593Smuzhiyun { SYSCLKN, 0x08 },
249*4882a593Smuzhiyun { SYSCLKM, 0x4f },
250*4882a593Smuzhiyun { SYSCLKP, 0x00 },
251*4882a593Smuzhiyun { SYSCLKC, 0x00 },
252*4882a593Smuzhiyun { CURSCTL, 0x00 },
253*4882a593Smuzhiyun { CURSACCTL, 0x01 },
254*4882a593Smuzhiyun { CURSACATTR, 0xa8 },
255*4882a593Smuzhiyun { CURS1R, 0xff },
256*4882a593Smuzhiyun { CURS1G, 0xff },
257*4882a593Smuzhiyun { CURS1B, 0xff },
258*4882a593Smuzhiyun { CURS2R, 0xff },
259*4882a593Smuzhiyun { CURS2G, 0xff },
260*4882a593Smuzhiyun { CURS2B, 0xff },
261*4882a593Smuzhiyun { CURS3R, 0xff },
262*4882a593Smuzhiyun { CURS3G, 0xff },
263*4882a593Smuzhiyun { CURS3B, 0xff },
264*4882a593Smuzhiyun { BORDR, 0xff },
265*4882a593Smuzhiyun { BORDG, 0xff },
266*4882a593Smuzhiyun { BORDB, 0xff },
267*4882a593Smuzhiyun { MISCTL1, 0x01 },
268*4882a593Smuzhiyun { MISCTL2, 0x45 },
269*4882a593Smuzhiyun { MISCTL3, 0x00 },
270*4882a593Smuzhiyun { KEYCTL, 0x00 }
271*4882a593Smuzhiyun };
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun static struct initvalues tvp_initregs[] = {
274*4882a593Smuzhiyun { TVPIRICC, 0x00 },
275*4882a593Smuzhiyun { TVPIRBRC, 0xe4 },
276*4882a593Smuzhiyun { TVPIRLAC, 0x06 },
277*4882a593Smuzhiyun { TVPIRTCC, 0x80 },
278*4882a593Smuzhiyun { TVPIRMXC, 0x4d },
279*4882a593Smuzhiyun { TVPIRCLS, 0x05 },
280*4882a593Smuzhiyun { TVPIRPPG, 0x00 },
281*4882a593Smuzhiyun { TVPIRGEC, 0x00 },
282*4882a593Smuzhiyun { TVPIRMIC, 0x08 },
283*4882a593Smuzhiyun { TVPIRCKL, 0xff },
284*4882a593Smuzhiyun { TVPIRCKH, 0xff },
285*4882a593Smuzhiyun { TVPIRCRL, 0xff },
286*4882a593Smuzhiyun { TVPIRCRH, 0xff },
287*4882a593Smuzhiyun { TVPIRCGL, 0xff },
288*4882a593Smuzhiyun { TVPIRCGH, 0xff },
289*4882a593Smuzhiyun { TVPIRCBL, 0xff },
290*4882a593Smuzhiyun { TVPIRCBH, 0xff },
291*4882a593Smuzhiyun { TVPIRCKC, 0x00 },
292*4882a593Smuzhiyun { TVPIRPLA, 0x00 },
293*4882a593Smuzhiyun { TVPIRPPD, 0xc0 },
294*4882a593Smuzhiyun { TVPIRPPD, 0xd5 },
295*4882a593Smuzhiyun { TVPIRPPD, 0xea },
296*4882a593Smuzhiyun { TVPIRPLA, 0x00 },
297*4882a593Smuzhiyun { TVPIRMPD, 0xb9 },
298*4882a593Smuzhiyun { TVPIRMPD, 0x3a },
299*4882a593Smuzhiyun { TVPIRMPD, 0xb1 },
300*4882a593Smuzhiyun { TVPIRPLA, 0x00 },
301*4882a593Smuzhiyun { TVPIRLPD, 0xc1 },
302*4882a593Smuzhiyun { TVPIRLPD, 0x3d },
303*4882a593Smuzhiyun { TVPIRLPD, 0xf3 },
304*4882a593Smuzhiyun };
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun struct imstt_regvals {
307*4882a593Smuzhiyun __u32 pitch;
308*4882a593Smuzhiyun __u16 hes, heb, hsb, ht, ves, veb, vsb, vt, vil;
309*4882a593Smuzhiyun __u8 pclk_m, pclk_n, pclk_p;
310*4882a593Smuzhiyun /* Values of the tvp which change depending on colormode x resolution */
311*4882a593Smuzhiyun __u8 mlc[3]; /* Memory Loop Config 0x39 */
312*4882a593Smuzhiyun __u8 lckl_p[3]; /* P value of LCKL PLL */
313*4882a593Smuzhiyun };
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun struct imstt_par {
316*4882a593Smuzhiyun struct imstt_regvals init;
317*4882a593Smuzhiyun __u32 __iomem *dc_regs;
318*4882a593Smuzhiyun unsigned long cmap_regs_phys;
319*4882a593Smuzhiyun __u8 *cmap_regs;
320*4882a593Smuzhiyun __u32 ramdac;
321*4882a593Smuzhiyun __u32 palette[16];
322*4882a593Smuzhiyun };
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun enum {
325*4882a593Smuzhiyun IBM = 0,
326*4882a593Smuzhiyun TVP = 1
327*4882a593Smuzhiyun };
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun #define INIT_BPP 8
330*4882a593Smuzhiyun #define INIT_XRES 640
331*4882a593Smuzhiyun #define INIT_YRES 480
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun static int inverse = 0;
334*4882a593Smuzhiyun static char fontname[40] __initdata = { 0 };
335*4882a593Smuzhiyun #if defined(CONFIG_PPC_PMAC)
336*4882a593Smuzhiyun static signed char init_vmode = -1, init_cmode = -1;
337*4882a593Smuzhiyun #endif
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun static struct imstt_regvals tvp_reg_init_2 = {
340*4882a593Smuzhiyun 512,
341*4882a593Smuzhiyun 0x0002, 0x0006, 0x0026, 0x0028, 0x0003, 0x0016, 0x0196, 0x0197, 0x0196,
342*4882a593Smuzhiyun 0xec, 0x2a, 0xf3,
343*4882a593Smuzhiyun { 0x3c, 0x3b, 0x39 }, { 0xf3, 0xf3, 0xf3 }
344*4882a593Smuzhiyun };
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun static struct imstt_regvals tvp_reg_init_6 = {
347*4882a593Smuzhiyun 640,
348*4882a593Smuzhiyun 0x0004, 0x0009, 0x0031, 0x0036, 0x0003, 0x002a, 0x020a, 0x020d, 0x020a,
349*4882a593Smuzhiyun 0xef, 0x2e, 0xb2,
350*4882a593Smuzhiyun { 0x39, 0x39, 0x38 }, { 0xf3, 0xf3, 0xf3 }
351*4882a593Smuzhiyun };
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun static struct imstt_regvals tvp_reg_init_12 = {
354*4882a593Smuzhiyun 800,
355*4882a593Smuzhiyun 0x0005, 0x000e, 0x0040, 0x0042, 0x0003, 0x018, 0x270, 0x271, 0x270,
356*4882a593Smuzhiyun 0xf6, 0x2e, 0xf2,
357*4882a593Smuzhiyun { 0x3a, 0x39, 0x38 }, { 0xf3, 0xf3, 0xf3 }
358*4882a593Smuzhiyun };
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun static struct imstt_regvals tvp_reg_init_13 = {
361*4882a593Smuzhiyun 832,
362*4882a593Smuzhiyun 0x0004, 0x0011, 0x0045, 0x0048, 0x0003, 0x002a, 0x029a, 0x029b, 0x0000,
363*4882a593Smuzhiyun 0xfe, 0x3e, 0xf1,
364*4882a593Smuzhiyun { 0x39, 0x38, 0x38 }, { 0xf3, 0xf3, 0xf2 }
365*4882a593Smuzhiyun };
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun static struct imstt_regvals tvp_reg_init_17 = {
368*4882a593Smuzhiyun 1024,
369*4882a593Smuzhiyun 0x0006, 0x0210, 0x0250, 0x0053, 0x1003, 0x0021, 0x0321, 0x0324, 0x0000,
370*4882a593Smuzhiyun 0xfc, 0x3a, 0xf1,
371*4882a593Smuzhiyun { 0x39, 0x38, 0x38 }, { 0xf3, 0xf3, 0xf2 }
372*4882a593Smuzhiyun };
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun static struct imstt_regvals tvp_reg_init_18 = {
375*4882a593Smuzhiyun 1152,
376*4882a593Smuzhiyun 0x0009, 0x0011, 0x059, 0x5b, 0x0003, 0x0031, 0x0397, 0x039a, 0x0000,
377*4882a593Smuzhiyun 0xfd, 0x3a, 0xf1,
378*4882a593Smuzhiyun { 0x39, 0x38, 0x38 }, { 0xf3, 0xf3, 0xf2 }
379*4882a593Smuzhiyun };
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun static struct imstt_regvals tvp_reg_init_19 = {
382*4882a593Smuzhiyun 1280,
383*4882a593Smuzhiyun 0x0009, 0x0016, 0x0066, 0x0069, 0x0003, 0x0027, 0x03e7, 0x03e8, 0x03e7,
384*4882a593Smuzhiyun 0xf7, 0x36, 0xf0,
385*4882a593Smuzhiyun { 0x38, 0x38, 0x38 }, { 0xf3, 0xf2, 0xf1 }
386*4882a593Smuzhiyun };
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun static struct imstt_regvals tvp_reg_init_20 = {
389*4882a593Smuzhiyun 1280,
390*4882a593Smuzhiyun 0x0009, 0x0018, 0x0068, 0x006a, 0x0003, 0x0029, 0x0429, 0x042a, 0x0000,
391*4882a593Smuzhiyun 0xf0, 0x2d, 0xf0,
392*4882a593Smuzhiyun { 0x38, 0x38, 0x38 }, { 0xf3, 0xf2, 0xf1 }
393*4882a593Smuzhiyun };
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun /*
396*4882a593Smuzhiyun * PCI driver prototypes
397*4882a593Smuzhiyun */
398*4882a593Smuzhiyun static int imsttfb_probe(struct pci_dev *pdev, const struct pci_device_id *ent);
399*4882a593Smuzhiyun static void imsttfb_remove(struct pci_dev *pdev);
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun /*
402*4882a593Smuzhiyun * Register access
403*4882a593Smuzhiyun */
read_reg_le32(volatile u32 __iomem * base,int regindex)404*4882a593Smuzhiyun static inline u32 read_reg_le32(volatile u32 __iomem *base, int regindex)
405*4882a593Smuzhiyun {
406*4882a593Smuzhiyun #ifdef __powerpc__
407*4882a593Smuzhiyun return in_le32(base + regindex);
408*4882a593Smuzhiyun #else
409*4882a593Smuzhiyun return readl(base + regindex);
410*4882a593Smuzhiyun #endif
411*4882a593Smuzhiyun }
412*4882a593Smuzhiyun
write_reg_le32(volatile u32 __iomem * base,int regindex,u32 val)413*4882a593Smuzhiyun static inline void write_reg_le32(volatile u32 __iomem *base, int regindex, u32 val)
414*4882a593Smuzhiyun {
415*4882a593Smuzhiyun #ifdef __powerpc__
416*4882a593Smuzhiyun out_le32(base + regindex, val);
417*4882a593Smuzhiyun #else
418*4882a593Smuzhiyun writel(val, base + regindex);
419*4882a593Smuzhiyun #endif
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun static __u32
getclkMHz(struct imstt_par * par)423*4882a593Smuzhiyun getclkMHz(struct imstt_par *par)
424*4882a593Smuzhiyun {
425*4882a593Smuzhiyun __u32 clk_m, clk_n, clk_p;
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun clk_m = par->init.pclk_m;
428*4882a593Smuzhiyun clk_n = par->init.pclk_n;
429*4882a593Smuzhiyun clk_p = par->init.pclk_p;
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun return 20 * (clk_m + 1) / ((clk_n + 1) * (clk_p ? 2 * clk_p : 1));
432*4882a593Smuzhiyun }
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun static void
setclkMHz(struct imstt_par * par,__u32 MHz)435*4882a593Smuzhiyun setclkMHz(struct imstt_par *par, __u32 MHz)
436*4882a593Smuzhiyun {
437*4882a593Smuzhiyun __u32 clk_m, clk_n, x, stage, spilled;
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun clk_m = clk_n = 0;
440*4882a593Smuzhiyun stage = spilled = 0;
441*4882a593Smuzhiyun for (;;) {
442*4882a593Smuzhiyun switch (stage) {
443*4882a593Smuzhiyun case 0:
444*4882a593Smuzhiyun clk_m++;
445*4882a593Smuzhiyun break;
446*4882a593Smuzhiyun case 1:
447*4882a593Smuzhiyun clk_n++;
448*4882a593Smuzhiyun break;
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun x = 20 * (clk_m + 1) / (clk_n + 1);
451*4882a593Smuzhiyun if (x == MHz)
452*4882a593Smuzhiyun break;
453*4882a593Smuzhiyun if (x > MHz) {
454*4882a593Smuzhiyun spilled = 1;
455*4882a593Smuzhiyun stage = 1;
456*4882a593Smuzhiyun } else if (spilled && x < MHz) {
457*4882a593Smuzhiyun stage = 0;
458*4882a593Smuzhiyun }
459*4882a593Smuzhiyun }
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun par->init.pclk_m = clk_m;
462*4882a593Smuzhiyun par->init.pclk_n = clk_n;
463*4882a593Smuzhiyun par->init.pclk_p = 0;
464*4882a593Smuzhiyun }
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun static struct imstt_regvals *
compute_imstt_regvals_ibm(struct imstt_par * par,int xres,int yres)467*4882a593Smuzhiyun compute_imstt_regvals_ibm(struct imstt_par *par, int xres, int yres)
468*4882a593Smuzhiyun {
469*4882a593Smuzhiyun struct imstt_regvals *init = &par->init;
470*4882a593Smuzhiyun __u32 MHz, hes, heb, veb, htp, vtp;
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun switch (xres) {
473*4882a593Smuzhiyun case 640:
474*4882a593Smuzhiyun hes = 0x0008; heb = 0x0012; veb = 0x002a; htp = 10; vtp = 2;
475*4882a593Smuzhiyun MHz = 30 /* .25 */ ;
476*4882a593Smuzhiyun break;
477*4882a593Smuzhiyun case 832:
478*4882a593Smuzhiyun hes = 0x0005; heb = 0x0020; veb = 0x0028; htp = 8; vtp = 3;
479*4882a593Smuzhiyun MHz = 57 /* .27_ */ ;
480*4882a593Smuzhiyun break;
481*4882a593Smuzhiyun case 1024:
482*4882a593Smuzhiyun hes = 0x000a; heb = 0x001c; veb = 0x0020; htp = 8; vtp = 3;
483*4882a593Smuzhiyun MHz = 80;
484*4882a593Smuzhiyun break;
485*4882a593Smuzhiyun case 1152:
486*4882a593Smuzhiyun hes = 0x0012; heb = 0x0022; veb = 0x0031; htp = 4; vtp = 3;
487*4882a593Smuzhiyun MHz = 101 /* .6_ */ ;
488*4882a593Smuzhiyun break;
489*4882a593Smuzhiyun case 1280:
490*4882a593Smuzhiyun hes = 0x0012; heb = 0x002f; veb = 0x0029; htp = 4; vtp = 1;
491*4882a593Smuzhiyun MHz = yres == 960 ? 126 : 135;
492*4882a593Smuzhiyun break;
493*4882a593Smuzhiyun case 1600:
494*4882a593Smuzhiyun hes = 0x0018; heb = 0x0040; veb = 0x002a; htp = 4; vtp = 3;
495*4882a593Smuzhiyun MHz = 200;
496*4882a593Smuzhiyun break;
497*4882a593Smuzhiyun default:
498*4882a593Smuzhiyun return NULL;
499*4882a593Smuzhiyun }
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun setclkMHz(par, MHz);
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun init->hes = hes;
504*4882a593Smuzhiyun init->heb = heb;
505*4882a593Smuzhiyun init->hsb = init->heb + (xres >> 3);
506*4882a593Smuzhiyun init->ht = init->hsb + htp;
507*4882a593Smuzhiyun init->ves = 0x0003;
508*4882a593Smuzhiyun init->veb = veb;
509*4882a593Smuzhiyun init->vsb = init->veb + yres;
510*4882a593Smuzhiyun init->vt = init->vsb + vtp;
511*4882a593Smuzhiyun init->vil = init->vsb;
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun init->pitch = xres;
514*4882a593Smuzhiyun return init;
515*4882a593Smuzhiyun }
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun static struct imstt_regvals *
compute_imstt_regvals_tvp(struct imstt_par * par,int xres,int yres)518*4882a593Smuzhiyun compute_imstt_regvals_tvp(struct imstt_par *par, int xres, int yres)
519*4882a593Smuzhiyun {
520*4882a593Smuzhiyun struct imstt_regvals *init;
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun switch (xres) {
523*4882a593Smuzhiyun case 512:
524*4882a593Smuzhiyun init = &tvp_reg_init_2;
525*4882a593Smuzhiyun break;
526*4882a593Smuzhiyun case 640:
527*4882a593Smuzhiyun init = &tvp_reg_init_6;
528*4882a593Smuzhiyun break;
529*4882a593Smuzhiyun case 800:
530*4882a593Smuzhiyun init = &tvp_reg_init_12;
531*4882a593Smuzhiyun break;
532*4882a593Smuzhiyun case 832:
533*4882a593Smuzhiyun init = &tvp_reg_init_13;
534*4882a593Smuzhiyun break;
535*4882a593Smuzhiyun case 1024:
536*4882a593Smuzhiyun init = &tvp_reg_init_17;
537*4882a593Smuzhiyun break;
538*4882a593Smuzhiyun case 1152:
539*4882a593Smuzhiyun init = &tvp_reg_init_18;
540*4882a593Smuzhiyun break;
541*4882a593Smuzhiyun case 1280:
542*4882a593Smuzhiyun init = yres == 960 ? &tvp_reg_init_19 : &tvp_reg_init_20;
543*4882a593Smuzhiyun break;
544*4882a593Smuzhiyun default:
545*4882a593Smuzhiyun return NULL;
546*4882a593Smuzhiyun }
547*4882a593Smuzhiyun par->init = *init;
548*4882a593Smuzhiyun return init;
549*4882a593Smuzhiyun }
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun static struct imstt_regvals *
compute_imstt_regvals(struct imstt_par * par,u_int xres,u_int yres)552*4882a593Smuzhiyun compute_imstt_regvals (struct imstt_par *par, u_int xres, u_int yres)
553*4882a593Smuzhiyun {
554*4882a593Smuzhiyun if (par->ramdac == IBM)
555*4882a593Smuzhiyun return compute_imstt_regvals_ibm(par, xres, yres);
556*4882a593Smuzhiyun else
557*4882a593Smuzhiyun return compute_imstt_regvals_tvp(par, xres, yres);
558*4882a593Smuzhiyun }
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun static void
set_imstt_regvals_ibm(struct imstt_par * par,u_int bpp)561*4882a593Smuzhiyun set_imstt_regvals_ibm (struct imstt_par *par, u_int bpp)
562*4882a593Smuzhiyun {
563*4882a593Smuzhiyun struct imstt_regvals *init = &par->init;
564*4882a593Smuzhiyun __u8 pformat = (bpp >> 3) + 2;
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun par->cmap_regs[PIDXHI] = 0; eieio();
567*4882a593Smuzhiyun par->cmap_regs[PIDXLO] = PIXM0; eieio();
568*4882a593Smuzhiyun par->cmap_regs[PIDXDATA] = init->pclk_m;eieio();
569*4882a593Smuzhiyun par->cmap_regs[PIDXLO] = PIXN0; eieio();
570*4882a593Smuzhiyun par->cmap_regs[PIDXDATA] = init->pclk_n;eieio();
571*4882a593Smuzhiyun par->cmap_regs[PIDXLO] = PIXP0; eieio();
572*4882a593Smuzhiyun par->cmap_regs[PIDXDATA] = init->pclk_p;eieio();
573*4882a593Smuzhiyun par->cmap_regs[PIDXLO] = PIXC0; eieio();
574*4882a593Smuzhiyun par->cmap_regs[PIDXDATA] = 0x02; eieio();
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun par->cmap_regs[PIDXLO] = PIXFMT; eieio();
577*4882a593Smuzhiyun par->cmap_regs[PIDXDATA] = pformat; eieio();
578*4882a593Smuzhiyun }
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun static void
set_imstt_regvals_tvp(struct imstt_par * par,u_int bpp)581*4882a593Smuzhiyun set_imstt_regvals_tvp (struct imstt_par *par, u_int bpp)
582*4882a593Smuzhiyun {
583*4882a593Smuzhiyun struct imstt_regvals *init = &par->init;
584*4882a593Smuzhiyun __u8 tcc, mxc, lckl_n, mic;
585*4882a593Smuzhiyun __u8 mlc, lckl_p;
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun switch (bpp) {
588*4882a593Smuzhiyun default:
589*4882a593Smuzhiyun case 8:
590*4882a593Smuzhiyun tcc = 0x80;
591*4882a593Smuzhiyun mxc = 0x4d;
592*4882a593Smuzhiyun lckl_n = 0xc1;
593*4882a593Smuzhiyun mlc = init->mlc[0];
594*4882a593Smuzhiyun lckl_p = init->lckl_p[0];
595*4882a593Smuzhiyun break;
596*4882a593Smuzhiyun case 16:
597*4882a593Smuzhiyun tcc = 0x44;
598*4882a593Smuzhiyun mxc = 0x55;
599*4882a593Smuzhiyun lckl_n = 0xe1;
600*4882a593Smuzhiyun mlc = init->mlc[1];
601*4882a593Smuzhiyun lckl_p = init->lckl_p[1];
602*4882a593Smuzhiyun break;
603*4882a593Smuzhiyun case 24:
604*4882a593Smuzhiyun tcc = 0x5e;
605*4882a593Smuzhiyun mxc = 0x5d;
606*4882a593Smuzhiyun lckl_n = 0xf1;
607*4882a593Smuzhiyun mlc = init->mlc[2];
608*4882a593Smuzhiyun lckl_p = init->lckl_p[2];
609*4882a593Smuzhiyun break;
610*4882a593Smuzhiyun case 32:
611*4882a593Smuzhiyun tcc = 0x46;
612*4882a593Smuzhiyun mxc = 0x5d;
613*4882a593Smuzhiyun lckl_n = 0xf1;
614*4882a593Smuzhiyun mlc = init->mlc[2];
615*4882a593Smuzhiyun lckl_p = init->lckl_p[2];
616*4882a593Smuzhiyun break;
617*4882a593Smuzhiyun }
618*4882a593Smuzhiyun mic = 0x08;
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun par->cmap_regs[TVPADDRW] = TVPIRPLA; eieio();
621*4882a593Smuzhiyun par->cmap_regs[TVPIDATA] = 0x00; eieio();
622*4882a593Smuzhiyun par->cmap_regs[TVPADDRW] = TVPIRPPD; eieio();
623*4882a593Smuzhiyun par->cmap_regs[TVPIDATA] = init->pclk_m; eieio();
624*4882a593Smuzhiyun par->cmap_regs[TVPADDRW] = TVPIRPPD; eieio();
625*4882a593Smuzhiyun par->cmap_regs[TVPIDATA] = init->pclk_n; eieio();
626*4882a593Smuzhiyun par->cmap_regs[TVPADDRW] = TVPIRPPD; eieio();
627*4882a593Smuzhiyun par->cmap_regs[TVPIDATA] = init->pclk_p; eieio();
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun par->cmap_regs[TVPADDRW] = TVPIRTCC; eieio();
630*4882a593Smuzhiyun par->cmap_regs[TVPIDATA] = tcc; eieio();
631*4882a593Smuzhiyun par->cmap_regs[TVPADDRW] = TVPIRMXC; eieio();
632*4882a593Smuzhiyun par->cmap_regs[TVPIDATA] = mxc; eieio();
633*4882a593Smuzhiyun par->cmap_regs[TVPADDRW] = TVPIRMIC; eieio();
634*4882a593Smuzhiyun par->cmap_regs[TVPIDATA] = mic; eieio();
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun par->cmap_regs[TVPADDRW] = TVPIRPLA; eieio();
637*4882a593Smuzhiyun par->cmap_regs[TVPIDATA] = 0x00; eieio();
638*4882a593Smuzhiyun par->cmap_regs[TVPADDRW] = TVPIRLPD; eieio();
639*4882a593Smuzhiyun par->cmap_regs[TVPIDATA] = lckl_n; eieio();
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun par->cmap_regs[TVPADDRW] = TVPIRPLA; eieio();
642*4882a593Smuzhiyun par->cmap_regs[TVPIDATA] = 0x15; eieio();
643*4882a593Smuzhiyun par->cmap_regs[TVPADDRW] = TVPIRMLC; eieio();
644*4882a593Smuzhiyun par->cmap_regs[TVPIDATA] = mlc; eieio();
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun par->cmap_regs[TVPADDRW] = TVPIRPLA; eieio();
647*4882a593Smuzhiyun par->cmap_regs[TVPIDATA] = 0x2a; eieio();
648*4882a593Smuzhiyun par->cmap_regs[TVPADDRW] = TVPIRLPD; eieio();
649*4882a593Smuzhiyun par->cmap_regs[TVPIDATA] = lckl_p; eieio();
650*4882a593Smuzhiyun }
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun static void
set_imstt_regvals(struct fb_info * info,u_int bpp)653*4882a593Smuzhiyun set_imstt_regvals (struct fb_info *info, u_int bpp)
654*4882a593Smuzhiyun {
655*4882a593Smuzhiyun struct imstt_par *par = info->par;
656*4882a593Smuzhiyun struct imstt_regvals *init = &par->init;
657*4882a593Smuzhiyun __u32 ctl, pitch, byteswap, scr;
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun if (par->ramdac == IBM)
660*4882a593Smuzhiyun set_imstt_regvals_ibm(par, bpp);
661*4882a593Smuzhiyun else
662*4882a593Smuzhiyun set_imstt_regvals_tvp(par, bpp);
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun /*
665*4882a593Smuzhiyun * From what I (jsk) can gather poking around with MacsBug,
666*4882a593Smuzhiyun * bits 8 and 9 in the SCR register control endianness
667*4882a593Smuzhiyun * correction (byte swapping). These bits must be set according
668*4882a593Smuzhiyun * to the color depth as follows:
669*4882a593Smuzhiyun * Color depth Bit 9 Bit 8
670*4882a593Smuzhiyun * ========== ===== =====
671*4882a593Smuzhiyun * 8bpp 0 0
672*4882a593Smuzhiyun * 16bpp 0 1
673*4882a593Smuzhiyun * 32bpp 1 1
674*4882a593Smuzhiyun */
675*4882a593Smuzhiyun switch (bpp) {
676*4882a593Smuzhiyun default:
677*4882a593Smuzhiyun case 8:
678*4882a593Smuzhiyun ctl = 0x17b1;
679*4882a593Smuzhiyun pitch = init->pitch >> 2;
680*4882a593Smuzhiyun byteswap = 0x000;
681*4882a593Smuzhiyun break;
682*4882a593Smuzhiyun case 16:
683*4882a593Smuzhiyun ctl = 0x17b3;
684*4882a593Smuzhiyun pitch = init->pitch >> 1;
685*4882a593Smuzhiyun byteswap = 0x100;
686*4882a593Smuzhiyun break;
687*4882a593Smuzhiyun case 24:
688*4882a593Smuzhiyun ctl = 0x17b9;
689*4882a593Smuzhiyun pitch = init->pitch - (init->pitch >> 2);
690*4882a593Smuzhiyun byteswap = 0x200;
691*4882a593Smuzhiyun break;
692*4882a593Smuzhiyun case 32:
693*4882a593Smuzhiyun ctl = 0x17b5;
694*4882a593Smuzhiyun pitch = init->pitch;
695*4882a593Smuzhiyun byteswap = 0x300;
696*4882a593Smuzhiyun break;
697*4882a593Smuzhiyun }
698*4882a593Smuzhiyun if (par->ramdac == TVP)
699*4882a593Smuzhiyun ctl -= 0x30;
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun write_reg_le32(par->dc_regs, HES, init->hes);
702*4882a593Smuzhiyun write_reg_le32(par->dc_regs, HEB, init->heb);
703*4882a593Smuzhiyun write_reg_le32(par->dc_regs, HSB, init->hsb);
704*4882a593Smuzhiyun write_reg_le32(par->dc_regs, HT, init->ht);
705*4882a593Smuzhiyun write_reg_le32(par->dc_regs, VES, init->ves);
706*4882a593Smuzhiyun write_reg_le32(par->dc_regs, VEB, init->veb);
707*4882a593Smuzhiyun write_reg_le32(par->dc_regs, VSB, init->vsb);
708*4882a593Smuzhiyun write_reg_le32(par->dc_regs, VT, init->vt);
709*4882a593Smuzhiyun write_reg_le32(par->dc_regs, VIL, init->vil);
710*4882a593Smuzhiyun write_reg_le32(par->dc_regs, HCIV, 1);
711*4882a593Smuzhiyun write_reg_le32(par->dc_regs, VCIV, 1);
712*4882a593Smuzhiyun write_reg_le32(par->dc_regs, TCDR, 4);
713*4882a593Smuzhiyun write_reg_le32(par->dc_regs, RRCIV, 1);
714*4882a593Smuzhiyun write_reg_le32(par->dc_regs, RRSC, 0x980);
715*4882a593Smuzhiyun write_reg_le32(par->dc_regs, RRCR, 0x11);
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun if (par->ramdac == IBM) {
718*4882a593Smuzhiyun write_reg_le32(par->dc_regs, HRIR, 0x0100);
719*4882a593Smuzhiyun write_reg_le32(par->dc_regs, CMR, 0x00ff);
720*4882a593Smuzhiyun write_reg_le32(par->dc_regs, SRGCTL, 0x0073);
721*4882a593Smuzhiyun } else {
722*4882a593Smuzhiyun write_reg_le32(par->dc_regs, HRIR, 0x0200);
723*4882a593Smuzhiyun write_reg_le32(par->dc_regs, CMR, 0x01ff);
724*4882a593Smuzhiyun write_reg_le32(par->dc_regs, SRGCTL, 0x0003);
725*4882a593Smuzhiyun }
726*4882a593Smuzhiyun
727*4882a593Smuzhiyun switch (info->fix.smem_len) {
728*4882a593Smuzhiyun case 0x200000:
729*4882a593Smuzhiyun scr = 0x059d | byteswap;
730*4882a593Smuzhiyun break;
731*4882a593Smuzhiyun /* case 0x400000:
732*4882a593Smuzhiyun case 0x800000: */
733*4882a593Smuzhiyun default:
734*4882a593Smuzhiyun pitch >>= 1;
735*4882a593Smuzhiyun scr = 0x150dd | byteswap;
736*4882a593Smuzhiyun break;
737*4882a593Smuzhiyun }
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun write_reg_le32(par->dc_regs, SCR, scr);
740*4882a593Smuzhiyun write_reg_le32(par->dc_regs, SPR, pitch);
741*4882a593Smuzhiyun write_reg_le32(par->dc_regs, STGCTL, ctl);
742*4882a593Smuzhiyun }
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun static inline void
set_offset(struct fb_var_screeninfo * var,struct fb_info * info)745*4882a593Smuzhiyun set_offset (struct fb_var_screeninfo *var, struct fb_info *info)
746*4882a593Smuzhiyun {
747*4882a593Smuzhiyun struct imstt_par *par = info->par;
748*4882a593Smuzhiyun __u32 off = var->yoffset * (info->fix.line_length >> 3)
749*4882a593Smuzhiyun + ((var->xoffset * (info->var.bits_per_pixel >> 3)) >> 3);
750*4882a593Smuzhiyun write_reg_le32(par->dc_regs, SSR, off);
751*4882a593Smuzhiyun }
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun static inline void
set_555(struct imstt_par * par)754*4882a593Smuzhiyun set_555 (struct imstt_par *par)
755*4882a593Smuzhiyun {
756*4882a593Smuzhiyun if (par->ramdac == IBM) {
757*4882a593Smuzhiyun par->cmap_regs[PIDXHI] = 0; eieio();
758*4882a593Smuzhiyun par->cmap_regs[PIDXLO] = BPP16; eieio();
759*4882a593Smuzhiyun par->cmap_regs[PIDXDATA] = 0x01; eieio();
760*4882a593Smuzhiyun } else {
761*4882a593Smuzhiyun par->cmap_regs[TVPADDRW] = TVPIRTCC; eieio();
762*4882a593Smuzhiyun par->cmap_regs[TVPIDATA] = 0x44; eieio();
763*4882a593Smuzhiyun }
764*4882a593Smuzhiyun }
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun static inline void
set_565(struct imstt_par * par)767*4882a593Smuzhiyun set_565 (struct imstt_par *par)
768*4882a593Smuzhiyun {
769*4882a593Smuzhiyun if (par->ramdac == IBM) {
770*4882a593Smuzhiyun par->cmap_regs[PIDXHI] = 0; eieio();
771*4882a593Smuzhiyun par->cmap_regs[PIDXLO] = BPP16; eieio();
772*4882a593Smuzhiyun par->cmap_regs[PIDXDATA] = 0x03; eieio();
773*4882a593Smuzhiyun } else {
774*4882a593Smuzhiyun par->cmap_regs[TVPADDRW] = TVPIRTCC; eieio();
775*4882a593Smuzhiyun par->cmap_regs[TVPIDATA] = 0x45; eieio();
776*4882a593Smuzhiyun }
777*4882a593Smuzhiyun }
778*4882a593Smuzhiyun
779*4882a593Smuzhiyun static int
imsttfb_check_var(struct fb_var_screeninfo * var,struct fb_info * info)780*4882a593Smuzhiyun imsttfb_check_var(struct fb_var_screeninfo *var, struct fb_info *info)
781*4882a593Smuzhiyun {
782*4882a593Smuzhiyun if ((var->bits_per_pixel != 8 && var->bits_per_pixel != 16
783*4882a593Smuzhiyun && var->bits_per_pixel != 24 && var->bits_per_pixel != 32)
784*4882a593Smuzhiyun || var->xres_virtual < var->xres || var->yres_virtual < var->yres
785*4882a593Smuzhiyun || var->nonstd
786*4882a593Smuzhiyun || (var->vmode & FB_VMODE_MASK) != FB_VMODE_NONINTERLACED)
787*4882a593Smuzhiyun return -EINVAL;
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun if ((var->xres * var->yres) * (var->bits_per_pixel >> 3) > info->fix.smem_len
790*4882a593Smuzhiyun || (var->xres_virtual * var->yres_virtual) * (var->bits_per_pixel >> 3) > info->fix.smem_len)
791*4882a593Smuzhiyun return -EINVAL;
792*4882a593Smuzhiyun
793*4882a593Smuzhiyun switch (var->bits_per_pixel) {
794*4882a593Smuzhiyun case 8:
795*4882a593Smuzhiyun var->red.offset = 0;
796*4882a593Smuzhiyun var->red.length = 8;
797*4882a593Smuzhiyun var->green.offset = 0;
798*4882a593Smuzhiyun var->green.length = 8;
799*4882a593Smuzhiyun var->blue.offset = 0;
800*4882a593Smuzhiyun var->blue.length = 8;
801*4882a593Smuzhiyun var->transp.offset = 0;
802*4882a593Smuzhiyun var->transp.length = 0;
803*4882a593Smuzhiyun break;
804*4882a593Smuzhiyun case 16: /* RGB 555 or 565 */
805*4882a593Smuzhiyun if (var->green.length != 6)
806*4882a593Smuzhiyun var->red.offset = 10;
807*4882a593Smuzhiyun var->red.length = 5;
808*4882a593Smuzhiyun var->green.offset = 5;
809*4882a593Smuzhiyun if (var->green.length != 6)
810*4882a593Smuzhiyun var->green.length = 5;
811*4882a593Smuzhiyun var->blue.offset = 0;
812*4882a593Smuzhiyun var->blue.length = 5;
813*4882a593Smuzhiyun var->transp.offset = 0;
814*4882a593Smuzhiyun var->transp.length = 0;
815*4882a593Smuzhiyun break;
816*4882a593Smuzhiyun case 24: /* RGB 888 */
817*4882a593Smuzhiyun var->red.offset = 16;
818*4882a593Smuzhiyun var->red.length = 8;
819*4882a593Smuzhiyun var->green.offset = 8;
820*4882a593Smuzhiyun var->green.length = 8;
821*4882a593Smuzhiyun var->blue.offset = 0;
822*4882a593Smuzhiyun var->blue.length = 8;
823*4882a593Smuzhiyun var->transp.offset = 0;
824*4882a593Smuzhiyun var->transp.length = 0;
825*4882a593Smuzhiyun break;
826*4882a593Smuzhiyun case 32: /* RGBA 8888 */
827*4882a593Smuzhiyun var->red.offset = 16;
828*4882a593Smuzhiyun var->red.length = 8;
829*4882a593Smuzhiyun var->green.offset = 8;
830*4882a593Smuzhiyun var->green.length = 8;
831*4882a593Smuzhiyun var->blue.offset = 0;
832*4882a593Smuzhiyun var->blue.length = 8;
833*4882a593Smuzhiyun var->transp.offset = 24;
834*4882a593Smuzhiyun var->transp.length = 8;
835*4882a593Smuzhiyun break;
836*4882a593Smuzhiyun }
837*4882a593Smuzhiyun
838*4882a593Smuzhiyun if (var->yres == var->yres_virtual) {
839*4882a593Smuzhiyun __u32 vram = (info->fix.smem_len - (PAGE_SIZE << 2));
840*4882a593Smuzhiyun var->yres_virtual = ((vram << 3) / var->bits_per_pixel) / var->xres_virtual;
841*4882a593Smuzhiyun if (var->yres_virtual < var->yres)
842*4882a593Smuzhiyun var->yres_virtual = var->yres;
843*4882a593Smuzhiyun }
844*4882a593Smuzhiyun
845*4882a593Smuzhiyun var->red.msb_right = 0;
846*4882a593Smuzhiyun var->green.msb_right = 0;
847*4882a593Smuzhiyun var->blue.msb_right = 0;
848*4882a593Smuzhiyun var->transp.msb_right = 0;
849*4882a593Smuzhiyun var->height = -1;
850*4882a593Smuzhiyun var->width = -1;
851*4882a593Smuzhiyun var->vmode = FB_VMODE_NONINTERLACED;
852*4882a593Smuzhiyun var->left_margin = var->right_margin = 16;
853*4882a593Smuzhiyun var->upper_margin = var->lower_margin = 16;
854*4882a593Smuzhiyun var->hsync_len = var->vsync_len = 8;
855*4882a593Smuzhiyun return 0;
856*4882a593Smuzhiyun }
857*4882a593Smuzhiyun
858*4882a593Smuzhiyun static int
imsttfb_set_par(struct fb_info * info)859*4882a593Smuzhiyun imsttfb_set_par(struct fb_info *info)
860*4882a593Smuzhiyun {
861*4882a593Smuzhiyun struct imstt_par *par = info->par;
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun if (!compute_imstt_regvals(par, info->var.xres, info->var.yres))
864*4882a593Smuzhiyun return -EINVAL;
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun if (info->var.green.length == 6)
867*4882a593Smuzhiyun set_565(par);
868*4882a593Smuzhiyun else
869*4882a593Smuzhiyun set_555(par);
870*4882a593Smuzhiyun set_imstt_regvals(info, info->var.bits_per_pixel);
871*4882a593Smuzhiyun info->var.pixclock = 1000000 / getclkMHz(par);
872*4882a593Smuzhiyun return 0;
873*4882a593Smuzhiyun }
874*4882a593Smuzhiyun
875*4882a593Smuzhiyun static int
imsttfb_setcolreg(u_int regno,u_int red,u_int green,u_int blue,u_int transp,struct fb_info * info)876*4882a593Smuzhiyun imsttfb_setcolreg (u_int regno, u_int red, u_int green, u_int blue,
877*4882a593Smuzhiyun u_int transp, struct fb_info *info)
878*4882a593Smuzhiyun {
879*4882a593Smuzhiyun struct imstt_par *par = info->par;
880*4882a593Smuzhiyun u_int bpp = info->var.bits_per_pixel;
881*4882a593Smuzhiyun
882*4882a593Smuzhiyun if (regno > 255)
883*4882a593Smuzhiyun return 1;
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun red >>= 8;
886*4882a593Smuzhiyun green >>= 8;
887*4882a593Smuzhiyun blue >>= 8;
888*4882a593Smuzhiyun
889*4882a593Smuzhiyun /* PADDRW/PDATA are the same as TVPPADDRW/TVPPDATA */
890*4882a593Smuzhiyun if (0 && bpp == 16) /* screws up X */
891*4882a593Smuzhiyun par->cmap_regs[PADDRW] = regno << 3;
892*4882a593Smuzhiyun else
893*4882a593Smuzhiyun par->cmap_regs[PADDRW] = regno;
894*4882a593Smuzhiyun eieio();
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun par->cmap_regs[PDATA] = red; eieio();
897*4882a593Smuzhiyun par->cmap_regs[PDATA] = green; eieio();
898*4882a593Smuzhiyun par->cmap_regs[PDATA] = blue; eieio();
899*4882a593Smuzhiyun
900*4882a593Smuzhiyun if (regno < 16)
901*4882a593Smuzhiyun switch (bpp) {
902*4882a593Smuzhiyun case 16:
903*4882a593Smuzhiyun par->palette[regno] =
904*4882a593Smuzhiyun (regno << (info->var.green.length ==
905*4882a593Smuzhiyun 5 ? 10 : 11)) | (regno << 5) | regno;
906*4882a593Smuzhiyun break;
907*4882a593Smuzhiyun case 24:
908*4882a593Smuzhiyun par->palette[regno] =
909*4882a593Smuzhiyun (regno << 16) | (regno << 8) | regno;
910*4882a593Smuzhiyun break;
911*4882a593Smuzhiyun case 32: {
912*4882a593Smuzhiyun int i = (regno << 8) | regno;
913*4882a593Smuzhiyun par->palette[regno] = (i << 16) |i;
914*4882a593Smuzhiyun break;
915*4882a593Smuzhiyun }
916*4882a593Smuzhiyun }
917*4882a593Smuzhiyun return 0;
918*4882a593Smuzhiyun }
919*4882a593Smuzhiyun
920*4882a593Smuzhiyun static int
imsttfb_pan_display(struct fb_var_screeninfo * var,struct fb_info * info)921*4882a593Smuzhiyun imsttfb_pan_display(struct fb_var_screeninfo *var, struct fb_info *info)
922*4882a593Smuzhiyun {
923*4882a593Smuzhiyun if (var->xoffset + info->var.xres > info->var.xres_virtual
924*4882a593Smuzhiyun || var->yoffset + info->var.yres > info->var.yres_virtual)
925*4882a593Smuzhiyun return -EINVAL;
926*4882a593Smuzhiyun
927*4882a593Smuzhiyun info->var.xoffset = var->xoffset;
928*4882a593Smuzhiyun info->var.yoffset = var->yoffset;
929*4882a593Smuzhiyun set_offset(var, info);
930*4882a593Smuzhiyun return 0;
931*4882a593Smuzhiyun }
932*4882a593Smuzhiyun
933*4882a593Smuzhiyun static int
imsttfb_blank(int blank,struct fb_info * info)934*4882a593Smuzhiyun imsttfb_blank(int blank, struct fb_info *info)
935*4882a593Smuzhiyun {
936*4882a593Smuzhiyun struct imstt_par *par = info->par;
937*4882a593Smuzhiyun __u32 ctrl;
938*4882a593Smuzhiyun
939*4882a593Smuzhiyun ctrl = read_reg_le32(par->dc_regs, STGCTL);
940*4882a593Smuzhiyun if (blank > 0) {
941*4882a593Smuzhiyun switch (blank) {
942*4882a593Smuzhiyun case FB_BLANK_NORMAL:
943*4882a593Smuzhiyun case FB_BLANK_POWERDOWN:
944*4882a593Smuzhiyun ctrl &= ~0x00000380;
945*4882a593Smuzhiyun if (par->ramdac == IBM) {
946*4882a593Smuzhiyun par->cmap_regs[PIDXHI] = 0; eieio();
947*4882a593Smuzhiyun par->cmap_regs[PIDXLO] = MISCTL2; eieio();
948*4882a593Smuzhiyun par->cmap_regs[PIDXDATA] = 0x55; eieio();
949*4882a593Smuzhiyun par->cmap_regs[PIDXLO] = MISCTL1; eieio();
950*4882a593Smuzhiyun par->cmap_regs[PIDXDATA] = 0x11; eieio();
951*4882a593Smuzhiyun par->cmap_regs[PIDXLO] = SYNCCTL; eieio();
952*4882a593Smuzhiyun par->cmap_regs[PIDXDATA] = 0x0f; eieio();
953*4882a593Smuzhiyun par->cmap_regs[PIDXLO] = PWRMNGMT; eieio();
954*4882a593Smuzhiyun par->cmap_regs[PIDXDATA] = 0x1f; eieio();
955*4882a593Smuzhiyun par->cmap_regs[PIDXLO] = CLKCTL; eieio();
956*4882a593Smuzhiyun par->cmap_regs[PIDXDATA] = 0xc0;
957*4882a593Smuzhiyun }
958*4882a593Smuzhiyun break;
959*4882a593Smuzhiyun case FB_BLANK_VSYNC_SUSPEND:
960*4882a593Smuzhiyun ctrl &= ~0x00000020;
961*4882a593Smuzhiyun break;
962*4882a593Smuzhiyun case FB_BLANK_HSYNC_SUSPEND:
963*4882a593Smuzhiyun ctrl &= ~0x00000010;
964*4882a593Smuzhiyun break;
965*4882a593Smuzhiyun }
966*4882a593Smuzhiyun } else {
967*4882a593Smuzhiyun if (par->ramdac == IBM) {
968*4882a593Smuzhiyun ctrl |= 0x000017b0;
969*4882a593Smuzhiyun par->cmap_regs[PIDXHI] = 0; eieio();
970*4882a593Smuzhiyun par->cmap_regs[PIDXLO] = CLKCTL; eieio();
971*4882a593Smuzhiyun par->cmap_regs[PIDXDATA] = 0x01; eieio();
972*4882a593Smuzhiyun par->cmap_regs[PIDXLO] = PWRMNGMT; eieio();
973*4882a593Smuzhiyun par->cmap_regs[PIDXDATA] = 0x00; eieio();
974*4882a593Smuzhiyun par->cmap_regs[PIDXLO] = SYNCCTL; eieio();
975*4882a593Smuzhiyun par->cmap_regs[PIDXDATA] = 0x00; eieio();
976*4882a593Smuzhiyun par->cmap_regs[PIDXLO] = MISCTL1; eieio();
977*4882a593Smuzhiyun par->cmap_regs[PIDXDATA] = 0x01; eieio();
978*4882a593Smuzhiyun par->cmap_regs[PIDXLO] = MISCTL2; eieio();
979*4882a593Smuzhiyun par->cmap_regs[PIDXDATA] = 0x45; eieio();
980*4882a593Smuzhiyun } else
981*4882a593Smuzhiyun ctrl |= 0x00001780;
982*4882a593Smuzhiyun }
983*4882a593Smuzhiyun write_reg_le32(par->dc_regs, STGCTL, ctrl);
984*4882a593Smuzhiyun return 0;
985*4882a593Smuzhiyun }
986*4882a593Smuzhiyun
987*4882a593Smuzhiyun static void
imsttfb_fillrect(struct fb_info * info,const struct fb_fillrect * rect)988*4882a593Smuzhiyun imsttfb_fillrect(struct fb_info *info, const struct fb_fillrect *rect)
989*4882a593Smuzhiyun {
990*4882a593Smuzhiyun struct imstt_par *par = info->par;
991*4882a593Smuzhiyun __u32 Bpp, line_pitch, bgc, dx, dy, width, height;
992*4882a593Smuzhiyun
993*4882a593Smuzhiyun bgc = rect->color;
994*4882a593Smuzhiyun bgc |= (bgc << 8);
995*4882a593Smuzhiyun bgc |= (bgc << 16);
996*4882a593Smuzhiyun
997*4882a593Smuzhiyun Bpp = info->var.bits_per_pixel >> 3,
998*4882a593Smuzhiyun line_pitch = info->fix.line_length;
999*4882a593Smuzhiyun
1000*4882a593Smuzhiyun dy = rect->dy * line_pitch;
1001*4882a593Smuzhiyun dx = rect->dx * Bpp;
1002*4882a593Smuzhiyun height = rect->height;
1003*4882a593Smuzhiyun height--;
1004*4882a593Smuzhiyun width = rect->width * Bpp;
1005*4882a593Smuzhiyun width--;
1006*4882a593Smuzhiyun
1007*4882a593Smuzhiyun if (rect->rop == ROP_COPY) {
1008*4882a593Smuzhiyun while(read_reg_le32(par->dc_regs, SSTATUS) & 0x80);
1009*4882a593Smuzhiyun write_reg_le32(par->dc_regs, DSA, dy + dx);
1010*4882a593Smuzhiyun write_reg_le32(par->dc_regs, CNT, (height << 16) | width);
1011*4882a593Smuzhiyun write_reg_le32(par->dc_regs, DP_OCTL, line_pitch);
1012*4882a593Smuzhiyun write_reg_le32(par->dc_regs, BI, 0xffffffff);
1013*4882a593Smuzhiyun write_reg_le32(par->dc_regs, MBC, 0xffffffff);
1014*4882a593Smuzhiyun write_reg_le32(par->dc_regs, CLR, bgc);
1015*4882a593Smuzhiyun write_reg_le32(par->dc_regs, BLTCTL, 0x840); /* 0x200000 */
1016*4882a593Smuzhiyun while(read_reg_le32(par->dc_regs, SSTATUS) & 0x80);
1017*4882a593Smuzhiyun while(read_reg_le32(par->dc_regs, SSTATUS) & 0x40);
1018*4882a593Smuzhiyun } else {
1019*4882a593Smuzhiyun while(read_reg_le32(par->dc_regs, SSTATUS) & 0x80);
1020*4882a593Smuzhiyun write_reg_le32(par->dc_regs, DSA, dy + dx);
1021*4882a593Smuzhiyun write_reg_le32(par->dc_regs, S1SA, dy + dx);
1022*4882a593Smuzhiyun write_reg_le32(par->dc_regs, CNT, (height << 16) | width);
1023*4882a593Smuzhiyun write_reg_le32(par->dc_regs, DP_OCTL, line_pitch);
1024*4882a593Smuzhiyun write_reg_le32(par->dc_regs, SP, line_pitch);
1025*4882a593Smuzhiyun write_reg_le32(par->dc_regs, BLTCTL, 0x40005);
1026*4882a593Smuzhiyun while(read_reg_le32(par->dc_regs, SSTATUS) & 0x80);
1027*4882a593Smuzhiyun while(read_reg_le32(par->dc_regs, SSTATUS) & 0x40);
1028*4882a593Smuzhiyun }
1029*4882a593Smuzhiyun }
1030*4882a593Smuzhiyun
1031*4882a593Smuzhiyun static void
imsttfb_copyarea(struct fb_info * info,const struct fb_copyarea * area)1032*4882a593Smuzhiyun imsttfb_copyarea(struct fb_info *info, const struct fb_copyarea *area)
1033*4882a593Smuzhiyun {
1034*4882a593Smuzhiyun struct imstt_par *par = info->par;
1035*4882a593Smuzhiyun __u32 Bpp, line_pitch, fb_offset_old, fb_offset_new, sp, dp_octl;
1036*4882a593Smuzhiyun __u32 cnt, bltctl, sx, sy, dx, dy, height, width;
1037*4882a593Smuzhiyun
1038*4882a593Smuzhiyun Bpp = info->var.bits_per_pixel >> 3,
1039*4882a593Smuzhiyun
1040*4882a593Smuzhiyun sx = area->sx * Bpp;
1041*4882a593Smuzhiyun sy = area->sy;
1042*4882a593Smuzhiyun dx = area->dx * Bpp;
1043*4882a593Smuzhiyun dy = area->dy;
1044*4882a593Smuzhiyun height = area->height;
1045*4882a593Smuzhiyun height--;
1046*4882a593Smuzhiyun width = area->width * Bpp;
1047*4882a593Smuzhiyun width--;
1048*4882a593Smuzhiyun
1049*4882a593Smuzhiyun line_pitch = info->fix.line_length;
1050*4882a593Smuzhiyun bltctl = 0x05;
1051*4882a593Smuzhiyun sp = line_pitch << 16;
1052*4882a593Smuzhiyun cnt = height << 16;
1053*4882a593Smuzhiyun
1054*4882a593Smuzhiyun if (sy < dy) {
1055*4882a593Smuzhiyun sy += height;
1056*4882a593Smuzhiyun dy += height;
1057*4882a593Smuzhiyun sp |= -(line_pitch) & 0xffff;
1058*4882a593Smuzhiyun dp_octl = -(line_pitch) & 0xffff;
1059*4882a593Smuzhiyun } else {
1060*4882a593Smuzhiyun sp |= line_pitch;
1061*4882a593Smuzhiyun dp_octl = line_pitch;
1062*4882a593Smuzhiyun }
1063*4882a593Smuzhiyun if (sx < dx) {
1064*4882a593Smuzhiyun sx += width;
1065*4882a593Smuzhiyun dx += width;
1066*4882a593Smuzhiyun bltctl |= 0x80;
1067*4882a593Smuzhiyun cnt |= -(width) & 0xffff;
1068*4882a593Smuzhiyun } else {
1069*4882a593Smuzhiyun cnt |= width;
1070*4882a593Smuzhiyun }
1071*4882a593Smuzhiyun fb_offset_old = sy * line_pitch + sx;
1072*4882a593Smuzhiyun fb_offset_new = dy * line_pitch + dx;
1073*4882a593Smuzhiyun
1074*4882a593Smuzhiyun while(read_reg_le32(par->dc_regs, SSTATUS) & 0x80);
1075*4882a593Smuzhiyun write_reg_le32(par->dc_regs, S1SA, fb_offset_old);
1076*4882a593Smuzhiyun write_reg_le32(par->dc_regs, SP, sp);
1077*4882a593Smuzhiyun write_reg_le32(par->dc_regs, DSA, fb_offset_new);
1078*4882a593Smuzhiyun write_reg_le32(par->dc_regs, CNT, cnt);
1079*4882a593Smuzhiyun write_reg_le32(par->dc_regs, DP_OCTL, dp_octl);
1080*4882a593Smuzhiyun write_reg_le32(par->dc_regs, BLTCTL, bltctl);
1081*4882a593Smuzhiyun while(read_reg_le32(par->dc_regs, SSTATUS) & 0x80);
1082*4882a593Smuzhiyun while(read_reg_le32(par->dc_regs, SSTATUS) & 0x40);
1083*4882a593Smuzhiyun }
1084*4882a593Smuzhiyun
1085*4882a593Smuzhiyun #if 0
1086*4882a593Smuzhiyun static int
1087*4882a593Smuzhiyun imsttfb_load_cursor_image(struct imstt_par *par, int width, int height, __u8 fgc)
1088*4882a593Smuzhiyun {
1089*4882a593Smuzhiyun u_int x, y;
1090*4882a593Smuzhiyun
1091*4882a593Smuzhiyun if (width > 32 || height > 32)
1092*4882a593Smuzhiyun return -EINVAL;
1093*4882a593Smuzhiyun
1094*4882a593Smuzhiyun if (par->ramdac == IBM) {
1095*4882a593Smuzhiyun par->cmap_regs[PIDXHI] = 1; eieio();
1096*4882a593Smuzhiyun for (x = 0; x < 0x100; x++) {
1097*4882a593Smuzhiyun par->cmap_regs[PIDXLO] = x; eieio();
1098*4882a593Smuzhiyun par->cmap_regs[PIDXDATA] = 0x00; eieio();
1099*4882a593Smuzhiyun }
1100*4882a593Smuzhiyun par->cmap_regs[PIDXHI] = 1; eieio();
1101*4882a593Smuzhiyun for (y = 0; y < height; y++)
1102*4882a593Smuzhiyun for (x = 0; x < width >> 2; x++) {
1103*4882a593Smuzhiyun par->cmap_regs[PIDXLO] = x + y * 8; eieio();
1104*4882a593Smuzhiyun par->cmap_regs[PIDXDATA] = 0xff; eieio();
1105*4882a593Smuzhiyun }
1106*4882a593Smuzhiyun par->cmap_regs[PIDXHI] = 0; eieio();
1107*4882a593Smuzhiyun par->cmap_regs[PIDXLO] = CURS1R; eieio();
1108*4882a593Smuzhiyun par->cmap_regs[PIDXDATA] = fgc; eieio();
1109*4882a593Smuzhiyun par->cmap_regs[PIDXLO] = CURS1G; eieio();
1110*4882a593Smuzhiyun par->cmap_regs[PIDXDATA] = fgc; eieio();
1111*4882a593Smuzhiyun par->cmap_regs[PIDXLO] = CURS1B; eieio();
1112*4882a593Smuzhiyun par->cmap_regs[PIDXDATA] = fgc; eieio();
1113*4882a593Smuzhiyun par->cmap_regs[PIDXLO] = CURS2R; eieio();
1114*4882a593Smuzhiyun par->cmap_regs[PIDXDATA] = fgc; eieio();
1115*4882a593Smuzhiyun par->cmap_regs[PIDXLO] = CURS2G; eieio();
1116*4882a593Smuzhiyun par->cmap_regs[PIDXDATA] = fgc; eieio();
1117*4882a593Smuzhiyun par->cmap_regs[PIDXLO] = CURS2B; eieio();
1118*4882a593Smuzhiyun par->cmap_regs[PIDXDATA] = fgc; eieio();
1119*4882a593Smuzhiyun par->cmap_regs[PIDXLO] = CURS3R; eieio();
1120*4882a593Smuzhiyun par->cmap_regs[PIDXDATA] = fgc; eieio();
1121*4882a593Smuzhiyun par->cmap_regs[PIDXLO] = CURS3G; eieio();
1122*4882a593Smuzhiyun par->cmap_regs[PIDXDATA] = fgc; eieio();
1123*4882a593Smuzhiyun par->cmap_regs[PIDXLO] = CURS3B; eieio();
1124*4882a593Smuzhiyun par->cmap_regs[PIDXDATA] = fgc; eieio();
1125*4882a593Smuzhiyun } else {
1126*4882a593Smuzhiyun par->cmap_regs[TVPADDRW] = TVPIRICC; eieio();
1127*4882a593Smuzhiyun par->cmap_regs[TVPIDATA] &= 0x03; eieio();
1128*4882a593Smuzhiyun par->cmap_regs[TVPADDRW] = 0; eieio();
1129*4882a593Smuzhiyun for (x = 0; x < 0x200; x++) {
1130*4882a593Smuzhiyun par->cmap_regs[TVPCRDAT] = 0x00; eieio();
1131*4882a593Smuzhiyun }
1132*4882a593Smuzhiyun for (x = 0; x < 0x200; x++) {
1133*4882a593Smuzhiyun par->cmap_regs[TVPCRDAT] = 0xff; eieio();
1134*4882a593Smuzhiyun }
1135*4882a593Smuzhiyun par->cmap_regs[TVPADDRW] = TVPIRICC; eieio();
1136*4882a593Smuzhiyun par->cmap_regs[TVPIDATA] &= 0x03; eieio();
1137*4882a593Smuzhiyun for (y = 0; y < height; y++)
1138*4882a593Smuzhiyun for (x = 0; x < width >> 3; x++) {
1139*4882a593Smuzhiyun par->cmap_regs[TVPADDRW] = x + y * 8; eieio();
1140*4882a593Smuzhiyun par->cmap_regs[TVPCRDAT] = 0xff; eieio();
1141*4882a593Smuzhiyun }
1142*4882a593Smuzhiyun par->cmap_regs[TVPADDRW] = TVPIRICC; eieio();
1143*4882a593Smuzhiyun par->cmap_regs[TVPIDATA] |= 0x08; eieio();
1144*4882a593Smuzhiyun for (y = 0; y < height; y++)
1145*4882a593Smuzhiyun for (x = 0; x < width >> 3; x++) {
1146*4882a593Smuzhiyun par->cmap_regs[TVPADDRW] = x + y * 8; eieio();
1147*4882a593Smuzhiyun par->cmap_regs[TVPCRDAT] = 0xff; eieio();
1148*4882a593Smuzhiyun }
1149*4882a593Smuzhiyun par->cmap_regs[TVPCADRW] = 0x00; eieio();
1150*4882a593Smuzhiyun for (x = 0; x < 12; x++) {
1151*4882a593Smuzhiyun par->cmap_regs[TVPCDATA] = fgc;
1152*4882a593Smuzhiyun eieio();
1153*4882a593Smuzhiyun }
1154*4882a593Smuzhiyun }
1155*4882a593Smuzhiyun return 1;
1156*4882a593Smuzhiyun }
1157*4882a593Smuzhiyun
1158*4882a593Smuzhiyun static void
1159*4882a593Smuzhiyun imstt_set_cursor(struct imstt_par *par, struct fb_image *d, int on)
1160*4882a593Smuzhiyun {
1161*4882a593Smuzhiyun if (par->ramdac == IBM) {
1162*4882a593Smuzhiyun par->cmap_regs[PIDXHI] = 0; eieio();
1163*4882a593Smuzhiyun if (!on) {
1164*4882a593Smuzhiyun par->cmap_regs[PIDXLO] = CURSCTL; eieio();
1165*4882a593Smuzhiyun par->cmap_regs[PIDXDATA] = 0x00; eieio();
1166*4882a593Smuzhiyun } else {
1167*4882a593Smuzhiyun par->cmap_regs[PIDXLO] = CURSXHI; eieio();
1168*4882a593Smuzhiyun par->cmap_regs[PIDXDATA] = d->dx >> 8; eieio();
1169*4882a593Smuzhiyun par->cmap_regs[PIDXLO] = CURSXLO; eieio();
1170*4882a593Smuzhiyun par->cmap_regs[PIDXDATA] = d->dx & 0xff;eieio();
1171*4882a593Smuzhiyun par->cmap_regs[PIDXLO] = CURSYHI; eieio();
1172*4882a593Smuzhiyun par->cmap_regs[PIDXDATA] = d->dy >> 8; eieio();
1173*4882a593Smuzhiyun par->cmap_regs[PIDXLO] = CURSYLO; eieio();
1174*4882a593Smuzhiyun par->cmap_regs[PIDXDATA] = d->dy & 0xff;eieio();
1175*4882a593Smuzhiyun par->cmap_regs[PIDXLO] = CURSCTL; eieio();
1176*4882a593Smuzhiyun par->cmap_regs[PIDXDATA] = 0x02; eieio();
1177*4882a593Smuzhiyun }
1178*4882a593Smuzhiyun } else {
1179*4882a593Smuzhiyun if (!on) {
1180*4882a593Smuzhiyun par->cmap_regs[TVPADDRW] = TVPIRICC; eieio();
1181*4882a593Smuzhiyun par->cmap_regs[TVPIDATA] = 0x00; eieio();
1182*4882a593Smuzhiyun } else {
1183*4882a593Smuzhiyun __u16 x = d->dx + 0x40, y = d->dy + 0x40;
1184*4882a593Smuzhiyun
1185*4882a593Smuzhiyun par->cmap_regs[TVPCXPOH] = x >> 8; eieio();
1186*4882a593Smuzhiyun par->cmap_regs[TVPCXPOL] = x & 0xff; eieio();
1187*4882a593Smuzhiyun par->cmap_regs[TVPCYPOH] = y >> 8; eieio();
1188*4882a593Smuzhiyun par->cmap_regs[TVPCYPOL] = y & 0xff; eieio();
1189*4882a593Smuzhiyun par->cmap_regs[TVPADDRW] = TVPIRICC; eieio();
1190*4882a593Smuzhiyun par->cmap_regs[TVPIDATA] = 0x02; eieio();
1191*4882a593Smuzhiyun }
1192*4882a593Smuzhiyun }
1193*4882a593Smuzhiyun }
1194*4882a593Smuzhiyun
1195*4882a593Smuzhiyun static int
1196*4882a593Smuzhiyun imsttfb_cursor(struct fb_info *info, struct fb_cursor *cursor)
1197*4882a593Smuzhiyun {
1198*4882a593Smuzhiyun struct imstt_par *par = info->par;
1199*4882a593Smuzhiyun u32 flags = cursor->set, fg, bg, xx, yy;
1200*4882a593Smuzhiyun
1201*4882a593Smuzhiyun if (cursor->dest == NULL && cursor->rop == ROP_XOR)
1202*4882a593Smuzhiyun return 1;
1203*4882a593Smuzhiyun
1204*4882a593Smuzhiyun imstt_set_cursor(info, cursor, 0);
1205*4882a593Smuzhiyun
1206*4882a593Smuzhiyun if (flags & FB_CUR_SETPOS) {
1207*4882a593Smuzhiyun xx = cursor->image.dx - info->var.xoffset;
1208*4882a593Smuzhiyun yy = cursor->image.dy - info->var.yoffset;
1209*4882a593Smuzhiyun }
1210*4882a593Smuzhiyun
1211*4882a593Smuzhiyun if (flags & FB_CUR_SETSIZE) {
1212*4882a593Smuzhiyun }
1213*4882a593Smuzhiyun
1214*4882a593Smuzhiyun if (flags & (FB_CUR_SETSHAPE | FB_CUR_SETCMAP)) {
1215*4882a593Smuzhiyun int fg_idx = cursor->image.fg_color;
1216*4882a593Smuzhiyun int width = (cursor->image.width+7)/8;
1217*4882a593Smuzhiyun u8 *dat = (u8 *) cursor->image.data;
1218*4882a593Smuzhiyun u8 *dst = (u8 *) cursor->dest;
1219*4882a593Smuzhiyun u8 *msk = (u8 *) cursor->mask;
1220*4882a593Smuzhiyun
1221*4882a593Smuzhiyun switch (cursor->rop) {
1222*4882a593Smuzhiyun case ROP_XOR:
1223*4882a593Smuzhiyun for (i = 0; i < cursor->image.height; i++) {
1224*4882a593Smuzhiyun for (j = 0; j < width; j++) {
1225*4882a593Smuzhiyun d_idx = i * MAX_CURS/8 + j;
1226*4882a593Smuzhiyun data[d_idx] = byte_rev[dat[s_idx] ^
1227*4882a593Smuzhiyun dst[s_idx]];
1228*4882a593Smuzhiyun mask[d_idx] = byte_rev[msk[s_idx]];
1229*4882a593Smuzhiyun s_idx++;
1230*4882a593Smuzhiyun }
1231*4882a593Smuzhiyun }
1232*4882a593Smuzhiyun break;
1233*4882a593Smuzhiyun case ROP_COPY:
1234*4882a593Smuzhiyun default:
1235*4882a593Smuzhiyun for (i = 0; i < cursor->image.height; i++) {
1236*4882a593Smuzhiyun for (j = 0; j < width; j++) {
1237*4882a593Smuzhiyun d_idx = i * MAX_CURS/8 + j;
1238*4882a593Smuzhiyun data[d_idx] = byte_rev[dat[s_idx]];
1239*4882a593Smuzhiyun mask[d_idx] = byte_rev[msk[s_idx]];
1240*4882a593Smuzhiyun s_idx++;
1241*4882a593Smuzhiyun }
1242*4882a593Smuzhiyun }
1243*4882a593Smuzhiyun break;
1244*4882a593Smuzhiyun }
1245*4882a593Smuzhiyun
1246*4882a593Smuzhiyun fg = ((info->cmap.red[fg_idx] & 0xf8) << 7) |
1247*4882a593Smuzhiyun ((info->cmap.green[fg_idx] & 0xf8) << 2) |
1248*4882a593Smuzhiyun ((info->cmap.blue[fg_idx] & 0xf8) >> 3) | 1 << 15;
1249*4882a593Smuzhiyun
1250*4882a593Smuzhiyun imsttfb_load_cursor_image(par, xx, yy, fgc);
1251*4882a593Smuzhiyun }
1252*4882a593Smuzhiyun if (cursor->enable)
1253*4882a593Smuzhiyun imstt_set_cursor(info, cursor, 1);
1254*4882a593Smuzhiyun return 0;
1255*4882a593Smuzhiyun }
1256*4882a593Smuzhiyun #endif
1257*4882a593Smuzhiyun
1258*4882a593Smuzhiyun #define FBIMSTT_SETREG 0x545401
1259*4882a593Smuzhiyun #define FBIMSTT_GETREG 0x545402
1260*4882a593Smuzhiyun #define FBIMSTT_SETCMAPREG 0x545403
1261*4882a593Smuzhiyun #define FBIMSTT_GETCMAPREG 0x545404
1262*4882a593Smuzhiyun #define FBIMSTT_SETIDXREG 0x545405
1263*4882a593Smuzhiyun #define FBIMSTT_GETIDXREG 0x545406
1264*4882a593Smuzhiyun
1265*4882a593Smuzhiyun static int
imsttfb_ioctl(struct fb_info * info,u_int cmd,u_long arg)1266*4882a593Smuzhiyun imsttfb_ioctl(struct fb_info *info, u_int cmd, u_long arg)
1267*4882a593Smuzhiyun {
1268*4882a593Smuzhiyun struct imstt_par *par = info->par;
1269*4882a593Smuzhiyun void __user *argp = (void __user *)arg;
1270*4882a593Smuzhiyun __u32 reg[2];
1271*4882a593Smuzhiyun __u8 idx[2];
1272*4882a593Smuzhiyun
1273*4882a593Smuzhiyun switch (cmd) {
1274*4882a593Smuzhiyun case FBIMSTT_SETREG:
1275*4882a593Smuzhiyun if (copy_from_user(reg, argp, 8) || reg[0] > (0x1000 - sizeof(reg[0])) / sizeof(reg[0]))
1276*4882a593Smuzhiyun return -EFAULT;
1277*4882a593Smuzhiyun write_reg_le32(par->dc_regs, reg[0], reg[1]);
1278*4882a593Smuzhiyun return 0;
1279*4882a593Smuzhiyun case FBIMSTT_GETREG:
1280*4882a593Smuzhiyun if (copy_from_user(reg, argp, 4) || reg[0] > (0x1000 - sizeof(reg[0])) / sizeof(reg[0]))
1281*4882a593Smuzhiyun return -EFAULT;
1282*4882a593Smuzhiyun reg[1] = read_reg_le32(par->dc_regs, reg[0]);
1283*4882a593Smuzhiyun if (copy_to_user((void __user *)(arg + 4), ®[1], 4))
1284*4882a593Smuzhiyun return -EFAULT;
1285*4882a593Smuzhiyun return 0;
1286*4882a593Smuzhiyun case FBIMSTT_SETCMAPREG:
1287*4882a593Smuzhiyun if (copy_from_user(reg, argp, 8) || reg[0] > (0x1000 - sizeof(reg[0])) / sizeof(reg[0]))
1288*4882a593Smuzhiyun return -EFAULT;
1289*4882a593Smuzhiyun write_reg_le32(((u_int __iomem *)par->cmap_regs), reg[0], reg[1]);
1290*4882a593Smuzhiyun return 0;
1291*4882a593Smuzhiyun case FBIMSTT_GETCMAPREG:
1292*4882a593Smuzhiyun if (copy_from_user(reg, argp, 4) || reg[0] > (0x1000 - sizeof(reg[0])) / sizeof(reg[0]))
1293*4882a593Smuzhiyun return -EFAULT;
1294*4882a593Smuzhiyun reg[1] = read_reg_le32(((u_int __iomem *)par->cmap_regs), reg[0]);
1295*4882a593Smuzhiyun if (copy_to_user((void __user *)(arg + 4), ®[1], 4))
1296*4882a593Smuzhiyun return -EFAULT;
1297*4882a593Smuzhiyun return 0;
1298*4882a593Smuzhiyun case FBIMSTT_SETIDXREG:
1299*4882a593Smuzhiyun if (copy_from_user(idx, argp, 2))
1300*4882a593Smuzhiyun return -EFAULT;
1301*4882a593Smuzhiyun par->cmap_regs[PIDXHI] = 0; eieio();
1302*4882a593Smuzhiyun par->cmap_regs[PIDXLO] = idx[0]; eieio();
1303*4882a593Smuzhiyun par->cmap_regs[PIDXDATA] = idx[1]; eieio();
1304*4882a593Smuzhiyun return 0;
1305*4882a593Smuzhiyun case FBIMSTT_GETIDXREG:
1306*4882a593Smuzhiyun if (copy_from_user(idx, argp, 1))
1307*4882a593Smuzhiyun return -EFAULT;
1308*4882a593Smuzhiyun par->cmap_regs[PIDXHI] = 0; eieio();
1309*4882a593Smuzhiyun par->cmap_regs[PIDXLO] = idx[0]; eieio();
1310*4882a593Smuzhiyun idx[1] = par->cmap_regs[PIDXDATA];
1311*4882a593Smuzhiyun if (copy_to_user((void __user *)(arg + 1), &idx[1], 1))
1312*4882a593Smuzhiyun return -EFAULT;
1313*4882a593Smuzhiyun return 0;
1314*4882a593Smuzhiyun default:
1315*4882a593Smuzhiyun return -ENOIOCTLCMD;
1316*4882a593Smuzhiyun }
1317*4882a593Smuzhiyun }
1318*4882a593Smuzhiyun
1319*4882a593Smuzhiyun static const struct pci_device_id imsttfb_pci_tbl[] = {
1320*4882a593Smuzhiyun { PCI_VENDOR_ID_IMS, PCI_DEVICE_ID_IMS_TT128,
1321*4882a593Smuzhiyun PCI_ANY_ID, PCI_ANY_ID, 0, 0, IBM },
1322*4882a593Smuzhiyun { PCI_VENDOR_ID_IMS, PCI_DEVICE_ID_IMS_TT3D,
1323*4882a593Smuzhiyun PCI_ANY_ID, PCI_ANY_ID, 0, 0, TVP },
1324*4882a593Smuzhiyun { 0, }
1325*4882a593Smuzhiyun };
1326*4882a593Smuzhiyun
1327*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, imsttfb_pci_tbl);
1328*4882a593Smuzhiyun
1329*4882a593Smuzhiyun static struct pci_driver imsttfb_pci_driver = {
1330*4882a593Smuzhiyun .name = "imsttfb",
1331*4882a593Smuzhiyun .id_table = imsttfb_pci_tbl,
1332*4882a593Smuzhiyun .probe = imsttfb_probe,
1333*4882a593Smuzhiyun .remove = imsttfb_remove,
1334*4882a593Smuzhiyun };
1335*4882a593Smuzhiyun
1336*4882a593Smuzhiyun static const struct fb_ops imsttfb_ops = {
1337*4882a593Smuzhiyun .owner = THIS_MODULE,
1338*4882a593Smuzhiyun .fb_check_var = imsttfb_check_var,
1339*4882a593Smuzhiyun .fb_set_par = imsttfb_set_par,
1340*4882a593Smuzhiyun .fb_setcolreg = imsttfb_setcolreg,
1341*4882a593Smuzhiyun .fb_pan_display = imsttfb_pan_display,
1342*4882a593Smuzhiyun .fb_blank = imsttfb_blank,
1343*4882a593Smuzhiyun .fb_fillrect = imsttfb_fillrect,
1344*4882a593Smuzhiyun .fb_copyarea = imsttfb_copyarea,
1345*4882a593Smuzhiyun .fb_imageblit = cfb_imageblit,
1346*4882a593Smuzhiyun .fb_ioctl = imsttfb_ioctl,
1347*4882a593Smuzhiyun };
1348*4882a593Smuzhiyun
init_imstt(struct fb_info * info)1349*4882a593Smuzhiyun static void init_imstt(struct fb_info *info)
1350*4882a593Smuzhiyun {
1351*4882a593Smuzhiyun struct imstt_par *par = info->par;
1352*4882a593Smuzhiyun __u32 i, tmp, *ip, *end;
1353*4882a593Smuzhiyun
1354*4882a593Smuzhiyun tmp = read_reg_le32(par->dc_regs, PRC);
1355*4882a593Smuzhiyun if (par->ramdac == IBM)
1356*4882a593Smuzhiyun info->fix.smem_len = (tmp & 0x0004) ? 0x400000 : 0x200000;
1357*4882a593Smuzhiyun else
1358*4882a593Smuzhiyun info->fix.smem_len = 0x800000;
1359*4882a593Smuzhiyun
1360*4882a593Smuzhiyun ip = (__u32 *)info->screen_base;
1361*4882a593Smuzhiyun end = (__u32 *)(info->screen_base + info->fix.smem_len);
1362*4882a593Smuzhiyun while (ip < end)
1363*4882a593Smuzhiyun *ip++ = 0;
1364*4882a593Smuzhiyun
1365*4882a593Smuzhiyun /* initialize the card */
1366*4882a593Smuzhiyun tmp = read_reg_le32(par->dc_regs, STGCTL);
1367*4882a593Smuzhiyun write_reg_le32(par->dc_regs, STGCTL, tmp & ~0x1);
1368*4882a593Smuzhiyun write_reg_le32(par->dc_regs, SSR, 0);
1369*4882a593Smuzhiyun
1370*4882a593Smuzhiyun /* set default values for DAC registers */
1371*4882a593Smuzhiyun if (par->ramdac == IBM) {
1372*4882a593Smuzhiyun par->cmap_regs[PPMASK] = 0xff;
1373*4882a593Smuzhiyun eieio();
1374*4882a593Smuzhiyun par->cmap_regs[PIDXHI] = 0;
1375*4882a593Smuzhiyun eieio();
1376*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(ibm_initregs); i++) {
1377*4882a593Smuzhiyun par->cmap_regs[PIDXLO] = ibm_initregs[i].addr;
1378*4882a593Smuzhiyun eieio();
1379*4882a593Smuzhiyun par->cmap_regs[PIDXDATA] = ibm_initregs[i].value;
1380*4882a593Smuzhiyun eieio();
1381*4882a593Smuzhiyun }
1382*4882a593Smuzhiyun } else {
1383*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(tvp_initregs); i++) {
1384*4882a593Smuzhiyun par->cmap_regs[TVPADDRW] = tvp_initregs[i].addr;
1385*4882a593Smuzhiyun eieio();
1386*4882a593Smuzhiyun par->cmap_regs[TVPIDATA] = tvp_initregs[i].value;
1387*4882a593Smuzhiyun eieio();
1388*4882a593Smuzhiyun }
1389*4882a593Smuzhiyun }
1390*4882a593Smuzhiyun
1391*4882a593Smuzhiyun #if defined(CONFIG_PPC_PMAC) && defined(CONFIG_PPC32)
1392*4882a593Smuzhiyun if (IS_REACHABLE(CONFIG_NVRAM) && machine_is(powermac)) {
1393*4882a593Smuzhiyun int vmode = init_vmode, cmode = init_cmode;
1394*4882a593Smuzhiyun
1395*4882a593Smuzhiyun if (vmode == -1) {
1396*4882a593Smuzhiyun vmode = nvram_read_byte(NV_VMODE);
1397*4882a593Smuzhiyun if (vmode <= 0 || vmode > VMODE_MAX)
1398*4882a593Smuzhiyun vmode = VMODE_640_480_67;
1399*4882a593Smuzhiyun }
1400*4882a593Smuzhiyun if (cmode == -1) {
1401*4882a593Smuzhiyun cmode = nvram_read_byte(NV_CMODE);
1402*4882a593Smuzhiyun if (cmode < CMODE_8 || cmode > CMODE_32)
1403*4882a593Smuzhiyun cmode = CMODE_8;
1404*4882a593Smuzhiyun }
1405*4882a593Smuzhiyun if (mac_vmode_to_var(vmode, cmode, &info->var)) {
1406*4882a593Smuzhiyun info->var.xres = info->var.xres_virtual = INIT_XRES;
1407*4882a593Smuzhiyun info->var.yres = info->var.yres_virtual = INIT_YRES;
1408*4882a593Smuzhiyun info->var.bits_per_pixel = INIT_BPP;
1409*4882a593Smuzhiyun }
1410*4882a593Smuzhiyun } else
1411*4882a593Smuzhiyun #endif
1412*4882a593Smuzhiyun {
1413*4882a593Smuzhiyun info->var.xres = info->var.xres_virtual = INIT_XRES;
1414*4882a593Smuzhiyun info->var.yres = info->var.yres_virtual = INIT_YRES;
1415*4882a593Smuzhiyun info->var.bits_per_pixel = INIT_BPP;
1416*4882a593Smuzhiyun }
1417*4882a593Smuzhiyun
1418*4882a593Smuzhiyun if ((info->var.xres * info->var.yres) * (info->var.bits_per_pixel >> 3) > info->fix.smem_len
1419*4882a593Smuzhiyun || !(compute_imstt_regvals(par, info->var.xres, info->var.yres))) {
1420*4882a593Smuzhiyun printk("imsttfb: %ux%ux%u not supported\n", info->var.xres, info->var.yres, info->var.bits_per_pixel);
1421*4882a593Smuzhiyun framebuffer_release(info);
1422*4882a593Smuzhiyun return;
1423*4882a593Smuzhiyun }
1424*4882a593Smuzhiyun
1425*4882a593Smuzhiyun sprintf(info->fix.id, "IMS TT (%s)", par->ramdac == IBM ? "IBM" : "TVP");
1426*4882a593Smuzhiyun info->fix.mmio_len = 0x1000;
1427*4882a593Smuzhiyun info->fix.accel = FB_ACCEL_IMS_TWINTURBO;
1428*4882a593Smuzhiyun info->fix.type = FB_TYPE_PACKED_PIXELS;
1429*4882a593Smuzhiyun info->fix.visual = info->var.bits_per_pixel == 8 ? FB_VISUAL_PSEUDOCOLOR
1430*4882a593Smuzhiyun : FB_VISUAL_DIRECTCOLOR;
1431*4882a593Smuzhiyun info->fix.line_length = info->var.xres * (info->var.bits_per_pixel >> 3);
1432*4882a593Smuzhiyun info->fix.xpanstep = 8;
1433*4882a593Smuzhiyun info->fix.ypanstep = 1;
1434*4882a593Smuzhiyun info->fix.ywrapstep = 0;
1435*4882a593Smuzhiyun
1436*4882a593Smuzhiyun info->var.accel_flags = FB_ACCELF_TEXT;
1437*4882a593Smuzhiyun
1438*4882a593Smuzhiyun // if (par->ramdac == IBM)
1439*4882a593Smuzhiyun // imstt_cursor_init(info);
1440*4882a593Smuzhiyun if (info->var.green.length == 6)
1441*4882a593Smuzhiyun set_565(par);
1442*4882a593Smuzhiyun else
1443*4882a593Smuzhiyun set_555(par);
1444*4882a593Smuzhiyun set_imstt_regvals(info, info->var.bits_per_pixel);
1445*4882a593Smuzhiyun
1446*4882a593Smuzhiyun info->var.pixclock = 1000000 / getclkMHz(par);
1447*4882a593Smuzhiyun
1448*4882a593Smuzhiyun info->fbops = &imsttfb_ops;
1449*4882a593Smuzhiyun info->flags = FBINFO_DEFAULT |
1450*4882a593Smuzhiyun FBINFO_HWACCEL_COPYAREA |
1451*4882a593Smuzhiyun FBINFO_HWACCEL_FILLRECT |
1452*4882a593Smuzhiyun FBINFO_HWACCEL_YPAN;
1453*4882a593Smuzhiyun
1454*4882a593Smuzhiyun fb_alloc_cmap(&info->cmap, 0, 0);
1455*4882a593Smuzhiyun
1456*4882a593Smuzhiyun if (register_framebuffer(info) < 0) {
1457*4882a593Smuzhiyun framebuffer_release(info);
1458*4882a593Smuzhiyun return;
1459*4882a593Smuzhiyun }
1460*4882a593Smuzhiyun
1461*4882a593Smuzhiyun tmp = (read_reg_le32(par->dc_regs, SSTATUS) & 0x0f00) >> 8;
1462*4882a593Smuzhiyun fb_info(info, "%s frame buffer; %uMB vram; chip version %u\n",
1463*4882a593Smuzhiyun info->fix.id, info->fix.smem_len >> 20, tmp);
1464*4882a593Smuzhiyun }
1465*4882a593Smuzhiyun
imsttfb_probe(struct pci_dev * pdev,const struct pci_device_id * ent)1466*4882a593Smuzhiyun static int imsttfb_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
1467*4882a593Smuzhiyun {
1468*4882a593Smuzhiyun unsigned long addr, size;
1469*4882a593Smuzhiyun struct imstt_par *par;
1470*4882a593Smuzhiyun struct fb_info *info;
1471*4882a593Smuzhiyun struct device_node *dp;
1472*4882a593Smuzhiyun
1473*4882a593Smuzhiyun dp = pci_device_to_OF_node(pdev);
1474*4882a593Smuzhiyun if(dp)
1475*4882a593Smuzhiyun printk(KERN_INFO "%s: OF name %pOFn\n",__func__, dp);
1476*4882a593Smuzhiyun else if (IS_ENABLED(CONFIG_OF))
1477*4882a593Smuzhiyun printk(KERN_ERR "imsttfb: no OF node for pci device\n");
1478*4882a593Smuzhiyun
1479*4882a593Smuzhiyun info = framebuffer_alloc(sizeof(struct imstt_par), &pdev->dev);
1480*4882a593Smuzhiyun if (!info)
1481*4882a593Smuzhiyun return -ENOMEM;
1482*4882a593Smuzhiyun
1483*4882a593Smuzhiyun par = info->par;
1484*4882a593Smuzhiyun
1485*4882a593Smuzhiyun addr = pci_resource_start (pdev, 0);
1486*4882a593Smuzhiyun size = pci_resource_len (pdev, 0);
1487*4882a593Smuzhiyun
1488*4882a593Smuzhiyun if (!request_mem_region(addr, size, "imsttfb")) {
1489*4882a593Smuzhiyun printk(KERN_ERR "imsttfb: Can't reserve memory region\n");
1490*4882a593Smuzhiyun framebuffer_release(info);
1491*4882a593Smuzhiyun return -ENODEV;
1492*4882a593Smuzhiyun }
1493*4882a593Smuzhiyun
1494*4882a593Smuzhiyun switch (pdev->device) {
1495*4882a593Smuzhiyun case PCI_DEVICE_ID_IMS_TT128: /* IMS,tt128mbA */
1496*4882a593Smuzhiyun par->ramdac = IBM;
1497*4882a593Smuzhiyun if (of_node_name_eq(dp, "IMS,tt128mb8") ||
1498*4882a593Smuzhiyun of_node_name_eq(dp, "IMS,tt128mb8A"))
1499*4882a593Smuzhiyun par->ramdac = TVP;
1500*4882a593Smuzhiyun break;
1501*4882a593Smuzhiyun case PCI_DEVICE_ID_IMS_TT3D: /* IMS,tt3d */
1502*4882a593Smuzhiyun par->ramdac = TVP;
1503*4882a593Smuzhiyun break;
1504*4882a593Smuzhiyun default:
1505*4882a593Smuzhiyun printk(KERN_INFO "imsttfb: Device 0x%x unknown, "
1506*4882a593Smuzhiyun "contact maintainer.\n", pdev->device);
1507*4882a593Smuzhiyun release_mem_region(addr, size);
1508*4882a593Smuzhiyun framebuffer_release(info);
1509*4882a593Smuzhiyun return -ENODEV;
1510*4882a593Smuzhiyun }
1511*4882a593Smuzhiyun
1512*4882a593Smuzhiyun info->fix.smem_start = addr;
1513*4882a593Smuzhiyun info->screen_base = (__u8 *)ioremap(addr, par->ramdac == IBM ?
1514*4882a593Smuzhiyun 0x400000 : 0x800000);
1515*4882a593Smuzhiyun info->fix.mmio_start = addr + 0x800000;
1516*4882a593Smuzhiyun par->dc_regs = ioremap(addr + 0x800000, 0x1000);
1517*4882a593Smuzhiyun par->cmap_regs_phys = addr + 0x840000;
1518*4882a593Smuzhiyun par->cmap_regs = (__u8 *)ioremap(addr + 0x840000, 0x1000);
1519*4882a593Smuzhiyun info->pseudo_palette = par->palette;
1520*4882a593Smuzhiyun init_imstt(info);
1521*4882a593Smuzhiyun
1522*4882a593Smuzhiyun pci_set_drvdata(pdev, info);
1523*4882a593Smuzhiyun return 0;
1524*4882a593Smuzhiyun }
1525*4882a593Smuzhiyun
imsttfb_remove(struct pci_dev * pdev)1526*4882a593Smuzhiyun static void imsttfb_remove(struct pci_dev *pdev)
1527*4882a593Smuzhiyun {
1528*4882a593Smuzhiyun struct fb_info *info = pci_get_drvdata(pdev);
1529*4882a593Smuzhiyun struct imstt_par *par = info->par;
1530*4882a593Smuzhiyun int size = pci_resource_len(pdev, 0);
1531*4882a593Smuzhiyun
1532*4882a593Smuzhiyun unregister_framebuffer(info);
1533*4882a593Smuzhiyun iounmap(par->cmap_regs);
1534*4882a593Smuzhiyun iounmap(par->dc_regs);
1535*4882a593Smuzhiyun iounmap(info->screen_base);
1536*4882a593Smuzhiyun release_mem_region(info->fix.smem_start, size);
1537*4882a593Smuzhiyun framebuffer_release(info);
1538*4882a593Smuzhiyun }
1539*4882a593Smuzhiyun
1540*4882a593Smuzhiyun #ifndef MODULE
1541*4882a593Smuzhiyun static int __init
imsttfb_setup(char * options)1542*4882a593Smuzhiyun imsttfb_setup(char *options)
1543*4882a593Smuzhiyun {
1544*4882a593Smuzhiyun char *this_opt;
1545*4882a593Smuzhiyun
1546*4882a593Smuzhiyun if (!options || !*options)
1547*4882a593Smuzhiyun return 0;
1548*4882a593Smuzhiyun
1549*4882a593Smuzhiyun while ((this_opt = strsep(&options, ",")) != NULL) {
1550*4882a593Smuzhiyun if (!strncmp(this_opt, "font:", 5)) {
1551*4882a593Smuzhiyun char *p;
1552*4882a593Smuzhiyun int i;
1553*4882a593Smuzhiyun
1554*4882a593Smuzhiyun p = this_opt + 5;
1555*4882a593Smuzhiyun for (i = 0; i < sizeof(fontname) - 1; i++)
1556*4882a593Smuzhiyun if (!*p || *p == ' ' || *p == ',')
1557*4882a593Smuzhiyun break;
1558*4882a593Smuzhiyun memcpy(fontname, this_opt + 5, i);
1559*4882a593Smuzhiyun fontname[i] = 0;
1560*4882a593Smuzhiyun } else if (!strncmp(this_opt, "inverse", 7)) {
1561*4882a593Smuzhiyun inverse = 1;
1562*4882a593Smuzhiyun fb_invert_cmaps();
1563*4882a593Smuzhiyun }
1564*4882a593Smuzhiyun #if defined(CONFIG_PPC_PMAC)
1565*4882a593Smuzhiyun else if (!strncmp(this_opt, "vmode:", 6)) {
1566*4882a593Smuzhiyun int vmode = simple_strtoul(this_opt+6, NULL, 0);
1567*4882a593Smuzhiyun if (vmode > 0 && vmode <= VMODE_MAX)
1568*4882a593Smuzhiyun init_vmode = vmode;
1569*4882a593Smuzhiyun } else if (!strncmp(this_opt, "cmode:", 6)) {
1570*4882a593Smuzhiyun int cmode = simple_strtoul(this_opt+6, NULL, 0);
1571*4882a593Smuzhiyun switch (cmode) {
1572*4882a593Smuzhiyun case CMODE_8:
1573*4882a593Smuzhiyun case 8:
1574*4882a593Smuzhiyun init_cmode = CMODE_8;
1575*4882a593Smuzhiyun break;
1576*4882a593Smuzhiyun case CMODE_16:
1577*4882a593Smuzhiyun case 15:
1578*4882a593Smuzhiyun case 16:
1579*4882a593Smuzhiyun init_cmode = CMODE_16;
1580*4882a593Smuzhiyun break;
1581*4882a593Smuzhiyun case CMODE_32:
1582*4882a593Smuzhiyun case 24:
1583*4882a593Smuzhiyun case 32:
1584*4882a593Smuzhiyun init_cmode = CMODE_32;
1585*4882a593Smuzhiyun break;
1586*4882a593Smuzhiyun }
1587*4882a593Smuzhiyun }
1588*4882a593Smuzhiyun #endif
1589*4882a593Smuzhiyun }
1590*4882a593Smuzhiyun return 0;
1591*4882a593Smuzhiyun }
1592*4882a593Smuzhiyun
1593*4882a593Smuzhiyun #endif /* MODULE */
1594*4882a593Smuzhiyun
imsttfb_init(void)1595*4882a593Smuzhiyun static int __init imsttfb_init(void)
1596*4882a593Smuzhiyun {
1597*4882a593Smuzhiyun #ifndef MODULE
1598*4882a593Smuzhiyun char *option = NULL;
1599*4882a593Smuzhiyun
1600*4882a593Smuzhiyun if (fb_get_options("imsttfb", &option))
1601*4882a593Smuzhiyun return -ENODEV;
1602*4882a593Smuzhiyun
1603*4882a593Smuzhiyun imsttfb_setup(option);
1604*4882a593Smuzhiyun #endif
1605*4882a593Smuzhiyun return pci_register_driver(&imsttfb_pci_driver);
1606*4882a593Smuzhiyun }
1607*4882a593Smuzhiyun
imsttfb_exit(void)1608*4882a593Smuzhiyun static void __exit imsttfb_exit(void)
1609*4882a593Smuzhiyun {
1610*4882a593Smuzhiyun pci_unregister_driver(&imsttfb_pci_driver);
1611*4882a593Smuzhiyun }
1612*4882a593Smuzhiyun
1613*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1614*4882a593Smuzhiyun
1615*4882a593Smuzhiyun module_init(imsttfb_init);
1616*4882a593Smuzhiyun module_exit(imsttfb_exit);
1617*4882a593Smuzhiyun
1618