1*4882a593Smuzhiyun /*-*- linux-c -*-
2*4882a593Smuzhiyun * linux/drivers/video/i810_main.c -- Intel 810 frame buffer device
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2001 Antonino Daplas<adaplas@pol.net>
5*4882a593Smuzhiyun * All Rights Reserved
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Contributors:
8*4882a593Smuzhiyun * Michael Vogt <mvogt@acm.org> - added support for Intel 815 chipsets
9*4882a593Smuzhiyun * and enabling the power-on state of
10*4882a593Smuzhiyun * external VGA connectors for
11*4882a593Smuzhiyun * secondary displays
12*4882a593Smuzhiyun *
13*4882a593Smuzhiyun * Fredrik Andersson <krueger@shell.linux.se> - alpha testing of
14*4882a593Smuzhiyun * the VESA GTF
15*4882a593Smuzhiyun *
16*4882a593Smuzhiyun * Brad Corrion <bcorrion@web-co.com> - alpha testing of customized
17*4882a593Smuzhiyun * timings support
18*4882a593Smuzhiyun *
19*4882a593Smuzhiyun * The code framework is a modification of vfb.c by Geert Uytterhoeven.
20*4882a593Smuzhiyun * DotClock and PLL calculations are partly based on i810_driver.c
21*4882a593Smuzhiyun * in xfree86 v4.0.3 by Precision Insight.
22*4882a593Smuzhiyun * Watermark calculation and tables are based on i810_wmark.c
23*4882a593Smuzhiyun * in xfre86 v4.0.3 by Precision Insight. Slight modifications
24*4882a593Smuzhiyun * only to allow for integer operations instead of floating point.
25*4882a593Smuzhiyun *
26*4882a593Smuzhiyun * This file is subject to the terms and conditions of the GNU General Public
27*4882a593Smuzhiyun * License. See the file COPYING in the main directory of this archive for
28*4882a593Smuzhiyun * more details.
29*4882a593Smuzhiyun */
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #include <linux/module.h>
32*4882a593Smuzhiyun #include <linux/kernel.h>
33*4882a593Smuzhiyun #include <linux/errno.h>
34*4882a593Smuzhiyun #include <linux/string.h>
35*4882a593Smuzhiyun #include <linux/mm.h>
36*4882a593Smuzhiyun #include <linux/slab.h>
37*4882a593Smuzhiyun #include <linux/fb.h>
38*4882a593Smuzhiyun #include <linux/init.h>
39*4882a593Smuzhiyun #include <linux/pci.h>
40*4882a593Smuzhiyun #include <linux/pci_ids.h>
41*4882a593Smuzhiyun #include <linux/resource.h>
42*4882a593Smuzhiyun #include <linux/unistd.h>
43*4882a593Smuzhiyun #include <linux/console.h>
44*4882a593Smuzhiyun #include <linux/io.h>
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun #include <asm/io.h>
47*4882a593Smuzhiyun #include <asm/div64.h>
48*4882a593Smuzhiyun #include <asm/page.h>
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun #include "i810_regs.h"
51*4882a593Smuzhiyun #include "i810.h"
52*4882a593Smuzhiyun #include "i810_main.h"
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun /*
55*4882a593Smuzhiyun * voffset - framebuffer offset in MiB from aperture start address. In order for
56*4882a593Smuzhiyun * the driver to work with X, we must try to use memory holes left untouched by X. The
57*4882a593Smuzhiyun * following table lists where X's different surfaces start at.
58*4882a593Smuzhiyun *
59*4882a593Smuzhiyun * ---------------------------------------------
60*4882a593Smuzhiyun * : : 64 MiB : 32 MiB :
61*4882a593Smuzhiyun * ----------------------------------------------
62*4882a593Smuzhiyun * : FrontBuffer : 0 : 0 :
63*4882a593Smuzhiyun * : DepthBuffer : 48 : 16 :
64*4882a593Smuzhiyun * : BackBuffer : 56 : 24 :
65*4882a593Smuzhiyun * ----------------------------------------------
66*4882a593Smuzhiyun *
67*4882a593Smuzhiyun * So for chipsets with 64 MiB Aperture sizes, 32 MiB for v_offset is okay, allowing up to
68*4882a593Smuzhiyun * 15 + 1 MiB of Framebuffer memory. For 32 MiB Aperture sizes, a v_offset of 8 MiB should
69*4882a593Smuzhiyun * work, allowing 7 + 1 MiB of Framebuffer memory.
70*4882a593Smuzhiyun * Note, the size of the hole may change depending on how much memory you allocate to X,
71*4882a593Smuzhiyun * and how the memory is split up between these surfaces.
72*4882a593Smuzhiyun *
73*4882a593Smuzhiyun * Note: Anytime the DepthBuffer or FrontBuffer is overlapped, X would still run but with
74*4882a593Smuzhiyun * DRI disabled. But if the Frontbuffer is overlapped, X will fail to load.
75*4882a593Smuzhiyun *
76*4882a593Smuzhiyun * Experiment with v_offset to find out which works best for you.
77*4882a593Smuzhiyun */
78*4882a593Smuzhiyun static u32 v_offset_default; /* For 32 MiB Aper size, 8 should be the default */
79*4882a593Smuzhiyun static u32 voffset;
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun static int i810fb_cursor(struct fb_info *info, struct fb_cursor *cursor);
82*4882a593Smuzhiyun static int i810fb_init_pci(struct pci_dev *dev,
83*4882a593Smuzhiyun const struct pci_device_id *entry);
84*4882a593Smuzhiyun static void i810fb_remove_pci(struct pci_dev *dev);
85*4882a593Smuzhiyun static int i810fb_resume(struct pci_dev *dev);
86*4882a593Smuzhiyun static int i810fb_suspend(struct pci_dev *dev, pm_message_t state);
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun /* Chipset Specific Functions */
89*4882a593Smuzhiyun static int i810fb_set_par (struct fb_info *info);
90*4882a593Smuzhiyun static int i810fb_getcolreg (u8 regno, u8 *red, u8 *green, u8 *blue,
91*4882a593Smuzhiyun u8 *transp, struct fb_info *info);
92*4882a593Smuzhiyun static int i810fb_setcolreg (unsigned regno, unsigned red, unsigned green, unsigned blue,
93*4882a593Smuzhiyun unsigned transp, struct fb_info *info);
94*4882a593Smuzhiyun static int i810fb_pan_display(struct fb_var_screeninfo *var, struct fb_info *info);
95*4882a593Smuzhiyun static int i810fb_blank (int blank_mode, struct fb_info *info);
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun /* Initialization */
98*4882a593Smuzhiyun static void i810fb_release_resource (struct fb_info *info, struct i810fb_par *par);
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun /* PCI */
101*4882a593Smuzhiyun static const char * const i810_pci_list[] = {
102*4882a593Smuzhiyun "Intel(R) 810 Framebuffer Device" ,
103*4882a593Smuzhiyun "Intel(R) 810-DC100 Framebuffer Device" ,
104*4882a593Smuzhiyun "Intel(R) 810E Framebuffer Device" ,
105*4882a593Smuzhiyun "Intel(R) 815 (Internal Graphics 100Mhz FSB) Framebuffer Device" ,
106*4882a593Smuzhiyun "Intel(R) 815 (Internal Graphics only) Framebuffer Device" ,
107*4882a593Smuzhiyun "Intel(R) 815 (Internal Graphics with AGP) Framebuffer Device"
108*4882a593Smuzhiyun };
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun static const struct pci_device_id i810fb_pci_tbl[] = {
111*4882a593Smuzhiyun { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82810_IG1,
112*4882a593Smuzhiyun PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
113*4882a593Smuzhiyun { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82810_IG3,
114*4882a593Smuzhiyun PCI_ANY_ID, PCI_ANY_ID, 0, 0, 1 },
115*4882a593Smuzhiyun { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82810E_IG,
116*4882a593Smuzhiyun PCI_ANY_ID, PCI_ANY_ID, 0, 0, 2 },
117*4882a593Smuzhiyun /* mvo: added i815 PCI-ID */
118*4882a593Smuzhiyun { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82815_100,
119*4882a593Smuzhiyun PCI_ANY_ID, PCI_ANY_ID, 0, 0, 3 },
120*4882a593Smuzhiyun { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82815_NOAGP,
121*4882a593Smuzhiyun PCI_ANY_ID, PCI_ANY_ID, 0, 0, 4 },
122*4882a593Smuzhiyun { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82815_CGC,
123*4882a593Smuzhiyun PCI_ANY_ID, PCI_ANY_ID, 0, 0, 5 },
124*4882a593Smuzhiyun { 0 },
125*4882a593Smuzhiyun };
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun static struct pci_driver i810fb_driver = {
128*4882a593Smuzhiyun .name = "i810fb",
129*4882a593Smuzhiyun .id_table = i810fb_pci_tbl,
130*4882a593Smuzhiyun .probe = i810fb_init_pci,
131*4882a593Smuzhiyun .remove = i810fb_remove_pci,
132*4882a593Smuzhiyun .suspend = i810fb_suspend,
133*4882a593Smuzhiyun .resume = i810fb_resume,
134*4882a593Smuzhiyun };
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun static char *mode_option = NULL;
137*4882a593Smuzhiyun static int vram = 4;
138*4882a593Smuzhiyun static int bpp = 8;
139*4882a593Smuzhiyun static bool mtrr;
140*4882a593Smuzhiyun static bool accel;
141*4882a593Smuzhiyun static int hsync1;
142*4882a593Smuzhiyun static int hsync2;
143*4882a593Smuzhiyun static int vsync1;
144*4882a593Smuzhiyun static int vsync2;
145*4882a593Smuzhiyun static int xres;
146*4882a593Smuzhiyun static int yres;
147*4882a593Smuzhiyun static int vyres;
148*4882a593Smuzhiyun static bool sync;
149*4882a593Smuzhiyun static bool extvga;
150*4882a593Smuzhiyun static bool dcolor;
151*4882a593Smuzhiyun static bool ddc3;
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun /*------------------------------------------------------------*/
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun /**************************************************************
156*4882a593Smuzhiyun * Hardware Low Level Routines *
157*4882a593Smuzhiyun **************************************************************/
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun /**
160*4882a593Smuzhiyun * i810_screen_off - turns off/on display
161*4882a593Smuzhiyun * @mmio: address of register space
162*4882a593Smuzhiyun * @mode: on or off
163*4882a593Smuzhiyun *
164*4882a593Smuzhiyun * DESCRIPTION:
165*4882a593Smuzhiyun * Blanks/unblanks the display
166*4882a593Smuzhiyun */
i810_screen_off(u8 __iomem * mmio,u8 mode)167*4882a593Smuzhiyun static void i810_screen_off(u8 __iomem *mmio, u8 mode)
168*4882a593Smuzhiyun {
169*4882a593Smuzhiyun u32 count = WAIT_COUNT;
170*4882a593Smuzhiyun u8 val;
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun i810_writeb(SR_INDEX, mmio, SR01);
173*4882a593Smuzhiyun val = i810_readb(SR_DATA, mmio);
174*4882a593Smuzhiyun val = (mode == OFF) ? val | SCR_OFF :
175*4882a593Smuzhiyun val & ~SCR_OFF;
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun while((i810_readw(DISP_SL, mmio) & 0xFFF) && count--);
178*4882a593Smuzhiyun i810_writeb(SR_INDEX, mmio, SR01);
179*4882a593Smuzhiyun i810_writeb(SR_DATA, mmio, val);
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun /**
183*4882a593Smuzhiyun * i810_dram_off - turns off/on dram refresh
184*4882a593Smuzhiyun * @mmio: address of register space
185*4882a593Smuzhiyun * @mode: on or off
186*4882a593Smuzhiyun *
187*4882a593Smuzhiyun * DESCRIPTION:
188*4882a593Smuzhiyun * Turns off DRAM refresh. Must be off for only 2 vsyncs
189*4882a593Smuzhiyun * before data becomes corrupt
190*4882a593Smuzhiyun */
i810_dram_off(u8 __iomem * mmio,u8 mode)191*4882a593Smuzhiyun static void i810_dram_off(u8 __iomem *mmio, u8 mode)
192*4882a593Smuzhiyun {
193*4882a593Smuzhiyun u8 val;
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun val = i810_readb(DRAMCH, mmio);
196*4882a593Smuzhiyun val &= DRAM_OFF;
197*4882a593Smuzhiyun val = (mode == OFF) ? val : val | DRAM_ON;
198*4882a593Smuzhiyun i810_writeb(DRAMCH, mmio, val);
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun /**
202*4882a593Smuzhiyun * i810_protect_regs - allows rw/ro mode of certain VGA registers
203*4882a593Smuzhiyun * @mmio: address of register space
204*4882a593Smuzhiyun * @mode: protect/unprotect
205*4882a593Smuzhiyun *
206*4882a593Smuzhiyun * DESCRIPTION:
207*4882a593Smuzhiyun * The IBM VGA standard allows protection of certain VGA registers.
208*4882a593Smuzhiyun * This will protect or unprotect them.
209*4882a593Smuzhiyun */
i810_protect_regs(u8 __iomem * mmio,int mode)210*4882a593Smuzhiyun static void i810_protect_regs(u8 __iomem *mmio, int mode)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun u8 reg;
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun i810_writeb(CR_INDEX_CGA, mmio, CR11);
215*4882a593Smuzhiyun reg = i810_readb(CR_DATA_CGA, mmio);
216*4882a593Smuzhiyun reg = (mode == OFF) ? reg & ~0x80 :
217*4882a593Smuzhiyun reg | 0x80;
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun i810_writeb(CR_INDEX_CGA, mmio, CR11);
220*4882a593Smuzhiyun i810_writeb(CR_DATA_CGA, mmio, reg);
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun /**
224*4882a593Smuzhiyun * i810_load_pll - loads values for the hardware PLL clock
225*4882a593Smuzhiyun * @par: pointer to i810fb_par structure
226*4882a593Smuzhiyun *
227*4882a593Smuzhiyun * DESCRIPTION:
228*4882a593Smuzhiyun * Loads the P, M, and N registers.
229*4882a593Smuzhiyun */
i810_load_pll(struct i810fb_par * par)230*4882a593Smuzhiyun static void i810_load_pll(struct i810fb_par *par)
231*4882a593Smuzhiyun {
232*4882a593Smuzhiyun u32 tmp1, tmp2;
233*4882a593Smuzhiyun u8 __iomem *mmio = par->mmio_start_virtual;
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun tmp1 = par->regs.M | par->regs.N << 16;
236*4882a593Smuzhiyun tmp2 = i810_readl(DCLK_2D, mmio);
237*4882a593Smuzhiyun tmp2 &= ~MN_MASK;
238*4882a593Smuzhiyun i810_writel(DCLK_2D, mmio, tmp1 | tmp2);
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun tmp1 = par->regs.P;
241*4882a593Smuzhiyun tmp2 = i810_readl(DCLK_0DS, mmio);
242*4882a593Smuzhiyun tmp2 &= ~(P_OR << 16);
243*4882a593Smuzhiyun i810_writel(DCLK_0DS, mmio, (tmp1 << 16) | tmp2);
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun i810_writeb(MSR_WRITE, mmio, par->regs.msr | 0xC8 | 1);
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun /**
250*4882a593Smuzhiyun * i810_load_vga - load standard VGA registers
251*4882a593Smuzhiyun * @par: pointer to i810fb_par structure
252*4882a593Smuzhiyun *
253*4882a593Smuzhiyun * DESCRIPTION:
254*4882a593Smuzhiyun * Load values to VGA registers
255*4882a593Smuzhiyun */
i810_load_vga(struct i810fb_par * par)256*4882a593Smuzhiyun static void i810_load_vga(struct i810fb_par *par)
257*4882a593Smuzhiyun {
258*4882a593Smuzhiyun u8 __iomem *mmio = par->mmio_start_virtual;
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun /* interlace */
261*4882a593Smuzhiyun i810_writeb(CR_INDEX_CGA, mmio, CR70);
262*4882a593Smuzhiyun i810_writeb(CR_DATA_CGA, mmio, par->interlace);
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun i810_writeb(CR_INDEX_CGA, mmio, CR00);
265*4882a593Smuzhiyun i810_writeb(CR_DATA_CGA, mmio, par->regs.cr00);
266*4882a593Smuzhiyun i810_writeb(CR_INDEX_CGA, mmio, CR01);
267*4882a593Smuzhiyun i810_writeb(CR_DATA_CGA, mmio, par->regs.cr01);
268*4882a593Smuzhiyun i810_writeb(CR_INDEX_CGA, mmio, CR02);
269*4882a593Smuzhiyun i810_writeb(CR_DATA_CGA, mmio, par->regs.cr02);
270*4882a593Smuzhiyun i810_writeb(CR_INDEX_CGA, mmio, CR03);
271*4882a593Smuzhiyun i810_writeb(CR_DATA_CGA, mmio, par->regs.cr03);
272*4882a593Smuzhiyun i810_writeb(CR_INDEX_CGA, mmio, CR04);
273*4882a593Smuzhiyun i810_writeb(CR_DATA_CGA, mmio, par->regs.cr04);
274*4882a593Smuzhiyun i810_writeb(CR_INDEX_CGA, mmio, CR05);
275*4882a593Smuzhiyun i810_writeb(CR_DATA_CGA, mmio, par->regs.cr05);
276*4882a593Smuzhiyun i810_writeb(CR_INDEX_CGA, mmio, CR06);
277*4882a593Smuzhiyun i810_writeb(CR_DATA_CGA, mmio, par->regs.cr06);
278*4882a593Smuzhiyun i810_writeb(CR_INDEX_CGA, mmio, CR09);
279*4882a593Smuzhiyun i810_writeb(CR_DATA_CGA, mmio, par->regs.cr09);
280*4882a593Smuzhiyun i810_writeb(CR_INDEX_CGA, mmio, CR10);
281*4882a593Smuzhiyun i810_writeb(CR_DATA_CGA, mmio, par->regs.cr10);
282*4882a593Smuzhiyun i810_writeb(CR_INDEX_CGA, mmio, CR11);
283*4882a593Smuzhiyun i810_writeb(CR_DATA_CGA, mmio, par->regs.cr11);
284*4882a593Smuzhiyun i810_writeb(CR_INDEX_CGA, mmio, CR12);
285*4882a593Smuzhiyun i810_writeb(CR_DATA_CGA, mmio, par->regs.cr12);
286*4882a593Smuzhiyun i810_writeb(CR_INDEX_CGA, mmio, CR15);
287*4882a593Smuzhiyun i810_writeb(CR_DATA_CGA, mmio, par->regs.cr15);
288*4882a593Smuzhiyun i810_writeb(CR_INDEX_CGA, mmio, CR16);
289*4882a593Smuzhiyun i810_writeb(CR_DATA_CGA, mmio, par->regs.cr16);
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun /**
293*4882a593Smuzhiyun * i810_load_vgax - load extended VGA registers
294*4882a593Smuzhiyun * @par: pointer to i810fb_par structure
295*4882a593Smuzhiyun *
296*4882a593Smuzhiyun * DESCRIPTION:
297*4882a593Smuzhiyun * Load values to extended VGA registers
298*4882a593Smuzhiyun */
i810_load_vgax(struct i810fb_par * par)299*4882a593Smuzhiyun static void i810_load_vgax(struct i810fb_par *par)
300*4882a593Smuzhiyun {
301*4882a593Smuzhiyun u8 __iomem *mmio = par->mmio_start_virtual;
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun i810_writeb(CR_INDEX_CGA, mmio, CR30);
304*4882a593Smuzhiyun i810_writeb(CR_DATA_CGA, mmio, par->regs.cr30);
305*4882a593Smuzhiyun i810_writeb(CR_INDEX_CGA, mmio, CR31);
306*4882a593Smuzhiyun i810_writeb(CR_DATA_CGA, mmio, par->regs.cr31);
307*4882a593Smuzhiyun i810_writeb(CR_INDEX_CGA, mmio, CR32);
308*4882a593Smuzhiyun i810_writeb(CR_DATA_CGA, mmio, par->regs.cr32);
309*4882a593Smuzhiyun i810_writeb(CR_INDEX_CGA, mmio, CR33);
310*4882a593Smuzhiyun i810_writeb(CR_DATA_CGA, mmio, par->regs.cr33);
311*4882a593Smuzhiyun i810_writeb(CR_INDEX_CGA, mmio, CR35);
312*4882a593Smuzhiyun i810_writeb(CR_DATA_CGA, mmio, par->regs.cr35);
313*4882a593Smuzhiyun i810_writeb(CR_INDEX_CGA, mmio, CR39);
314*4882a593Smuzhiyun i810_writeb(CR_DATA_CGA, mmio, par->regs.cr39);
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun /**
318*4882a593Smuzhiyun * i810_load_2d - load grahics registers
319*4882a593Smuzhiyun * @par: pointer to i810fb_par structure
320*4882a593Smuzhiyun *
321*4882a593Smuzhiyun * DESCRIPTION:
322*4882a593Smuzhiyun * Load values to graphics registers
323*4882a593Smuzhiyun */
i810_load_2d(struct i810fb_par * par)324*4882a593Smuzhiyun static void i810_load_2d(struct i810fb_par *par)
325*4882a593Smuzhiyun {
326*4882a593Smuzhiyun u32 tmp;
327*4882a593Smuzhiyun u8 tmp8;
328*4882a593Smuzhiyun u8 __iomem *mmio = par->mmio_start_virtual;
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun i810_writel(FW_BLC, mmio, par->watermark);
331*4882a593Smuzhiyun tmp = i810_readl(PIXCONF, mmio);
332*4882a593Smuzhiyun tmp |= 1 | 1 << 20;
333*4882a593Smuzhiyun i810_writel(PIXCONF, mmio, tmp);
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun i810_writel(OVRACT, mmio, par->ovract);
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun i810_writeb(GR_INDEX, mmio, GR10);
338*4882a593Smuzhiyun tmp8 = i810_readb(GR_DATA, mmio);
339*4882a593Smuzhiyun tmp8 |= 2;
340*4882a593Smuzhiyun i810_writeb(GR_INDEX, mmio, GR10);
341*4882a593Smuzhiyun i810_writeb(GR_DATA, mmio, tmp8);
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun /**
345*4882a593Smuzhiyun * i810_hires - enables high resolution mode
346*4882a593Smuzhiyun * @mmio: address of register space
347*4882a593Smuzhiyun */
i810_hires(u8 __iomem * mmio)348*4882a593Smuzhiyun static void i810_hires(u8 __iomem *mmio)
349*4882a593Smuzhiyun {
350*4882a593Smuzhiyun u8 val;
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun i810_writeb(CR_INDEX_CGA, mmio, CR80);
353*4882a593Smuzhiyun val = i810_readb(CR_DATA_CGA, mmio);
354*4882a593Smuzhiyun i810_writeb(CR_INDEX_CGA, mmio, CR80);
355*4882a593Smuzhiyun i810_writeb(CR_DATA_CGA, mmio, val | 1);
356*4882a593Smuzhiyun /* Stop LCD displays from flickering */
357*4882a593Smuzhiyun i810_writel(MEM_MODE, mmio, i810_readl(MEM_MODE, mmio) | 4);
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun /**
361*4882a593Smuzhiyun * i810_load_pitch - loads the characters per line of the display
362*4882a593Smuzhiyun * @par: pointer to i810fb_par structure
363*4882a593Smuzhiyun *
364*4882a593Smuzhiyun * DESCRIPTION:
365*4882a593Smuzhiyun * Loads the characters per line
366*4882a593Smuzhiyun */
i810_load_pitch(struct i810fb_par * par)367*4882a593Smuzhiyun static void i810_load_pitch(struct i810fb_par *par)
368*4882a593Smuzhiyun {
369*4882a593Smuzhiyun u32 tmp, pitch;
370*4882a593Smuzhiyun u8 val;
371*4882a593Smuzhiyun u8 __iomem *mmio = par->mmio_start_virtual;
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun pitch = par->pitch >> 3;
374*4882a593Smuzhiyun i810_writeb(SR_INDEX, mmio, SR01);
375*4882a593Smuzhiyun val = i810_readb(SR_DATA, mmio);
376*4882a593Smuzhiyun val &= 0xE0;
377*4882a593Smuzhiyun val |= 1 | 1 << 2;
378*4882a593Smuzhiyun i810_writeb(SR_INDEX, mmio, SR01);
379*4882a593Smuzhiyun i810_writeb(SR_DATA, mmio, val);
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun tmp = pitch & 0xFF;
382*4882a593Smuzhiyun i810_writeb(CR_INDEX_CGA, mmio, CR13);
383*4882a593Smuzhiyun i810_writeb(CR_DATA_CGA, mmio, (u8) tmp);
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun tmp = pitch >> 8;
386*4882a593Smuzhiyun i810_writeb(CR_INDEX_CGA, mmio, CR41);
387*4882a593Smuzhiyun val = i810_readb(CR_DATA_CGA, mmio) & ~0x0F;
388*4882a593Smuzhiyun i810_writeb(CR_INDEX_CGA, mmio, CR41);
389*4882a593Smuzhiyun i810_writeb(CR_DATA_CGA, mmio, (u8) tmp | val);
390*4882a593Smuzhiyun }
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun /**
393*4882a593Smuzhiyun * i810_load_color - loads the color depth of the display
394*4882a593Smuzhiyun * @par: pointer to i810fb_par structure
395*4882a593Smuzhiyun *
396*4882a593Smuzhiyun * DESCRIPTION:
397*4882a593Smuzhiyun * Loads the color depth of the display and the graphics engine
398*4882a593Smuzhiyun */
i810_load_color(struct i810fb_par * par)399*4882a593Smuzhiyun static void i810_load_color(struct i810fb_par *par)
400*4882a593Smuzhiyun {
401*4882a593Smuzhiyun u8 __iomem *mmio = par->mmio_start_virtual;
402*4882a593Smuzhiyun u32 reg1;
403*4882a593Smuzhiyun u16 reg2;
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun reg1 = i810_readl(PIXCONF, mmio) & ~(0xF0000 | 1 << 27);
406*4882a593Smuzhiyun reg2 = i810_readw(BLTCNTL, mmio) & ~0x30;
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun reg1 |= 0x8000 | par->pixconf;
409*4882a593Smuzhiyun reg2 |= par->bltcntl;
410*4882a593Smuzhiyun i810_writel(PIXCONF, mmio, reg1);
411*4882a593Smuzhiyun i810_writew(BLTCNTL, mmio, reg2);
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun /**
415*4882a593Smuzhiyun * i810_load_regs - loads all registers for the mode
416*4882a593Smuzhiyun * @par: pointer to i810fb_par structure
417*4882a593Smuzhiyun *
418*4882a593Smuzhiyun * DESCRIPTION:
419*4882a593Smuzhiyun * Loads registers
420*4882a593Smuzhiyun */
i810_load_regs(struct i810fb_par * par)421*4882a593Smuzhiyun static void i810_load_regs(struct i810fb_par *par)
422*4882a593Smuzhiyun {
423*4882a593Smuzhiyun u8 __iomem *mmio = par->mmio_start_virtual;
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun i810_screen_off(mmio, OFF);
426*4882a593Smuzhiyun i810_protect_regs(mmio, OFF);
427*4882a593Smuzhiyun i810_dram_off(mmio, OFF);
428*4882a593Smuzhiyun i810_load_pll(par);
429*4882a593Smuzhiyun i810_load_vga(par);
430*4882a593Smuzhiyun i810_load_vgax(par);
431*4882a593Smuzhiyun i810_dram_off(mmio, ON);
432*4882a593Smuzhiyun i810_load_2d(par);
433*4882a593Smuzhiyun i810_hires(mmio);
434*4882a593Smuzhiyun i810_screen_off(mmio, ON);
435*4882a593Smuzhiyun i810_protect_regs(mmio, ON);
436*4882a593Smuzhiyun i810_load_color(par);
437*4882a593Smuzhiyun i810_load_pitch(par);
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun
i810_write_dac(u8 regno,u8 red,u8 green,u8 blue,u8 __iomem * mmio)440*4882a593Smuzhiyun static void i810_write_dac(u8 regno, u8 red, u8 green, u8 blue,
441*4882a593Smuzhiyun u8 __iomem *mmio)
442*4882a593Smuzhiyun {
443*4882a593Smuzhiyun i810_writeb(CLUT_INDEX_WRITE, mmio, regno);
444*4882a593Smuzhiyun i810_writeb(CLUT_DATA, mmio, red);
445*4882a593Smuzhiyun i810_writeb(CLUT_DATA, mmio, green);
446*4882a593Smuzhiyun i810_writeb(CLUT_DATA, mmio, blue);
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun
i810_read_dac(u8 regno,u8 * red,u8 * green,u8 * blue,u8 __iomem * mmio)449*4882a593Smuzhiyun static void i810_read_dac(u8 regno, u8 *red, u8 *green, u8 *blue,
450*4882a593Smuzhiyun u8 __iomem *mmio)
451*4882a593Smuzhiyun {
452*4882a593Smuzhiyun i810_writeb(CLUT_INDEX_READ, mmio, regno);
453*4882a593Smuzhiyun *red = i810_readb(CLUT_DATA, mmio);
454*4882a593Smuzhiyun *green = i810_readb(CLUT_DATA, mmio);
455*4882a593Smuzhiyun *blue = i810_readb(CLUT_DATA, mmio);
456*4882a593Smuzhiyun }
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun /************************************************************
459*4882a593Smuzhiyun * VGA State Restore *
460*4882a593Smuzhiyun ************************************************************/
i810_restore_pll(struct i810fb_par * par)461*4882a593Smuzhiyun static void i810_restore_pll(struct i810fb_par *par)
462*4882a593Smuzhiyun {
463*4882a593Smuzhiyun u32 tmp1, tmp2;
464*4882a593Smuzhiyun u8 __iomem *mmio = par->mmio_start_virtual;
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun tmp1 = par->hw_state.dclk_2d;
467*4882a593Smuzhiyun tmp2 = i810_readl(DCLK_2D, mmio);
468*4882a593Smuzhiyun tmp1 &= ~MN_MASK;
469*4882a593Smuzhiyun tmp2 &= MN_MASK;
470*4882a593Smuzhiyun i810_writel(DCLK_2D, mmio, tmp1 | tmp2);
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun tmp1 = par->hw_state.dclk_1d;
473*4882a593Smuzhiyun tmp2 = i810_readl(DCLK_1D, mmio);
474*4882a593Smuzhiyun tmp1 &= ~MN_MASK;
475*4882a593Smuzhiyun tmp2 &= MN_MASK;
476*4882a593Smuzhiyun i810_writel(DCLK_1D, mmio, tmp1 | tmp2);
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun i810_writel(DCLK_0DS, mmio, par->hw_state.dclk_0ds);
479*4882a593Smuzhiyun }
480*4882a593Smuzhiyun
i810_restore_dac(struct i810fb_par * par)481*4882a593Smuzhiyun static void i810_restore_dac(struct i810fb_par *par)
482*4882a593Smuzhiyun {
483*4882a593Smuzhiyun u32 tmp1, tmp2;
484*4882a593Smuzhiyun u8 __iomem *mmio = par->mmio_start_virtual;
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun tmp1 = par->hw_state.pixconf;
487*4882a593Smuzhiyun tmp2 = i810_readl(PIXCONF, mmio);
488*4882a593Smuzhiyun tmp1 &= DAC_BIT;
489*4882a593Smuzhiyun tmp2 &= ~DAC_BIT;
490*4882a593Smuzhiyun i810_writel(PIXCONF, mmio, tmp1 | tmp2);
491*4882a593Smuzhiyun }
492*4882a593Smuzhiyun
i810_restore_vgax(struct i810fb_par * par)493*4882a593Smuzhiyun static void i810_restore_vgax(struct i810fb_par *par)
494*4882a593Smuzhiyun {
495*4882a593Smuzhiyun u8 i, j;
496*4882a593Smuzhiyun u8 __iomem *mmio = par->mmio_start_virtual;
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun for (i = 0; i < 4; i++) {
499*4882a593Smuzhiyun i810_writeb(CR_INDEX_CGA, mmio, CR30+i);
500*4882a593Smuzhiyun i810_writeb(CR_DATA_CGA, mmio, *(&(par->hw_state.cr30) + i));
501*4882a593Smuzhiyun }
502*4882a593Smuzhiyun i810_writeb(CR_INDEX_CGA, mmio, CR35);
503*4882a593Smuzhiyun i810_writeb(CR_DATA_CGA, mmio, par->hw_state.cr35);
504*4882a593Smuzhiyun i810_writeb(CR_INDEX_CGA, mmio, CR39);
505*4882a593Smuzhiyun i810_writeb(CR_DATA_CGA, mmio, par->hw_state.cr39);
506*4882a593Smuzhiyun i810_writeb(CR_INDEX_CGA, mmio, CR41);
507*4882a593Smuzhiyun i810_writeb(CR_DATA_CGA, mmio, par->hw_state.cr39);
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun /*restore interlace*/
510*4882a593Smuzhiyun i810_writeb(CR_INDEX_CGA, mmio, CR70);
511*4882a593Smuzhiyun i = par->hw_state.cr70;
512*4882a593Smuzhiyun i &= INTERLACE_BIT;
513*4882a593Smuzhiyun j = i810_readb(CR_DATA_CGA, mmio);
514*4882a593Smuzhiyun i810_writeb(CR_INDEX_CGA, mmio, CR70);
515*4882a593Smuzhiyun i810_writeb(CR_DATA_CGA, mmio, j | i);
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun i810_writeb(CR_INDEX_CGA, mmio, CR80);
518*4882a593Smuzhiyun i810_writeb(CR_DATA_CGA, mmio, par->hw_state.cr80);
519*4882a593Smuzhiyun i810_writeb(MSR_WRITE, mmio, par->hw_state.msr);
520*4882a593Smuzhiyun i810_writeb(SR_INDEX, mmio, SR01);
521*4882a593Smuzhiyun i = (par->hw_state.sr01) & ~0xE0 ;
522*4882a593Smuzhiyun j = i810_readb(SR_DATA, mmio) & 0xE0;
523*4882a593Smuzhiyun i810_writeb(SR_INDEX, mmio, SR01);
524*4882a593Smuzhiyun i810_writeb(SR_DATA, mmio, i | j);
525*4882a593Smuzhiyun }
526*4882a593Smuzhiyun
i810_restore_vga(struct i810fb_par * par)527*4882a593Smuzhiyun static void i810_restore_vga(struct i810fb_par *par)
528*4882a593Smuzhiyun {
529*4882a593Smuzhiyun u8 i;
530*4882a593Smuzhiyun u8 __iomem *mmio = par->mmio_start_virtual;
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun for (i = 0; i < 10; i++) {
533*4882a593Smuzhiyun i810_writeb(CR_INDEX_CGA, mmio, CR00 + i);
534*4882a593Smuzhiyun i810_writeb(CR_DATA_CGA, mmio, *((&par->hw_state.cr00) + i));
535*4882a593Smuzhiyun }
536*4882a593Smuzhiyun for (i = 0; i < 8; i++) {
537*4882a593Smuzhiyun i810_writeb(CR_INDEX_CGA, mmio, CR10 + i);
538*4882a593Smuzhiyun i810_writeb(CR_DATA_CGA, mmio, *((&par->hw_state.cr10) + i));
539*4882a593Smuzhiyun }
540*4882a593Smuzhiyun }
541*4882a593Smuzhiyun
i810_restore_addr_map(struct i810fb_par * par)542*4882a593Smuzhiyun static void i810_restore_addr_map(struct i810fb_par *par)
543*4882a593Smuzhiyun {
544*4882a593Smuzhiyun u8 tmp;
545*4882a593Smuzhiyun u8 __iomem *mmio = par->mmio_start_virtual;
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun i810_writeb(GR_INDEX, mmio, GR10);
548*4882a593Smuzhiyun tmp = i810_readb(GR_DATA, mmio);
549*4882a593Smuzhiyun tmp &= ADDR_MAP_MASK;
550*4882a593Smuzhiyun tmp |= par->hw_state.gr10;
551*4882a593Smuzhiyun i810_writeb(GR_INDEX, mmio, GR10);
552*4882a593Smuzhiyun i810_writeb(GR_DATA, mmio, tmp);
553*4882a593Smuzhiyun }
554*4882a593Smuzhiyun
i810_restore_2d(struct i810fb_par * par)555*4882a593Smuzhiyun static void i810_restore_2d(struct i810fb_par *par)
556*4882a593Smuzhiyun {
557*4882a593Smuzhiyun u32 tmp_long;
558*4882a593Smuzhiyun u16 tmp_word;
559*4882a593Smuzhiyun u8 __iomem *mmio = par->mmio_start_virtual;
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun tmp_word = i810_readw(BLTCNTL, mmio);
562*4882a593Smuzhiyun tmp_word &= ~(3 << 4);
563*4882a593Smuzhiyun tmp_word |= par->hw_state.bltcntl;
564*4882a593Smuzhiyun i810_writew(BLTCNTL, mmio, tmp_word);
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun i810_dram_off(mmio, OFF);
567*4882a593Smuzhiyun i810_writel(PIXCONF, mmio, par->hw_state.pixconf);
568*4882a593Smuzhiyun i810_dram_off(mmio, ON);
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun tmp_word = i810_readw(HWSTAM, mmio);
571*4882a593Smuzhiyun tmp_word &= 3 << 13;
572*4882a593Smuzhiyun tmp_word |= par->hw_state.hwstam;
573*4882a593Smuzhiyun i810_writew(HWSTAM, mmio, tmp_word);
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun tmp_long = i810_readl(FW_BLC, mmio);
576*4882a593Smuzhiyun tmp_long &= FW_BLC_MASK;
577*4882a593Smuzhiyun tmp_long |= par->hw_state.fw_blc;
578*4882a593Smuzhiyun i810_writel(FW_BLC, mmio, tmp_long);
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun i810_writel(HWS_PGA, mmio, par->hw_state.hws_pga);
581*4882a593Smuzhiyun i810_writew(IER, mmio, par->hw_state.ier);
582*4882a593Smuzhiyun i810_writew(IMR, mmio, par->hw_state.imr);
583*4882a593Smuzhiyun i810_writel(DPLYSTAS, mmio, par->hw_state.dplystas);
584*4882a593Smuzhiyun }
585*4882a593Smuzhiyun
i810_restore_vga_state(struct i810fb_par * par)586*4882a593Smuzhiyun static void i810_restore_vga_state(struct i810fb_par *par)
587*4882a593Smuzhiyun {
588*4882a593Smuzhiyun u8 __iomem *mmio = par->mmio_start_virtual;
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun i810_screen_off(mmio, OFF);
591*4882a593Smuzhiyun i810_protect_regs(mmio, OFF);
592*4882a593Smuzhiyun i810_dram_off(mmio, OFF);
593*4882a593Smuzhiyun i810_restore_pll(par);
594*4882a593Smuzhiyun i810_restore_dac(par);
595*4882a593Smuzhiyun i810_restore_vga(par);
596*4882a593Smuzhiyun i810_restore_vgax(par);
597*4882a593Smuzhiyun i810_restore_addr_map(par);
598*4882a593Smuzhiyun i810_dram_off(mmio, ON);
599*4882a593Smuzhiyun i810_restore_2d(par);
600*4882a593Smuzhiyun i810_screen_off(mmio, ON);
601*4882a593Smuzhiyun i810_protect_regs(mmio, ON);
602*4882a593Smuzhiyun }
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun /***********************************************************************
605*4882a593Smuzhiyun * VGA State Save *
606*4882a593Smuzhiyun ***********************************************************************/
607*4882a593Smuzhiyun
i810_save_vgax(struct i810fb_par * par)608*4882a593Smuzhiyun static void i810_save_vgax(struct i810fb_par *par)
609*4882a593Smuzhiyun {
610*4882a593Smuzhiyun u8 i;
611*4882a593Smuzhiyun u8 __iomem *mmio = par->mmio_start_virtual;
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun for (i = 0; i < 4; i++) {
614*4882a593Smuzhiyun i810_writeb(CR_INDEX_CGA, mmio, CR30 + i);
615*4882a593Smuzhiyun *(&(par->hw_state.cr30) + i) = i810_readb(CR_DATA_CGA, mmio);
616*4882a593Smuzhiyun }
617*4882a593Smuzhiyun i810_writeb(CR_INDEX_CGA, mmio, CR35);
618*4882a593Smuzhiyun par->hw_state.cr35 = i810_readb(CR_DATA_CGA, mmio);
619*4882a593Smuzhiyun i810_writeb(CR_INDEX_CGA, mmio, CR39);
620*4882a593Smuzhiyun par->hw_state.cr39 = i810_readb(CR_DATA_CGA, mmio);
621*4882a593Smuzhiyun i810_writeb(CR_INDEX_CGA, mmio, CR41);
622*4882a593Smuzhiyun par->hw_state.cr41 = i810_readb(CR_DATA_CGA, mmio);
623*4882a593Smuzhiyun i810_writeb(CR_INDEX_CGA, mmio, CR70);
624*4882a593Smuzhiyun par->hw_state.cr70 = i810_readb(CR_DATA_CGA, mmio);
625*4882a593Smuzhiyun par->hw_state.msr = i810_readb(MSR_READ, mmio);
626*4882a593Smuzhiyun i810_writeb(CR_INDEX_CGA, mmio, CR80);
627*4882a593Smuzhiyun par->hw_state.cr80 = i810_readb(CR_DATA_CGA, mmio);
628*4882a593Smuzhiyun i810_writeb(SR_INDEX, mmio, SR01);
629*4882a593Smuzhiyun par->hw_state.sr01 = i810_readb(SR_DATA, mmio);
630*4882a593Smuzhiyun }
631*4882a593Smuzhiyun
i810_save_vga(struct i810fb_par * par)632*4882a593Smuzhiyun static void i810_save_vga(struct i810fb_par *par)
633*4882a593Smuzhiyun {
634*4882a593Smuzhiyun u8 i;
635*4882a593Smuzhiyun u8 __iomem *mmio = par->mmio_start_virtual;
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun for (i = 0; i < 10; i++) {
638*4882a593Smuzhiyun i810_writeb(CR_INDEX_CGA, mmio, CR00 + i);
639*4882a593Smuzhiyun *((&par->hw_state.cr00) + i) = i810_readb(CR_DATA_CGA, mmio);
640*4882a593Smuzhiyun }
641*4882a593Smuzhiyun for (i = 0; i < 8; i++) {
642*4882a593Smuzhiyun i810_writeb(CR_INDEX_CGA, mmio, CR10 + i);
643*4882a593Smuzhiyun *((&par->hw_state.cr10) + i) = i810_readb(CR_DATA_CGA, mmio);
644*4882a593Smuzhiyun }
645*4882a593Smuzhiyun }
646*4882a593Smuzhiyun
i810_save_2d(struct i810fb_par * par)647*4882a593Smuzhiyun static void i810_save_2d(struct i810fb_par *par)
648*4882a593Smuzhiyun {
649*4882a593Smuzhiyun u8 __iomem *mmio = par->mmio_start_virtual;
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun par->hw_state.dclk_2d = i810_readl(DCLK_2D, mmio);
652*4882a593Smuzhiyun par->hw_state.dclk_1d = i810_readl(DCLK_1D, mmio);
653*4882a593Smuzhiyun par->hw_state.dclk_0ds = i810_readl(DCLK_0DS, mmio);
654*4882a593Smuzhiyun par->hw_state.pixconf = i810_readl(PIXCONF, mmio);
655*4882a593Smuzhiyun par->hw_state.fw_blc = i810_readl(FW_BLC, mmio);
656*4882a593Smuzhiyun par->hw_state.bltcntl = i810_readw(BLTCNTL, mmio);
657*4882a593Smuzhiyun par->hw_state.hwstam = i810_readw(HWSTAM, mmio);
658*4882a593Smuzhiyun par->hw_state.hws_pga = i810_readl(HWS_PGA, mmio);
659*4882a593Smuzhiyun par->hw_state.ier = i810_readw(IER, mmio);
660*4882a593Smuzhiyun par->hw_state.imr = i810_readw(IMR, mmio);
661*4882a593Smuzhiyun par->hw_state.dplystas = i810_readl(DPLYSTAS, mmio);
662*4882a593Smuzhiyun }
663*4882a593Smuzhiyun
i810_save_vga_state(struct i810fb_par * par)664*4882a593Smuzhiyun static void i810_save_vga_state(struct i810fb_par *par)
665*4882a593Smuzhiyun {
666*4882a593Smuzhiyun i810_save_vga(par);
667*4882a593Smuzhiyun i810_save_vgax(par);
668*4882a593Smuzhiyun i810_save_2d(par);
669*4882a593Smuzhiyun }
670*4882a593Smuzhiyun
671*4882a593Smuzhiyun /************************************************************
672*4882a593Smuzhiyun * Helpers *
673*4882a593Smuzhiyun ************************************************************/
674*4882a593Smuzhiyun /**
675*4882a593Smuzhiyun * get_line_length - calculates buffer pitch in bytes
676*4882a593Smuzhiyun * @par: pointer to i810fb_par structure
677*4882a593Smuzhiyun * @xres_virtual: virtual resolution of the frame
678*4882a593Smuzhiyun * @bpp: bits per pixel
679*4882a593Smuzhiyun *
680*4882a593Smuzhiyun * DESCRIPTION:
681*4882a593Smuzhiyun * Calculates buffer pitch in bytes.
682*4882a593Smuzhiyun */
get_line_length(struct i810fb_par * par,int xres_virtual,int bpp)683*4882a593Smuzhiyun static u32 get_line_length(struct i810fb_par *par, int xres_virtual, int bpp)
684*4882a593Smuzhiyun {
685*4882a593Smuzhiyun u32 length;
686*4882a593Smuzhiyun
687*4882a593Smuzhiyun length = xres_virtual*bpp;
688*4882a593Smuzhiyun length = (length+31)&-32;
689*4882a593Smuzhiyun length >>= 3;
690*4882a593Smuzhiyun return length;
691*4882a593Smuzhiyun }
692*4882a593Smuzhiyun
693*4882a593Smuzhiyun /**
694*4882a593Smuzhiyun * i810_calc_dclk - calculates the P, M, and N values of a pixelclock value
695*4882a593Smuzhiyun * @freq: target pixelclock in picoseconds
696*4882a593Smuzhiyun * @m: where to write M register
697*4882a593Smuzhiyun * @n: where to write N register
698*4882a593Smuzhiyun * @p: where to write P register
699*4882a593Smuzhiyun *
700*4882a593Smuzhiyun * DESCRIPTION:
701*4882a593Smuzhiyun * Based on the formula Freq_actual = (4*M*Freq_ref)/(N^P)
702*4882a593Smuzhiyun * Repeatedly computes the Freq until the actual Freq is equal to
703*4882a593Smuzhiyun * the target Freq or until the loop count is zero. In the latter
704*4882a593Smuzhiyun * case, the actual frequency nearest the target will be used.
705*4882a593Smuzhiyun */
i810_calc_dclk(u32 freq,u32 * m,u32 * n,u32 * p)706*4882a593Smuzhiyun static void i810_calc_dclk(u32 freq, u32 *m, u32 *n, u32 *p)
707*4882a593Smuzhiyun {
708*4882a593Smuzhiyun u32 m_reg, n_reg, p_divisor, n_target_max;
709*4882a593Smuzhiyun u32 m_target, n_target, p_target, n_best, m_best, mod;
710*4882a593Smuzhiyun u32 f_out, target_freq, diff = 0, mod_min, diff_min;
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun diff_min = mod_min = 0xFFFFFFFF;
713*4882a593Smuzhiyun n_best = m_best = m_target = f_out = 0;
714*4882a593Smuzhiyun
715*4882a593Smuzhiyun target_freq = freq;
716*4882a593Smuzhiyun n_target_max = 30;
717*4882a593Smuzhiyun
718*4882a593Smuzhiyun /*
719*4882a593Smuzhiyun * find P such that target freq is 16x reference freq (Hz).
720*4882a593Smuzhiyun */
721*4882a593Smuzhiyun p_divisor = 1;
722*4882a593Smuzhiyun p_target = 0;
723*4882a593Smuzhiyun while(!((1000000 * p_divisor)/(16 * 24 * target_freq)) &&
724*4882a593Smuzhiyun p_divisor <= 32) {
725*4882a593Smuzhiyun p_divisor <<= 1;
726*4882a593Smuzhiyun p_target++;
727*4882a593Smuzhiyun }
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun n_reg = m_reg = n_target = 3;
730*4882a593Smuzhiyun while (diff_min && mod_min && (n_target < n_target_max)) {
731*4882a593Smuzhiyun f_out = (p_divisor * n_reg * 1000000)/(4 * 24 * m_reg);
732*4882a593Smuzhiyun mod = (p_divisor * n_reg * 1000000) % (4 * 24 * m_reg);
733*4882a593Smuzhiyun m_target = m_reg;
734*4882a593Smuzhiyun n_target = n_reg;
735*4882a593Smuzhiyun if (f_out <= target_freq) {
736*4882a593Smuzhiyun n_reg++;
737*4882a593Smuzhiyun diff = target_freq - f_out;
738*4882a593Smuzhiyun } else {
739*4882a593Smuzhiyun m_reg++;
740*4882a593Smuzhiyun diff = f_out - target_freq;
741*4882a593Smuzhiyun }
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun if (diff_min > diff) {
744*4882a593Smuzhiyun diff_min = diff;
745*4882a593Smuzhiyun n_best = n_target;
746*4882a593Smuzhiyun m_best = m_target;
747*4882a593Smuzhiyun }
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun if (!diff && mod_min > mod) {
750*4882a593Smuzhiyun mod_min = mod;
751*4882a593Smuzhiyun n_best = n_target;
752*4882a593Smuzhiyun m_best = m_target;
753*4882a593Smuzhiyun }
754*4882a593Smuzhiyun }
755*4882a593Smuzhiyun if (m) *m = (m_best - 2) & 0x3FF;
756*4882a593Smuzhiyun if (n) *n = (n_best - 2) & 0x3FF;
757*4882a593Smuzhiyun if (p) *p = (p_target << 4);
758*4882a593Smuzhiyun }
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun /*************************************************************
761*4882a593Smuzhiyun * Hardware Cursor Routines *
762*4882a593Smuzhiyun *************************************************************/
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun /**
765*4882a593Smuzhiyun * i810_enable_cursor - show or hide the hardware cursor
766*4882a593Smuzhiyun * @mmio: address of register space
767*4882a593Smuzhiyun * @mode: show (1) or hide (0)
768*4882a593Smuzhiyun *
769*4882a593Smuzhiyun * Description:
770*4882a593Smuzhiyun * Shows or hides the hardware cursor
771*4882a593Smuzhiyun */
i810_enable_cursor(u8 __iomem * mmio,int mode)772*4882a593Smuzhiyun static void i810_enable_cursor(u8 __iomem *mmio, int mode)
773*4882a593Smuzhiyun {
774*4882a593Smuzhiyun u32 temp;
775*4882a593Smuzhiyun
776*4882a593Smuzhiyun temp = i810_readl(PIXCONF, mmio);
777*4882a593Smuzhiyun temp = (mode == ON) ? temp | CURSOR_ENABLE_MASK :
778*4882a593Smuzhiyun temp & ~CURSOR_ENABLE_MASK;
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun i810_writel(PIXCONF, mmio, temp);
781*4882a593Smuzhiyun }
782*4882a593Smuzhiyun
i810_reset_cursor_image(struct i810fb_par * par)783*4882a593Smuzhiyun static void i810_reset_cursor_image(struct i810fb_par *par)
784*4882a593Smuzhiyun {
785*4882a593Smuzhiyun u8 __iomem *addr = par->cursor_heap.virtual;
786*4882a593Smuzhiyun int i, j;
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun for (i = 64; i--; ) {
789*4882a593Smuzhiyun for (j = 0; j < 8; j++) {
790*4882a593Smuzhiyun i810_writeb(j, addr, 0xff);
791*4882a593Smuzhiyun i810_writeb(j+8, addr, 0x00);
792*4882a593Smuzhiyun }
793*4882a593Smuzhiyun addr +=16;
794*4882a593Smuzhiyun }
795*4882a593Smuzhiyun }
796*4882a593Smuzhiyun
i810_load_cursor_image(int width,int height,u8 * data,struct i810fb_par * par)797*4882a593Smuzhiyun static void i810_load_cursor_image(int width, int height, u8 *data,
798*4882a593Smuzhiyun struct i810fb_par *par)
799*4882a593Smuzhiyun {
800*4882a593Smuzhiyun u8 __iomem *addr = par->cursor_heap.virtual;
801*4882a593Smuzhiyun int i, j, w = width/8;
802*4882a593Smuzhiyun int mod = width % 8, t_mask, d_mask;
803*4882a593Smuzhiyun
804*4882a593Smuzhiyun t_mask = 0xff >> mod;
805*4882a593Smuzhiyun d_mask = ~(0xff >> mod);
806*4882a593Smuzhiyun for (i = height; i--; ) {
807*4882a593Smuzhiyun for (j = 0; j < w; j++) {
808*4882a593Smuzhiyun i810_writeb(j+0, addr, 0x00);
809*4882a593Smuzhiyun i810_writeb(j+8, addr, *data++);
810*4882a593Smuzhiyun }
811*4882a593Smuzhiyun if (mod) {
812*4882a593Smuzhiyun i810_writeb(j+0, addr, t_mask);
813*4882a593Smuzhiyun i810_writeb(j+8, addr, *data++ & d_mask);
814*4882a593Smuzhiyun }
815*4882a593Smuzhiyun addr += 16;
816*4882a593Smuzhiyun }
817*4882a593Smuzhiyun }
818*4882a593Smuzhiyun
i810_load_cursor_colors(int fg,int bg,struct fb_info * info)819*4882a593Smuzhiyun static void i810_load_cursor_colors(int fg, int bg, struct fb_info *info)
820*4882a593Smuzhiyun {
821*4882a593Smuzhiyun struct i810fb_par *par = info->par;
822*4882a593Smuzhiyun u8 __iomem *mmio = par->mmio_start_virtual;
823*4882a593Smuzhiyun u8 red, green, blue, trans, temp;
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun i810fb_getcolreg(bg, &red, &green, &blue, &trans, info);
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun temp = i810_readb(PIXCONF1, mmio);
828*4882a593Smuzhiyun i810_writeb(PIXCONF1, mmio, temp | EXTENDED_PALETTE);
829*4882a593Smuzhiyun
830*4882a593Smuzhiyun i810_write_dac(4, red, green, blue, mmio);
831*4882a593Smuzhiyun
832*4882a593Smuzhiyun i810_writeb(PIXCONF1, mmio, temp);
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun i810fb_getcolreg(fg, &red, &green, &blue, &trans, info);
835*4882a593Smuzhiyun temp = i810_readb(PIXCONF1, mmio);
836*4882a593Smuzhiyun i810_writeb(PIXCONF1, mmio, temp | EXTENDED_PALETTE);
837*4882a593Smuzhiyun
838*4882a593Smuzhiyun i810_write_dac(5, red, green, blue, mmio);
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun i810_writeb(PIXCONF1, mmio, temp);
841*4882a593Smuzhiyun }
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun /**
844*4882a593Smuzhiyun * i810_init_cursor - initializes the cursor
845*4882a593Smuzhiyun * @par: pointer to i810fb_par structure
846*4882a593Smuzhiyun *
847*4882a593Smuzhiyun * DESCRIPTION:
848*4882a593Smuzhiyun * Initializes the cursor registers
849*4882a593Smuzhiyun */
i810_init_cursor(struct i810fb_par * par)850*4882a593Smuzhiyun static void i810_init_cursor(struct i810fb_par *par)
851*4882a593Smuzhiyun {
852*4882a593Smuzhiyun u8 __iomem *mmio = par->mmio_start_virtual;
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun i810_enable_cursor(mmio, OFF);
855*4882a593Smuzhiyun i810_writel(CURBASE, mmio, par->cursor_heap.physical);
856*4882a593Smuzhiyun i810_writew(CURCNTR, mmio, COORD_ACTIVE | CURSOR_MODE_64_XOR);
857*4882a593Smuzhiyun }
858*4882a593Smuzhiyun
859*4882a593Smuzhiyun /*********************************************************************
860*4882a593Smuzhiyun * Framebuffer hook helpers *
861*4882a593Smuzhiyun *********************************************************************/
862*4882a593Smuzhiyun /**
863*4882a593Smuzhiyun * i810_round_off - Round off values to capability of hardware
864*4882a593Smuzhiyun * @var: pointer to fb_var_screeninfo structure
865*4882a593Smuzhiyun *
866*4882a593Smuzhiyun * DESCRIPTION:
867*4882a593Smuzhiyun * @var contains user-defined information for the mode to be set.
868*4882a593Smuzhiyun * This will try modify those values to ones nearest the
869*4882a593Smuzhiyun * capability of the hardware
870*4882a593Smuzhiyun */
i810_round_off(struct fb_var_screeninfo * var)871*4882a593Smuzhiyun static void i810_round_off(struct fb_var_screeninfo *var)
872*4882a593Smuzhiyun {
873*4882a593Smuzhiyun u32 xres, yres, vxres, vyres;
874*4882a593Smuzhiyun
875*4882a593Smuzhiyun /*
876*4882a593Smuzhiyun * Presently supports only these configurations
877*4882a593Smuzhiyun */
878*4882a593Smuzhiyun
879*4882a593Smuzhiyun xres = var->xres;
880*4882a593Smuzhiyun yres = var->yres;
881*4882a593Smuzhiyun vxres = var->xres_virtual;
882*4882a593Smuzhiyun vyres = var->yres_virtual;
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun var->bits_per_pixel += 7;
885*4882a593Smuzhiyun var->bits_per_pixel &= ~7;
886*4882a593Smuzhiyun
887*4882a593Smuzhiyun if (var->bits_per_pixel < 8)
888*4882a593Smuzhiyun var->bits_per_pixel = 8;
889*4882a593Smuzhiyun if (var->bits_per_pixel > 32)
890*4882a593Smuzhiyun var->bits_per_pixel = 32;
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun round_off_xres(&xres);
893*4882a593Smuzhiyun if (xres < 40)
894*4882a593Smuzhiyun xres = 40;
895*4882a593Smuzhiyun if (xres > 2048)
896*4882a593Smuzhiyun xres = 2048;
897*4882a593Smuzhiyun xres = (xres + 7) & ~7;
898*4882a593Smuzhiyun
899*4882a593Smuzhiyun if (vxres < xres)
900*4882a593Smuzhiyun vxres = xres;
901*4882a593Smuzhiyun
902*4882a593Smuzhiyun round_off_yres(&xres, &yres);
903*4882a593Smuzhiyun if (yres < 1)
904*4882a593Smuzhiyun yres = 1;
905*4882a593Smuzhiyun if (yres >= 2048)
906*4882a593Smuzhiyun yres = 2048;
907*4882a593Smuzhiyun
908*4882a593Smuzhiyun if (vyres < yres)
909*4882a593Smuzhiyun vyres = yres;
910*4882a593Smuzhiyun
911*4882a593Smuzhiyun if (var->bits_per_pixel == 32)
912*4882a593Smuzhiyun var->accel_flags = 0;
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun /* round of horizontal timings to nearest 8 pixels */
915*4882a593Smuzhiyun var->left_margin = (var->left_margin + 4) & ~7;
916*4882a593Smuzhiyun var->right_margin = (var->right_margin + 4) & ~7;
917*4882a593Smuzhiyun var->hsync_len = (var->hsync_len + 4) & ~7;
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun if (var->vmode & FB_VMODE_INTERLACED) {
920*4882a593Smuzhiyun if (!((yres + var->upper_margin + var->vsync_len +
921*4882a593Smuzhiyun var->lower_margin) & 1))
922*4882a593Smuzhiyun var->upper_margin++;
923*4882a593Smuzhiyun }
924*4882a593Smuzhiyun
925*4882a593Smuzhiyun var->xres = xres;
926*4882a593Smuzhiyun var->yres = yres;
927*4882a593Smuzhiyun var->xres_virtual = vxres;
928*4882a593Smuzhiyun var->yres_virtual = vyres;
929*4882a593Smuzhiyun }
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun /**
932*4882a593Smuzhiyun * set_color_bitfields - sets rgba fields
933*4882a593Smuzhiyun * @var: pointer to fb_var_screeninfo
934*4882a593Smuzhiyun *
935*4882a593Smuzhiyun * DESCRIPTION:
936*4882a593Smuzhiyun * The length, offset and ordering for each color field
937*4882a593Smuzhiyun * (red, green, blue) will be set as specified
938*4882a593Smuzhiyun * by the hardware
939*4882a593Smuzhiyun */
set_color_bitfields(struct fb_var_screeninfo * var)940*4882a593Smuzhiyun static void set_color_bitfields(struct fb_var_screeninfo *var)
941*4882a593Smuzhiyun {
942*4882a593Smuzhiyun switch (var->bits_per_pixel) {
943*4882a593Smuzhiyun case 8:
944*4882a593Smuzhiyun var->red.offset = 0;
945*4882a593Smuzhiyun var->red.length = 8;
946*4882a593Smuzhiyun var->green.offset = 0;
947*4882a593Smuzhiyun var->green.length = 8;
948*4882a593Smuzhiyun var->blue.offset = 0;
949*4882a593Smuzhiyun var->blue.length = 8;
950*4882a593Smuzhiyun var->transp.offset = 0;
951*4882a593Smuzhiyun var->transp.length = 0;
952*4882a593Smuzhiyun break;
953*4882a593Smuzhiyun case 16:
954*4882a593Smuzhiyun var->green.length = (var->green.length == 5) ? 5 : 6;
955*4882a593Smuzhiyun var->red.length = 5;
956*4882a593Smuzhiyun var->blue.length = 5;
957*4882a593Smuzhiyun var->transp.length = 6 - var->green.length;
958*4882a593Smuzhiyun var->blue.offset = 0;
959*4882a593Smuzhiyun var->green.offset = 5;
960*4882a593Smuzhiyun var->red.offset = 5 + var->green.length;
961*4882a593Smuzhiyun var->transp.offset = (5 + var->red.offset) & 15;
962*4882a593Smuzhiyun break;
963*4882a593Smuzhiyun case 24: /* RGB 888 */
964*4882a593Smuzhiyun case 32: /* RGBA 8888 */
965*4882a593Smuzhiyun var->red.offset = 16;
966*4882a593Smuzhiyun var->red.length = 8;
967*4882a593Smuzhiyun var->green.offset = 8;
968*4882a593Smuzhiyun var->green.length = 8;
969*4882a593Smuzhiyun var->blue.offset = 0;
970*4882a593Smuzhiyun var->blue.length = 8;
971*4882a593Smuzhiyun var->transp.length = var->bits_per_pixel - 24;
972*4882a593Smuzhiyun var->transp.offset = (var->transp.length) ? 24 : 0;
973*4882a593Smuzhiyun break;
974*4882a593Smuzhiyun }
975*4882a593Smuzhiyun var->red.msb_right = 0;
976*4882a593Smuzhiyun var->green.msb_right = 0;
977*4882a593Smuzhiyun var->blue.msb_right = 0;
978*4882a593Smuzhiyun var->transp.msb_right = 0;
979*4882a593Smuzhiyun }
980*4882a593Smuzhiyun
981*4882a593Smuzhiyun /**
982*4882a593Smuzhiyun * i810_check_params - check if contents in var are valid
983*4882a593Smuzhiyun * @var: pointer to fb_var_screeninfo
984*4882a593Smuzhiyun * @info: pointer to fb_info
985*4882a593Smuzhiyun *
986*4882a593Smuzhiyun * DESCRIPTION:
987*4882a593Smuzhiyun * This will check if the framebuffer size is sufficient
988*4882a593Smuzhiyun * for the current mode and if the user's monitor has the
989*4882a593Smuzhiyun * required specifications to display the current mode.
990*4882a593Smuzhiyun */
i810_check_params(struct fb_var_screeninfo * var,struct fb_info * info)991*4882a593Smuzhiyun static int i810_check_params(struct fb_var_screeninfo *var,
992*4882a593Smuzhiyun struct fb_info *info)
993*4882a593Smuzhiyun {
994*4882a593Smuzhiyun struct i810fb_par *par = info->par;
995*4882a593Smuzhiyun int line_length, vidmem, mode_valid = 0, retval = 0;
996*4882a593Smuzhiyun u32 vyres = var->yres_virtual, vxres = var->xres_virtual;
997*4882a593Smuzhiyun
998*4882a593Smuzhiyun /*
999*4882a593Smuzhiyun * Memory limit
1000*4882a593Smuzhiyun */
1001*4882a593Smuzhiyun line_length = get_line_length(par, vxres, var->bits_per_pixel);
1002*4882a593Smuzhiyun vidmem = line_length*vyres;
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun if (vidmem > par->fb.size) {
1005*4882a593Smuzhiyun vyres = par->fb.size/line_length;
1006*4882a593Smuzhiyun if (vyres < var->yres) {
1007*4882a593Smuzhiyun vyres = info->var.yres;
1008*4882a593Smuzhiyun vxres = par->fb.size/vyres;
1009*4882a593Smuzhiyun vxres /= var->bits_per_pixel >> 3;
1010*4882a593Smuzhiyun line_length = get_line_length(par, vxres,
1011*4882a593Smuzhiyun var->bits_per_pixel);
1012*4882a593Smuzhiyun vidmem = line_length * info->var.yres;
1013*4882a593Smuzhiyun if (vxres < var->xres) {
1014*4882a593Smuzhiyun printk("i810fb: required video memory, "
1015*4882a593Smuzhiyun "%d bytes, for %dx%d-%d (virtual) "
1016*4882a593Smuzhiyun "is out of range\n",
1017*4882a593Smuzhiyun vidmem, vxres, vyres,
1018*4882a593Smuzhiyun var->bits_per_pixel);
1019*4882a593Smuzhiyun return -ENOMEM;
1020*4882a593Smuzhiyun }
1021*4882a593Smuzhiyun }
1022*4882a593Smuzhiyun }
1023*4882a593Smuzhiyun
1024*4882a593Smuzhiyun var->xres_virtual = vxres;
1025*4882a593Smuzhiyun var->yres_virtual = vyres;
1026*4882a593Smuzhiyun
1027*4882a593Smuzhiyun /*
1028*4882a593Smuzhiyun * Monitor limit
1029*4882a593Smuzhiyun */
1030*4882a593Smuzhiyun switch (var->bits_per_pixel) {
1031*4882a593Smuzhiyun case 8:
1032*4882a593Smuzhiyun info->monspecs.dclkmax = 234000000;
1033*4882a593Smuzhiyun break;
1034*4882a593Smuzhiyun case 16:
1035*4882a593Smuzhiyun info->monspecs.dclkmax = 229000000;
1036*4882a593Smuzhiyun break;
1037*4882a593Smuzhiyun case 24:
1038*4882a593Smuzhiyun case 32:
1039*4882a593Smuzhiyun info->monspecs.dclkmax = 204000000;
1040*4882a593Smuzhiyun break;
1041*4882a593Smuzhiyun }
1042*4882a593Smuzhiyun
1043*4882a593Smuzhiyun info->monspecs.dclkmin = 15000000;
1044*4882a593Smuzhiyun
1045*4882a593Smuzhiyun if (!fb_validate_mode(var, info))
1046*4882a593Smuzhiyun mode_valid = 1;
1047*4882a593Smuzhiyun
1048*4882a593Smuzhiyun #ifdef CONFIG_FB_I810_I2C
1049*4882a593Smuzhiyun if (!mode_valid && info->monspecs.gtf &&
1050*4882a593Smuzhiyun !fb_get_mode(FB_MAXTIMINGS, 0, var, info))
1051*4882a593Smuzhiyun mode_valid = 1;
1052*4882a593Smuzhiyun
1053*4882a593Smuzhiyun if (!mode_valid && info->monspecs.modedb_len) {
1054*4882a593Smuzhiyun const struct fb_videomode *mode;
1055*4882a593Smuzhiyun
1056*4882a593Smuzhiyun mode = fb_find_best_mode(var, &info->modelist);
1057*4882a593Smuzhiyun if (mode) {
1058*4882a593Smuzhiyun fb_videomode_to_var(var, mode);
1059*4882a593Smuzhiyun mode_valid = 1;
1060*4882a593Smuzhiyun }
1061*4882a593Smuzhiyun }
1062*4882a593Smuzhiyun #endif
1063*4882a593Smuzhiyun if (!mode_valid && info->monspecs.modedb_len == 0) {
1064*4882a593Smuzhiyun if (fb_get_mode(FB_MAXTIMINGS, 0, var, info)) {
1065*4882a593Smuzhiyun int default_sync = (info->monspecs.hfmin-HFMIN)
1066*4882a593Smuzhiyun |(info->monspecs.hfmax-HFMAX)
1067*4882a593Smuzhiyun |(info->monspecs.vfmin-VFMIN)
1068*4882a593Smuzhiyun |(info->monspecs.vfmax-VFMAX);
1069*4882a593Smuzhiyun printk("i810fb: invalid video mode%s\n",
1070*4882a593Smuzhiyun default_sync ? "" : ". Specifying "
1071*4882a593Smuzhiyun "vsyncN/hsyncN parameters may help");
1072*4882a593Smuzhiyun retval = -EINVAL;
1073*4882a593Smuzhiyun }
1074*4882a593Smuzhiyun }
1075*4882a593Smuzhiyun
1076*4882a593Smuzhiyun return retval;
1077*4882a593Smuzhiyun }
1078*4882a593Smuzhiyun
1079*4882a593Smuzhiyun /**
1080*4882a593Smuzhiyun * encode_fix - fill up fb_fix_screeninfo structure
1081*4882a593Smuzhiyun * @fix: pointer to fb_fix_screeninfo
1082*4882a593Smuzhiyun * @info: pointer to fb_info
1083*4882a593Smuzhiyun *
1084*4882a593Smuzhiyun * DESCRIPTION:
1085*4882a593Smuzhiyun * This will set up parameters that are unmodifiable by the user.
1086*4882a593Smuzhiyun */
encode_fix(struct fb_fix_screeninfo * fix,struct fb_info * info)1087*4882a593Smuzhiyun static int encode_fix(struct fb_fix_screeninfo *fix, struct fb_info *info)
1088*4882a593Smuzhiyun {
1089*4882a593Smuzhiyun struct i810fb_par *par = info->par;
1090*4882a593Smuzhiyun
1091*4882a593Smuzhiyun memset(fix, 0, sizeof(struct fb_fix_screeninfo));
1092*4882a593Smuzhiyun
1093*4882a593Smuzhiyun strcpy(fix->id, "I810");
1094*4882a593Smuzhiyun mutex_lock(&info->mm_lock);
1095*4882a593Smuzhiyun fix->smem_start = par->fb.physical;
1096*4882a593Smuzhiyun fix->smem_len = par->fb.size;
1097*4882a593Smuzhiyun mutex_unlock(&info->mm_lock);
1098*4882a593Smuzhiyun fix->type = FB_TYPE_PACKED_PIXELS;
1099*4882a593Smuzhiyun fix->type_aux = 0;
1100*4882a593Smuzhiyun fix->xpanstep = 8;
1101*4882a593Smuzhiyun fix->ypanstep = 1;
1102*4882a593Smuzhiyun
1103*4882a593Smuzhiyun switch (info->var.bits_per_pixel) {
1104*4882a593Smuzhiyun case 8:
1105*4882a593Smuzhiyun fix->visual = FB_VISUAL_PSEUDOCOLOR;
1106*4882a593Smuzhiyun break;
1107*4882a593Smuzhiyun case 16:
1108*4882a593Smuzhiyun case 24:
1109*4882a593Smuzhiyun case 32:
1110*4882a593Smuzhiyun if (info->var.nonstd)
1111*4882a593Smuzhiyun fix->visual = FB_VISUAL_DIRECTCOLOR;
1112*4882a593Smuzhiyun else
1113*4882a593Smuzhiyun fix->visual = FB_VISUAL_TRUECOLOR;
1114*4882a593Smuzhiyun break;
1115*4882a593Smuzhiyun default:
1116*4882a593Smuzhiyun return -EINVAL;
1117*4882a593Smuzhiyun }
1118*4882a593Smuzhiyun fix->ywrapstep = 0;
1119*4882a593Smuzhiyun fix->line_length = par->pitch;
1120*4882a593Smuzhiyun fix->mmio_start = par->mmio_start_phys;
1121*4882a593Smuzhiyun fix->mmio_len = MMIO_SIZE;
1122*4882a593Smuzhiyun fix->accel = FB_ACCEL_I810;
1123*4882a593Smuzhiyun
1124*4882a593Smuzhiyun return 0;
1125*4882a593Smuzhiyun }
1126*4882a593Smuzhiyun
1127*4882a593Smuzhiyun /**
1128*4882a593Smuzhiyun * decode_var - modify par according to contents of var
1129*4882a593Smuzhiyun * @var: pointer to fb_var_screeninfo
1130*4882a593Smuzhiyun * @par: pointer to i810fb_par
1131*4882a593Smuzhiyun *
1132*4882a593Smuzhiyun * DESCRIPTION:
1133*4882a593Smuzhiyun * Based on the contents of @var, @par will be dynamically filled up.
1134*4882a593Smuzhiyun * @par contains all information necessary to modify the hardware.
1135*4882a593Smuzhiyun */
decode_var(const struct fb_var_screeninfo * var,struct i810fb_par * par)1136*4882a593Smuzhiyun static void decode_var(const struct fb_var_screeninfo *var,
1137*4882a593Smuzhiyun struct i810fb_par *par)
1138*4882a593Smuzhiyun {
1139*4882a593Smuzhiyun u32 xres, yres, vxres, vyres;
1140*4882a593Smuzhiyun
1141*4882a593Smuzhiyun xres = var->xres;
1142*4882a593Smuzhiyun yres = var->yres;
1143*4882a593Smuzhiyun vxres = var->xres_virtual;
1144*4882a593Smuzhiyun vyres = var->yres_virtual;
1145*4882a593Smuzhiyun
1146*4882a593Smuzhiyun switch (var->bits_per_pixel) {
1147*4882a593Smuzhiyun case 8:
1148*4882a593Smuzhiyun par->pixconf = PIXCONF8;
1149*4882a593Smuzhiyun par->bltcntl = 0;
1150*4882a593Smuzhiyun par->depth = 1;
1151*4882a593Smuzhiyun par->blit_bpp = BPP8;
1152*4882a593Smuzhiyun break;
1153*4882a593Smuzhiyun case 16:
1154*4882a593Smuzhiyun if (var->green.length == 5)
1155*4882a593Smuzhiyun par->pixconf = PIXCONF15;
1156*4882a593Smuzhiyun else
1157*4882a593Smuzhiyun par->pixconf = PIXCONF16;
1158*4882a593Smuzhiyun par->bltcntl = 16;
1159*4882a593Smuzhiyun par->depth = 2;
1160*4882a593Smuzhiyun par->blit_bpp = BPP16;
1161*4882a593Smuzhiyun break;
1162*4882a593Smuzhiyun case 24:
1163*4882a593Smuzhiyun par->pixconf = PIXCONF24;
1164*4882a593Smuzhiyun par->bltcntl = 32;
1165*4882a593Smuzhiyun par->depth = 3;
1166*4882a593Smuzhiyun par->blit_bpp = BPP24;
1167*4882a593Smuzhiyun break;
1168*4882a593Smuzhiyun case 32:
1169*4882a593Smuzhiyun par->pixconf = PIXCONF32;
1170*4882a593Smuzhiyun par->bltcntl = 0;
1171*4882a593Smuzhiyun par->depth = 4;
1172*4882a593Smuzhiyun par->blit_bpp = 3 << 24;
1173*4882a593Smuzhiyun break;
1174*4882a593Smuzhiyun }
1175*4882a593Smuzhiyun if (var->nonstd && var->bits_per_pixel != 8)
1176*4882a593Smuzhiyun par->pixconf |= 1 << 27;
1177*4882a593Smuzhiyun
1178*4882a593Smuzhiyun i810_calc_dclk(var->pixclock, &par->regs.M,
1179*4882a593Smuzhiyun &par->regs.N, &par->regs.P);
1180*4882a593Smuzhiyun i810fb_encode_registers(var, par, xres, yres);
1181*4882a593Smuzhiyun
1182*4882a593Smuzhiyun par->watermark = i810_get_watermark(var, par);
1183*4882a593Smuzhiyun par->pitch = get_line_length(par, vxres, var->bits_per_pixel);
1184*4882a593Smuzhiyun }
1185*4882a593Smuzhiyun
1186*4882a593Smuzhiyun /**
1187*4882a593Smuzhiyun * i810fb_getcolreg - gets red, green and blue values of the hardware DAC
1188*4882a593Smuzhiyun * @regno: DAC index
1189*4882a593Smuzhiyun * @red: red
1190*4882a593Smuzhiyun * @green: green
1191*4882a593Smuzhiyun * @blue: blue
1192*4882a593Smuzhiyun * @transp: transparency (alpha)
1193*4882a593Smuzhiyun * @info: pointer to fb_info
1194*4882a593Smuzhiyun *
1195*4882a593Smuzhiyun * DESCRIPTION:
1196*4882a593Smuzhiyun * Gets the red, green and blue values of the hardware DAC as pointed by @regno
1197*4882a593Smuzhiyun * and writes them to @red, @green and @blue respectively
1198*4882a593Smuzhiyun */
i810fb_getcolreg(u8 regno,u8 * red,u8 * green,u8 * blue,u8 * transp,struct fb_info * info)1199*4882a593Smuzhiyun static int i810fb_getcolreg(u8 regno, u8 *red, u8 *green, u8 *blue,
1200*4882a593Smuzhiyun u8 *transp, struct fb_info *info)
1201*4882a593Smuzhiyun {
1202*4882a593Smuzhiyun struct i810fb_par *par = info->par;
1203*4882a593Smuzhiyun u8 __iomem *mmio = par->mmio_start_virtual;
1204*4882a593Smuzhiyun u8 temp;
1205*4882a593Smuzhiyun
1206*4882a593Smuzhiyun if (info->fix.visual == FB_VISUAL_DIRECTCOLOR) {
1207*4882a593Smuzhiyun if ((info->var.green.length == 5 && regno > 31) ||
1208*4882a593Smuzhiyun (info->var.green.length == 6 && regno > 63))
1209*4882a593Smuzhiyun return 1;
1210*4882a593Smuzhiyun }
1211*4882a593Smuzhiyun
1212*4882a593Smuzhiyun temp = i810_readb(PIXCONF1, mmio);
1213*4882a593Smuzhiyun i810_writeb(PIXCONF1, mmio, temp & ~EXTENDED_PALETTE);
1214*4882a593Smuzhiyun
1215*4882a593Smuzhiyun if (info->fix.visual == FB_VISUAL_DIRECTCOLOR &&
1216*4882a593Smuzhiyun info->var.green.length == 5)
1217*4882a593Smuzhiyun i810_read_dac(regno * 8, red, green, blue, mmio);
1218*4882a593Smuzhiyun
1219*4882a593Smuzhiyun else if (info->fix.visual == FB_VISUAL_DIRECTCOLOR &&
1220*4882a593Smuzhiyun info->var.green.length == 6) {
1221*4882a593Smuzhiyun u8 tmp;
1222*4882a593Smuzhiyun
1223*4882a593Smuzhiyun i810_read_dac(regno * 8, red, &tmp, blue, mmio);
1224*4882a593Smuzhiyun i810_read_dac(regno * 4, &tmp, green, &tmp, mmio);
1225*4882a593Smuzhiyun }
1226*4882a593Smuzhiyun else
1227*4882a593Smuzhiyun i810_read_dac(regno, red, green, blue, mmio);
1228*4882a593Smuzhiyun
1229*4882a593Smuzhiyun *transp = 0;
1230*4882a593Smuzhiyun i810_writeb(PIXCONF1, mmio, temp);
1231*4882a593Smuzhiyun
1232*4882a593Smuzhiyun return 0;
1233*4882a593Smuzhiyun }
1234*4882a593Smuzhiyun
1235*4882a593Smuzhiyun /******************************************************************
1236*4882a593Smuzhiyun * Framebuffer device-specific hooks *
1237*4882a593Smuzhiyun ******************************************************************/
1238*4882a593Smuzhiyun
i810fb_open(struct fb_info * info,int user)1239*4882a593Smuzhiyun static int i810fb_open(struct fb_info *info, int user)
1240*4882a593Smuzhiyun {
1241*4882a593Smuzhiyun struct i810fb_par *par = info->par;
1242*4882a593Smuzhiyun
1243*4882a593Smuzhiyun mutex_lock(&par->open_lock);
1244*4882a593Smuzhiyun if (par->use_count == 0) {
1245*4882a593Smuzhiyun memset(&par->state, 0, sizeof(struct vgastate));
1246*4882a593Smuzhiyun par->state.flags = VGA_SAVE_CMAP;
1247*4882a593Smuzhiyun par->state.vgabase = par->mmio_start_virtual;
1248*4882a593Smuzhiyun save_vga(&par->state);
1249*4882a593Smuzhiyun
1250*4882a593Smuzhiyun i810_save_vga_state(par);
1251*4882a593Smuzhiyun }
1252*4882a593Smuzhiyun
1253*4882a593Smuzhiyun par->use_count++;
1254*4882a593Smuzhiyun mutex_unlock(&par->open_lock);
1255*4882a593Smuzhiyun
1256*4882a593Smuzhiyun return 0;
1257*4882a593Smuzhiyun }
1258*4882a593Smuzhiyun
i810fb_release(struct fb_info * info,int user)1259*4882a593Smuzhiyun static int i810fb_release(struct fb_info *info, int user)
1260*4882a593Smuzhiyun {
1261*4882a593Smuzhiyun struct i810fb_par *par = info->par;
1262*4882a593Smuzhiyun
1263*4882a593Smuzhiyun mutex_lock(&par->open_lock);
1264*4882a593Smuzhiyun if (par->use_count == 0) {
1265*4882a593Smuzhiyun mutex_unlock(&par->open_lock);
1266*4882a593Smuzhiyun return -EINVAL;
1267*4882a593Smuzhiyun }
1268*4882a593Smuzhiyun
1269*4882a593Smuzhiyun if (par->use_count == 1) {
1270*4882a593Smuzhiyun i810_restore_vga_state(par);
1271*4882a593Smuzhiyun restore_vga(&par->state);
1272*4882a593Smuzhiyun }
1273*4882a593Smuzhiyun
1274*4882a593Smuzhiyun par->use_count--;
1275*4882a593Smuzhiyun mutex_unlock(&par->open_lock);
1276*4882a593Smuzhiyun
1277*4882a593Smuzhiyun return 0;
1278*4882a593Smuzhiyun }
1279*4882a593Smuzhiyun
1280*4882a593Smuzhiyun
i810fb_setcolreg(unsigned regno,unsigned red,unsigned green,unsigned blue,unsigned transp,struct fb_info * info)1281*4882a593Smuzhiyun static int i810fb_setcolreg(unsigned regno, unsigned red, unsigned green,
1282*4882a593Smuzhiyun unsigned blue, unsigned transp,
1283*4882a593Smuzhiyun struct fb_info *info)
1284*4882a593Smuzhiyun {
1285*4882a593Smuzhiyun struct i810fb_par *par = info->par;
1286*4882a593Smuzhiyun u8 __iomem *mmio = par->mmio_start_virtual;
1287*4882a593Smuzhiyun u8 temp;
1288*4882a593Smuzhiyun int i;
1289*4882a593Smuzhiyun
1290*4882a593Smuzhiyun if (regno > 255) return 1;
1291*4882a593Smuzhiyun
1292*4882a593Smuzhiyun if (info->fix.visual == FB_VISUAL_DIRECTCOLOR) {
1293*4882a593Smuzhiyun if ((info->var.green.length == 5 && regno > 31) ||
1294*4882a593Smuzhiyun (info->var.green.length == 6 && regno > 63))
1295*4882a593Smuzhiyun return 1;
1296*4882a593Smuzhiyun }
1297*4882a593Smuzhiyun
1298*4882a593Smuzhiyun if (info->var.grayscale)
1299*4882a593Smuzhiyun red = green = blue = (19595 * red + 38470 * green +
1300*4882a593Smuzhiyun 7471 * blue) >> 16;
1301*4882a593Smuzhiyun
1302*4882a593Smuzhiyun temp = i810_readb(PIXCONF1, mmio);
1303*4882a593Smuzhiyun i810_writeb(PIXCONF1, mmio, temp & ~EXTENDED_PALETTE);
1304*4882a593Smuzhiyun
1305*4882a593Smuzhiyun if (info->fix.visual == FB_VISUAL_DIRECTCOLOR &&
1306*4882a593Smuzhiyun info->var.green.length == 5) {
1307*4882a593Smuzhiyun for (i = 0; i < 8; i++)
1308*4882a593Smuzhiyun i810_write_dac((u8) (regno * 8) + i, (u8) red,
1309*4882a593Smuzhiyun (u8) green, (u8) blue, mmio);
1310*4882a593Smuzhiyun } else if (info->fix.visual == FB_VISUAL_DIRECTCOLOR &&
1311*4882a593Smuzhiyun info->var.green.length == 6) {
1312*4882a593Smuzhiyun u8 r, g, b;
1313*4882a593Smuzhiyun
1314*4882a593Smuzhiyun if (regno < 32) {
1315*4882a593Smuzhiyun for (i = 0; i < 8; i++)
1316*4882a593Smuzhiyun i810_write_dac((u8) (regno * 8) + i,
1317*4882a593Smuzhiyun (u8) red, (u8) green,
1318*4882a593Smuzhiyun (u8) blue, mmio);
1319*4882a593Smuzhiyun }
1320*4882a593Smuzhiyun i810_read_dac((u8) (regno*4), &r, &g, &b, mmio);
1321*4882a593Smuzhiyun for (i = 0; i < 4; i++)
1322*4882a593Smuzhiyun i810_write_dac((u8) (regno*4) + i, r, (u8) green,
1323*4882a593Smuzhiyun b, mmio);
1324*4882a593Smuzhiyun } else if (info->fix.visual == FB_VISUAL_PSEUDOCOLOR) {
1325*4882a593Smuzhiyun i810_write_dac((u8) regno, (u8) red, (u8) green,
1326*4882a593Smuzhiyun (u8) blue, mmio);
1327*4882a593Smuzhiyun }
1328*4882a593Smuzhiyun
1329*4882a593Smuzhiyun i810_writeb(PIXCONF1, mmio, temp);
1330*4882a593Smuzhiyun
1331*4882a593Smuzhiyun if (regno < 16) {
1332*4882a593Smuzhiyun switch (info->var.bits_per_pixel) {
1333*4882a593Smuzhiyun case 16:
1334*4882a593Smuzhiyun if (info->fix.visual == FB_VISUAL_DIRECTCOLOR) {
1335*4882a593Smuzhiyun if (info->var.green.length == 5)
1336*4882a593Smuzhiyun ((u32 *)info->pseudo_palette)[regno] =
1337*4882a593Smuzhiyun (regno << 10) | (regno << 5) |
1338*4882a593Smuzhiyun regno;
1339*4882a593Smuzhiyun else
1340*4882a593Smuzhiyun ((u32 *)info->pseudo_palette)[regno] =
1341*4882a593Smuzhiyun (regno << 11) | (regno << 5) |
1342*4882a593Smuzhiyun regno;
1343*4882a593Smuzhiyun } else {
1344*4882a593Smuzhiyun if (info->var.green.length == 5) {
1345*4882a593Smuzhiyun /* RGB 555 */
1346*4882a593Smuzhiyun ((u32 *)info->pseudo_palette)[regno] =
1347*4882a593Smuzhiyun ((red & 0xf800) >> 1) |
1348*4882a593Smuzhiyun ((green & 0xf800) >> 6) |
1349*4882a593Smuzhiyun ((blue & 0xf800) >> 11);
1350*4882a593Smuzhiyun } else {
1351*4882a593Smuzhiyun /* RGB 565 */
1352*4882a593Smuzhiyun ((u32 *)info->pseudo_palette)[regno] =
1353*4882a593Smuzhiyun (red & 0xf800) |
1354*4882a593Smuzhiyun ((green & 0xf800) >> 5) |
1355*4882a593Smuzhiyun ((blue & 0xf800) >> 11);
1356*4882a593Smuzhiyun }
1357*4882a593Smuzhiyun }
1358*4882a593Smuzhiyun break;
1359*4882a593Smuzhiyun case 24: /* RGB 888 */
1360*4882a593Smuzhiyun case 32: /* RGBA 8888 */
1361*4882a593Smuzhiyun if (info->fix.visual == FB_VISUAL_DIRECTCOLOR)
1362*4882a593Smuzhiyun ((u32 *)info->pseudo_palette)[regno] =
1363*4882a593Smuzhiyun (regno << 16) | (regno << 8) |
1364*4882a593Smuzhiyun regno;
1365*4882a593Smuzhiyun else
1366*4882a593Smuzhiyun ((u32 *)info->pseudo_palette)[regno] =
1367*4882a593Smuzhiyun ((red & 0xff00) << 8) |
1368*4882a593Smuzhiyun (green & 0xff00) |
1369*4882a593Smuzhiyun ((blue & 0xff00) >> 8);
1370*4882a593Smuzhiyun break;
1371*4882a593Smuzhiyun }
1372*4882a593Smuzhiyun }
1373*4882a593Smuzhiyun return 0;
1374*4882a593Smuzhiyun }
1375*4882a593Smuzhiyun
i810fb_pan_display(struct fb_var_screeninfo * var,struct fb_info * info)1376*4882a593Smuzhiyun static int i810fb_pan_display(struct fb_var_screeninfo *var,
1377*4882a593Smuzhiyun struct fb_info *info)
1378*4882a593Smuzhiyun {
1379*4882a593Smuzhiyun struct i810fb_par *par = info->par;
1380*4882a593Smuzhiyun u32 total;
1381*4882a593Smuzhiyun
1382*4882a593Smuzhiyun total = var->xoffset * par->depth +
1383*4882a593Smuzhiyun var->yoffset * info->fix.line_length;
1384*4882a593Smuzhiyun i810fb_load_front(total, info);
1385*4882a593Smuzhiyun
1386*4882a593Smuzhiyun return 0;
1387*4882a593Smuzhiyun }
1388*4882a593Smuzhiyun
i810fb_blank(int blank_mode,struct fb_info * info)1389*4882a593Smuzhiyun static int i810fb_blank (int blank_mode, struct fb_info *info)
1390*4882a593Smuzhiyun {
1391*4882a593Smuzhiyun struct i810fb_par *par = info->par;
1392*4882a593Smuzhiyun u8 __iomem *mmio = par->mmio_start_virtual;
1393*4882a593Smuzhiyun int mode = 0, pwr, scr_off = 0;
1394*4882a593Smuzhiyun
1395*4882a593Smuzhiyun pwr = i810_readl(PWR_CLKC, mmio);
1396*4882a593Smuzhiyun
1397*4882a593Smuzhiyun switch (blank_mode) {
1398*4882a593Smuzhiyun case FB_BLANK_UNBLANK:
1399*4882a593Smuzhiyun mode = POWERON;
1400*4882a593Smuzhiyun pwr |= 1;
1401*4882a593Smuzhiyun scr_off = ON;
1402*4882a593Smuzhiyun break;
1403*4882a593Smuzhiyun case FB_BLANK_NORMAL:
1404*4882a593Smuzhiyun mode = POWERON;
1405*4882a593Smuzhiyun pwr |= 1;
1406*4882a593Smuzhiyun scr_off = OFF;
1407*4882a593Smuzhiyun break;
1408*4882a593Smuzhiyun case FB_BLANK_VSYNC_SUSPEND:
1409*4882a593Smuzhiyun mode = STANDBY;
1410*4882a593Smuzhiyun pwr |= 1;
1411*4882a593Smuzhiyun scr_off = OFF;
1412*4882a593Smuzhiyun break;
1413*4882a593Smuzhiyun case FB_BLANK_HSYNC_SUSPEND:
1414*4882a593Smuzhiyun mode = SUSPEND;
1415*4882a593Smuzhiyun pwr |= 1;
1416*4882a593Smuzhiyun scr_off = OFF;
1417*4882a593Smuzhiyun break;
1418*4882a593Smuzhiyun case FB_BLANK_POWERDOWN:
1419*4882a593Smuzhiyun mode = POWERDOWN;
1420*4882a593Smuzhiyun pwr &= ~1;
1421*4882a593Smuzhiyun scr_off = OFF;
1422*4882a593Smuzhiyun break;
1423*4882a593Smuzhiyun default:
1424*4882a593Smuzhiyun return -EINVAL;
1425*4882a593Smuzhiyun }
1426*4882a593Smuzhiyun
1427*4882a593Smuzhiyun i810_screen_off(mmio, scr_off);
1428*4882a593Smuzhiyun i810_writel(HVSYNC, mmio, mode);
1429*4882a593Smuzhiyun i810_writel(PWR_CLKC, mmio, pwr);
1430*4882a593Smuzhiyun
1431*4882a593Smuzhiyun return 0;
1432*4882a593Smuzhiyun }
1433*4882a593Smuzhiyun
i810fb_set_par(struct fb_info * info)1434*4882a593Smuzhiyun static int i810fb_set_par(struct fb_info *info)
1435*4882a593Smuzhiyun {
1436*4882a593Smuzhiyun struct i810fb_par *par = info->par;
1437*4882a593Smuzhiyun
1438*4882a593Smuzhiyun decode_var(&info->var, par);
1439*4882a593Smuzhiyun i810_load_regs(par);
1440*4882a593Smuzhiyun i810_init_cursor(par);
1441*4882a593Smuzhiyun encode_fix(&info->fix, info);
1442*4882a593Smuzhiyun
1443*4882a593Smuzhiyun if (info->var.accel_flags && !(par->dev_flags & LOCKUP)) {
1444*4882a593Smuzhiyun info->flags = FBINFO_DEFAULT | FBINFO_HWACCEL_YPAN |
1445*4882a593Smuzhiyun FBINFO_HWACCEL_COPYAREA | FBINFO_HWACCEL_FILLRECT |
1446*4882a593Smuzhiyun FBINFO_HWACCEL_IMAGEBLIT;
1447*4882a593Smuzhiyun info->pixmap.scan_align = 2;
1448*4882a593Smuzhiyun } else {
1449*4882a593Smuzhiyun info->pixmap.scan_align = 1;
1450*4882a593Smuzhiyun info->flags = FBINFO_DEFAULT | FBINFO_HWACCEL_YPAN;
1451*4882a593Smuzhiyun }
1452*4882a593Smuzhiyun return 0;
1453*4882a593Smuzhiyun }
1454*4882a593Smuzhiyun
i810fb_check_var(struct fb_var_screeninfo * var,struct fb_info * info)1455*4882a593Smuzhiyun static int i810fb_check_var(struct fb_var_screeninfo *var,
1456*4882a593Smuzhiyun struct fb_info *info)
1457*4882a593Smuzhiyun {
1458*4882a593Smuzhiyun int err;
1459*4882a593Smuzhiyun
1460*4882a593Smuzhiyun if (IS_DVT) {
1461*4882a593Smuzhiyun var->vmode &= ~FB_VMODE_MASK;
1462*4882a593Smuzhiyun var->vmode |= FB_VMODE_NONINTERLACED;
1463*4882a593Smuzhiyun }
1464*4882a593Smuzhiyun if (var->vmode & FB_VMODE_DOUBLE) {
1465*4882a593Smuzhiyun var->vmode &= ~FB_VMODE_MASK;
1466*4882a593Smuzhiyun var->vmode |= FB_VMODE_NONINTERLACED;
1467*4882a593Smuzhiyun }
1468*4882a593Smuzhiyun
1469*4882a593Smuzhiyun i810_round_off(var);
1470*4882a593Smuzhiyun if ((err = i810_check_params(var, info)))
1471*4882a593Smuzhiyun return err;
1472*4882a593Smuzhiyun
1473*4882a593Smuzhiyun i810fb_fill_var_timings(var);
1474*4882a593Smuzhiyun set_color_bitfields(var);
1475*4882a593Smuzhiyun return 0;
1476*4882a593Smuzhiyun }
1477*4882a593Smuzhiyun
i810fb_cursor(struct fb_info * info,struct fb_cursor * cursor)1478*4882a593Smuzhiyun static int i810fb_cursor(struct fb_info *info, struct fb_cursor *cursor)
1479*4882a593Smuzhiyun {
1480*4882a593Smuzhiyun struct i810fb_par *par = info->par;
1481*4882a593Smuzhiyun u8 __iomem *mmio = par->mmio_start_virtual;
1482*4882a593Smuzhiyun
1483*4882a593Smuzhiyun if (par->dev_flags & LOCKUP)
1484*4882a593Smuzhiyun return -ENXIO;
1485*4882a593Smuzhiyun
1486*4882a593Smuzhiyun if (cursor->image.width > 64 || cursor->image.height > 64)
1487*4882a593Smuzhiyun return -ENXIO;
1488*4882a593Smuzhiyun
1489*4882a593Smuzhiyun if ((i810_readl(CURBASE, mmio) & 0xf) != par->cursor_heap.physical) {
1490*4882a593Smuzhiyun i810_init_cursor(par);
1491*4882a593Smuzhiyun cursor->set |= FB_CUR_SETALL;
1492*4882a593Smuzhiyun }
1493*4882a593Smuzhiyun
1494*4882a593Smuzhiyun i810_enable_cursor(mmio, OFF);
1495*4882a593Smuzhiyun
1496*4882a593Smuzhiyun if (cursor->set & FB_CUR_SETPOS) {
1497*4882a593Smuzhiyun u32 tmp;
1498*4882a593Smuzhiyun
1499*4882a593Smuzhiyun tmp = (cursor->image.dx - info->var.xoffset) & 0xffff;
1500*4882a593Smuzhiyun tmp |= (cursor->image.dy - info->var.yoffset) << 16;
1501*4882a593Smuzhiyun i810_writel(CURPOS, mmio, tmp);
1502*4882a593Smuzhiyun }
1503*4882a593Smuzhiyun
1504*4882a593Smuzhiyun if (cursor->set & FB_CUR_SETSIZE)
1505*4882a593Smuzhiyun i810_reset_cursor_image(par);
1506*4882a593Smuzhiyun
1507*4882a593Smuzhiyun if (cursor->set & FB_CUR_SETCMAP)
1508*4882a593Smuzhiyun i810_load_cursor_colors(cursor->image.fg_color,
1509*4882a593Smuzhiyun cursor->image.bg_color,
1510*4882a593Smuzhiyun info);
1511*4882a593Smuzhiyun
1512*4882a593Smuzhiyun if (cursor->set & (FB_CUR_SETSHAPE | FB_CUR_SETIMAGE)) {
1513*4882a593Smuzhiyun int size = ((cursor->image.width + 7) >> 3) *
1514*4882a593Smuzhiyun cursor->image.height;
1515*4882a593Smuzhiyun int i;
1516*4882a593Smuzhiyun u8 *data = kmalloc(64 * 8, GFP_ATOMIC);
1517*4882a593Smuzhiyun
1518*4882a593Smuzhiyun if (data == NULL)
1519*4882a593Smuzhiyun return -ENOMEM;
1520*4882a593Smuzhiyun
1521*4882a593Smuzhiyun switch (cursor->rop) {
1522*4882a593Smuzhiyun case ROP_XOR:
1523*4882a593Smuzhiyun for (i = 0; i < size; i++)
1524*4882a593Smuzhiyun data[i] = cursor->image.data[i] ^ cursor->mask[i];
1525*4882a593Smuzhiyun break;
1526*4882a593Smuzhiyun case ROP_COPY:
1527*4882a593Smuzhiyun default:
1528*4882a593Smuzhiyun for (i = 0; i < size; i++)
1529*4882a593Smuzhiyun data[i] = cursor->image.data[i] & cursor->mask[i];
1530*4882a593Smuzhiyun break;
1531*4882a593Smuzhiyun }
1532*4882a593Smuzhiyun
1533*4882a593Smuzhiyun i810_load_cursor_image(cursor->image.width,
1534*4882a593Smuzhiyun cursor->image.height, data,
1535*4882a593Smuzhiyun par);
1536*4882a593Smuzhiyun kfree(data);
1537*4882a593Smuzhiyun }
1538*4882a593Smuzhiyun
1539*4882a593Smuzhiyun if (cursor->enable)
1540*4882a593Smuzhiyun i810_enable_cursor(mmio, ON);
1541*4882a593Smuzhiyun
1542*4882a593Smuzhiyun return 0;
1543*4882a593Smuzhiyun }
1544*4882a593Smuzhiyun
1545*4882a593Smuzhiyun static const struct fb_ops i810fb_ops = {
1546*4882a593Smuzhiyun .owner = THIS_MODULE,
1547*4882a593Smuzhiyun .fb_open = i810fb_open,
1548*4882a593Smuzhiyun .fb_release = i810fb_release,
1549*4882a593Smuzhiyun .fb_check_var = i810fb_check_var,
1550*4882a593Smuzhiyun .fb_set_par = i810fb_set_par,
1551*4882a593Smuzhiyun .fb_setcolreg = i810fb_setcolreg,
1552*4882a593Smuzhiyun .fb_blank = i810fb_blank,
1553*4882a593Smuzhiyun .fb_pan_display = i810fb_pan_display,
1554*4882a593Smuzhiyun .fb_fillrect = i810fb_fillrect,
1555*4882a593Smuzhiyun .fb_copyarea = i810fb_copyarea,
1556*4882a593Smuzhiyun .fb_imageblit = i810fb_imageblit,
1557*4882a593Smuzhiyun .fb_cursor = i810fb_cursor,
1558*4882a593Smuzhiyun .fb_sync = i810fb_sync,
1559*4882a593Smuzhiyun };
1560*4882a593Smuzhiyun
1561*4882a593Smuzhiyun /***********************************************************************
1562*4882a593Smuzhiyun * Power Management *
1563*4882a593Smuzhiyun ***********************************************************************/
i810fb_suspend(struct pci_dev * dev,pm_message_t mesg)1564*4882a593Smuzhiyun static int i810fb_suspend(struct pci_dev *dev, pm_message_t mesg)
1565*4882a593Smuzhiyun {
1566*4882a593Smuzhiyun struct fb_info *info = pci_get_drvdata(dev);
1567*4882a593Smuzhiyun struct i810fb_par *par = info->par;
1568*4882a593Smuzhiyun
1569*4882a593Smuzhiyun par->cur_state = mesg.event;
1570*4882a593Smuzhiyun
1571*4882a593Smuzhiyun switch (mesg.event) {
1572*4882a593Smuzhiyun case PM_EVENT_FREEZE:
1573*4882a593Smuzhiyun case PM_EVENT_PRETHAW:
1574*4882a593Smuzhiyun dev->dev.power.power_state = mesg;
1575*4882a593Smuzhiyun return 0;
1576*4882a593Smuzhiyun }
1577*4882a593Smuzhiyun
1578*4882a593Smuzhiyun console_lock();
1579*4882a593Smuzhiyun fb_set_suspend(info, 1);
1580*4882a593Smuzhiyun
1581*4882a593Smuzhiyun if (info->fbops->fb_sync)
1582*4882a593Smuzhiyun info->fbops->fb_sync(info);
1583*4882a593Smuzhiyun
1584*4882a593Smuzhiyun i810fb_blank(FB_BLANK_POWERDOWN, info);
1585*4882a593Smuzhiyun agp_unbind_memory(par->i810_gtt.i810_fb_memory);
1586*4882a593Smuzhiyun agp_unbind_memory(par->i810_gtt.i810_cursor_memory);
1587*4882a593Smuzhiyun
1588*4882a593Smuzhiyun pci_save_state(dev);
1589*4882a593Smuzhiyun pci_disable_device(dev);
1590*4882a593Smuzhiyun pci_set_power_state(dev, pci_choose_state(dev, mesg));
1591*4882a593Smuzhiyun console_unlock();
1592*4882a593Smuzhiyun
1593*4882a593Smuzhiyun return 0;
1594*4882a593Smuzhiyun }
1595*4882a593Smuzhiyun
i810fb_resume(struct pci_dev * dev)1596*4882a593Smuzhiyun static int i810fb_resume(struct pci_dev *dev)
1597*4882a593Smuzhiyun {
1598*4882a593Smuzhiyun struct fb_info *info = pci_get_drvdata(dev);
1599*4882a593Smuzhiyun struct i810fb_par *par = info->par;
1600*4882a593Smuzhiyun int cur_state = par->cur_state;
1601*4882a593Smuzhiyun
1602*4882a593Smuzhiyun par->cur_state = PM_EVENT_ON;
1603*4882a593Smuzhiyun
1604*4882a593Smuzhiyun if (cur_state == PM_EVENT_FREEZE) {
1605*4882a593Smuzhiyun pci_set_power_state(dev, PCI_D0);
1606*4882a593Smuzhiyun return 0;
1607*4882a593Smuzhiyun }
1608*4882a593Smuzhiyun
1609*4882a593Smuzhiyun console_lock();
1610*4882a593Smuzhiyun pci_set_power_state(dev, PCI_D0);
1611*4882a593Smuzhiyun pci_restore_state(dev);
1612*4882a593Smuzhiyun
1613*4882a593Smuzhiyun if (pci_enable_device(dev))
1614*4882a593Smuzhiyun goto fail;
1615*4882a593Smuzhiyun
1616*4882a593Smuzhiyun pci_set_master(dev);
1617*4882a593Smuzhiyun agp_bind_memory(par->i810_gtt.i810_fb_memory,
1618*4882a593Smuzhiyun par->fb.offset);
1619*4882a593Smuzhiyun agp_bind_memory(par->i810_gtt.i810_cursor_memory,
1620*4882a593Smuzhiyun par->cursor_heap.offset);
1621*4882a593Smuzhiyun i810fb_set_par(info);
1622*4882a593Smuzhiyun fb_set_suspend (info, 0);
1623*4882a593Smuzhiyun info->fbops->fb_blank(VESA_NO_BLANKING, info);
1624*4882a593Smuzhiyun fail:
1625*4882a593Smuzhiyun console_unlock();
1626*4882a593Smuzhiyun return 0;
1627*4882a593Smuzhiyun }
1628*4882a593Smuzhiyun /***********************************************************************
1629*4882a593Smuzhiyun * AGP resource allocation *
1630*4882a593Smuzhiyun ***********************************************************************/
1631*4882a593Smuzhiyun
i810_fix_pointers(struct i810fb_par * par)1632*4882a593Smuzhiyun static void i810_fix_pointers(struct i810fb_par *par)
1633*4882a593Smuzhiyun {
1634*4882a593Smuzhiyun par->fb.physical = par->aperture.physical+(par->fb.offset << 12);
1635*4882a593Smuzhiyun par->fb.virtual = par->aperture.virtual+(par->fb.offset << 12);
1636*4882a593Smuzhiyun par->iring.physical = par->aperture.physical +
1637*4882a593Smuzhiyun (par->iring.offset << 12);
1638*4882a593Smuzhiyun par->iring.virtual = par->aperture.virtual +
1639*4882a593Smuzhiyun (par->iring.offset << 12);
1640*4882a593Smuzhiyun par->cursor_heap.virtual = par->aperture.virtual+
1641*4882a593Smuzhiyun (par->cursor_heap.offset << 12);
1642*4882a593Smuzhiyun }
1643*4882a593Smuzhiyun
i810_fix_offsets(struct i810fb_par * par)1644*4882a593Smuzhiyun static void i810_fix_offsets(struct i810fb_par *par)
1645*4882a593Smuzhiyun {
1646*4882a593Smuzhiyun if (vram + 1 > par->aperture.size >> 20)
1647*4882a593Smuzhiyun vram = (par->aperture.size >> 20) - 1;
1648*4882a593Smuzhiyun if (v_offset_default > (par->aperture.size >> 20))
1649*4882a593Smuzhiyun v_offset_default = (par->aperture.size >> 20);
1650*4882a593Smuzhiyun if (vram + v_offset_default + 1 > par->aperture.size >> 20)
1651*4882a593Smuzhiyun v_offset_default = (par->aperture.size >> 20) - (vram + 1);
1652*4882a593Smuzhiyun
1653*4882a593Smuzhiyun par->fb.size = vram << 20;
1654*4882a593Smuzhiyun par->fb.offset = v_offset_default << 20;
1655*4882a593Smuzhiyun par->fb.offset >>= 12;
1656*4882a593Smuzhiyun
1657*4882a593Smuzhiyun par->iring.offset = par->fb.offset + (par->fb.size >> 12);
1658*4882a593Smuzhiyun par->iring.size = RINGBUFFER_SIZE;
1659*4882a593Smuzhiyun
1660*4882a593Smuzhiyun par->cursor_heap.offset = par->iring.offset + (RINGBUFFER_SIZE >> 12);
1661*4882a593Smuzhiyun par->cursor_heap.size = 4096;
1662*4882a593Smuzhiyun }
1663*4882a593Smuzhiyun
i810_alloc_agp_mem(struct fb_info * info)1664*4882a593Smuzhiyun static int i810_alloc_agp_mem(struct fb_info *info)
1665*4882a593Smuzhiyun {
1666*4882a593Smuzhiyun struct i810fb_par *par = info->par;
1667*4882a593Smuzhiyun int size;
1668*4882a593Smuzhiyun struct agp_bridge_data *bridge;
1669*4882a593Smuzhiyun
1670*4882a593Smuzhiyun i810_fix_offsets(par);
1671*4882a593Smuzhiyun size = par->fb.size + par->iring.size;
1672*4882a593Smuzhiyun
1673*4882a593Smuzhiyun if (!(bridge = agp_backend_acquire(par->dev))) {
1674*4882a593Smuzhiyun printk("i810fb_alloc_fbmem: cannot acquire agpgart\n");
1675*4882a593Smuzhiyun return -ENODEV;
1676*4882a593Smuzhiyun }
1677*4882a593Smuzhiyun if (!(par->i810_gtt.i810_fb_memory =
1678*4882a593Smuzhiyun agp_allocate_memory(bridge, size >> 12, AGP_NORMAL_MEMORY))) {
1679*4882a593Smuzhiyun printk("i810fb_alloc_fbmem: can't allocate framebuffer "
1680*4882a593Smuzhiyun "memory\n");
1681*4882a593Smuzhiyun agp_backend_release(bridge);
1682*4882a593Smuzhiyun return -ENOMEM;
1683*4882a593Smuzhiyun }
1684*4882a593Smuzhiyun if (agp_bind_memory(par->i810_gtt.i810_fb_memory,
1685*4882a593Smuzhiyun par->fb.offset)) {
1686*4882a593Smuzhiyun printk("i810fb_alloc_fbmem: can't bind framebuffer memory\n");
1687*4882a593Smuzhiyun agp_backend_release(bridge);
1688*4882a593Smuzhiyun return -EBUSY;
1689*4882a593Smuzhiyun }
1690*4882a593Smuzhiyun
1691*4882a593Smuzhiyun if (!(par->i810_gtt.i810_cursor_memory =
1692*4882a593Smuzhiyun agp_allocate_memory(bridge, par->cursor_heap.size >> 12,
1693*4882a593Smuzhiyun AGP_PHYSICAL_MEMORY))) {
1694*4882a593Smuzhiyun printk("i810fb_alloc_cursormem: can't allocate "
1695*4882a593Smuzhiyun "cursor memory\n");
1696*4882a593Smuzhiyun agp_backend_release(bridge);
1697*4882a593Smuzhiyun return -ENOMEM;
1698*4882a593Smuzhiyun }
1699*4882a593Smuzhiyun if (agp_bind_memory(par->i810_gtt.i810_cursor_memory,
1700*4882a593Smuzhiyun par->cursor_heap.offset)) {
1701*4882a593Smuzhiyun printk("i810fb_alloc_cursormem: cannot bind cursor memory\n");
1702*4882a593Smuzhiyun agp_backend_release(bridge);
1703*4882a593Smuzhiyun return -EBUSY;
1704*4882a593Smuzhiyun }
1705*4882a593Smuzhiyun
1706*4882a593Smuzhiyun par->cursor_heap.physical = par->i810_gtt.i810_cursor_memory->physical;
1707*4882a593Smuzhiyun
1708*4882a593Smuzhiyun i810_fix_pointers(par);
1709*4882a593Smuzhiyun
1710*4882a593Smuzhiyun agp_backend_release(bridge);
1711*4882a593Smuzhiyun
1712*4882a593Smuzhiyun return 0;
1713*4882a593Smuzhiyun }
1714*4882a593Smuzhiyun
1715*4882a593Smuzhiyun /***************************************************************
1716*4882a593Smuzhiyun * Initialization *
1717*4882a593Smuzhiyun ***************************************************************/
1718*4882a593Smuzhiyun
1719*4882a593Smuzhiyun /**
1720*4882a593Smuzhiyun * i810_init_monspecs
1721*4882a593Smuzhiyun * @info: pointer to device specific info structure
1722*4882a593Smuzhiyun *
1723*4882a593Smuzhiyun * DESCRIPTION:
1724*4882a593Smuzhiyun * Sets the user monitor's horizontal and vertical
1725*4882a593Smuzhiyun * frequency limits
1726*4882a593Smuzhiyun */
i810_init_monspecs(struct fb_info * info)1727*4882a593Smuzhiyun static void i810_init_monspecs(struct fb_info *info)
1728*4882a593Smuzhiyun {
1729*4882a593Smuzhiyun if (!hsync1)
1730*4882a593Smuzhiyun hsync1 = HFMIN;
1731*4882a593Smuzhiyun if (!hsync2)
1732*4882a593Smuzhiyun hsync2 = HFMAX;
1733*4882a593Smuzhiyun if (!info->monspecs.hfmax)
1734*4882a593Smuzhiyun info->monspecs.hfmax = hsync2;
1735*4882a593Smuzhiyun if (!info->monspecs.hfmin)
1736*4882a593Smuzhiyun info->monspecs.hfmin = hsync1;
1737*4882a593Smuzhiyun if (hsync2 < hsync1)
1738*4882a593Smuzhiyun info->monspecs.hfmin = hsync2;
1739*4882a593Smuzhiyun
1740*4882a593Smuzhiyun if (!vsync1)
1741*4882a593Smuzhiyun vsync1 = VFMIN;
1742*4882a593Smuzhiyun if (!vsync2)
1743*4882a593Smuzhiyun vsync2 = VFMAX;
1744*4882a593Smuzhiyun if (IS_DVT && vsync1 < 60)
1745*4882a593Smuzhiyun vsync1 = 60;
1746*4882a593Smuzhiyun if (!info->monspecs.vfmax)
1747*4882a593Smuzhiyun info->monspecs.vfmax = vsync2;
1748*4882a593Smuzhiyun if (!info->monspecs.vfmin)
1749*4882a593Smuzhiyun info->monspecs.vfmin = vsync1;
1750*4882a593Smuzhiyun if (vsync2 < vsync1)
1751*4882a593Smuzhiyun info->monspecs.vfmin = vsync2;
1752*4882a593Smuzhiyun }
1753*4882a593Smuzhiyun
1754*4882a593Smuzhiyun /**
1755*4882a593Smuzhiyun * i810_init_defaults - initializes default values to use
1756*4882a593Smuzhiyun * @par: pointer to i810fb_par structure
1757*4882a593Smuzhiyun * @info: pointer to current fb_info structure
1758*4882a593Smuzhiyun */
i810_init_defaults(struct i810fb_par * par,struct fb_info * info)1759*4882a593Smuzhiyun static void i810_init_defaults(struct i810fb_par *par, struct fb_info *info)
1760*4882a593Smuzhiyun {
1761*4882a593Smuzhiyun mutex_init(&par->open_lock);
1762*4882a593Smuzhiyun
1763*4882a593Smuzhiyun if (voffset)
1764*4882a593Smuzhiyun v_offset_default = voffset;
1765*4882a593Smuzhiyun else if (par->aperture.size > 32 * 1024 * 1024)
1766*4882a593Smuzhiyun v_offset_default = 16;
1767*4882a593Smuzhiyun else
1768*4882a593Smuzhiyun v_offset_default = 8;
1769*4882a593Smuzhiyun
1770*4882a593Smuzhiyun if (!vram)
1771*4882a593Smuzhiyun vram = 1;
1772*4882a593Smuzhiyun
1773*4882a593Smuzhiyun if (accel)
1774*4882a593Smuzhiyun par->dev_flags |= HAS_ACCELERATION;
1775*4882a593Smuzhiyun
1776*4882a593Smuzhiyun if (sync)
1777*4882a593Smuzhiyun par->dev_flags |= ALWAYS_SYNC;
1778*4882a593Smuzhiyun
1779*4882a593Smuzhiyun par->ddc_num = (ddc3 ? 3 : 2);
1780*4882a593Smuzhiyun
1781*4882a593Smuzhiyun if (bpp < 8)
1782*4882a593Smuzhiyun bpp = 8;
1783*4882a593Smuzhiyun
1784*4882a593Smuzhiyun par->i810fb_ops = i810fb_ops;
1785*4882a593Smuzhiyun
1786*4882a593Smuzhiyun if (xres)
1787*4882a593Smuzhiyun info->var.xres = xres;
1788*4882a593Smuzhiyun else
1789*4882a593Smuzhiyun info->var.xres = 640;
1790*4882a593Smuzhiyun
1791*4882a593Smuzhiyun if (yres)
1792*4882a593Smuzhiyun info->var.yres = yres;
1793*4882a593Smuzhiyun else
1794*4882a593Smuzhiyun info->var.yres = 480;
1795*4882a593Smuzhiyun
1796*4882a593Smuzhiyun if (!vyres)
1797*4882a593Smuzhiyun vyres = (vram << 20)/(info->var.xres*bpp >> 3);
1798*4882a593Smuzhiyun
1799*4882a593Smuzhiyun info->var.yres_virtual = vyres;
1800*4882a593Smuzhiyun info->var.bits_per_pixel = bpp;
1801*4882a593Smuzhiyun
1802*4882a593Smuzhiyun if (dcolor)
1803*4882a593Smuzhiyun info->var.nonstd = 1;
1804*4882a593Smuzhiyun
1805*4882a593Smuzhiyun if (par->dev_flags & HAS_ACCELERATION)
1806*4882a593Smuzhiyun info->var.accel_flags = 1;
1807*4882a593Smuzhiyun
1808*4882a593Smuzhiyun i810_init_monspecs(info);
1809*4882a593Smuzhiyun }
1810*4882a593Smuzhiyun
1811*4882a593Smuzhiyun /**
1812*4882a593Smuzhiyun * i810_init_device - initialize device
1813*4882a593Smuzhiyun * @par: pointer to i810fb_par structure
1814*4882a593Smuzhiyun */
i810_init_device(struct i810fb_par * par)1815*4882a593Smuzhiyun static void i810_init_device(struct i810fb_par *par)
1816*4882a593Smuzhiyun {
1817*4882a593Smuzhiyun u8 reg;
1818*4882a593Smuzhiyun u8 __iomem *mmio = par->mmio_start_virtual;
1819*4882a593Smuzhiyun
1820*4882a593Smuzhiyun if (mtrr)
1821*4882a593Smuzhiyun par->wc_cookie= arch_phys_wc_add((u32) par->aperture.physical,
1822*4882a593Smuzhiyun par->aperture.size);
1823*4882a593Smuzhiyun
1824*4882a593Smuzhiyun i810_init_cursor(par);
1825*4882a593Smuzhiyun
1826*4882a593Smuzhiyun /* mvo: enable external vga-connector (for laptops) */
1827*4882a593Smuzhiyun if (extvga) {
1828*4882a593Smuzhiyun i810_writel(HVSYNC, mmio, 0);
1829*4882a593Smuzhiyun i810_writel(PWR_CLKC, mmio, 3);
1830*4882a593Smuzhiyun }
1831*4882a593Smuzhiyun
1832*4882a593Smuzhiyun pci_read_config_byte(par->dev, 0x50, ®);
1833*4882a593Smuzhiyun reg &= FREQ_MASK;
1834*4882a593Smuzhiyun par->mem_freq = (reg) ? 133 : 100;
1835*4882a593Smuzhiyun
1836*4882a593Smuzhiyun }
1837*4882a593Smuzhiyun
i810_allocate_pci_resource(struct i810fb_par * par,const struct pci_device_id * entry)1838*4882a593Smuzhiyun static int i810_allocate_pci_resource(struct i810fb_par *par,
1839*4882a593Smuzhiyun const struct pci_device_id *entry)
1840*4882a593Smuzhiyun {
1841*4882a593Smuzhiyun int err;
1842*4882a593Smuzhiyun
1843*4882a593Smuzhiyun if ((err = pci_enable_device(par->dev))) {
1844*4882a593Smuzhiyun printk("i810fb_init: cannot enable device\n");
1845*4882a593Smuzhiyun return err;
1846*4882a593Smuzhiyun }
1847*4882a593Smuzhiyun par->res_flags |= PCI_DEVICE_ENABLED;
1848*4882a593Smuzhiyun
1849*4882a593Smuzhiyun if (pci_resource_len(par->dev, 0) > 512 * 1024) {
1850*4882a593Smuzhiyun par->aperture.physical = pci_resource_start(par->dev, 0);
1851*4882a593Smuzhiyun par->aperture.size = pci_resource_len(par->dev, 0);
1852*4882a593Smuzhiyun par->mmio_start_phys = pci_resource_start(par->dev, 1);
1853*4882a593Smuzhiyun } else {
1854*4882a593Smuzhiyun par->aperture.physical = pci_resource_start(par->dev, 1);
1855*4882a593Smuzhiyun par->aperture.size = pci_resource_len(par->dev, 1);
1856*4882a593Smuzhiyun par->mmio_start_phys = pci_resource_start(par->dev, 0);
1857*4882a593Smuzhiyun }
1858*4882a593Smuzhiyun if (!par->aperture.size) {
1859*4882a593Smuzhiyun printk("i810fb_init: device is disabled\n");
1860*4882a593Smuzhiyun return -ENOMEM;
1861*4882a593Smuzhiyun }
1862*4882a593Smuzhiyun
1863*4882a593Smuzhiyun if (!request_mem_region(par->aperture.physical,
1864*4882a593Smuzhiyun par->aperture.size,
1865*4882a593Smuzhiyun i810_pci_list[entry->driver_data])) {
1866*4882a593Smuzhiyun printk("i810fb_init: cannot request framebuffer region\n");
1867*4882a593Smuzhiyun return -ENODEV;
1868*4882a593Smuzhiyun }
1869*4882a593Smuzhiyun par->res_flags |= FRAMEBUFFER_REQ;
1870*4882a593Smuzhiyun
1871*4882a593Smuzhiyun par->aperture.virtual = ioremap_wc(par->aperture.physical,
1872*4882a593Smuzhiyun par->aperture.size);
1873*4882a593Smuzhiyun if (!par->aperture.virtual) {
1874*4882a593Smuzhiyun printk("i810fb_init: cannot remap framebuffer region\n");
1875*4882a593Smuzhiyun return -ENODEV;
1876*4882a593Smuzhiyun }
1877*4882a593Smuzhiyun
1878*4882a593Smuzhiyun if (!request_mem_region(par->mmio_start_phys,
1879*4882a593Smuzhiyun MMIO_SIZE,
1880*4882a593Smuzhiyun i810_pci_list[entry->driver_data])) {
1881*4882a593Smuzhiyun printk("i810fb_init: cannot request mmio region\n");
1882*4882a593Smuzhiyun return -ENODEV;
1883*4882a593Smuzhiyun }
1884*4882a593Smuzhiyun par->res_flags |= MMIO_REQ;
1885*4882a593Smuzhiyun
1886*4882a593Smuzhiyun par->mmio_start_virtual = ioremap(par->mmio_start_phys,
1887*4882a593Smuzhiyun MMIO_SIZE);
1888*4882a593Smuzhiyun if (!par->mmio_start_virtual) {
1889*4882a593Smuzhiyun printk("i810fb_init: cannot remap mmio region\n");
1890*4882a593Smuzhiyun return -ENODEV;
1891*4882a593Smuzhiyun }
1892*4882a593Smuzhiyun
1893*4882a593Smuzhiyun return 0;
1894*4882a593Smuzhiyun }
1895*4882a593Smuzhiyun
i810fb_find_init_mode(struct fb_info * info)1896*4882a593Smuzhiyun static void i810fb_find_init_mode(struct fb_info *info)
1897*4882a593Smuzhiyun {
1898*4882a593Smuzhiyun struct fb_videomode mode;
1899*4882a593Smuzhiyun struct fb_var_screeninfo var;
1900*4882a593Smuzhiyun struct fb_monspecs *specs = &info->monspecs;
1901*4882a593Smuzhiyun int found = 0;
1902*4882a593Smuzhiyun #ifdef CONFIG_FB_I810_I2C
1903*4882a593Smuzhiyun int i;
1904*4882a593Smuzhiyun int err = 1;
1905*4882a593Smuzhiyun struct i810fb_par *par = info->par;
1906*4882a593Smuzhiyun #endif
1907*4882a593Smuzhiyun
1908*4882a593Smuzhiyun INIT_LIST_HEAD(&info->modelist);
1909*4882a593Smuzhiyun memset(&mode, 0, sizeof(struct fb_videomode));
1910*4882a593Smuzhiyun var = info->var;
1911*4882a593Smuzhiyun #ifdef CONFIG_FB_I810_I2C
1912*4882a593Smuzhiyun i810_create_i2c_busses(par);
1913*4882a593Smuzhiyun
1914*4882a593Smuzhiyun for (i = 0; i < par->ddc_num + 1; i++) {
1915*4882a593Smuzhiyun err = i810_probe_i2c_connector(info, &par->edid, i);
1916*4882a593Smuzhiyun if (!err)
1917*4882a593Smuzhiyun break;
1918*4882a593Smuzhiyun }
1919*4882a593Smuzhiyun
1920*4882a593Smuzhiyun if (!err)
1921*4882a593Smuzhiyun printk("i810fb_init_pci: DDC probe successful\n");
1922*4882a593Smuzhiyun
1923*4882a593Smuzhiyun fb_edid_to_monspecs(par->edid, specs);
1924*4882a593Smuzhiyun
1925*4882a593Smuzhiyun if (specs->modedb == NULL)
1926*4882a593Smuzhiyun printk("i810fb_init_pci: Unable to get Mode Database\n");
1927*4882a593Smuzhiyun
1928*4882a593Smuzhiyun fb_videomode_to_modelist(specs->modedb, specs->modedb_len,
1929*4882a593Smuzhiyun &info->modelist);
1930*4882a593Smuzhiyun if (specs->modedb != NULL) {
1931*4882a593Smuzhiyun const struct fb_videomode *m;
1932*4882a593Smuzhiyun
1933*4882a593Smuzhiyun if (xres && yres) {
1934*4882a593Smuzhiyun if ((m = fb_find_best_mode(&var, &info->modelist))) {
1935*4882a593Smuzhiyun mode = *m;
1936*4882a593Smuzhiyun found = 1;
1937*4882a593Smuzhiyun }
1938*4882a593Smuzhiyun }
1939*4882a593Smuzhiyun
1940*4882a593Smuzhiyun if (!found) {
1941*4882a593Smuzhiyun m = fb_find_best_display(&info->monspecs, &info->modelist);
1942*4882a593Smuzhiyun mode = *m;
1943*4882a593Smuzhiyun found = 1;
1944*4882a593Smuzhiyun }
1945*4882a593Smuzhiyun
1946*4882a593Smuzhiyun fb_videomode_to_var(&var, &mode);
1947*4882a593Smuzhiyun }
1948*4882a593Smuzhiyun #endif
1949*4882a593Smuzhiyun if (mode_option)
1950*4882a593Smuzhiyun fb_find_mode(&var, info, mode_option, specs->modedb,
1951*4882a593Smuzhiyun specs->modedb_len, (found) ? &mode : NULL,
1952*4882a593Smuzhiyun info->var.bits_per_pixel);
1953*4882a593Smuzhiyun
1954*4882a593Smuzhiyun info->var = var;
1955*4882a593Smuzhiyun fb_destroy_modedb(specs->modedb);
1956*4882a593Smuzhiyun specs->modedb = NULL;
1957*4882a593Smuzhiyun }
1958*4882a593Smuzhiyun
1959*4882a593Smuzhiyun #ifndef MODULE
i810fb_setup(char * options)1960*4882a593Smuzhiyun static int i810fb_setup(char *options)
1961*4882a593Smuzhiyun {
1962*4882a593Smuzhiyun char *this_opt, *suffix = NULL;
1963*4882a593Smuzhiyun
1964*4882a593Smuzhiyun if (!options || !*options)
1965*4882a593Smuzhiyun return 0;
1966*4882a593Smuzhiyun
1967*4882a593Smuzhiyun while ((this_opt = strsep(&options, ",")) != NULL) {
1968*4882a593Smuzhiyun if (!strncmp(this_opt, "mtrr", 4))
1969*4882a593Smuzhiyun mtrr = true;
1970*4882a593Smuzhiyun else if (!strncmp(this_opt, "accel", 5))
1971*4882a593Smuzhiyun accel = true;
1972*4882a593Smuzhiyun else if (!strncmp(this_opt, "extvga", 6))
1973*4882a593Smuzhiyun extvga = true;
1974*4882a593Smuzhiyun else if (!strncmp(this_opt, "sync", 4))
1975*4882a593Smuzhiyun sync = true;
1976*4882a593Smuzhiyun else if (!strncmp(this_opt, "vram:", 5))
1977*4882a593Smuzhiyun vram = (simple_strtoul(this_opt+5, NULL, 0));
1978*4882a593Smuzhiyun else if (!strncmp(this_opt, "voffset:", 8))
1979*4882a593Smuzhiyun voffset = (simple_strtoul(this_opt+8, NULL, 0));
1980*4882a593Smuzhiyun else if (!strncmp(this_opt, "xres:", 5))
1981*4882a593Smuzhiyun xres = simple_strtoul(this_opt+5, NULL, 0);
1982*4882a593Smuzhiyun else if (!strncmp(this_opt, "yres:", 5))
1983*4882a593Smuzhiyun yres = simple_strtoul(this_opt+5, NULL, 0);
1984*4882a593Smuzhiyun else if (!strncmp(this_opt, "vyres:", 6))
1985*4882a593Smuzhiyun vyres = simple_strtoul(this_opt+6, NULL, 0);
1986*4882a593Smuzhiyun else if (!strncmp(this_opt, "bpp:", 4))
1987*4882a593Smuzhiyun bpp = simple_strtoul(this_opt+4, NULL, 0);
1988*4882a593Smuzhiyun else if (!strncmp(this_opt, "hsync1:", 7)) {
1989*4882a593Smuzhiyun hsync1 = simple_strtoul(this_opt+7, &suffix, 0);
1990*4882a593Smuzhiyun if (strncmp(suffix, "H", 1))
1991*4882a593Smuzhiyun hsync1 *= 1000;
1992*4882a593Smuzhiyun } else if (!strncmp(this_opt, "hsync2:", 7)) {
1993*4882a593Smuzhiyun hsync2 = simple_strtoul(this_opt+7, &suffix, 0);
1994*4882a593Smuzhiyun if (strncmp(suffix, "H", 1))
1995*4882a593Smuzhiyun hsync2 *= 1000;
1996*4882a593Smuzhiyun } else if (!strncmp(this_opt, "vsync1:", 7))
1997*4882a593Smuzhiyun vsync1 = simple_strtoul(this_opt+7, NULL, 0);
1998*4882a593Smuzhiyun else if (!strncmp(this_opt, "vsync2:", 7))
1999*4882a593Smuzhiyun vsync2 = simple_strtoul(this_opt+7, NULL, 0);
2000*4882a593Smuzhiyun else if (!strncmp(this_opt, "dcolor", 6))
2001*4882a593Smuzhiyun dcolor = true;
2002*4882a593Smuzhiyun else if (!strncmp(this_opt, "ddc3", 4))
2003*4882a593Smuzhiyun ddc3 = true;
2004*4882a593Smuzhiyun else
2005*4882a593Smuzhiyun mode_option = this_opt;
2006*4882a593Smuzhiyun }
2007*4882a593Smuzhiyun return 0;
2008*4882a593Smuzhiyun }
2009*4882a593Smuzhiyun #endif
2010*4882a593Smuzhiyun
i810fb_init_pci(struct pci_dev * dev,const struct pci_device_id * entry)2011*4882a593Smuzhiyun static int i810fb_init_pci(struct pci_dev *dev,
2012*4882a593Smuzhiyun const struct pci_device_id *entry)
2013*4882a593Smuzhiyun {
2014*4882a593Smuzhiyun struct fb_info *info;
2015*4882a593Smuzhiyun struct i810fb_par *par = NULL;
2016*4882a593Smuzhiyun struct fb_videomode mode;
2017*4882a593Smuzhiyun int err = -1, vfreq, hfreq, pixclock;
2018*4882a593Smuzhiyun
2019*4882a593Smuzhiyun info = framebuffer_alloc(sizeof(struct i810fb_par), &dev->dev);
2020*4882a593Smuzhiyun if (!info)
2021*4882a593Smuzhiyun return -ENOMEM;
2022*4882a593Smuzhiyun
2023*4882a593Smuzhiyun par = info->par;
2024*4882a593Smuzhiyun par->dev = dev;
2025*4882a593Smuzhiyun
2026*4882a593Smuzhiyun if (!(info->pixmap.addr = kzalloc(8*1024, GFP_KERNEL))) {
2027*4882a593Smuzhiyun i810fb_release_resource(info, par);
2028*4882a593Smuzhiyun return -ENOMEM;
2029*4882a593Smuzhiyun }
2030*4882a593Smuzhiyun info->pixmap.size = 8*1024;
2031*4882a593Smuzhiyun info->pixmap.buf_align = 8;
2032*4882a593Smuzhiyun info->pixmap.access_align = 32;
2033*4882a593Smuzhiyun info->pixmap.flags = FB_PIXMAP_SYSTEM;
2034*4882a593Smuzhiyun
2035*4882a593Smuzhiyun if ((err = i810_allocate_pci_resource(par, entry))) {
2036*4882a593Smuzhiyun i810fb_release_resource(info, par);
2037*4882a593Smuzhiyun return err;
2038*4882a593Smuzhiyun }
2039*4882a593Smuzhiyun
2040*4882a593Smuzhiyun i810_init_defaults(par, info);
2041*4882a593Smuzhiyun
2042*4882a593Smuzhiyun if ((err = i810_alloc_agp_mem(info))) {
2043*4882a593Smuzhiyun i810fb_release_resource(info, par);
2044*4882a593Smuzhiyun return err;
2045*4882a593Smuzhiyun }
2046*4882a593Smuzhiyun
2047*4882a593Smuzhiyun i810_init_device(par);
2048*4882a593Smuzhiyun
2049*4882a593Smuzhiyun info->screen_base = par->fb.virtual;
2050*4882a593Smuzhiyun info->fbops = &par->i810fb_ops;
2051*4882a593Smuzhiyun info->pseudo_palette = par->pseudo_palette;
2052*4882a593Smuzhiyun fb_alloc_cmap(&info->cmap, 256, 0);
2053*4882a593Smuzhiyun i810fb_find_init_mode(info);
2054*4882a593Smuzhiyun
2055*4882a593Smuzhiyun if ((err = info->fbops->fb_check_var(&info->var, info))) {
2056*4882a593Smuzhiyun i810fb_release_resource(info, par);
2057*4882a593Smuzhiyun return err;
2058*4882a593Smuzhiyun }
2059*4882a593Smuzhiyun
2060*4882a593Smuzhiyun fb_var_to_videomode(&mode, &info->var);
2061*4882a593Smuzhiyun fb_add_videomode(&mode, &info->modelist);
2062*4882a593Smuzhiyun
2063*4882a593Smuzhiyun i810fb_init_ringbuffer(info);
2064*4882a593Smuzhiyun err = register_framebuffer(info);
2065*4882a593Smuzhiyun
2066*4882a593Smuzhiyun if (err < 0) {
2067*4882a593Smuzhiyun i810fb_release_resource(info, par);
2068*4882a593Smuzhiyun printk("i810fb_init: cannot register framebuffer device\n");
2069*4882a593Smuzhiyun return err;
2070*4882a593Smuzhiyun }
2071*4882a593Smuzhiyun
2072*4882a593Smuzhiyun pci_set_drvdata(dev, info);
2073*4882a593Smuzhiyun pixclock = 1000000000/(info->var.pixclock);
2074*4882a593Smuzhiyun pixclock *= 1000;
2075*4882a593Smuzhiyun hfreq = pixclock/(info->var.xres + info->var.left_margin +
2076*4882a593Smuzhiyun info->var.hsync_len + info->var.right_margin);
2077*4882a593Smuzhiyun vfreq = hfreq/(info->var.yres + info->var.upper_margin +
2078*4882a593Smuzhiyun info->var.vsync_len + info->var.lower_margin);
2079*4882a593Smuzhiyun
2080*4882a593Smuzhiyun printk("I810FB: fb%d : %s v%d.%d.%d%s\n"
2081*4882a593Smuzhiyun "I810FB: Video RAM : %dK\n"
2082*4882a593Smuzhiyun "I810FB: Monitor : H: %d-%d KHz V: %d-%d Hz\n"
2083*4882a593Smuzhiyun "I810FB: Mode : %dx%d-%dbpp@%dHz\n",
2084*4882a593Smuzhiyun info->node,
2085*4882a593Smuzhiyun i810_pci_list[entry->driver_data],
2086*4882a593Smuzhiyun VERSION_MAJOR, VERSION_MINOR, VERSION_TEENIE, BRANCH_VERSION,
2087*4882a593Smuzhiyun (int) par->fb.size>>10, info->monspecs.hfmin/1000,
2088*4882a593Smuzhiyun info->monspecs.hfmax/1000, info->monspecs.vfmin,
2089*4882a593Smuzhiyun info->monspecs.vfmax, info->var.xres,
2090*4882a593Smuzhiyun info->var.yres, info->var.bits_per_pixel, vfreq);
2091*4882a593Smuzhiyun return 0;
2092*4882a593Smuzhiyun }
2093*4882a593Smuzhiyun
2094*4882a593Smuzhiyun /***************************************************************
2095*4882a593Smuzhiyun * De-initialization *
2096*4882a593Smuzhiyun ***************************************************************/
2097*4882a593Smuzhiyun
i810fb_release_resource(struct fb_info * info,struct i810fb_par * par)2098*4882a593Smuzhiyun static void i810fb_release_resource(struct fb_info *info,
2099*4882a593Smuzhiyun struct i810fb_par *par)
2100*4882a593Smuzhiyun {
2101*4882a593Smuzhiyun struct gtt_data *gtt = &par->i810_gtt;
2102*4882a593Smuzhiyun arch_phys_wc_del(par->wc_cookie);
2103*4882a593Smuzhiyun
2104*4882a593Smuzhiyun i810_delete_i2c_busses(par);
2105*4882a593Smuzhiyun
2106*4882a593Smuzhiyun if (par->i810_gtt.i810_cursor_memory)
2107*4882a593Smuzhiyun agp_free_memory(gtt->i810_cursor_memory);
2108*4882a593Smuzhiyun if (par->i810_gtt.i810_fb_memory)
2109*4882a593Smuzhiyun agp_free_memory(gtt->i810_fb_memory);
2110*4882a593Smuzhiyun
2111*4882a593Smuzhiyun if (par->mmio_start_virtual)
2112*4882a593Smuzhiyun iounmap(par->mmio_start_virtual);
2113*4882a593Smuzhiyun if (par->aperture.virtual)
2114*4882a593Smuzhiyun iounmap(par->aperture.virtual);
2115*4882a593Smuzhiyun kfree(par->edid);
2116*4882a593Smuzhiyun if (par->res_flags & FRAMEBUFFER_REQ)
2117*4882a593Smuzhiyun release_mem_region(par->aperture.physical,
2118*4882a593Smuzhiyun par->aperture.size);
2119*4882a593Smuzhiyun if (par->res_flags & MMIO_REQ)
2120*4882a593Smuzhiyun release_mem_region(par->mmio_start_phys, MMIO_SIZE);
2121*4882a593Smuzhiyun
2122*4882a593Smuzhiyun framebuffer_release(info);
2123*4882a593Smuzhiyun
2124*4882a593Smuzhiyun }
2125*4882a593Smuzhiyun
i810fb_remove_pci(struct pci_dev * dev)2126*4882a593Smuzhiyun static void i810fb_remove_pci(struct pci_dev *dev)
2127*4882a593Smuzhiyun {
2128*4882a593Smuzhiyun struct fb_info *info = pci_get_drvdata(dev);
2129*4882a593Smuzhiyun struct i810fb_par *par = info->par;
2130*4882a593Smuzhiyun
2131*4882a593Smuzhiyun unregister_framebuffer(info);
2132*4882a593Smuzhiyun i810fb_release_resource(info, par);
2133*4882a593Smuzhiyun printk("cleanup_module: unloaded i810 framebuffer device\n");
2134*4882a593Smuzhiyun }
2135*4882a593Smuzhiyun
2136*4882a593Smuzhiyun #ifndef MODULE
i810fb_init(void)2137*4882a593Smuzhiyun static int i810fb_init(void)
2138*4882a593Smuzhiyun {
2139*4882a593Smuzhiyun char *option = NULL;
2140*4882a593Smuzhiyun
2141*4882a593Smuzhiyun if (fb_get_options("i810fb", &option))
2142*4882a593Smuzhiyun return -ENODEV;
2143*4882a593Smuzhiyun i810fb_setup(option);
2144*4882a593Smuzhiyun
2145*4882a593Smuzhiyun return pci_register_driver(&i810fb_driver);
2146*4882a593Smuzhiyun }
2147*4882a593Smuzhiyun #endif
2148*4882a593Smuzhiyun
2149*4882a593Smuzhiyun /*********************************************************************
2150*4882a593Smuzhiyun * Modularization *
2151*4882a593Smuzhiyun *********************************************************************/
2152*4882a593Smuzhiyun
2153*4882a593Smuzhiyun #ifdef MODULE
2154*4882a593Smuzhiyun
i810fb_init(void)2155*4882a593Smuzhiyun static int i810fb_init(void)
2156*4882a593Smuzhiyun {
2157*4882a593Smuzhiyun hsync1 *= 1000;
2158*4882a593Smuzhiyun hsync2 *= 1000;
2159*4882a593Smuzhiyun
2160*4882a593Smuzhiyun return pci_register_driver(&i810fb_driver);
2161*4882a593Smuzhiyun }
2162*4882a593Smuzhiyun
2163*4882a593Smuzhiyun module_param(vram, int, 0);
2164*4882a593Smuzhiyun MODULE_PARM_DESC(vram, "System RAM to allocate to framebuffer in MiB"
2165*4882a593Smuzhiyun " (default=4)");
2166*4882a593Smuzhiyun module_param(voffset, int, 0);
2167*4882a593Smuzhiyun MODULE_PARM_DESC(voffset, "at what offset to place start of framebuffer "
2168*4882a593Smuzhiyun "memory (0 to maximum aperture size), in MiB (default = 48)");
2169*4882a593Smuzhiyun module_param(bpp, int, 0);
2170*4882a593Smuzhiyun MODULE_PARM_DESC(bpp, "Color depth for display in bits per pixel"
2171*4882a593Smuzhiyun " (default = 8)");
2172*4882a593Smuzhiyun module_param(xres, int, 0);
2173*4882a593Smuzhiyun MODULE_PARM_DESC(xres, "Horizontal resolution in pixels (default = 640)");
2174*4882a593Smuzhiyun module_param(yres, int, 0);
2175*4882a593Smuzhiyun MODULE_PARM_DESC(yres, "Vertical resolution in scanlines (default = 480)");
2176*4882a593Smuzhiyun module_param(vyres,int, 0);
2177*4882a593Smuzhiyun MODULE_PARM_DESC(vyres, "Virtual vertical resolution in scanlines"
2178*4882a593Smuzhiyun " (default = 480)");
2179*4882a593Smuzhiyun module_param(hsync1, int, 0);
2180*4882a593Smuzhiyun MODULE_PARM_DESC(hsync1, "Minimum horizontal frequency of monitor in KHz"
2181*4882a593Smuzhiyun " (default = 29)");
2182*4882a593Smuzhiyun module_param(hsync2, int, 0);
2183*4882a593Smuzhiyun MODULE_PARM_DESC(hsync2, "Maximum horizontal frequency of monitor in KHz"
2184*4882a593Smuzhiyun " (default = 30)");
2185*4882a593Smuzhiyun module_param(vsync1, int, 0);
2186*4882a593Smuzhiyun MODULE_PARM_DESC(vsync1, "Minimum vertical frequency of monitor in Hz"
2187*4882a593Smuzhiyun " (default = 50)");
2188*4882a593Smuzhiyun module_param(vsync2, int, 0);
2189*4882a593Smuzhiyun MODULE_PARM_DESC(vsync2, "Maximum vertical frequency of monitor in Hz"
2190*4882a593Smuzhiyun " (default = 60)");
2191*4882a593Smuzhiyun module_param(accel, bool, 0);
2192*4882a593Smuzhiyun MODULE_PARM_DESC(accel, "Use Acceleration (BLIT) engine (default = 0)");
2193*4882a593Smuzhiyun module_param(mtrr, bool, 0);
2194*4882a593Smuzhiyun MODULE_PARM_DESC(mtrr, "Use MTRR (default = 0)");
2195*4882a593Smuzhiyun module_param(extvga, bool, 0);
2196*4882a593Smuzhiyun MODULE_PARM_DESC(extvga, "Enable external VGA connector (default = 0)");
2197*4882a593Smuzhiyun module_param(sync, bool, 0);
2198*4882a593Smuzhiyun MODULE_PARM_DESC(sync, "wait for accel engine to finish drawing"
2199*4882a593Smuzhiyun " (default = 0)");
2200*4882a593Smuzhiyun module_param(dcolor, bool, 0);
2201*4882a593Smuzhiyun MODULE_PARM_DESC(dcolor, "use DirectColor visuals"
2202*4882a593Smuzhiyun " (default = 0 = TrueColor)");
2203*4882a593Smuzhiyun module_param(ddc3, bool, 0);
2204*4882a593Smuzhiyun MODULE_PARM_DESC(ddc3, "Probe DDC bus 3 (default = 0 = no)");
2205*4882a593Smuzhiyun module_param(mode_option, charp, 0);
2206*4882a593Smuzhiyun MODULE_PARM_DESC(mode_option, "Specify initial video mode");
2207*4882a593Smuzhiyun
2208*4882a593Smuzhiyun MODULE_AUTHOR("Tony A. Daplas");
2209*4882a593Smuzhiyun MODULE_DESCRIPTION("Framebuffer device for the Intel 810/815 and"
2210*4882a593Smuzhiyun " compatible cards");
2211*4882a593Smuzhiyun MODULE_LICENSE("GPL");
2212*4882a593Smuzhiyun
i810fb_exit(void)2213*4882a593Smuzhiyun static void __exit i810fb_exit(void)
2214*4882a593Smuzhiyun {
2215*4882a593Smuzhiyun pci_unregister_driver(&i810fb_driver);
2216*4882a593Smuzhiyun }
2217*4882a593Smuzhiyun module_exit(i810fb_exit);
2218*4882a593Smuzhiyun
2219*4882a593Smuzhiyun #endif /* MODULE */
2220*4882a593Smuzhiyun
2221*4882a593Smuzhiyun module_init(i810fb_init);
2222