xref: /OK3568_Linux_fs/kernel/drivers/video/fbdev/i810/i810.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*-*- linux-c -*-
2*4882a593Smuzhiyun  *  linux/drivers/video/i810.h -- Intel 810 General Definitions/Declarations
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  *      Copyright (C) 2001 Antonino Daplas<adaplas@pol.net>
5*4882a593Smuzhiyun  *      All Rights Reserved
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  *  This file is subject to the terms and conditions of the GNU General Public
9*4882a593Smuzhiyun  *  License. See the file COPYING in the main directory of this archive for
10*4882a593Smuzhiyun  *  more details.
11*4882a593Smuzhiyun  */
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #ifndef __I810_H__
14*4882a593Smuzhiyun #define __I810_H__
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include <linux/list.h>
17*4882a593Smuzhiyun #include <linux/agp_backend.h>
18*4882a593Smuzhiyun #include <linux/fb.h>
19*4882a593Smuzhiyun #include <linux/i2c.h>
20*4882a593Smuzhiyun #include <linux/i2c-algo-bit.h>
21*4882a593Smuzhiyun #include <video/vga.h>
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun /* Fence */
24*4882a593Smuzhiyun #define TILEWALK_X            (0 << 12)
25*4882a593Smuzhiyun #define TILEWALK_Y            (1 << 12)
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun /* Raster ops */
28*4882a593Smuzhiyun #define COLOR_COPY_ROP        0xF0
29*4882a593Smuzhiyun #define PAT_COPY_ROP          0xCC
30*4882a593Smuzhiyun #define CLEAR_ROP             0x00
31*4882a593Smuzhiyun #define WHITE_ROP             0xFF
32*4882a593Smuzhiyun #define INVERT_ROP            0x55
33*4882a593Smuzhiyun #define XOR_ROP               0x5A
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun /* 2D Engine definitions */
36*4882a593Smuzhiyun #define SOLIDPATTERN          0x80000000
37*4882a593Smuzhiyun #define NONSOLID              0x00000000
38*4882a593Smuzhiyun #define BPP8                  (0 << 24)
39*4882a593Smuzhiyun #define BPP16                 (1 << 24)
40*4882a593Smuzhiyun #define BPP24                 (2 << 24)
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun #define PIXCONF8              (2 << 16)
43*4882a593Smuzhiyun #define PIXCONF15             (4 << 16)
44*4882a593Smuzhiyun #define PIXCONF16             (5 << 16)
45*4882a593Smuzhiyun #define PIXCONF24             (6 << 16)
46*4882a593Smuzhiyun #define PIXCONF32             (7 << 16)
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun #define DYN_COLOR_EN          (1 << 26)
49*4882a593Smuzhiyun #define DYN_COLOR_DIS         (0 << 26)
50*4882a593Smuzhiyun #define INCREMENT             0x00000000
51*4882a593Smuzhiyun #define DECREMENT             (0x01 << 30)
52*4882a593Smuzhiyun #define ARB_ON                0x00000001
53*4882a593Smuzhiyun #define ARB_OFF               0x00000000
54*4882a593Smuzhiyun #define SYNC_FLIP             0x00000000
55*4882a593Smuzhiyun #define ASYNC_FLIP            0x00000040
56*4882a593Smuzhiyun #define OPTYPE_MASK           0xE0000000
57*4882a593Smuzhiyun #define PARSER_MASK           0x001F8000
58*4882a593Smuzhiyun #define D2_MASK               0x001FC000         /* 2D mask */
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun /* Instruction type */
61*4882a593Smuzhiyun /* There are more but pertains to 3D */
62*4882a593Smuzhiyun #define PARSER                0x00000000
63*4882a593Smuzhiyun #define BLIT                  (0x02 << 29)
64*4882a593Smuzhiyun #define RENDER                (0x03 << 29)
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun /* Parser */
67*4882a593Smuzhiyun #define NOP                   0x00               /* No operation, padding */
68*4882a593Smuzhiyun #define BP_INT                (0x01 << 23)         /* Breakpoint interrupt */
69*4882a593Smuzhiyun #define USR_INT               (0x02 << 23)         /* User interrupt */
70*4882a593Smuzhiyun #define WAIT_FOR_EVNT         (0x03 << 23)         /* Wait for event */
71*4882a593Smuzhiyun #define FLUSH                 (0x04 << 23)
72*4882a593Smuzhiyun #define CONTEXT_SEL           (0x05 << 23)
73*4882a593Smuzhiyun #define REPORT_HEAD           (0x07 << 23)
74*4882a593Smuzhiyun #define ARB_ON_OFF            (0x08 << 23)
75*4882a593Smuzhiyun #define OVERLAY_FLIP          (0x11 << 23)
76*4882a593Smuzhiyun #define LOAD_SCAN_INC         (0x12 << 23)
77*4882a593Smuzhiyun #define LOAD_SCAN_EX          (0x13 << 23)
78*4882a593Smuzhiyun #define FRONT_BUFFER          (0x14 << 23)
79*4882a593Smuzhiyun #define DEST_BUFFER           (0x15 << 23)
80*4882a593Smuzhiyun #define Z_BUFFER              (0x16 << 23)
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun #define STORE_DWORD_IMM       (0x20 << 23)
83*4882a593Smuzhiyun #define STORE_DWORD_IDX       (0x21 << 23)
84*4882a593Smuzhiyun #define BATCH_BUFFER          (0x30 << 23)
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun /* Blit */
87*4882a593Smuzhiyun #define SETUP_BLIT                      0x00
88*4882a593Smuzhiyun #define SETUP_MONO_PATTERN_SL_BLT       (0x10 << 22)
89*4882a593Smuzhiyun #define PIXEL_BLT                       (0x20 << 22)
90*4882a593Smuzhiyun #define SCANLINE_BLT                    (0x21 << 22)
91*4882a593Smuzhiyun #define TEXT_BLT                        (0x22 << 22)
92*4882a593Smuzhiyun #define TEXT_IMM_BLT                    (0x30 << 22)
93*4882a593Smuzhiyun #define COLOR_BLT                       (0x40 << 22)
94*4882a593Smuzhiyun #define MONO_PAT_BLIT                   (0x42 << 22)
95*4882a593Smuzhiyun #define SOURCE_COPY_BLIT                (0x43 << 22)
96*4882a593Smuzhiyun #define MONO_SOURCE_COPY_BLIT           (0x44 << 22)
97*4882a593Smuzhiyun #define SOURCE_COPY_IMMEDIATE           (0x60 << 22)
98*4882a593Smuzhiyun #define MONO_SOURCE_COPY_IMMEDIATE      (0x61 << 22)
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun #define VERSION_MAJOR            0
101*4882a593Smuzhiyun #define VERSION_MINOR            9
102*4882a593Smuzhiyun #define VERSION_TEENIE           0
103*4882a593Smuzhiyun #define BRANCH_VERSION           ""
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun /* mvo: intel i815 */
107*4882a593Smuzhiyun #ifndef PCI_DEVICE_ID_INTEL_82815_100
108*4882a593Smuzhiyun   #define PCI_DEVICE_ID_INTEL_82815_100           0x1102
109*4882a593Smuzhiyun #endif
110*4882a593Smuzhiyun #ifndef PCI_DEVICE_ID_INTEL_82815_NOAGP
111*4882a593Smuzhiyun   #define PCI_DEVICE_ID_INTEL_82815_NOAGP         0x1112
112*4882a593Smuzhiyun #endif
113*4882a593Smuzhiyun #ifndef PCI_DEVICE_ID_INTEL_82815_FULL_CTRL
114*4882a593Smuzhiyun   #define PCI_DEVICE_ID_INTEL_82815_FULL_CTRL     0x1130
115*4882a593Smuzhiyun #endif
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun /* General Defines */
118*4882a593Smuzhiyun #define I810_PAGESIZE               4096
119*4882a593Smuzhiyun #define MAX_DMA_SIZE                (1024 * 4096)
120*4882a593Smuzhiyun #define SAREA_SIZE                  4096
121*4882a593Smuzhiyun #define PCI_I810_MISCC              0x72
122*4882a593Smuzhiyun #define MMIO_SIZE                   (512*1024)
123*4882a593Smuzhiyun #define GTT_SIZE                    (16*1024)
124*4882a593Smuzhiyun #define RINGBUFFER_SIZE             (64*1024)
125*4882a593Smuzhiyun #define CURSOR_SIZE                 4096
126*4882a593Smuzhiyun #define OFF                         0
127*4882a593Smuzhiyun #define ON                          1
128*4882a593Smuzhiyun #define MAX_KEY                     256
129*4882a593Smuzhiyun #define WAIT_COUNT                  10000000
130*4882a593Smuzhiyun #define IRING_PAD                   8
131*4882a593Smuzhiyun #define FONTDATAMAX                 8192
132*4882a593Smuzhiyun /* Masks (AND ops) and OR's */
133*4882a593Smuzhiyun #define FB_START_MASK               (0x3f << (32 - 6))
134*4882a593Smuzhiyun #define MMIO_ADDR_MASK              (0x1FFF << (32 - 13))
135*4882a593Smuzhiyun #define FREQ_MASK                   (1 << 4)
136*4882a593Smuzhiyun #define SCR_OFF                     0x20
137*4882a593Smuzhiyun #define DRAM_ON                     0x08
138*4882a593Smuzhiyun #define DRAM_OFF                    0xE7
139*4882a593Smuzhiyun #define PG_ENABLE_MASK              0x01
140*4882a593Smuzhiyun #define RING_SIZE_MASK              (RINGBUFFER_SIZE - 1)
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun /* defines for restoring registers partially */
143*4882a593Smuzhiyun #define ADDR_MAP_MASK               (0x07 << 5)
144*4882a593Smuzhiyun #define DISP_CTRL                   ~0
145*4882a593Smuzhiyun #define PIXCONF_0                   (0x64 << 8)
146*4882a593Smuzhiyun #define PIXCONF_2                   (0xF3 << 24)
147*4882a593Smuzhiyun #define PIXCONF_1                   (0xF0 << 16)
148*4882a593Smuzhiyun #define MN_MASK                     0x3FF03FF
149*4882a593Smuzhiyun #define P_OR                        (0x7 << 4)
150*4882a593Smuzhiyun #define DAC_BIT                     (1 << 16)
151*4882a593Smuzhiyun #define INTERLACE_BIT               (1 << 7)
152*4882a593Smuzhiyun #define IER_MASK                    (3 << 13)
153*4882a593Smuzhiyun #define IMR_MASK                    (3 << 13)
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun /* Power Management */
156*4882a593Smuzhiyun #define DPMS_MASK                   0xF0000
157*4882a593Smuzhiyun #define POWERON                     0x00000
158*4882a593Smuzhiyun #define STANDBY                     0x20000
159*4882a593Smuzhiyun #define SUSPEND                     0x80000
160*4882a593Smuzhiyun #define POWERDOWN                   0xA0000
161*4882a593Smuzhiyun #define EMR_MASK                    ~0x3F
162*4882a593Smuzhiyun #define FW_BLC_MASK                 ~(0x3F|(7 << 8)|(0x3F << 12)|(7 << 20))
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun /* Ringbuffer */
165*4882a593Smuzhiyun #define RBUFFER_START_MASK          0xFFFFF000
166*4882a593Smuzhiyun #define RBUFFER_SIZE_MASK           0x001FF000
167*4882a593Smuzhiyun #define RBUFFER_HEAD_MASK           0x001FFFFC
168*4882a593Smuzhiyun #define RBUFFER_TAIL_MASK           0x001FFFF8
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun /* Video Timings */
171*4882a593Smuzhiyun #define REF_FREQ                    24000000
172*4882a593Smuzhiyun #define TARGET_N_MAX                30
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun #define MAX_PIXELCLOCK              230000000
175*4882a593Smuzhiyun #define MIN_PIXELCLOCK               15000000
176*4882a593Smuzhiyun #define VFMAX                       60
177*4882a593Smuzhiyun #define VFMIN                       60
178*4882a593Smuzhiyun #define HFMAX                       30000
179*4882a593Smuzhiyun #define HFMIN                       29000
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun /* Cursor */
182*4882a593Smuzhiyun #define CURSOR_ENABLE_MASK          0x1000
183*4882a593Smuzhiyun #define CURSOR_MODE_64_TRANS        4
184*4882a593Smuzhiyun #define CURSOR_MODE_64_XOR	    5
185*4882a593Smuzhiyun #define CURSOR_MODE_64_3C	    6
186*4882a593Smuzhiyun #define COORD_INACTIVE              0
187*4882a593Smuzhiyun #define COORD_ACTIVE                (1 << 4)
188*4882a593Smuzhiyun #define EXTENDED_PALETTE	    1
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun /* AGP Memory Types*/
191*4882a593Smuzhiyun #define AGP_NORMAL_MEMORY           0
192*4882a593Smuzhiyun #define AGP_DCACHE_MEMORY	    1
193*4882a593Smuzhiyun #define AGP_PHYSICAL_MEMORY         2
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun /* Allocated resource Flags */
196*4882a593Smuzhiyun #define FRAMEBUFFER_REQ             1
197*4882a593Smuzhiyun #define MMIO_REQ                    2
198*4882a593Smuzhiyun #define PCI_DEVICE_ENABLED          4
199*4882a593Smuzhiyun #define HAS_FONTCACHE               8
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun /* driver flags */
202*4882a593Smuzhiyun #define HAS_ACCELERATION            2
203*4882a593Smuzhiyun #define ALWAYS_SYNC                 4
204*4882a593Smuzhiyun #define LOCKUP                      8
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun struct gtt_data {
207*4882a593Smuzhiyun 	struct agp_memory *i810_fb_memory;
208*4882a593Smuzhiyun 	struct agp_memory *i810_cursor_memory;
209*4882a593Smuzhiyun };
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun struct mode_registers {
212*4882a593Smuzhiyun 	u32 pixclock, M, N, P;
213*4882a593Smuzhiyun 	u8 cr00, cr01, cr02, cr03;
214*4882a593Smuzhiyun 	u8 cr04, cr05, cr06, cr07;
215*4882a593Smuzhiyun 	u8 cr09, cr10, cr11, cr12;
216*4882a593Smuzhiyun 	u8 cr13, cr15, cr16, cr30;
217*4882a593Smuzhiyun 	u8 cr31, cr32, cr33, cr35, cr39;
218*4882a593Smuzhiyun 	u32 bpp8_100, bpp16_100;
219*4882a593Smuzhiyun 	u32 bpp24_100, bpp8_133;
220*4882a593Smuzhiyun 	u32 bpp16_133, bpp24_133;
221*4882a593Smuzhiyun 	u8 msr;
222*4882a593Smuzhiyun };
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun struct heap_data {
225*4882a593Smuzhiyun         unsigned long physical;
226*4882a593Smuzhiyun 	__u8 __iomem *virtual;
227*4882a593Smuzhiyun 	u32 offset;
228*4882a593Smuzhiyun 	u32 size;
229*4882a593Smuzhiyun };
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun struct state_registers {
232*4882a593Smuzhiyun 	u32 dclk_1d, dclk_2d, dclk_0ds;
233*4882a593Smuzhiyun 	u32 pixconf, fw_blc, pgtbl_ctl;
234*4882a593Smuzhiyun 	u32 fence0, hws_pga, dplystas;
235*4882a593Smuzhiyun 	u16 bltcntl, hwstam, ier, iir, imr;
236*4882a593Smuzhiyun 	u8 cr00, cr01, cr02, cr03, cr04;
237*4882a593Smuzhiyun 	u8 cr05, cr06, cr07, cr08, cr09;
238*4882a593Smuzhiyun 	u8 cr10, cr11, cr12, cr13, cr14;
239*4882a593Smuzhiyun 	u8 cr15, cr16, cr17, cr80, gr10;
240*4882a593Smuzhiyun 	u8 cr30, cr31, cr32, cr33, cr35;
241*4882a593Smuzhiyun 	u8 cr39, cr41, cr70, sr01, msr;
242*4882a593Smuzhiyun };
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun struct i810fb_par;
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun struct i810fb_i2c_chan {
247*4882a593Smuzhiyun 	struct i810fb_par *par;
248*4882a593Smuzhiyun 	struct i2c_adapter adapter;
249*4882a593Smuzhiyun 	struct i2c_algo_bit_data algo;
250*4882a593Smuzhiyun 	unsigned long ddc_base;
251*4882a593Smuzhiyun };
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun struct i810fb_par {
254*4882a593Smuzhiyun 	struct mode_registers    regs;
255*4882a593Smuzhiyun 	struct state_registers   hw_state;
256*4882a593Smuzhiyun 	struct gtt_data          i810_gtt;
257*4882a593Smuzhiyun 	struct fb_ops            i810fb_ops;
258*4882a593Smuzhiyun 	struct pci_dev           *dev;
259*4882a593Smuzhiyun 	struct heap_data         aperture;
260*4882a593Smuzhiyun 	struct heap_data         fb;
261*4882a593Smuzhiyun 	struct heap_data         iring;
262*4882a593Smuzhiyun 	struct heap_data         cursor_heap;
263*4882a593Smuzhiyun 	struct vgastate          state;
264*4882a593Smuzhiyun 	struct i810fb_i2c_chan   chan[3];
265*4882a593Smuzhiyun 	struct mutex		 open_lock;
266*4882a593Smuzhiyun 	unsigned int		 use_count;
267*4882a593Smuzhiyun 	u32 pseudo_palette[16];
268*4882a593Smuzhiyun 	unsigned long mmio_start_phys;
269*4882a593Smuzhiyun 	u8 __iomem *mmio_start_virtual;
270*4882a593Smuzhiyun 	u8 *edid;
271*4882a593Smuzhiyun 	u32 pitch;
272*4882a593Smuzhiyun 	u32 pixconf;
273*4882a593Smuzhiyun 	u32 watermark;
274*4882a593Smuzhiyun 	u32 mem_freq;
275*4882a593Smuzhiyun 	u32 res_flags;
276*4882a593Smuzhiyun 	u32 dev_flags;
277*4882a593Smuzhiyun 	u32 cur_tail;
278*4882a593Smuzhiyun 	u32 depth;
279*4882a593Smuzhiyun 	u32 blit_bpp;
280*4882a593Smuzhiyun 	u32 ovract;
281*4882a593Smuzhiyun 	u32 cur_state;
282*4882a593Smuzhiyun 	u32 ddc_num;
283*4882a593Smuzhiyun 	int wc_cookie;
284*4882a593Smuzhiyun 	u16 bltcntl;
285*4882a593Smuzhiyun 	u8 interlace;
286*4882a593Smuzhiyun };
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun /*
289*4882a593Smuzhiyun  * Register I/O
290*4882a593Smuzhiyun  */
291*4882a593Smuzhiyun #define i810_readb(where, mmio) readb(mmio + where)
292*4882a593Smuzhiyun #define i810_readw(where, mmio) readw(mmio + where)
293*4882a593Smuzhiyun #define i810_readl(where, mmio) readl(mmio + where)
294*4882a593Smuzhiyun #define i810_writeb(where, mmio, val) writeb(val, mmio + where)
295*4882a593Smuzhiyun #define i810_writew(where, mmio, val) writew(val, mmio + where)
296*4882a593Smuzhiyun #define i810_writel(where, mmio, val) writel(val, mmio + where)
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun #endif /* __I810_H__ */
299