1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * i740fb - framebuffer driver for Intel740
4*4882a593Smuzhiyun * Copyright (c) 2011 Ondrej Zary
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Based on old i740fb driver (c) 2001-2002 Andrey Ulanov <drey@rt.mipt.ru>
7*4882a593Smuzhiyun * which was partially based on:
8*4882a593Smuzhiyun * VGA 16-color framebuffer driver (c) 1999 Ben Pfaff <pfaffben@debian.org>
9*4882a593Smuzhiyun * and Petr Vandrovec <VANDROVE@vc.cvut.cz>
10*4882a593Smuzhiyun * i740 driver from XFree86 (c) 1998-1999 Precision Insight, Inc., Cedar Park,
11*4882a593Smuzhiyun * Texas.
12*4882a593Smuzhiyun * i740fb by Patrick LERDA, v0.9
13*4882a593Smuzhiyun */
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include <linux/module.h>
16*4882a593Smuzhiyun #include <linux/kernel.h>
17*4882a593Smuzhiyun #include <linux/errno.h>
18*4882a593Smuzhiyun #include <linux/string.h>
19*4882a593Smuzhiyun #include <linux/mm.h>
20*4882a593Smuzhiyun #include <linux/slab.h>
21*4882a593Smuzhiyun #include <linux/delay.h>
22*4882a593Smuzhiyun #include <linux/fb.h>
23*4882a593Smuzhiyun #include <linux/init.h>
24*4882a593Smuzhiyun #include <linux/pci.h>
25*4882a593Smuzhiyun #include <linux/pci_ids.h>
26*4882a593Smuzhiyun #include <linux/i2c.h>
27*4882a593Smuzhiyun #include <linux/i2c-algo-bit.h>
28*4882a593Smuzhiyun #include <linux/console.h>
29*4882a593Smuzhiyun #include <video/vga.h>
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #include "i740_reg.h"
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun static char *mode_option;
34*4882a593Smuzhiyun static int mtrr = 1;
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun struct i740fb_par {
37*4882a593Smuzhiyun unsigned char __iomem *regs;
38*4882a593Smuzhiyun bool has_sgram;
39*4882a593Smuzhiyun int wc_cookie;
40*4882a593Smuzhiyun bool ddc_registered;
41*4882a593Smuzhiyun struct i2c_adapter ddc_adapter;
42*4882a593Smuzhiyun struct i2c_algo_bit_data ddc_algo;
43*4882a593Smuzhiyun u32 pseudo_palette[16];
44*4882a593Smuzhiyun struct mutex open_lock;
45*4882a593Smuzhiyun unsigned int ref_count;
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun u8 crtc[VGA_CRT_C];
48*4882a593Smuzhiyun u8 atc[VGA_ATT_C];
49*4882a593Smuzhiyun u8 gdc[VGA_GFX_C];
50*4882a593Smuzhiyun u8 seq[VGA_SEQ_C];
51*4882a593Smuzhiyun u8 misc;
52*4882a593Smuzhiyun u8 vss;
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun /* i740 specific registers */
55*4882a593Smuzhiyun u8 display_cntl;
56*4882a593Smuzhiyun u8 pixelpipe_cfg0;
57*4882a593Smuzhiyun u8 pixelpipe_cfg1;
58*4882a593Smuzhiyun u8 pixelpipe_cfg2;
59*4882a593Smuzhiyun u8 video_clk2_m;
60*4882a593Smuzhiyun u8 video_clk2_n;
61*4882a593Smuzhiyun u8 video_clk2_mn_msbs;
62*4882a593Smuzhiyun u8 video_clk2_div_sel;
63*4882a593Smuzhiyun u8 pll_cntl;
64*4882a593Smuzhiyun u8 address_mapping;
65*4882a593Smuzhiyun u8 io_cntl;
66*4882a593Smuzhiyun u8 bitblt_cntl;
67*4882a593Smuzhiyun u8 ext_vert_total;
68*4882a593Smuzhiyun u8 ext_vert_disp_end;
69*4882a593Smuzhiyun u8 ext_vert_sync_start;
70*4882a593Smuzhiyun u8 ext_vert_blank_start;
71*4882a593Smuzhiyun u8 ext_horiz_total;
72*4882a593Smuzhiyun u8 ext_horiz_blank;
73*4882a593Smuzhiyun u8 ext_offset;
74*4882a593Smuzhiyun u8 interlace_cntl;
75*4882a593Smuzhiyun u32 lmi_fifo_watermark;
76*4882a593Smuzhiyun u8 ext_start_addr;
77*4882a593Smuzhiyun u8 ext_start_addr_hi;
78*4882a593Smuzhiyun };
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun #define DACSPEED8 203
81*4882a593Smuzhiyun #define DACSPEED16 163
82*4882a593Smuzhiyun #define DACSPEED24_SG 136
83*4882a593Smuzhiyun #define DACSPEED24_SD 128
84*4882a593Smuzhiyun #define DACSPEED32 86
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun static const struct fb_fix_screeninfo i740fb_fix = {
87*4882a593Smuzhiyun .id = "i740fb",
88*4882a593Smuzhiyun .type = FB_TYPE_PACKED_PIXELS,
89*4882a593Smuzhiyun .visual = FB_VISUAL_TRUECOLOR,
90*4882a593Smuzhiyun .xpanstep = 8,
91*4882a593Smuzhiyun .ypanstep = 1,
92*4882a593Smuzhiyun .accel = FB_ACCEL_NONE,
93*4882a593Smuzhiyun };
94*4882a593Smuzhiyun
i740outb(struct i740fb_par * par,u16 port,u8 val)95*4882a593Smuzhiyun static inline void i740outb(struct i740fb_par *par, u16 port, u8 val)
96*4882a593Smuzhiyun {
97*4882a593Smuzhiyun vga_mm_w(par->regs, port, val);
98*4882a593Smuzhiyun }
i740inb(struct i740fb_par * par,u16 port)99*4882a593Smuzhiyun static inline u8 i740inb(struct i740fb_par *par, u16 port)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun return vga_mm_r(par->regs, port);
102*4882a593Smuzhiyun }
i740outreg(struct i740fb_par * par,u16 port,u8 reg,u8 val)103*4882a593Smuzhiyun static inline void i740outreg(struct i740fb_par *par, u16 port, u8 reg, u8 val)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun vga_mm_w_fast(par->regs, port, reg, val);
106*4882a593Smuzhiyun }
i740inreg(struct i740fb_par * par,u16 port,u8 reg)107*4882a593Smuzhiyun static inline u8 i740inreg(struct i740fb_par *par, u16 port, u8 reg)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun vga_mm_w(par->regs, port, reg);
110*4882a593Smuzhiyun return vga_mm_r(par->regs, port+1);
111*4882a593Smuzhiyun }
i740outreg_mask(struct i740fb_par * par,u16 port,u8 reg,u8 val,u8 mask)112*4882a593Smuzhiyun static inline void i740outreg_mask(struct i740fb_par *par, u16 port, u8 reg,
113*4882a593Smuzhiyun u8 val, u8 mask)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun vga_mm_w_fast(par->regs, port, reg, (val & mask)
116*4882a593Smuzhiyun | (i740inreg(par, port, reg) & ~mask));
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun #define REG_DDC_DRIVE 0x62
120*4882a593Smuzhiyun #define REG_DDC_STATE 0x63
121*4882a593Smuzhiyun #define DDC_SCL (1 << 3)
122*4882a593Smuzhiyun #define DDC_SDA (1 << 2)
123*4882a593Smuzhiyun
i740fb_ddc_setscl(void * data,int val)124*4882a593Smuzhiyun static void i740fb_ddc_setscl(void *data, int val)
125*4882a593Smuzhiyun {
126*4882a593Smuzhiyun struct i740fb_par *par = data;
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun i740outreg_mask(par, XRX, REG_DDC_DRIVE, DDC_SCL, DDC_SCL);
129*4882a593Smuzhiyun i740outreg_mask(par, XRX, REG_DDC_STATE, val ? DDC_SCL : 0, DDC_SCL);
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun
i740fb_ddc_setsda(void * data,int val)132*4882a593Smuzhiyun static void i740fb_ddc_setsda(void *data, int val)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun struct i740fb_par *par = data;
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun i740outreg_mask(par, XRX, REG_DDC_DRIVE, DDC_SDA, DDC_SDA);
137*4882a593Smuzhiyun i740outreg_mask(par, XRX, REG_DDC_STATE, val ? DDC_SDA : 0, DDC_SDA);
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun
i740fb_ddc_getscl(void * data)140*4882a593Smuzhiyun static int i740fb_ddc_getscl(void *data)
141*4882a593Smuzhiyun {
142*4882a593Smuzhiyun struct i740fb_par *par = data;
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun i740outreg_mask(par, XRX, REG_DDC_DRIVE, 0, DDC_SCL);
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun return !!(i740inreg(par, XRX, REG_DDC_STATE) & DDC_SCL);
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun
i740fb_ddc_getsda(void * data)149*4882a593Smuzhiyun static int i740fb_ddc_getsda(void *data)
150*4882a593Smuzhiyun {
151*4882a593Smuzhiyun struct i740fb_par *par = data;
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun i740outreg_mask(par, XRX, REG_DDC_DRIVE, 0, DDC_SDA);
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun return !!(i740inreg(par, XRX, REG_DDC_STATE) & DDC_SDA);
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun
i740fb_setup_ddc_bus(struct fb_info * info)158*4882a593Smuzhiyun static int i740fb_setup_ddc_bus(struct fb_info *info)
159*4882a593Smuzhiyun {
160*4882a593Smuzhiyun struct i740fb_par *par = info->par;
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun strlcpy(par->ddc_adapter.name, info->fix.id,
163*4882a593Smuzhiyun sizeof(par->ddc_adapter.name));
164*4882a593Smuzhiyun par->ddc_adapter.owner = THIS_MODULE;
165*4882a593Smuzhiyun par->ddc_adapter.class = I2C_CLASS_DDC;
166*4882a593Smuzhiyun par->ddc_adapter.algo_data = &par->ddc_algo;
167*4882a593Smuzhiyun par->ddc_adapter.dev.parent = info->device;
168*4882a593Smuzhiyun par->ddc_algo.setsda = i740fb_ddc_setsda;
169*4882a593Smuzhiyun par->ddc_algo.setscl = i740fb_ddc_setscl;
170*4882a593Smuzhiyun par->ddc_algo.getsda = i740fb_ddc_getsda;
171*4882a593Smuzhiyun par->ddc_algo.getscl = i740fb_ddc_getscl;
172*4882a593Smuzhiyun par->ddc_algo.udelay = 10;
173*4882a593Smuzhiyun par->ddc_algo.timeout = 20;
174*4882a593Smuzhiyun par->ddc_algo.data = par;
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun i2c_set_adapdata(&par->ddc_adapter, par);
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun return i2c_bit_add_bus(&par->ddc_adapter);
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun
i740fb_open(struct fb_info * info,int user)181*4882a593Smuzhiyun static int i740fb_open(struct fb_info *info, int user)
182*4882a593Smuzhiyun {
183*4882a593Smuzhiyun struct i740fb_par *par = info->par;
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun mutex_lock(&(par->open_lock));
186*4882a593Smuzhiyun par->ref_count++;
187*4882a593Smuzhiyun mutex_unlock(&(par->open_lock));
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun return 0;
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun
i740fb_release(struct fb_info * info,int user)192*4882a593Smuzhiyun static int i740fb_release(struct fb_info *info, int user)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun struct i740fb_par *par = info->par;
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun mutex_lock(&(par->open_lock));
197*4882a593Smuzhiyun if (par->ref_count == 0) {
198*4882a593Smuzhiyun fb_err(info, "release called with zero refcount\n");
199*4882a593Smuzhiyun mutex_unlock(&(par->open_lock));
200*4882a593Smuzhiyun return -EINVAL;
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun par->ref_count--;
204*4882a593Smuzhiyun mutex_unlock(&(par->open_lock));
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun return 0;
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun
i740_calc_fifo(struct i740fb_par * par,u32 freq,int bpp)209*4882a593Smuzhiyun static u32 i740_calc_fifo(struct i740fb_par *par, u32 freq, int bpp)
210*4882a593Smuzhiyun {
211*4882a593Smuzhiyun /*
212*4882a593Smuzhiyun * Would like to calculate these values automatically, but a generic
213*4882a593Smuzhiyun * algorithm does not seem possible. Note: These FIFO water mark
214*4882a593Smuzhiyun * values were tested on several cards and seem to eliminate the
215*4882a593Smuzhiyun * all of the snow and vertical banding, but fine adjustments will
216*4882a593Smuzhiyun * probably be required for other cards.
217*4882a593Smuzhiyun */
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun u32 wm;
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun switch (bpp) {
222*4882a593Smuzhiyun case 8:
223*4882a593Smuzhiyun if (freq > 200)
224*4882a593Smuzhiyun wm = 0x18120000;
225*4882a593Smuzhiyun else if (freq > 175)
226*4882a593Smuzhiyun wm = 0x16110000;
227*4882a593Smuzhiyun else if (freq > 135)
228*4882a593Smuzhiyun wm = 0x120E0000;
229*4882a593Smuzhiyun else
230*4882a593Smuzhiyun wm = 0x100D0000;
231*4882a593Smuzhiyun break;
232*4882a593Smuzhiyun case 15:
233*4882a593Smuzhiyun case 16:
234*4882a593Smuzhiyun if (par->has_sgram) {
235*4882a593Smuzhiyun if (freq > 140)
236*4882a593Smuzhiyun wm = 0x2C1D0000;
237*4882a593Smuzhiyun else if (freq > 120)
238*4882a593Smuzhiyun wm = 0x2C180000;
239*4882a593Smuzhiyun else if (freq > 100)
240*4882a593Smuzhiyun wm = 0x24160000;
241*4882a593Smuzhiyun else if (freq > 90)
242*4882a593Smuzhiyun wm = 0x18120000;
243*4882a593Smuzhiyun else if (freq > 50)
244*4882a593Smuzhiyun wm = 0x16110000;
245*4882a593Smuzhiyun else if (freq > 32)
246*4882a593Smuzhiyun wm = 0x13100000;
247*4882a593Smuzhiyun else
248*4882a593Smuzhiyun wm = 0x120E0000;
249*4882a593Smuzhiyun } else {
250*4882a593Smuzhiyun if (freq > 160)
251*4882a593Smuzhiyun wm = 0x28200000;
252*4882a593Smuzhiyun else if (freq > 140)
253*4882a593Smuzhiyun wm = 0x2A1E0000;
254*4882a593Smuzhiyun else if (freq > 130)
255*4882a593Smuzhiyun wm = 0x2B1A0000;
256*4882a593Smuzhiyun else if (freq > 120)
257*4882a593Smuzhiyun wm = 0x2C180000;
258*4882a593Smuzhiyun else if (freq > 100)
259*4882a593Smuzhiyun wm = 0x24180000;
260*4882a593Smuzhiyun else if (freq > 90)
261*4882a593Smuzhiyun wm = 0x18120000;
262*4882a593Smuzhiyun else if (freq > 50)
263*4882a593Smuzhiyun wm = 0x16110000;
264*4882a593Smuzhiyun else if (freq > 32)
265*4882a593Smuzhiyun wm = 0x13100000;
266*4882a593Smuzhiyun else
267*4882a593Smuzhiyun wm = 0x120E0000;
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun break;
270*4882a593Smuzhiyun case 24:
271*4882a593Smuzhiyun if (par->has_sgram) {
272*4882a593Smuzhiyun if (freq > 130)
273*4882a593Smuzhiyun wm = 0x31200000;
274*4882a593Smuzhiyun else if (freq > 120)
275*4882a593Smuzhiyun wm = 0x2E200000;
276*4882a593Smuzhiyun else if (freq > 100)
277*4882a593Smuzhiyun wm = 0x2C1D0000;
278*4882a593Smuzhiyun else if (freq > 80)
279*4882a593Smuzhiyun wm = 0x25180000;
280*4882a593Smuzhiyun else if (freq > 64)
281*4882a593Smuzhiyun wm = 0x24160000;
282*4882a593Smuzhiyun else if (freq > 49)
283*4882a593Smuzhiyun wm = 0x18120000;
284*4882a593Smuzhiyun else if (freq > 32)
285*4882a593Smuzhiyun wm = 0x16110000;
286*4882a593Smuzhiyun else
287*4882a593Smuzhiyun wm = 0x13100000;
288*4882a593Smuzhiyun } else {
289*4882a593Smuzhiyun if (freq > 120)
290*4882a593Smuzhiyun wm = 0x311F0000;
291*4882a593Smuzhiyun else if (freq > 100)
292*4882a593Smuzhiyun wm = 0x2C1D0000;
293*4882a593Smuzhiyun else if (freq > 80)
294*4882a593Smuzhiyun wm = 0x25180000;
295*4882a593Smuzhiyun else if (freq > 64)
296*4882a593Smuzhiyun wm = 0x24160000;
297*4882a593Smuzhiyun else if (freq > 49)
298*4882a593Smuzhiyun wm = 0x18120000;
299*4882a593Smuzhiyun else if (freq > 32)
300*4882a593Smuzhiyun wm = 0x16110000;
301*4882a593Smuzhiyun else
302*4882a593Smuzhiyun wm = 0x13100000;
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun break;
305*4882a593Smuzhiyun case 32:
306*4882a593Smuzhiyun if (par->has_sgram) {
307*4882a593Smuzhiyun if (freq > 80)
308*4882a593Smuzhiyun wm = 0x2A200000;
309*4882a593Smuzhiyun else if (freq > 60)
310*4882a593Smuzhiyun wm = 0x281A0000;
311*4882a593Smuzhiyun else if (freq > 49)
312*4882a593Smuzhiyun wm = 0x25180000;
313*4882a593Smuzhiyun else if (freq > 32)
314*4882a593Smuzhiyun wm = 0x18120000;
315*4882a593Smuzhiyun else
316*4882a593Smuzhiyun wm = 0x16110000;
317*4882a593Smuzhiyun } else {
318*4882a593Smuzhiyun if (freq > 80)
319*4882a593Smuzhiyun wm = 0x29200000;
320*4882a593Smuzhiyun else if (freq > 60)
321*4882a593Smuzhiyun wm = 0x281A0000;
322*4882a593Smuzhiyun else if (freq > 49)
323*4882a593Smuzhiyun wm = 0x25180000;
324*4882a593Smuzhiyun else if (freq > 32)
325*4882a593Smuzhiyun wm = 0x18120000;
326*4882a593Smuzhiyun else
327*4882a593Smuzhiyun wm = 0x16110000;
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun break;
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun return wm;
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun /* clock calculation from i740fb by Patrick LERDA */
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun #define I740_RFREQ 1000000
338*4882a593Smuzhiyun #define TARGET_MAX_N 30
339*4882a593Smuzhiyun #define I740_FFIX (1 << 8)
340*4882a593Smuzhiyun #define I740_RFREQ_FIX (I740_RFREQ / I740_FFIX)
341*4882a593Smuzhiyun #define I740_REF_FREQ (6667 * I740_FFIX / 100) /* 66.67 MHz */
342*4882a593Smuzhiyun #define I740_MAX_VCO_FREQ (450 * I740_FFIX) /* 450 MHz */
343*4882a593Smuzhiyun
i740_calc_vclk(u32 freq,struct i740fb_par * par)344*4882a593Smuzhiyun static void i740_calc_vclk(u32 freq, struct i740fb_par *par)
345*4882a593Smuzhiyun {
346*4882a593Smuzhiyun const u32 err_max = freq / (200 * I740_RFREQ / I740_FFIX);
347*4882a593Smuzhiyun const u32 err_target = freq / (1000 * I740_RFREQ / I740_FFIX);
348*4882a593Smuzhiyun u32 err_best = 512 * I740_FFIX;
349*4882a593Smuzhiyun u32 f_err, f_vco;
350*4882a593Smuzhiyun int m_best = 0, n_best = 0, p_best = 0;
351*4882a593Smuzhiyun int m, n;
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun p_best = min(15, ilog2(I740_MAX_VCO_FREQ / (freq / I740_RFREQ_FIX)));
354*4882a593Smuzhiyun f_vco = (freq * (1 << p_best)) / I740_RFREQ_FIX;
355*4882a593Smuzhiyun freq = freq / I740_RFREQ_FIX;
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun n = 2;
358*4882a593Smuzhiyun do {
359*4882a593Smuzhiyun n++;
360*4882a593Smuzhiyun m = ((f_vco * n) / I740_REF_FREQ + 2) / 4;
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun if (m < 3)
363*4882a593Smuzhiyun m = 3;
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun {
366*4882a593Smuzhiyun u32 f_out = (((m * I740_REF_FREQ * 4)
367*4882a593Smuzhiyun / n) + ((1 << p_best) / 2)) / (1 << p_best);
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun f_err = (freq - f_out);
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun if (abs(f_err) < err_max) {
372*4882a593Smuzhiyun m_best = m;
373*4882a593Smuzhiyun n_best = n;
374*4882a593Smuzhiyun err_best = f_err;
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun } while ((abs(f_err) >= err_target) &&
378*4882a593Smuzhiyun ((n <= TARGET_MAX_N) || (abs(err_best) > err_max)));
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun if (abs(f_err) < err_target) {
381*4882a593Smuzhiyun m_best = m;
382*4882a593Smuzhiyun n_best = n;
383*4882a593Smuzhiyun }
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun par->video_clk2_m = (m_best - 2) & 0xFF;
386*4882a593Smuzhiyun par->video_clk2_n = (n_best - 2) & 0xFF;
387*4882a593Smuzhiyun par->video_clk2_mn_msbs = ((((n_best - 2) >> 4) & VCO_N_MSBS)
388*4882a593Smuzhiyun | (((m_best - 2) >> 8) & VCO_M_MSBS));
389*4882a593Smuzhiyun par->video_clk2_div_sel = ((p_best << 4) | REF_DIV_1);
390*4882a593Smuzhiyun }
391*4882a593Smuzhiyun
i740fb_decode_var(const struct fb_var_screeninfo * var,struct i740fb_par * par,struct fb_info * info)392*4882a593Smuzhiyun static int i740fb_decode_var(const struct fb_var_screeninfo *var,
393*4882a593Smuzhiyun struct i740fb_par *par, struct fb_info *info)
394*4882a593Smuzhiyun {
395*4882a593Smuzhiyun /*
396*4882a593Smuzhiyun * Get the video params out of 'var'.
397*4882a593Smuzhiyun * If a value doesn't fit, round it up, if it's too big, return -EINVAL.
398*4882a593Smuzhiyun */
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun u32 xres, right, hslen, left, xtotal;
401*4882a593Smuzhiyun u32 yres, lower, vslen, upper, ytotal;
402*4882a593Smuzhiyun u32 vxres, xoffset, vyres, yoffset;
403*4882a593Smuzhiyun u32 bpp, base, dacspeed24, mem, freq;
404*4882a593Smuzhiyun u8 r7;
405*4882a593Smuzhiyun int i;
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun dev_dbg(info->device, "decode_var: xres: %i, yres: %i, xres_v: %i, xres_v: %i\n",
408*4882a593Smuzhiyun var->xres, var->yres, var->xres_virtual, var->xres_virtual);
409*4882a593Smuzhiyun dev_dbg(info->device, " xoff: %i, yoff: %i, bpp: %i, graysc: %i\n",
410*4882a593Smuzhiyun var->xoffset, var->yoffset, var->bits_per_pixel,
411*4882a593Smuzhiyun var->grayscale);
412*4882a593Smuzhiyun dev_dbg(info->device, " activate: %i, nonstd: %i, vmode: %i\n",
413*4882a593Smuzhiyun var->activate, var->nonstd, var->vmode);
414*4882a593Smuzhiyun dev_dbg(info->device, " pixclock: %i, hsynclen:%i, vsynclen:%i\n",
415*4882a593Smuzhiyun var->pixclock, var->hsync_len, var->vsync_len);
416*4882a593Smuzhiyun dev_dbg(info->device, " left: %i, right: %i, up:%i, lower:%i\n",
417*4882a593Smuzhiyun var->left_margin, var->right_margin, var->upper_margin,
418*4882a593Smuzhiyun var->lower_margin);
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun bpp = var->bits_per_pixel;
422*4882a593Smuzhiyun switch (bpp) {
423*4882a593Smuzhiyun case 1 ... 8:
424*4882a593Smuzhiyun bpp = 8;
425*4882a593Smuzhiyun if ((1000000 / var->pixclock) > DACSPEED8) {
426*4882a593Smuzhiyun dev_err(info->device, "requested pixclock %i MHz out of range (max. %i MHz at 8bpp)\n",
427*4882a593Smuzhiyun 1000000 / var->pixclock, DACSPEED8);
428*4882a593Smuzhiyun return -EINVAL;
429*4882a593Smuzhiyun }
430*4882a593Smuzhiyun break;
431*4882a593Smuzhiyun case 9 ... 15:
432*4882a593Smuzhiyun bpp = 15;
433*4882a593Smuzhiyun fallthrough;
434*4882a593Smuzhiyun case 16:
435*4882a593Smuzhiyun if ((1000000 / var->pixclock) > DACSPEED16) {
436*4882a593Smuzhiyun dev_err(info->device, "requested pixclock %i MHz out of range (max. %i MHz at 15/16bpp)\n",
437*4882a593Smuzhiyun 1000000 / var->pixclock, DACSPEED16);
438*4882a593Smuzhiyun return -EINVAL;
439*4882a593Smuzhiyun }
440*4882a593Smuzhiyun break;
441*4882a593Smuzhiyun case 17 ... 24:
442*4882a593Smuzhiyun bpp = 24;
443*4882a593Smuzhiyun dacspeed24 = par->has_sgram ? DACSPEED24_SG : DACSPEED24_SD;
444*4882a593Smuzhiyun if ((1000000 / var->pixclock) > dacspeed24) {
445*4882a593Smuzhiyun dev_err(info->device, "requested pixclock %i MHz out of range (max. %i MHz at 24bpp)\n",
446*4882a593Smuzhiyun 1000000 / var->pixclock, dacspeed24);
447*4882a593Smuzhiyun return -EINVAL;
448*4882a593Smuzhiyun }
449*4882a593Smuzhiyun break;
450*4882a593Smuzhiyun case 25 ... 32:
451*4882a593Smuzhiyun bpp = 32;
452*4882a593Smuzhiyun if ((1000000 / var->pixclock) > DACSPEED32) {
453*4882a593Smuzhiyun dev_err(info->device, "requested pixclock %i MHz out of range (max. %i MHz at 32bpp)\n",
454*4882a593Smuzhiyun 1000000 / var->pixclock, DACSPEED32);
455*4882a593Smuzhiyun return -EINVAL;
456*4882a593Smuzhiyun }
457*4882a593Smuzhiyun break;
458*4882a593Smuzhiyun default:
459*4882a593Smuzhiyun return -EINVAL;
460*4882a593Smuzhiyun }
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun xres = ALIGN(var->xres, 8);
463*4882a593Smuzhiyun vxres = ALIGN(var->xres_virtual, 16);
464*4882a593Smuzhiyun if (vxres < xres)
465*4882a593Smuzhiyun vxres = xres;
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun xoffset = ALIGN(var->xoffset, 8);
468*4882a593Smuzhiyun if (xres + xoffset > vxres)
469*4882a593Smuzhiyun xoffset = vxres - xres;
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun left = ALIGN(var->left_margin, 8);
472*4882a593Smuzhiyun right = ALIGN(var->right_margin, 8);
473*4882a593Smuzhiyun hslen = ALIGN(var->hsync_len, 8);
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun yres = var->yres;
476*4882a593Smuzhiyun vyres = var->yres_virtual;
477*4882a593Smuzhiyun if (yres > vyres)
478*4882a593Smuzhiyun vyres = yres;
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun yoffset = var->yoffset;
481*4882a593Smuzhiyun if (yres + yoffset > vyres)
482*4882a593Smuzhiyun yoffset = vyres - yres;
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun lower = var->lower_margin;
485*4882a593Smuzhiyun vslen = var->vsync_len;
486*4882a593Smuzhiyun upper = var->upper_margin;
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun mem = vxres * vyres * ((bpp + 1) / 8);
489*4882a593Smuzhiyun if (mem > info->screen_size) {
490*4882a593Smuzhiyun dev_err(info->device, "not enough video memory (%d KB requested, %ld KB available)\n",
491*4882a593Smuzhiyun mem >> 10, info->screen_size >> 10);
492*4882a593Smuzhiyun return -ENOMEM;
493*4882a593Smuzhiyun }
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun if (yoffset + yres > vyres)
496*4882a593Smuzhiyun yoffset = vyres - yres;
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun xtotal = xres + right + hslen + left;
499*4882a593Smuzhiyun ytotal = yres + lower + vslen + upper;
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun par->crtc[VGA_CRTC_H_TOTAL] = (xtotal >> 3) - 5;
502*4882a593Smuzhiyun par->crtc[VGA_CRTC_H_DISP] = (xres >> 3) - 1;
503*4882a593Smuzhiyun par->crtc[VGA_CRTC_H_BLANK_START] = ((xres + right) >> 3) - 1;
504*4882a593Smuzhiyun par->crtc[VGA_CRTC_H_SYNC_START] = (xres + right) >> 3;
505*4882a593Smuzhiyun par->crtc[VGA_CRTC_H_SYNC_END] = (((xres + right + hslen) >> 3) & 0x1F)
506*4882a593Smuzhiyun | ((((xres + right + hslen) >> 3) & 0x20) << 2);
507*4882a593Smuzhiyun par->crtc[VGA_CRTC_H_BLANK_END] = ((xres + right + hslen) >> 3 & 0x1F)
508*4882a593Smuzhiyun | 0x80;
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun par->crtc[VGA_CRTC_V_TOTAL] = ytotal - 2;
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun r7 = 0x10; /* disable linecompare */
513*4882a593Smuzhiyun if (ytotal & 0x100)
514*4882a593Smuzhiyun r7 |= 0x01;
515*4882a593Smuzhiyun if (ytotal & 0x200)
516*4882a593Smuzhiyun r7 |= 0x20;
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun par->crtc[VGA_CRTC_PRESET_ROW] = 0;
519*4882a593Smuzhiyun par->crtc[VGA_CRTC_MAX_SCAN] = 0x40; /* 1 scanline, no linecmp */
520*4882a593Smuzhiyun if (var->vmode & FB_VMODE_DOUBLE)
521*4882a593Smuzhiyun par->crtc[VGA_CRTC_MAX_SCAN] |= 0x80;
522*4882a593Smuzhiyun par->crtc[VGA_CRTC_CURSOR_START] = 0x00;
523*4882a593Smuzhiyun par->crtc[VGA_CRTC_CURSOR_END] = 0x00;
524*4882a593Smuzhiyun par->crtc[VGA_CRTC_CURSOR_HI] = 0x00;
525*4882a593Smuzhiyun par->crtc[VGA_CRTC_CURSOR_LO] = 0x00;
526*4882a593Smuzhiyun par->crtc[VGA_CRTC_V_DISP_END] = yres-1;
527*4882a593Smuzhiyun if ((yres-1) & 0x100)
528*4882a593Smuzhiyun r7 |= 0x02;
529*4882a593Smuzhiyun if ((yres-1) & 0x200)
530*4882a593Smuzhiyun r7 |= 0x40;
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun par->crtc[VGA_CRTC_V_BLANK_START] = yres + lower - 1;
533*4882a593Smuzhiyun par->crtc[VGA_CRTC_V_SYNC_START] = yres + lower - 1;
534*4882a593Smuzhiyun if ((yres + lower - 1) & 0x100)
535*4882a593Smuzhiyun r7 |= 0x0C;
536*4882a593Smuzhiyun if ((yres + lower - 1) & 0x200) {
537*4882a593Smuzhiyun par->crtc[VGA_CRTC_MAX_SCAN] |= 0x20;
538*4882a593Smuzhiyun r7 |= 0x80;
539*4882a593Smuzhiyun }
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun /* disabled IRQ */
542*4882a593Smuzhiyun par->crtc[VGA_CRTC_V_SYNC_END] =
543*4882a593Smuzhiyun ((yres + lower - 1 + vslen) & 0x0F) & ~0x10;
544*4882a593Smuzhiyun /* 0x7F for VGA, but some SVGA chips require all 8 bits to be set */
545*4882a593Smuzhiyun par->crtc[VGA_CRTC_V_BLANK_END] = (yres + lower - 1 + vslen) & 0xFF;
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun par->crtc[VGA_CRTC_UNDERLINE] = 0x00;
548*4882a593Smuzhiyun par->crtc[VGA_CRTC_MODE] = 0xC3 ;
549*4882a593Smuzhiyun par->crtc[VGA_CRTC_LINE_COMPARE] = 0xFF;
550*4882a593Smuzhiyun par->crtc[VGA_CRTC_OVERFLOW] = r7;
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun par->vss = 0x00; /* 3DA */
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun for (i = 0x00; i < 0x10; i++)
555*4882a593Smuzhiyun par->atc[i] = i;
556*4882a593Smuzhiyun par->atc[VGA_ATC_MODE] = 0x81;
557*4882a593Smuzhiyun par->atc[VGA_ATC_OVERSCAN] = 0x00; /* 0 for EGA, 0xFF for VGA */
558*4882a593Smuzhiyun par->atc[VGA_ATC_PLANE_ENABLE] = 0x0F;
559*4882a593Smuzhiyun par->atc[VGA_ATC_COLOR_PAGE] = 0x00;
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun par->misc = 0xC3;
562*4882a593Smuzhiyun if (var->sync & FB_SYNC_HOR_HIGH_ACT)
563*4882a593Smuzhiyun par->misc &= ~0x40;
564*4882a593Smuzhiyun if (var->sync & FB_SYNC_VERT_HIGH_ACT)
565*4882a593Smuzhiyun par->misc &= ~0x80;
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun par->seq[VGA_SEQ_CLOCK_MODE] = 0x01;
568*4882a593Smuzhiyun par->seq[VGA_SEQ_PLANE_WRITE] = 0x0F;
569*4882a593Smuzhiyun par->seq[VGA_SEQ_CHARACTER_MAP] = 0x00;
570*4882a593Smuzhiyun par->seq[VGA_SEQ_MEMORY_MODE] = 0x06;
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun par->gdc[VGA_GFX_SR_VALUE] = 0x00;
573*4882a593Smuzhiyun par->gdc[VGA_GFX_SR_ENABLE] = 0x00;
574*4882a593Smuzhiyun par->gdc[VGA_GFX_COMPARE_VALUE] = 0x00;
575*4882a593Smuzhiyun par->gdc[VGA_GFX_DATA_ROTATE] = 0x00;
576*4882a593Smuzhiyun par->gdc[VGA_GFX_PLANE_READ] = 0;
577*4882a593Smuzhiyun par->gdc[VGA_GFX_MODE] = 0x02;
578*4882a593Smuzhiyun par->gdc[VGA_GFX_MISC] = 0x05;
579*4882a593Smuzhiyun par->gdc[VGA_GFX_COMPARE_MASK] = 0x0F;
580*4882a593Smuzhiyun par->gdc[VGA_GFX_BIT_MASK] = 0xFF;
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun base = (yoffset * vxres + (xoffset & ~7)) >> 2;
583*4882a593Smuzhiyun switch (bpp) {
584*4882a593Smuzhiyun case 8:
585*4882a593Smuzhiyun par->crtc[VGA_CRTC_OFFSET] = vxres >> 3;
586*4882a593Smuzhiyun par->ext_offset = vxres >> 11;
587*4882a593Smuzhiyun par->pixelpipe_cfg1 = DISPLAY_8BPP_MODE;
588*4882a593Smuzhiyun par->bitblt_cntl = COLEXP_8BPP;
589*4882a593Smuzhiyun break;
590*4882a593Smuzhiyun case 15: /* 0rrrrrgg gggbbbbb */
591*4882a593Smuzhiyun case 16: /* rrrrrggg gggbbbbb */
592*4882a593Smuzhiyun par->pixelpipe_cfg1 = (var->green.length == 6) ?
593*4882a593Smuzhiyun DISPLAY_16BPP_MODE : DISPLAY_15BPP_MODE;
594*4882a593Smuzhiyun par->crtc[VGA_CRTC_OFFSET] = vxres >> 2;
595*4882a593Smuzhiyun par->ext_offset = vxres >> 10;
596*4882a593Smuzhiyun par->bitblt_cntl = COLEXP_16BPP;
597*4882a593Smuzhiyun base *= 2;
598*4882a593Smuzhiyun break;
599*4882a593Smuzhiyun case 24:
600*4882a593Smuzhiyun par->crtc[VGA_CRTC_OFFSET] = (vxres * 3) >> 3;
601*4882a593Smuzhiyun par->ext_offset = (vxres * 3) >> 11;
602*4882a593Smuzhiyun par->pixelpipe_cfg1 = DISPLAY_24BPP_MODE;
603*4882a593Smuzhiyun par->bitblt_cntl = COLEXP_24BPP;
604*4882a593Smuzhiyun base &= 0xFFFFFFFE; /* ...ignore the last bit. */
605*4882a593Smuzhiyun base *= 3;
606*4882a593Smuzhiyun break;
607*4882a593Smuzhiyun case 32:
608*4882a593Smuzhiyun par->crtc[VGA_CRTC_OFFSET] = vxres >> 1;
609*4882a593Smuzhiyun par->ext_offset = vxres >> 9;
610*4882a593Smuzhiyun par->pixelpipe_cfg1 = DISPLAY_32BPP_MODE;
611*4882a593Smuzhiyun par->bitblt_cntl = COLEXP_RESERVED; /* Unimplemented on i740 */
612*4882a593Smuzhiyun base *= 4;
613*4882a593Smuzhiyun break;
614*4882a593Smuzhiyun }
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun par->crtc[VGA_CRTC_START_LO] = base & 0x000000FF;
617*4882a593Smuzhiyun par->crtc[VGA_CRTC_START_HI] = (base & 0x0000FF00) >> 8;
618*4882a593Smuzhiyun par->ext_start_addr =
619*4882a593Smuzhiyun ((base & 0x003F0000) >> 16) | EXT_START_ADDR_ENABLE;
620*4882a593Smuzhiyun par->ext_start_addr_hi = (base & 0x3FC00000) >> 22;
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun par->pixelpipe_cfg0 = DAC_8_BIT;
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun par->pixelpipe_cfg2 = DISPLAY_GAMMA_ENABLE | OVERLAY_GAMMA_ENABLE;
625*4882a593Smuzhiyun par->io_cntl = EXTENDED_CRTC_CNTL;
626*4882a593Smuzhiyun par->address_mapping = LINEAR_MODE_ENABLE | PAGE_MAPPING_ENABLE;
627*4882a593Smuzhiyun par->display_cntl = HIRES_MODE;
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun /* Set the MCLK freq */
630*4882a593Smuzhiyun par->pll_cntl = PLL_MEMCLK_100000KHZ; /* 100 MHz -- use as default */
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun /* Calculate the extended CRTC regs */
633*4882a593Smuzhiyun par->ext_vert_total = (ytotal - 2) >> 8;
634*4882a593Smuzhiyun par->ext_vert_disp_end = (yres - 1) >> 8;
635*4882a593Smuzhiyun par->ext_vert_sync_start = (yres + lower) >> 8;
636*4882a593Smuzhiyun par->ext_vert_blank_start = (yres + lower) >> 8;
637*4882a593Smuzhiyun par->ext_horiz_total = ((xtotal >> 3) - 5) >> 8;
638*4882a593Smuzhiyun par->ext_horiz_blank = (((xres + right) >> 3) & 0x40) >> 6;
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun par->interlace_cntl = INTERLACE_DISABLE;
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun /* Set the overscan color to 0. (NOTE: This only affects >8bpp mode) */
643*4882a593Smuzhiyun par->atc[VGA_ATC_OVERSCAN] = 0;
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun /* Calculate VCLK that most closely matches the requested dot clock */
646*4882a593Smuzhiyun freq = (((u32)1e9) / var->pixclock) * (u32)(1e3);
647*4882a593Smuzhiyun if (freq < I740_RFREQ_FIX) {
648*4882a593Smuzhiyun fb_dbg(info, "invalid pixclock\n");
649*4882a593Smuzhiyun freq = I740_RFREQ_FIX;
650*4882a593Smuzhiyun }
651*4882a593Smuzhiyun i740_calc_vclk(freq, par);
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun /* Since we program the clocks ourselves, always use VCLK2. */
654*4882a593Smuzhiyun par->misc |= 0x0C;
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun /* Calculate the FIFO Watermark and Burst Length. */
657*4882a593Smuzhiyun par->lmi_fifo_watermark =
658*4882a593Smuzhiyun i740_calc_fifo(par, 1000000 / var->pixclock, bpp);
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun return 0;
661*4882a593Smuzhiyun }
662*4882a593Smuzhiyun
i740fb_check_var(struct fb_var_screeninfo * var,struct fb_info * info)663*4882a593Smuzhiyun static int i740fb_check_var(struct fb_var_screeninfo *var, struct fb_info *info)
664*4882a593Smuzhiyun {
665*4882a593Smuzhiyun if (!var->pixclock)
666*4882a593Smuzhiyun return -EINVAL;
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun switch (var->bits_per_pixel) {
669*4882a593Smuzhiyun case 8:
670*4882a593Smuzhiyun var->red.offset = var->green.offset = var->blue.offset = 0;
671*4882a593Smuzhiyun var->red.length = var->green.length = var->blue.length = 8;
672*4882a593Smuzhiyun break;
673*4882a593Smuzhiyun case 16:
674*4882a593Smuzhiyun switch (var->green.length) {
675*4882a593Smuzhiyun default:
676*4882a593Smuzhiyun case 5:
677*4882a593Smuzhiyun var->red.offset = 10;
678*4882a593Smuzhiyun var->green.offset = 5;
679*4882a593Smuzhiyun var->blue.offset = 0;
680*4882a593Smuzhiyun var->red.length = 5;
681*4882a593Smuzhiyun var->green.length = 5;
682*4882a593Smuzhiyun var->blue.length = 5;
683*4882a593Smuzhiyun break;
684*4882a593Smuzhiyun case 6:
685*4882a593Smuzhiyun var->red.offset = 11;
686*4882a593Smuzhiyun var->green.offset = 5;
687*4882a593Smuzhiyun var->blue.offset = 0;
688*4882a593Smuzhiyun var->red.length = var->blue.length = 5;
689*4882a593Smuzhiyun break;
690*4882a593Smuzhiyun }
691*4882a593Smuzhiyun break;
692*4882a593Smuzhiyun case 24:
693*4882a593Smuzhiyun var->red.offset = 16;
694*4882a593Smuzhiyun var->green.offset = 8;
695*4882a593Smuzhiyun var->blue.offset = 0;
696*4882a593Smuzhiyun var->red.length = var->green.length = var->blue.length = 8;
697*4882a593Smuzhiyun break;
698*4882a593Smuzhiyun case 32:
699*4882a593Smuzhiyun var->transp.offset = 24;
700*4882a593Smuzhiyun var->red.offset = 16;
701*4882a593Smuzhiyun var->green.offset = 8;
702*4882a593Smuzhiyun var->blue.offset = 0;
703*4882a593Smuzhiyun var->transp.length = 8;
704*4882a593Smuzhiyun var->red.length = var->green.length = var->blue.length = 8;
705*4882a593Smuzhiyun break;
706*4882a593Smuzhiyun default:
707*4882a593Smuzhiyun return -EINVAL;
708*4882a593Smuzhiyun }
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun if (var->xres > var->xres_virtual)
711*4882a593Smuzhiyun var->xres_virtual = var->xres;
712*4882a593Smuzhiyun
713*4882a593Smuzhiyun if (var->yres > var->yres_virtual)
714*4882a593Smuzhiyun var->yres_virtual = var->yres;
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun if (info->monspecs.hfmax && info->monspecs.vfmax &&
717*4882a593Smuzhiyun info->monspecs.dclkmax && fb_validate_mode(var, info) < 0)
718*4882a593Smuzhiyun return -EINVAL;
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun return 0;
721*4882a593Smuzhiyun }
722*4882a593Smuzhiyun
vga_protect(struct i740fb_par * par)723*4882a593Smuzhiyun static void vga_protect(struct i740fb_par *par)
724*4882a593Smuzhiyun {
725*4882a593Smuzhiyun /* disable the display */
726*4882a593Smuzhiyun i740outreg_mask(par, VGA_SEQ_I, VGA_SEQ_CLOCK_MODE, 0x20, 0x20);
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun i740inb(par, 0x3DA);
729*4882a593Smuzhiyun i740outb(par, VGA_ATT_W, 0x00); /* enable palette access */
730*4882a593Smuzhiyun }
731*4882a593Smuzhiyun
vga_unprotect(struct i740fb_par * par)732*4882a593Smuzhiyun static void vga_unprotect(struct i740fb_par *par)
733*4882a593Smuzhiyun {
734*4882a593Smuzhiyun /* reenable display */
735*4882a593Smuzhiyun i740outreg_mask(par, VGA_SEQ_I, VGA_SEQ_CLOCK_MODE, 0, 0x20);
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun i740inb(par, 0x3DA);
738*4882a593Smuzhiyun i740outb(par, VGA_ATT_W, 0x20); /* disable palette access */
739*4882a593Smuzhiyun }
740*4882a593Smuzhiyun
i740fb_set_par(struct fb_info * info)741*4882a593Smuzhiyun static int i740fb_set_par(struct fb_info *info)
742*4882a593Smuzhiyun {
743*4882a593Smuzhiyun struct i740fb_par *par = info->par;
744*4882a593Smuzhiyun u32 itemp;
745*4882a593Smuzhiyun int i;
746*4882a593Smuzhiyun
747*4882a593Smuzhiyun i = i740fb_decode_var(&info->var, par, info);
748*4882a593Smuzhiyun if (i)
749*4882a593Smuzhiyun return i;
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun memset(info->screen_base, 0, info->screen_size);
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun vga_protect(par);
754*4882a593Smuzhiyun
755*4882a593Smuzhiyun i740outreg(par, XRX, DRAM_EXT_CNTL, DRAM_REFRESH_DISABLE);
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun mdelay(1);
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun i740outreg(par, XRX, VCLK2_VCO_M, par->video_clk2_m);
760*4882a593Smuzhiyun i740outreg(par, XRX, VCLK2_VCO_N, par->video_clk2_n);
761*4882a593Smuzhiyun i740outreg(par, XRX, VCLK2_VCO_MN_MSBS, par->video_clk2_mn_msbs);
762*4882a593Smuzhiyun i740outreg(par, XRX, VCLK2_VCO_DIV_SEL, par->video_clk2_div_sel);
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun i740outreg_mask(par, XRX, PIXPIPE_CONFIG_0,
765*4882a593Smuzhiyun par->pixelpipe_cfg0 & DAC_8_BIT, 0x80);
766*4882a593Smuzhiyun
767*4882a593Smuzhiyun i740inb(par, 0x3DA);
768*4882a593Smuzhiyun i740outb(par, 0x3C0, 0x00);
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun /* update misc output register */
771*4882a593Smuzhiyun i740outb(par, VGA_MIS_W, par->misc | 0x01);
772*4882a593Smuzhiyun
773*4882a593Smuzhiyun /* synchronous reset on */
774*4882a593Smuzhiyun i740outreg(par, VGA_SEQ_I, VGA_SEQ_RESET, 0x01);
775*4882a593Smuzhiyun /* write sequencer registers */
776*4882a593Smuzhiyun i740outreg(par, VGA_SEQ_I, VGA_SEQ_CLOCK_MODE,
777*4882a593Smuzhiyun par->seq[VGA_SEQ_CLOCK_MODE] | 0x20);
778*4882a593Smuzhiyun for (i = 2; i < VGA_SEQ_C; i++)
779*4882a593Smuzhiyun i740outreg(par, VGA_SEQ_I, i, par->seq[i]);
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun /* synchronous reset off */
782*4882a593Smuzhiyun i740outreg(par, VGA_SEQ_I, VGA_SEQ_RESET, 0x03);
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun /* deprotect CRT registers 0-7 */
785*4882a593Smuzhiyun i740outreg(par, VGA_CRT_IC, VGA_CRTC_V_SYNC_END,
786*4882a593Smuzhiyun par->crtc[VGA_CRTC_V_SYNC_END]);
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun /* write CRT registers */
789*4882a593Smuzhiyun for (i = 0; i < VGA_CRT_C; i++)
790*4882a593Smuzhiyun i740outreg(par, VGA_CRT_IC, i, par->crtc[i]);
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun /* write graphics controller registers */
793*4882a593Smuzhiyun for (i = 0; i < VGA_GFX_C; i++)
794*4882a593Smuzhiyun i740outreg(par, VGA_GFX_I, i, par->gdc[i]);
795*4882a593Smuzhiyun
796*4882a593Smuzhiyun /* write attribute controller registers */
797*4882a593Smuzhiyun for (i = 0; i < VGA_ATT_C; i++) {
798*4882a593Smuzhiyun i740inb(par, VGA_IS1_RC); /* reset flip-flop */
799*4882a593Smuzhiyun i740outb(par, VGA_ATT_IW, i);
800*4882a593Smuzhiyun i740outb(par, VGA_ATT_IW, par->atc[i]);
801*4882a593Smuzhiyun }
802*4882a593Smuzhiyun
803*4882a593Smuzhiyun i740inb(par, VGA_IS1_RC);
804*4882a593Smuzhiyun i740outb(par, VGA_ATT_IW, 0x20);
805*4882a593Smuzhiyun
806*4882a593Smuzhiyun i740outreg(par, VGA_CRT_IC, EXT_VERT_TOTAL, par->ext_vert_total);
807*4882a593Smuzhiyun i740outreg(par, VGA_CRT_IC, EXT_VERT_DISPLAY, par->ext_vert_disp_end);
808*4882a593Smuzhiyun i740outreg(par, VGA_CRT_IC, EXT_VERT_SYNC_START,
809*4882a593Smuzhiyun par->ext_vert_sync_start);
810*4882a593Smuzhiyun i740outreg(par, VGA_CRT_IC, EXT_VERT_BLANK_START,
811*4882a593Smuzhiyun par->ext_vert_blank_start);
812*4882a593Smuzhiyun i740outreg(par, VGA_CRT_IC, EXT_HORIZ_TOTAL, par->ext_horiz_total);
813*4882a593Smuzhiyun i740outreg(par, VGA_CRT_IC, EXT_HORIZ_BLANK, par->ext_horiz_blank);
814*4882a593Smuzhiyun i740outreg(par, VGA_CRT_IC, EXT_OFFSET, par->ext_offset);
815*4882a593Smuzhiyun i740outreg(par, VGA_CRT_IC, EXT_START_ADDR_HI, par->ext_start_addr_hi);
816*4882a593Smuzhiyun i740outreg(par, VGA_CRT_IC, EXT_START_ADDR, par->ext_start_addr);
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun i740outreg_mask(par, VGA_CRT_IC, INTERLACE_CNTL,
819*4882a593Smuzhiyun par->interlace_cntl, INTERLACE_ENABLE);
820*4882a593Smuzhiyun i740outreg_mask(par, XRX, ADDRESS_MAPPING, par->address_mapping, 0x1F);
821*4882a593Smuzhiyun i740outreg_mask(par, XRX, BITBLT_CNTL, par->bitblt_cntl, COLEXP_MODE);
822*4882a593Smuzhiyun i740outreg_mask(par, XRX, DISPLAY_CNTL,
823*4882a593Smuzhiyun par->display_cntl, VGA_WRAP_MODE | GUI_MODE);
824*4882a593Smuzhiyun i740outreg_mask(par, XRX, PIXPIPE_CONFIG_0, par->pixelpipe_cfg0, 0x9B);
825*4882a593Smuzhiyun i740outreg_mask(par, XRX, PIXPIPE_CONFIG_2, par->pixelpipe_cfg2, 0x0C);
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun i740outreg(par, XRX, PLL_CNTL, par->pll_cntl);
828*4882a593Smuzhiyun
829*4882a593Smuzhiyun i740outreg_mask(par, XRX, PIXPIPE_CONFIG_1,
830*4882a593Smuzhiyun par->pixelpipe_cfg1, DISPLAY_COLOR_MODE);
831*4882a593Smuzhiyun
832*4882a593Smuzhiyun itemp = readl(par->regs + FWATER_BLC);
833*4882a593Smuzhiyun itemp &= ~(LMI_BURST_LENGTH | LMI_FIFO_WATERMARK);
834*4882a593Smuzhiyun itemp |= par->lmi_fifo_watermark;
835*4882a593Smuzhiyun writel(itemp, par->regs + FWATER_BLC);
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun i740outreg(par, XRX, DRAM_EXT_CNTL, DRAM_REFRESH_60HZ);
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun i740outreg_mask(par, MRX, COL_KEY_CNTL_1, 0, BLANK_DISP_OVERLAY);
840*4882a593Smuzhiyun i740outreg_mask(par, XRX, IO_CTNL,
841*4882a593Smuzhiyun par->io_cntl, EXTENDED_ATTR_CNTL | EXTENDED_CRTC_CNTL);
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun if (par->pixelpipe_cfg1 != DISPLAY_8BPP_MODE) {
844*4882a593Smuzhiyun i740outb(par, VGA_PEL_MSK, 0xFF);
845*4882a593Smuzhiyun i740outb(par, VGA_PEL_IW, 0x00);
846*4882a593Smuzhiyun for (i = 0; i < 256; i++) {
847*4882a593Smuzhiyun itemp = (par->pixelpipe_cfg0 & DAC_8_BIT) ? i : i >> 2;
848*4882a593Smuzhiyun i740outb(par, VGA_PEL_D, itemp);
849*4882a593Smuzhiyun i740outb(par, VGA_PEL_D, itemp);
850*4882a593Smuzhiyun i740outb(par, VGA_PEL_D, itemp);
851*4882a593Smuzhiyun }
852*4882a593Smuzhiyun }
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun /* Wait for screen to stabilize. */
855*4882a593Smuzhiyun mdelay(50);
856*4882a593Smuzhiyun vga_unprotect(par);
857*4882a593Smuzhiyun
858*4882a593Smuzhiyun info->fix.line_length =
859*4882a593Smuzhiyun info->var.xres_virtual * info->var.bits_per_pixel / 8;
860*4882a593Smuzhiyun if (info->var.bits_per_pixel == 8)
861*4882a593Smuzhiyun info->fix.visual = FB_VISUAL_PSEUDOCOLOR;
862*4882a593Smuzhiyun else
863*4882a593Smuzhiyun info->fix.visual = FB_VISUAL_TRUECOLOR;
864*4882a593Smuzhiyun
865*4882a593Smuzhiyun return 0;
866*4882a593Smuzhiyun }
867*4882a593Smuzhiyun
i740fb_setcolreg(unsigned regno,unsigned red,unsigned green,unsigned blue,unsigned transp,struct fb_info * info)868*4882a593Smuzhiyun static int i740fb_setcolreg(unsigned regno, unsigned red, unsigned green,
869*4882a593Smuzhiyun unsigned blue, unsigned transp,
870*4882a593Smuzhiyun struct fb_info *info)
871*4882a593Smuzhiyun {
872*4882a593Smuzhiyun u32 r, g, b;
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun dev_dbg(info->device, "setcolreg: regno: %i, red=%d, green=%d, blue=%d, transp=%d, bpp=%d\n",
875*4882a593Smuzhiyun regno, red, green, blue, transp, info->var.bits_per_pixel);
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun switch (info->fix.visual) {
878*4882a593Smuzhiyun case FB_VISUAL_PSEUDOCOLOR:
879*4882a593Smuzhiyun if (regno >= 256)
880*4882a593Smuzhiyun return -EINVAL;
881*4882a593Smuzhiyun i740outb(info->par, VGA_PEL_IW, regno);
882*4882a593Smuzhiyun i740outb(info->par, VGA_PEL_D, red >> 8);
883*4882a593Smuzhiyun i740outb(info->par, VGA_PEL_D, green >> 8);
884*4882a593Smuzhiyun i740outb(info->par, VGA_PEL_D, blue >> 8);
885*4882a593Smuzhiyun break;
886*4882a593Smuzhiyun case FB_VISUAL_TRUECOLOR:
887*4882a593Smuzhiyun if (regno >= 16)
888*4882a593Smuzhiyun return -EINVAL;
889*4882a593Smuzhiyun r = (red >> (16 - info->var.red.length))
890*4882a593Smuzhiyun << info->var.red.offset;
891*4882a593Smuzhiyun b = (blue >> (16 - info->var.blue.length))
892*4882a593Smuzhiyun << info->var.blue.offset;
893*4882a593Smuzhiyun g = (green >> (16 - info->var.green.length))
894*4882a593Smuzhiyun << info->var.green.offset;
895*4882a593Smuzhiyun ((u32 *) info->pseudo_palette)[regno] = r | g | b;
896*4882a593Smuzhiyun break;
897*4882a593Smuzhiyun default:
898*4882a593Smuzhiyun return -EINVAL;
899*4882a593Smuzhiyun }
900*4882a593Smuzhiyun
901*4882a593Smuzhiyun return 0;
902*4882a593Smuzhiyun }
903*4882a593Smuzhiyun
i740fb_pan_display(struct fb_var_screeninfo * var,struct fb_info * info)904*4882a593Smuzhiyun static int i740fb_pan_display(struct fb_var_screeninfo *var,
905*4882a593Smuzhiyun struct fb_info *info)
906*4882a593Smuzhiyun {
907*4882a593Smuzhiyun struct i740fb_par *par = info->par;
908*4882a593Smuzhiyun u32 base = (var->yoffset * info->var.xres_virtual
909*4882a593Smuzhiyun + (var->xoffset & ~7)) >> 2;
910*4882a593Smuzhiyun
911*4882a593Smuzhiyun dev_dbg(info->device, "pan_display: xoffset: %i yoffset: %i base: %i\n",
912*4882a593Smuzhiyun var->xoffset, var->yoffset, base);
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun switch (info->var.bits_per_pixel) {
915*4882a593Smuzhiyun case 8:
916*4882a593Smuzhiyun break;
917*4882a593Smuzhiyun case 15:
918*4882a593Smuzhiyun case 16:
919*4882a593Smuzhiyun base *= 2;
920*4882a593Smuzhiyun break;
921*4882a593Smuzhiyun case 24:
922*4882a593Smuzhiyun /*
923*4882a593Smuzhiyun * The last bit does not seem to have any effect on the start
924*4882a593Smuzhiyun * address register in 24bpp mode, so...
925*4882a593Smuzhiyun */
926*4882a593Smuzhiyun base &= 0xFFFFFFFE; /* ...ignore the last bit. */
927*4882a593Smuzhiyun base *= 3;
928*4882a593Smuzhiyun break;
929*4882a593Smuzhiyun case 32:
930*4882a593Smuzhiyun base *= 4;
931*4882a593Smuzhiyun break;
932*4882a593Smuzhiyun }
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun par->crtc[VGA_CRTC_START_LO] = base & 0x000000FF;
935*4882a593Smuzhiyun par->crtc[VGA_CRTC_START_HI] = (base & 0x0000FF00) >> 8;
936*4882a593Smuzhiyun par->ext_start_addr_hi = (base & 0x3FC00000) >> 22;
937*4882a593Smuzhiyun par->ext_start_addr =
938*4882a593Smuzhiyun ((base & 0x003F0000) >> 16) | EXT_START_ADDR_ENABLE;
939*4882a593Smuzhiyun
940*4882a593Smuzhiyun i740outreg(par, VGA_CRT_IC, VGA_CRTC_START_LO, base & 0x000000FF);
941*4882a593Smuzhiyun i740outreg(par, VGA_CRT_IC, VGA_CRTC_START_HI,
942*4882a593Smuzhiyun (base & 0x0000FF00) >> 8);
943*4882a593Smuzhiyun i740outreg(par, VGA_CRT_IC, EXT_START_ADDR_HI,
944*4882a593Smuzhiyun (base & 0x3FC00000) >> 22);
945*4882a593Smuzhiyun i740outreg(par, VGA_CRT_IC, EXT_START_ADDR,
946*4882a593Smuzhiyun ((base & 0x003F0000) >> 16) | EXT_START_ADDR_ENABLE);
947*4882a593Smuzhiyun
948*4882a593Smuzhiyun return 0;
949*4882a593Smuzhiyun }
950*4882a593Smuzhiyun
i740fb_blank(int blank_mode,struct fb_info * info)951*4882a593Smuzhiyun static int i740fb_blank(int blank_mode, struct fb_info *info)
952*4882a593Smuzhiyun {
953*4882a593Smuzhiyun struct i740fb_par *par = info->par;
954*4882a593Smuzhiyun
955*4882a593Smuzhiyun unsigned char SEQ01;
956*4882a593Smuzhiyun int DPMSSyncSelect;
957*4882a593Smuzhiyun
958*4882a593Smuzhiyun switch (blank_mode) {
959*4882a593Smuzhiyun case FB_BLANK_UNBLANK:
960*4882a593Smuzhiyun case FB_BLANK_NORMAL:
961*4882a593Smuzhiyun SEQ01 = 0x00;
962*4882a593Smuzhiyun DPMSSyncSelect = HSYNC_ON | VSYNC_ON;
963*4882a593Smuzhiyun break;
964*4882a593Smuzhiyun case FB_BLANK_VSYNC_SUSPEND:
965*4882a593Smuzhiyun SEQ01 = 0x20;
966*4882a593Smuzhiyun DPMSSyncSelect = HSYNC_ON | VSYNC_OFF;
967*4882a593Smuzhiyun break;
968*4882a593Smuzhiyun case FB_BLANK_HSYNC_SUSPEND:
969*4882a593Smuzhiyun SEQ01 = 0x20;
970*4882a593Smuzhiyun DPMSSyncSelect = HSYNC_OFF | VSYNC_ON;
971*4882a593Smuzhiyun break;
972*4882a593Smuzhiyun case FB_BLANK_POWERDOWN:
973*4882a593Smuzhiyun SEQ01 = 0x20;
974*4882a593Smuzhiyun DPMSSyncSelect = HSYNC_OFF | VSYNC_OFF;
975*4882a593Smuzhiyun break;
976*4882a593Smuzhiyun default:
977*4882a593Smuzhiyun return -EINVAL;
978*4882a593Smuzhiyun }
979*4882a593Smuzhiyun /* Turn the screen on/off */
980*4882a593Smuzhiyun i740outb(par, SRX, 0x01);
981*4882a593Smuzhiyun SEQ01 |= i740inb(par, SRX + 1) & ~0x20;
982*4882a593Smuzhiyun i740outb(par, SRX, 0x01);
983*4882a593Smuzhiyun i740outb(par, SRX + 1, SEQ01);
984*4882a593Smuzhiyun
985*4882a593Smuzhiyun /* Set the DPMS mode */
986*4882a593Smuzhiyun i740outreg(par, XRX, DPMS_SYNC_SELECT, DPMSSyncSelect);
987*4882a593Smuzhiyun
988*4882a593Smuzhiyun /* Let fbcon do a soft blank for us */
989*4882a593Smuzhiyun return (blank_mode == FB_BLANK_NORMAL) ? 1 : 0;
990*4882a593Smuzhiyun }
991*4882a593Smuzhiyun
992*4882a593Smuzhiyun static const struct fb_ops i740fb_ops = {
993*4882a593Smuzhiyun .owner = THIS_MODULE,
994*4882a593Smuzhiyun .fb_open = i740fb_open,
995*4882a593Smuzhiyun .fb_release = i740fb_release,
996*4882a593Smuzhiyun .fb_check_var = i740fb_check_var,
997*4882a593Smuzhiyun .fb_set_par = i740fb_set_par,
998*4882a593Smuzhiyun .fb_setcolreg = i740fb_setcolreg,
999*4882a593Smuzhiyun .fb_blank = i740fb_blank,
1000*4882a593Smuzhiyun .fb_pan_display = i740fb_pan_display,
1001*4882a593Smuzhiyun .fb_fillrect = cfb_fillrect,
1002*4882a593Smuzhiyun .fb_copyarea = cfb_copyarea,
1003*4882a593Smuzhiyun .fb_imageblit = cfb_imageblit,
1004*4882a593Smuzhiyun };
1005*4882a593Smuzhiyun
1006*4882a593Smuzhiyun /* ------------------------------------------------------------------------- */
1007*4882a593Smuzhiyun
i740fb_probe(struct pci_dev * dev,const struct pci_device_id * ent)1008*4882a593Smuzhiyun static int i740fb_probe(struct pci_dev *dev, const struct pci_device_id *ent)
1009*4882a593Smuzhiyun {
1010*4882a593Smuzhiyun struct fb_info *info;
1011*4882a593Smuzhiyun struct i740fb_par *par;
1012*4882a593Smuzhiyun int ret, tmp;
1013*4882a593Smuzhiyun bool found = false;
1014*4882a593Smuzhiyun u8 *edid;
1015*4882a593Smuzhiyun
1016*4882a593Smuzhiyun info = framebuffer_alloc(sizeof(struct i740fb_par), &(dev->dev));
1017*4882a593Smuzhiyun if (!info)
1018*4882a593Smuzhiyun return -ENOMEM;
1019*4882a593Smuzhiyun
1020*4882a593Smuzhiyun par = info->par;
1021*4882a593Smuzhiyun mutex_init(&par->open_lock);
1022*4882a593Smuzhiyun
1023*4882a593Smuzhiyun info->var.activate = FB_ACTIVATE_NOW;
1024*4882a593Smuzhiyun info->var.bits_per_pixel = 8;
1025*4882a593Smuzhiyun info->fbops = &i740fb_ops;
1026*4882a593Smuzhiyun info->pseudo_palette = par->pseudo_palette;
1027*4882a593Smuzhiyun
1028*4882a593Smuzhiyun ret = pci_enable_device(dev);
1029*4882a593Smuzhiyun if (ret) {
1030*4882a593Smuzhiyun dev_err(info->device, "cannot enable PCI device\n");
1031*4882a593Smuzhiyun goto err_enable_device;
1032*4882a593Smuzhiyun }
1033*4882a593Smuzhiyun
1034*4882a593Smuzhiyun ret = pci_request_regions(dev, info->fix.id);
1035*4882a593Smuzhiyun if (ret) {
1036*4882a593Smuzhiyun dev_err(info->device, "error requesting regions\n");
1037*4882a593Smuzhiyun goto err_request_regions;
1038*4882a593Smuzhiyun }
1039*4882a593Smuzhiyun
1040*4882a593Smuzhiyun info->screen_base = pci_ioremap_wc_bar(dev, 0);
1041*4882a593Smuzhiyun if (!info->screen_base) {
1042*4882a593Smuzhiyun dev_err(info->device, "error remapping base\n");
1043*4882a593Smuzhiyun ret = -ENOMEM;
1044*4882a593Smuzhiyun goto err_ioremap_1;
1045*4882a593Smuzhiyun }
1046*4882a593Smuzhiyun
1047*4882a593Smuzhiyun par->regs = pci_ioremap_bar(dev, 1);
1048*4882a593Smuzhiyun if (!par->regs) {
1049*4882a593Smuzhiyun dev_err(info->device, "error remapping MMIO\n");
1050*4882a593Smuzhiyun ret = -ENOMEM;
1051*4882a593Smuzhiyun goto err_ioremap_2;
1052*4882a593Smuzhiyun }
1053*4882a593Smuzhiyun
1054*4882a593Smuzhiyun /* detect memory size */
1055*4882a593Smuzhiyun if ((i740inreg(par, XRX, DRAM_ROW_TYPE) & DRAM_ROW_1)
1056*4882a593Smuzhiyun == DRAM_ROW_1_SDRAM)
1057*4882a593Smuzhiyun i740outb(par, XRX, DRAM_ROW_BNDRY_1);
1058*4882a593Smuzhiyun else
1059*4882a593Smuzhiyun i740outb(par, XRX, DRAM_ROW_BNDRY_0);
1060*4882a593Smuzhiyun info->screen_size = i740inb(par, XRX + 1) * 1024 * 1024;
1061*4882a593Smuzhiyun /* detect memory type */
1062*4882a593Smuzhiyun tmp = i740inreg(par, XRX, DRAM_ROW_CNTL_LO);
1063*4882a593Smuzhiyun par->has_sgram = !((tmp & DRAM_RAS_TIMING) ||
1064*4882a593Smuzhiyun (tmp & DRAM_RAS_PRECHARGE));
1065*4882a593Smuzhiyun
1066*4882a593Smuzhiyun fb_info(info, "Intel740 on %s, %ld KB %s\n",
1067*4882a593Smuzhiyun pci_name(dev), info->screen_size >> 10,
1068*4882a593Smuzhiyun par->has_sgram ? "SGRAM" : "SDRAM");
1069*4882a593Smuzhiyun
1070*4882a593Smuzhiyun info->fix = i740fb_fix;
1071*4882a593Smuzhiyun info->fix.mmio_start = pci_resource_start(dev, 1);
1072*4882a593Smuzhiyun info->fix.mmio_len = pci_resource_len(dev, 1);
1073*4882a593Smuzhiyun info->fix.smem_start = pci_resource_start(dev, 0);
1074*4882a593Smuzhiyun info->fix.smem_len = info->screen_size;
1075*4882a593Smuzhiyun info->flags = FBINFO_DEFAULT | FBINFO_HWACCEL_YPAN;
1076*4882a593Smuzhiyun
1077*4882a593Smuzhiyun if (i740fb_setup_ddc_bus(info) == 0) {
1078*4882a593Smuzhiyun par->ddc_registered = true;
1079*4882a593Smuzhiyun edid = fb_ddc_read(&par->ddc_adapter);
1080*4882a593Smuzhiyun if (edid) {
1081*4882a593Smuzhiyun fb_edid_to_monspecs(edid, &info->monspecs);
1082*4882a593Smuzhiyun kfree(edid);
1083*4882a593Smuzhiyun if (!info->monspecs.modedb)
1084*4882a593Smuzhiyun dev_err(info->device,
1085*4882a593Smuzhiyun "error getting mode database\n");
1086*4882a593Smuzhiyun else {
1087*4882a593Smuzhiyun const struct fb_videomode *m;
1088*4882a593Smuzhiyun
1089*4882a593Smuzhiyun fb_videomode_to_modelist(
1090*4882a593Smuzhiyun info->monspecs.modedb,
1091*4882a593Smuzhiyun info->monspecs.modedb_len,
1092*4882a593Smuzhiyun &info->modelist);
1093*4882a593Smuzhiyun m = fb_find_best_display(&info->monspecs,
1094*4882a593Smuzhiyun &info->modelist);
1095*4882a593Smuzhiyun if (m) {
1096*4882a593Smuzhiyun fb_videomode_to_var(&info->var, m);
1097*4882a593Smuzhiyun /* fill all other info->var's fields */
1098*4882a593Smuzhiyun if (!i740fb_check_var(&info->var, info))
1099*4882a593Smuzhiyun found = true;
1100*4882a593Smuzhiyun }
1101*4882a593Smuzhiyun }
1102*4882a593Smuzhiyun }
1103*4882a593Smuzhiyun }
1104*4882a593Smuzhiyun
1105*4882a593Smuzhiyun if (!mode_option && !found)
1106*4882a593Smuzhiyun mode_option = "640x480-8@60";
1107*4882a593Smuzhiyun
1108*4882a593Smuzhiyun if (mode_option) {
1109*4882a593Smuzhiyun ret = fb_find_mode(&info->var, info, mode_option,
1110*4882a593Smuzhiyun info->monspecs.modedb,
1111*4882a593Smuzhiyun info->monspecs.modedb_len,
1112*4882a593Smuzhiyun NULL, info->var.bits_per_pixel);
1113*4882a593Smuzhiyun if (!ret || ret == 4) {
1114*4882a593Smuzhiyun dev_err(info->device, "mode %s not found\n",
1115*4882a593Smuzhiyun mode_option);
1116*4882a593Smuzhiyun ret = -EINVAL;
1117*4882a593Smuzhiyun }
1118*4882a593Smuzhiyun }
1119*4882a593Smuzhiyun
1120*4882a593Smuzhiyun fb_destroy_modedb(info->monspecs.modedb);
1121*4882a593Smuzhiyun info->monspecs.modedb = NULL;
1122*4882a593Smuzhiyun
1123*4882a593Smuzhiyun /* maximize virtual vertical size for fast scrolling */
1124*4882a593Smuzhiyun info->var.yres_virtual = info->fix.smem_len * 8 /
1125*4882a593Smuzhiyun (info->var.bits_per_pixel * info->var.xres_virtual);
1126*4882a593Smuzhiyun
1127*4882a593Smuzhiyun if (ret == -EINVAL)
1128*4882a593Smuzhiyun goto err_find_mode;
1129*4882a593Smuzhiyun
1130*4882a593Smuzhiyun ret = fb_alloc_cmap(&info->cmap, 256, 0);
1131*4882a593Smuzhiyun if (ret) {
1132*4882a593Smuzhiyun dev_err(info->device, "cannot allocate colormap\n");
1133*4882a593Smuzhiyun goto err_alloc_cmap;
1134*4882a593Smuzhiyun }
1135*4882a593Smuzhiyun
1136*4882a593Smuzhiyun ret = register_framebuffer(info);
1137*4882a593Smuzhiyun if (ret) {
1138*4882a593Smuzhiyun dev_err(info->device, "error registering framebuffer\n");
1139*4882a593Smuzhiyun goto err_reg_framebuffer;
1140*4882a593Smuzhiyun }
1141*4882a593Smuzhiyun
1142*4882a593Smuzhiyun fb_info(info, "%s frame buffer device\n", info->fix.id);
1143*4882a593Smuzhiyun pci_set_drvdata(dev, info);
1144*4882a593Smuzhiyun if (mtrr)
1145*4882a593Smuzhiyun par->wc_cookie = arch_phys_wc_add(info->fix.smem_start,
1146*4882a593Smuzhiyun info->fix.smem_len);
1147*4882a593Smuzhiyun return 0;
1148*4882a593Smuzhiyun
1149*4882a593Smuzhiyun err_reg_framebuffer:
1150*4882a593Smuzhiyun fb_dealloc_cmap(&info->cmap);
1151*4882a593Smuzhiyun err_alloc_cmap:
1152*4882a593Smuzhiyun err_find_mode:
1153*4882a593Smuzhiyun if (par->ddc_registered)
1154*4882a593Smuzhiyun i2c_del_adapter(&par->ddc_adapter);
1155*4882a593Smuzhiyun pci_iounmap(dev, par->regs);
1156*4882a593Smuzhiyun err_ioremap_2:
1157*4882a593Smuzhiyun pci_iounmap(dev, info->screen_base);
1158*4882a593Smuzhiyun err_ioremap_1:
1159*4882a593Smuzhiyun pci_release_regions(dev);
1160*4882a593Smuzhiyun err_request_regions:
1161*4882a593Smuzhiyun /* pci_disable_device(dev); */
1162*4882a593Smuzhiyun err_enable_device:
1163*4882a593Smuzhiyun framebuffer_release(info);
1164*4882a593Smuzhiyun return ret;
1165*4882a593Smuzhiyun }
1166*4882a593Smuzhiyun
i740fb_remove(struct pci_dev * dev)1167*4882a593Smuzhiyun static void i740fb_remove(struct pci_dev *dev)
1168*4882a593Smuzhiyun {
1169*4882a593Smuzhiyun struct fb_info *info = pci_get_drvdata(dev);
1170*4882a593Smuzhiyun
1171*4882a593Smuzhiyun if (info) {
1172*4882a593Smuzhiyun struct i740fb_par *par = info->par;
1173*4882a593Smuzhiyun arch_phys_wc_del(par->wc_cookie);
1174*4882a593Smuzhiyun unregister_framebuffer(info);
1175*4882a593Smuzhiyun fb_dealloc_cmap(&info->cmap);
1176*4882a593Smuzhiyun if (par->ddc_registered)
1177*4882a593Smuzhiyun i2c_del_adapter(&par->ddc_adapter);
1178*4882a593Smuzhiyun pci_iounmap(dev, par->regs);
1179*4882a593Smuzhiyun pci_iounmap(dev, info->screen_base);
1180*4882a593Smuzhiyun pci_release_regions(dev);
1181*4882a593Smuzhiyun /* pci_disable_device(dev); */
1182*4882a593Smuzhiyun framebuffer_release(info);
1183*4882a593Smuzhiyun }
1184*4882a593Smuzhiyun }
1185*4882a593Smuzhiyun
i740fb_suspend(struct device * dev)1186*4882a593Smuzhiyun static int __maybe_unused i740fb_suspend(struct device *dev)
1187*4882a593Smuzhiyun {
1188*4882a593Smuzhiyun struct fb_info *info = dev_get_drvdata(dev);
1189*4882a593Smuzhiyun struct i740fb_par *par = info->par;
1190*4882a593Smuzhiyun
1191*4882a593Smuzhiyun console_lock();
1192*4882a593Smuzhiyun mutex_lock(&(par->open_lock));
1193*4882a593Smuzhiyun
1194*4882a593Smuzhiyun /* do nothing if framebuffer is not active */
1195*4882a593Smuzhiyun if (par->ref_count == 0) {
1196*4882a593Smuzhiyun mutex_unlock(&(par->open_lock));
1197*4882a593Smuzhiyun console_unlock();
1198*4882a593Smuzhiyun return 0;
1199*4882a593Smuzhiyun }
1200*4882a593Smuzhiyun
1201*4882a593Smuzhiyun fb_set_suspend(info, 1);
1202*4882a593Smuzhiyun
1203*4882a593Smuzhiyun mutex_unlock(&(par->open_lock));
1204*4882a593Smuzhiyun console_unlock();
1205*4882a593Smuzhiyun
1206*4882a593Smuzhiyun return 0;
1207*4882a593Smuzhiyun }
1208*4882a593Smuzhiyun
i740fb_resume(struct device * dev)1209*4882a593Smuzhiyun static int __maybe_unused i740fb_resume(struct device *dev)
1210*4882a593Smuzhiyun {
1211*4882a593Smuzhiyun struct fb_info *info = dev_get_drvdata(dev);
1212*4882a593Smuzhiyun struct i740fb_par *par = info->par;
1213*4882a593Smuzhiyun
1214*4882a593Smuzhiyun console_lock();
1215*4882a593Smuzhiyun mutex_lock(&(par->open_lock));
1216*4882a593Smuzhiyun
1217*4882a593Smuzhiyun if (par->ref_count == 0)
1218*4882a593Smuzhiyun goto fail;
1219*4882a593Smuzhiyun
1220*4882a593Smuzhiyun i740fb_set_par(info);
1221*4882a593Smuzhiyun fb_set_suspend(info, 0);
1222*4882a593Smuzhiyun
1223*4882a593Smuzhiyun fail:
1224*4882a593Smuzhiyun mutex_unlock(&(par->open_lock));
1225*4882a593Smuzhiyun console_unlock();
1226*4882a593Smuzhiyun return 0;
1227*4882a593Smuzhiyun }
1228*4882a593Smuzhiyun
1229*4882a593Smuzhiyun static const struct dev_pm_ops i740fb_pm_ops = {
1230*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
1231*4882a593Smuzhiyun .suspend = i740fb_suspend,
1232*4882a593Smuzhiyun .resume = i740fb_resume,
1233*4882a593Smuzhiyun .freeze = NULL,
1234*4882a593Smuzhiyun .thaw = i740fb_resume,
1235*4882a593Smuzhiyun .poweroff = i740fb_suspend,
1236*4882a593Smuzhiyun .restore = i740fb_resume,
1237*4882a593Smuzhiyun #endif /* CONFIG_PM_SLEEP */
1238*4882a593Smuzhiyun };
1239*4882a593Smuzhiyun
1240*4882a593Smuzhiyun #define I740_ID_PCI 0x00d1
1241*4882a593Smuzhiyun #define I740_ID_AGP 0x7800
1242*4882a593Smuzhiyun
1243*4882a593Smuzhiyun static const struct pci_device_id i740fb_id_table[] = {
1244*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_INTEL, I740_ID_PCI) },
1245*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_INTEL, I740_ID_AGP) },
1246*4882a593Smuzhiyun { 0 }
1247*4882a593Smuzhiyun };
1248*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, i740fb_id_table);
1249*4882a593Smuzhiyun
1250*4882a593Smuzhiyun static struct pci_driver i740fb_driver = {
1251*4882a593Smuzhiyun .name = "i740fb",
1252*4882a593Smuzhiyun .id_table = i740fb_id_table,
1253*4882a593Smuzhiyun .probe = i740fb_probe,
1254*4882a593Smuzhiyun .remove = i740fb_remove,
1255*4882a593Smuzhiyun .driver.pm = &i740fb_pm_ops,
1256*4882a593Smuzhiyun };
1257*4882a593Smuzhiyun
1258*4882a593Smuzhiyun #ifndef MODULE
i740fb_setup(char * options)1259*4882a593Smuzhiyun static int __init i740fb_setup(char *options)
1260*4882a593Smuzhiyun {
1261*4882a593Smuzhiyun char *opt;
1262*4882a593Smuzhiyun
1263*4882a593Smuzhiyun if (!options || !*options)
1264*4882a593Smuzhiyun return 0;
1265*4882a593Smuzhiyun
1266*4882a593Smuzhiyun while ((opt = strsep(&options, ",")) != NULL) {
1267*4882a593Smuzhiyun if (!*opt)
1268*4882a593Smuzhiyun continue;
1269*4882a593Smuzhiyun else if (!strncmp(opt, "mtrr:", 5))
1270*4882a593Smuzhiyun mtrr = simple_strtoul(opt + 5, NULL, 0);
1271*4882a593Smuzhiyun else
1272*4882a593Smuzhiyun mode_option = opt;
1273*4882a593Smuzhiyun }
1274*4882a593Smuzhiyun
1275*4882a593Smuzhiyun return 0;
1276*4882a593Smuzhiyun }
1277*4882a593Smuzhiyun #endif
1278*4882a593Smuzhiyun
i740fb_init(void)1279*4882a593Smuzhiyun static int __init i740fb_init(void)
1280*4882a593Smuzhiyun {
1281*4882a593Smuzhiyun #ifndef MODULE
1282*4882a593Smuzhiyun char *option = NULL;
1283*4882a593Smuzhiyun
1284*4882a593Smuzhiyun if (fb_get_options("i740fb", &option))
1285*4882a593Smuzhiyun return -ENODEV;
1286*4882a593Smuzhiyun i740fb_setup(option);
1287*4882a593Smuzhiyun #endif
1288*4882a593Smuzhiyun
1289*4882a593Smuzhiyun return pci_register_driver(&i740fb_driver);
1290*4882a593Smuzhiyun }
1291*4882a593Smuzhiyun
i740fb_exit(void)1292*4882a593Smuzhiyun static void __exit i740fb_exit(void)
1293*4882a593Smuzhiyun {
1294*4882a593Smuzhiyun pci_unregister_driver(&i740fb_driver);
1295*4882a593Smuzhiyun }
1296*4882a593Smuzhiyun
1297*4882a593Smuzhiyun module_init(i740fb_init);
1298*4882a593Smuzhiyun module_exit(i740fb_exit);
1299*4882a593Smuzhiyun
1300*4882a593Smuzhiyun MODULE_AUTHOR("(c) 2011 Ondrej Zary <linux@rainbow-software.org>");
1301*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1302*4882a593Smuzhiyun MODULE_DESCRIPTION("fbdev driver for Intel740");
1303*4882a593Smuzhiyun
1304*4882a593Smuzhiyun module_param(mode_option, charp, 0444);
1305*4882a593Smuzhiyun MODULE_PARM_DESC(mode_option, "Default video mode ('640x480-8@60', etc)");
1306*4882a593Smuzhiyun
1307*4882a593Smuzhiyun module_param(mtrr, int, 0444);
1308*4882a593Smuzhiyun MODULE_PARM_DESC(mtrr, "Enable write-combining with MTRR (1=enable, 0=disable, default=1)");
1309