1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Frame buffer device for IBM GXT4500P/6500P and GXT4000P/6000P
4*4882a593Smuzhiyun * display adaptors
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Copyright (C) 2006 Paul Mackerras, IBM Corp. <paulus@samba.org>
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <linux/kernel.h>
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/fb.h>
12*4882a593Smuzhiyun #include <linux/console.h>
13*4882a593Smuzhiyun #include <linux/pci.h>
14*4882a593Smuzhiyun #include <linux/pci_ids.h>
15*4882a593Smuzhiyun #include <linux/delay.h>
16*4882a593Smuzhiyun #include <linux/string.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #define PCI_DEVICE_ID_IBM_GXT4500P 0x21c
19*4882a593Smuzhiyun #define PCI_DEVICE_ID_IBM_GXT6500P 0x21b
20*4882a593Smuzhiyun #define PCI_DEVICE_ID_IBM_GXT4000P 0x16e
21*4882a593Smuzhiyun #define PCI_DEVICE_ID_IBM_GXT6000P 0x170
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun /* GXT4500P registers */
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun /* Registers in PCI config space */
26*4882a593Smuzhiyun #define CFG_ENDIAN0 0x40
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun /* Misc control/status registers */
29*4882a593Smuzhiyun #define STATUS 0x1000
30*4882a593Smuzhiyun #define CTRL_REG0 0x1004
31*4882a593Smuzhiyun #define CR0_HALT_DMA 0x4
32*4882a593Smuzhiyun #define CR0_RASTER_RESET 0x8
33*4882a593Smuzhiyun #define CR0_GEOM_RESET 0x10
34*4882a593Smuzhiyun #define CR0_MEM_CTRLER_RESET 0x20
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun /* Framebuffer control registers */
37*4882a593Smuzhiyun #define FB_AB_CTRL 0x1100
38*4882a593Smuzhiyun #define FB_CD_CTRL 0x1104
39*4882a593Smuzhiyun #define FB_WID_CTRL 0x1108
40*4882a593Smuzhiyun #define FB_Z_CTRL 0x110c
41*4882a593Smuzhiyun #define FB_VGA_CTRL 0x1110
42*4882a593Smuzhiyun #define REFRESH_AB_CTRL 0x1114
43*4882a593Smuzhiyun #define REFRESH_CD_CTRL 0x1118
44*4882a593Smuzhiyun #define FB_OVL_CTRL 0x111c
45*4882a593Smuzhiyun #define FB_CTRL_TYPE 0x80000000
46*4882a593Smuzhiyun #define FB_CTRL_WIDTH_MASK 0x007f0000
47*4882a593Smuzhiyun #define FB_CTRL_WIDTH_SHIFT 16
48*4882a593Smuzhiyun #define FB_CTRL_START_SEG_MASK 0x00003fff
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun #define REFRESH_START 0x1098
51*4882a593Smuzhiyun #define REFRESH_SIZE 0x109c
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun /* "Direct" framebuffer access registers */
54*4882a593Smuzhiyun #define DFA_FB_A 0x11e0
55*4882a593Smuzhiyun #define DFA_FB_B 0x11e4
56*4882a593Smuzhiyun #define DFA_FB_C 0x11e8
57*4882a593Smuzhiyun #define DFA_FB_D 0x11ec
58*4882a593Smuzhiyun #define DFA_FB_ENABLE 0x80000000
59*4882a593Smuzhiyun #define DFA_FB_BASE_MASK 0x03f00000
60*4882a593Smuzhiyun #define DFA_FB_STRIDE_1k 0x00000000
61*4882a593Smuzhiyun #define DFA_FB_STRIDE_2k 0x00000010
62*4882a593Smuzhiyun #define DFA_FB_STRIDE_4k 0x00000020
63*4882a593Smuzhiyun #define DFA_PIX_8BIT 0x00000000
64*4882a593Smuzhiyun #define DFA_PIX_16BIT_565 0x00000001
65*4882a593Smuzhiyun #define DFA_PIX_16BIT_1555 0x00000002
66*4882a593Smuzhiyun #define DFA_PIX_24BIT 0x00000004
67*4882a593Smuzhiyun #define DFA_PIX_32BIT 0x00000005
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun /* maps DFA_PIX_* to pixel size in bytes */
70*4882a593Smuzhiyun static const unsigned char pixsize[] = {
71*4882a593Smuzhiyun 1, 2, 2, 2, 4, 4
72*4882a593Smuzhiyun };
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun /* Display timing generator registers */
75*4882a593Smuzhiyun #define DTG_CONTROL 0x1900
76*4882a593Smuzhiyun #define DTG_CTL_SCREEN_REFRESH 2
77*4882a593Smuzhiyun #define DTG_CTL_ENABLE 1
78*4882a593Smuzhiyun #define DTG_HORIZ_EXTENT 0x1904
79*4882a593Smuzhiyun #define DTG_HORIZ_DISPLAY 0x1908
80*4882a593Smuzhiyun #define DTG_HSYNC_START 0x190c
81*4882a593Smuzhiyun #define DTG_HSYNC_END 0x1910
82*4882a593Smuzhiyun #define DTG_HSYNC_END_COMP 0x1914
83*4882a593Smuzhiyun #define DTG_VERT_EXTENT 0x1918
84*4882a593Smuzhiyun #define DTG_VERT_DISPLAY 0x191c
85*4882a593Smuzhiyun #define DTG_VSYNC_START 0x1920
86*4882a593Smuzhiyun #define DTG_VSYNC_END 0x1924
87*4882a593Smuzhiyun #define DTG_VERT_SHORT 0x1928
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun /* PLL/RAMDAC registers */
90*4882a593Smuzhiyun #define DISP_CTL 0x402c
91*4882a593Smuzhiyun #define DISP_CTL_OFF 2
92*4882a593Smuzhiyun #define SYNC_CTL 0x4034
93*4882a593Smuzhiyun #define SYNC_CTL_SYNC_ON_RGB 1
94*4882a593Smuzhiyun #define SYNC_CTL_SYNC_OFF 2
95*4882a593Smuzhiyun #define SYNC_CTL_HSYNC_INV 8
96*4882a593Smuzhiyun #define SYNC_CTL_VSYNC_INV 0x10
97*4882a593Smuzhiyun #define SYNC_CTL_HSYNC_OFF 0x20
98*4882a593Smuzhiyun #define SYNC_CTL_VSYNC_OFF 0x40
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun #define PLL_M 0x4040
101*4882a593Smuzhiyun #define PLL_N 0x4044
102*4882a593Smuzhiyun #define PLL_POSTDIV 0x4048
103*4882a593Smuzhiyun #define PLL_C 0x404c
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun /* Hardware cursor */
106*4882a593Smuzhiyun #define CURSOR_X 0x4078
107*4882a593Smuzhiyun #define CURSOR_Y 0x407c
108*4882a593Smuzhiyun #define CURSOR_HOTSPOT 0x4080
109*4882a593Smuzhiyun #define CURSOR_MODE 0x4084
110*4882a593Smuzhiyun #define CURSOR_MODE_OFF 0
111*4882a593Smuzhiyun #define CURSOR_MODE_4BPP 1
112*4882a593Smuzhiyun #define CURSOR_PIXMAP 0x5000
113*4882a593Smuzhiyun #define CURSOR_CMAP 0x7400
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun /* Window attribute table */
116*4882a593Smuzhiyun #define WAT_FMT 0x4100
117*4882a593Smuzhiyun #define WAT_FMT_24BIT 0
118*4882a593Smuzhiyun #define WAT_FMT_16BIT_565 1
119*4882a593Smuzhiyun #define WAT_FMT_16BIT_1555 2
120*4882a593Smuzhiyun #define WAT_FMT_32BIT 3 /* 0 vs. 3 is a guess */
121*4882a593Smuzhiyun #define WAT_FMT_8BIT_332 9
122*4882a593Smuzhiyun #define WAT_FMT_8BIT 0xa
123*4882a593Smuzhiyun #define WAT_FMT_NO_CMAP 4 /* ORd in to other values */
124*4882a593Smuzhiyun #define WAT_CMAP_OFFSET 0x4104 /* 4-bit value gets << 6 */
125*4882a593Smuzhiyun #define WAT_CTRL 0x4108
126*4882a593Smuzhiyun #define WAT_CTRL_SEL_B 1 /* select B buffer if 1 */
127*4882a593Smuzhiyun #define WAT_CTRL_NO_INC 2
128*4882a593Smuzhiyun #define WAT_GAMMA_CTRL 0x410c
129*4882a593Smuzhiyun #define WAT_GAMMA_DISABLE 1 /* disables gamma cmap */
130*4882a593Smuzhiyun #define WAT_OVL_CTRL 0x430c /* controls overlay */
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun /* Indexed by DFA_PIX_* values */
133*4882a593Smuzhiyun static const unsigned char watfmt[] = {
134*4882a593Smuzhiyun WAT_FMT_8BIT, WAT_FMT_16BIT_565, WAT_FMT_16BIT_1555, 0,
135*4882a593Smuzhiyun WAT_FMT_24BIT, WAT_FMT_32BIT
136*4882a593Smuzhiyun };
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun /* Colormap array; 1k entries of 4 bytes each */
139*4882a593Smuzhiyun #define CMAP 0x6000
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun #define readreg(par, reg) readl((par)->regs + (reg))
142*4882a593Smuzhiyun #define writereg(par, reg, val) writel((val), (par)->regs + (reg))
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun struct gxt4500_par {
145*4882a593Smuzhiyun void __iomem *regs;
146*4882a593Smuzhiyun int wc_cookie;
147*4882a593Smuzhiyun int pixfmt; /* pixel format, see DFA_PIX_* values */
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun /* PLL parameters */
150*4882a593Smuzhiyun int refclk_ps; /* ref clock period in picoseconds */
151*4882a593Smuzhiyun int pll_m; /* ref clock divisor */
152*4882a593Smuzhiyun int pll_n; /* VCO divisor */
153*4882a593Smuzhiyun int pll_pd1; /* first post-divisor */
154*4882a593Smuzhiyun int pll_pd2; /* second post-divisor */
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun u32 pseudo_palette[16]; /* used in color blits */
157*4882a593Smuzhiyun };
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun /* mode requested by user */
160*4882a593Smuzhiyun static char *mode_option;
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun /* default mode: 1280x1024 @ 60 Hz, 8 bpp */
163*4882a593Smuzhiyun static const struct fb_videomode defaultmode = {
164*4882a593Smuzhiyun .refresh = 60,
165*4882a593Smuzhiyun .xres = 1280,
166*4882a593Smuzhiyun .yres = 1024,
167*4882a593Smuzhiyun .pixclock = 9295,
168*4882a593Smuzhiyun .left_margin = 248,
169*4882a593Smuzhiyun .right_margin = 48,
170*4882a593Smuzhiyun .upper_margin = 38,
171*4882a593Smuzhiyun .lower_margin = 1,
172*4882a593Smuzhiyun .hsync_len = 112,
173*4882a593Smuzhiyun .vsync_len = 3,
174*4882a593Smuzhiyun .vmode = FB_VMODE_NONINTERLACED
175*4882a593Smuzhiyun };
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun /* List of supported cards */
178*4882a593Smuzhiyun enum gxt_cards {
179*4882a593Smuzhiyun GXT4500P,
180*4882a593Smuzhiyun GXT6500P,
181*4882a593Smuzhiyun GXT4000P,
182*4882a593Smuzhiyun GXT6000P
183*4882a593Smuzhiyun };
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun /* Card-specific information */
186*4882a593Smuzhiyun static const struct cardinfo {
187*4882a593Smuzhiyun int refclk_ps; /* period of PLL reference clock in ps */
188*4882a593Smuzhiyun const char *cardname;
189*4882a593Smuzhiyun } cardinfo[] = {
190*4882a593Smuzhiyun [GXT4500P] = { .refclk_ps = 9259, .cardname = "IBM GXT4500P" },
191*4882a593Smuzhiyun [GXT6500P] = { .refclk_ps = 9259, .cardname = "IBM GXT6500P" },
192*4882a593Smuzhiyun [GXT4000P] = { .refclk_ps = 40000, .cardname = "IBM GXT4000P" },
193*4882a593Smuzhiyun [GXT6000P] = { .refclk_ps = 40000, .cardname = "IBM GXT6000P" },
194*4882a593Smuzhiyun };
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun /*
197*4882a593Smuzhiyun * The refclk and VCO dividers appear to use a linear feedback shift
198*4882a593Smuzhiyun * register, which gets reloaded when it reaches a terminal value, at
199*4882a593Smuzhiyun * which point the divider output is toggled. Thus one can obtain
200*4882a593Smuzhiyun * whatever divisor is required by putting the appropriate value into
201*4882a593Smuzhiyun * the reload register. For a divisor of N, one puts the value from
202*4882a593Smuzhiyun * the LFSR sequence that comes N-1 places before the terminal value
203*4882a593Smuzhiyun * into the reload register.
204*4882a593Smuzhiyun */
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun static const unsigned char mdivtab[] = {
207*4882a593Smuzhiyun /* 1 */ 0x3f, 0x00, 0x20, 0x10, 0x28, 0x14, 0x2a, 0x15, 0x0a,
208*4882a593Smuzhiyun /* 10 */ 0x25, 0x32, 0x19, 0x0c, 0x26, 0x13, 0x09, 0x04, 0x22, 0x11,
209*4882a593Smuzhiyun /* 20 */ 0x08, 0x24, 0x12, 0x29, 0x34, 0x1a, 0x2d, 0x36, 0x1b, 0x0d,
210*4882a593Smuzhiyun /* 30 */ 0x06, 0x23, 0x31, 0x38, 0x1c, 0x2e, 0x17, 0x0b, 0x05, 0x02,
211*4882a593Smuzhiyun /* 40 */ 0x21, 0x30, 0x18, 0x2c, 0x16, 0x2b, 0x35, 0x3a, 0x1d, 0x0e,
212*4882a593Smuzhiyun /* 50 */ 0x27, 0x33, 0x39, 0x3c, 0x1e, 0x2f, 0x37, 0x3b, 0x3d, 0x3e,
213*4882a593Smuzhiyun /* 60 */ 0x1f, 0x0f, 0x07, 0x03, 0x01,
214*4882a593Smuzhiyun };
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun static const unsigned char ndivtab[] = {
217*4882a593Smuzhiyun /* 2 */ 0x00, 0x80, 0xc0, 0xe0, 0xf0, 0x78, 0xbc, 0x5e,
218*4882a593Smuzhiyun /* 10 */ 0x2f, 0x17, 0x0b, 0x85, 0xc2, 0xe1, 0x70, 0x38, 0x9c, 0x4e,
219*4882a593Smuzhiyun /* 20 */ 0xa7, 0xd3, 0xe9, 0xf4, 0xfa, 0xfd, 0xfe, 0x7f, 0xbf, 0xdf,
220*4882a593Smuzhiyun /* 30 */ 0xef, 0x77, 0x3b, 0x1d, 0x8e, 0xc7, 0xe3, 0x71, 0xb8, 0xdc,
221*4882a593Smuzhiyun /* 40 */ 0x6e, 0xb7, 0x5b, 0x2d, 0x16, 0x8b, 0xc5, 0xe2, 0xf1, 0xf8,
222*4882a593Smuzhiyun /* 50 */ 0xfc, 0x7e, 0x3f, 0x9f, 0xcf, 0x67, 0xb3, 0xd9, 0x6c, 0xb6,
223*4882a593Smuzhiyun /* 60 */ 0xdb, 0x6d, 0x36, 0x9b, 0x4d, 0x26, 0x13, 0x89, 0xc4, 0x62,
224*4882a593Smuzhiyun /* 70 */ 0xb1, 0xd8, 0xec, 0xf6, 0xfb, 0x7d, 0xbe, 0x5f, 0xaf, 0x57,
225*4882a593Smuzhiyun /* 80 */ 0x2b, 0x95, 0x4a, 0x25, 0x92, 0x49, 0xa4, 0x52, 0x29, 0x94,
226*4882a593Smuzhiyun /* 90 */ 0xca, 0x65, 0xb2, 0x59, 0x2c, 0x96, 0xcb, 0xe5, 0xf2, 0x79,
227*4882a593Smuzhiyun /* 100 */ 0x3c, 0x1e, 0x0f, 0x07, 0x83, 0x41, 0x20, 0x90, 0x48, 0x24,
228*4882a593Smuzhiyun /* 110 */ 0x12, 0x09, 0x84, 0x42, 0xa1, 0x50, 0x28, 0x14, 0x8a, 0x45,
229*4882a593Smuzhiyun /* 120 */ 0xa2, 0xd1, 0xe8, 0x74, 0xba, 0xdd, 0xee, 0xf7, 0x7b, 0x3d,
230*4882a593Smuzhiyun /* 130 */ 0x9e, 0x4f, 0x27, 0x93, 0xc9, 0xe4, 0x72, 0x39, 0x1c, 0x0e,
231*4882a593Smuzhiyun /* 140 */ 0x87, 0xc3, 0x61, 0x30, 0x18, 0x8c, 0xc6, 0x63, 0x31, 0x98,
232*4882a593Smuzhiyun /* 150 */ 0xcc, 0xe6, 0x73, 0xb9, 0x5c, 0x2e, 0x97, 0x4b, 0xa5, 0xd2,
233*4882a593Smuzhiyun /* 160 */ 0x69,
234*4882a593Smuzhiyun };
235*4882a593Smuzhiyun
calc_pll(int period_ps,struct gxt4500_par * par)236*4882a593Smuzhiyun static int calc_pll(int period_ps, struct gxt4500_par *par)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun int m, n, pdiv1, pdiv2, postdiv;
239*4882a593Smuzhiyun int pll_period, best_error, t, intf;
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun /* only deal with range 5MHz - 300MHz */
242*4882a593Smuzhiyun if (period_ps < 3333 || period_ps > 200000)
243*4882a593Smuzhiyun return -1;
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun best_error = 1000000;
246*4882a593Smuzhiyun for (pdiv1 = 1; pdiv1 <= 8; ++pdiv1) {
247*4882a593Smuzhiyun for (pdiv2 = 1; pdiv2 <= pdiv1; ++pdiv2) {
248*4882a593Smuzhiyun postdiv = pdiv1 * pdiv2;
249*4882a593Smuzhiyun pll_period = DIV_ROUND_UP(period_ps, postdiv);
250*4882a593Smuzhiyun /* keep pll in range 350..600 MHz */
251*4882a593Smuzhiyun if (pll_period < 1666 || pll_period > 2857)
252*4882a593Smuzhiyun continue;
253*4882a593Smuzhiyun for (m = 1; m <= 64; ++m) {
254*4882a593Smuzhiyun intf = m * par->refclk_ps;
255*4882a593Smuzhiyun if (intf > 500000)
256*4882a593Smuzhiyun break;
257*4882a593Smuzhiyun n = intf * postdiv / period_ps;
258*4882a593Smuzhiyun if (n < 3 || n > 160)
259*4882a593Smuzhiyun continue;
260*4882a593Smuzhiyun t = par->refclk_ps * m * postdiv / n;
261*4882a593Smuzhiyun t -= period_ps;
262*4882a593Smuzhiyun if (t >= 0 && t < best_error) {
263*4882a593Smuzhiyun par->pll_m = m;
264*4882a593Smuzhiyun par->pll_n = n;
265*4882a593Smuzhiyun par->pll_pd1 = pdiv1;
266*4882a593Smuzhiyun par->pll_pd2 = pdiv2;
267*4882a593Smuzhiyun best_error = t;
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun if (best_error == 1000000)
273*4882a593Smuzhiyun return -1;
274*4882a593Smuzhiyun return 0;
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun
calc_pixclock(struct gxt4500_par * par)277*4882a593Smuzhiyun static int calc_pixclock(struct gxt4500_par *par)
278*4882a593Smuzhiyun {
279*4882a593Smuzhiyun return par->refclk_ps * par->pll_m * par->pll_pd1 * par->pll_pd2
280*4882a593Smuzhiyun / par->pll_n;
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun
gxt4500_var_to_par(struct fb_var_screeninfo * var,struct gxt4500_par * par)283*4882a593Smuzhiyun static int gxt4500_var_to_par(struct fb_var_screeninfo *var,
284*4882a593Smuzhiyun struct gxt4500_par *par)
285*4882a593Smuzhiyun {
286*4882a593Smuzhiyun if (var->xres + var->xoffset > var->xres_virtual ||
287*4882a593Smuzhiyun var->yres + var->yoffset > var->yres_virtual ||
288*4882a593Smuzhiyun var->xres_virtual > 4096)
289*4882a593Smuzhiyun return -EINVAL;
290*4882a593Smuzhiyun if ((var->vmode & FB_VMODE_MASK) != FB_VMODE_NONINTERLACED)
291*4882a593Smuzhiyun return -EINVAL;
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun if (calc_pll(var->pixclock, par) < 0)
294*4882a593Smuzhiyun return -EINVAL;
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun switch (var->bits_per_pixel) {
297*4882a593Smuzhiyun case 32:
298*4882a593Smuzhiyun if (var->transp.length)
299*4882a593Smuzhiyun par->pixfmt = DFA_PIX_32BIT;
300*4882a593Smuzhiyun else
301*4882a593Smuzhiyun par->pixfmt = DFA_PIX_24BIT;
302*4882a593Smuzhiyun break;
303*4882a593Smuzhiyun case 24:
304*4882a593Smuzhiyun par->pixfmt = DFA_PIX_24BIT;
305*4882a593Smuzhiyun break;
306*4882a593Smuzhiyun case 16:
307*4882a593Smuzhiyun if (var->green.length == 5)
308*4882a593Smuzhiyun par->pixfmt = DFA_PIX_16BIT_1555;
309*4882a593Smuzhiyun else
310*4882a593Smuzhiyun par->pixfmt = DFA_PIX_16BIT_565;
311*4882a593Smuzhiyun break;
312*4882a593Smuzhiyun case 8:
313*4882a593Smuzhiyun par->pixfmt = DFA_PIX_8BIT;
314*4882a593Smuzhiyun break;
315*4882a593Smuzhiyun default:
316*4882a593Smuzhiyun return -EINVAL;
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun return 0;
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun static const struct fb_bitfield eightbits = {0, 8};
323*4882a593Smuzhiyun static const struct fb_bitfield nobits = {0, 0};
324*4882a593Smuzhiyun
gxt4500_unpack_pixfmt(struct fb_var_screeninfo * var,int pixfmt)325*4882a593Smuzhiyun static void gxt4500_unpack_pixfmt(struct fb_var_screeninfo *var,
326*4882a593Smuzhiyun int pixfmt)
327*4882a593Smuzhiyun {
328*4882a593Smuzhiyun var->bits_per_pixel = pixsize[pixfmt] * 8;
329*4882a593Smuzhiyun var->red = eightbits;
330*4882a593Smuzhiyun var->green = eightbits;
331*4882a593Smuzhiyun var->blue = eightbits;
332*4882a593Smuzhiyun var->transp = nobits;
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun switch (pixfmt) {
335*4882a593Smuzhiyun case DFA_PIX_16BIT_565:
336*4882a593Smuzhiyun var->red.length = 5;
337*4882a593Smuzhiyun var->green.length = 6;
338*4882a593Smuzhiyun var->blue.length = 5;
339*4882a593Smuzhiyun break;
340*4882a593Smuzhiyun case DFA_PIX_16BIT_1555:
341*4882a593Smuzhiyun var->red.length = 5;
342*4882a593Smuzhiyun var->green.length = 5;
343*4882a593Smuzhiyun var->blue.length = 5;
344*4882a593Smuzhiyun var->transp.length = 1;
345*4882a593Smuzhiyun break;
346*4882a593Smuzhiyun case DFA_PIX_32BIT:
347*4882a593Smuzhiyun var->transp.length = 8;
348*4882a593Smuzhiyun break;
349*4882a593Smuzhiyun }
350*4882a593Smuzhiyun if (pixfmt != DFA_PIX_8BIT) {
351*4882a593Smuzhiyun var->blue.offset = 0;
352*4882a593Smuzhiyun var->green.offset = var->blue.length;
353*4882a593Smuzhiyun var->red.offset = var->green.offset + var->green.length;
354*4882a593Smuzhiyun if (var->transp.length)
355*4882a593Smuzhiyun var->transp.offset =
356*4882a593Smuzhiyun var->red.offset + var->red.length;
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun
gxt4500_check_var(struct fb_var_screeninfo * var,struct fb_info * info)360*4882a593Smuzhiyun static int gxt4500_check_var(struct fb_var_screeninfo *var,
361*4882a593Smuzhiyun struct fb_info *info)
362*4882a593Smuzhiyun {
363*4882a593Smuzhiyun struct gxt4500_par par;
364*4882a593Smuzhiyun int err;
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun par = *(struct gxt4500_par *)info->par;
367*4882a593Smuzhiyun err = gxt4500_var_to_par(var, &par);
368*4882a593Smuzhiyun if (!err) {
369*4882a593Smuzhiyun var->pixclock = calc_pixclock(&par);
370*4882a593Smuzhiyun gxt4500_unpack_pixfmt(var, par.pixfmt);
371*4882a593Smuzhiyun }
372*4882a593Smuzhiyun return err;
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun
gxt4500_set_par(struct fb_info * info)375*4882a593Smuzhiyun static int gxt4500_set_par(struct fb_info *info)
376*4882a593Smuzhiyun {
377*4882a593Smuzhiyun struct gxt4500_par *par = info->par;
378*4882a593Smuzhiyun struct fb_var_screeninfo *var = &info->var;
379*4882a593Smuzhiyun int err;
380*4882a593Smuzhiyun u32 ctrlreg, tmp;
381*4882a593Smuzhiyun unsigned int dfa_ctl, pixfmt, stride;
382*4882a593Smuzhiyun unsigned int wid_tiles, i;
383*4882a593Smuzhiyun unsigned int prefetch_pix, htot;
384*4882a593Smuzhiyun struct gxt4500_par save_par;
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun save_par = *par;
387*4882a593Smuzhiyun err = gxt4500_var_to_par(var, par);
388*4882a593Smuzhiyun if (err) {
389*4882a593Smuzhiyun *par = save_par;
390*4882a593Smuzhiyun return err;
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun /* turn off DTG for now */
394*4882a593Smuzhiyun ctrlreg = readreg(par, DTG_CONTROL);
395*4882a593Smuzhiyun ctrlreg &= ~(DTG_CTL_ENABLE | DTG_CTL_SCREEN_REFRESH);
396*4882a593Smuzhiyun writereg(par, DTG_CONTROL, ctrlreg);
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun /* set PLL registers */
399*4882a593Smuzhiyun tmp = readreg(par, PLL_C) & ~0x7f;
400*4882a593Smuzhiyun if (par->pll_n < 38)
401*4882a593Smuzhiyun tmp |= 0x29;
402*4882a593Smuzhiyun if (par->pll_n < 69)
403*4882a593Smuzhiyun tmp |= 0x35;
404*4882a593Smuzhiyun else if (par->pll_n < 100)
405*4882a593Smuzhiyun tmp |= 0x76;
406*4882a593Smuzhiyun else
407*4882a593Smuzhiyun tmp |= 0x7e;
408*4882a593Smuzhiyun writereg(par, PLL_C, tmp);
409*4882a593Smuzhiyun writereg(par, PLL_M, mdivtab[par->pll_m - 1]);
410*4882a593Smuzhiyun writereg(par, PLL_N, ndivtab[par->pll_n - 2]);
411*4882a593Smuzhiyun tmp = ((8 - par->pll_pd2) << 3) | (8 - par->pll_pd1);
412*4882a593Smuzhiyun if (par->pll_pd1 == 8 || par->pll_pd2 == 8) {
413*4882a593Smuzhiyun /* work around erratum */
414*4882a593Smuzhiyun writereg(par, PLL_POSTDIV, tmp | 0x9);
415*4882a593Smuzhiyun udelay(1);
416*4882a593Smuzhiyun }
417*4882a593Smuzhiyun writereg(par, PLL_POSTDIV, tmp);
418*4882a593Smuzhiyun msleep(20);
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun /* turn off hardware cursor */
421*4882a593Smuzhiyun writereg(par, CURSOR_MODE, CURSOR_MODE_OFF);
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun /* reset raster engine */
424*4882a593Smuzhiyun writereg(par, CTRL_REG0, CR0_RASTER_RESET | (CR0_RASTER_RESET << 16));
425*4882a593Smuzhiyun udelay(10);
426*4882a593Smuzhiyun writereg(par, CTRL_REG0, CR0_RASTER_RESET << 16);
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun /* set display timing generator registers */
429*4882a593Smuzhiyun htot = var->xres + var->left_margin + var->right_margin +
430*4882a593Smuzhiyun var->hsync_len;
431*4882a593Smuzhiyun writereg(par, DTG_HORIZ_EXTENT, htot - 1);
432*4882a593Smuzhiyun writereg(par, DTG_HORIZ_DISPLAY, var->xres - 1);
433*4882a593Smuzhiyun writereg(par, DTG_HSYNC_START, var->xres + var->right_margin - 1);
434*4882a593Smuzhiyun writereg(par, DTG_HSYNC_END,
435*4882a593Smuzhiyun var->xres + var->right_margin + var->hsync_len - 1);
436*4882a593Smuzhiyun writereg(par, DTG_HSYNC_END_COMP,
437*4882a593Smuzhiyun var->xres + var->right_margin + var->hsync_len - 1);
438*4882a593Smuzhiyun writereg(par, DTG_VERT_EXTENT,
439*4882a593Smuzhiyun var->yres + var->upper_margin + var->lower_margin +
440*4882a593Smuzhiyun var->vsync_len - 1);
441*4882a593Smuzhiyun writereg(par, DTG_VERT_DISPLAY, var->yres - 1);
442*4882a593Smuzhiyun writereg(par, DTG_VSYNC_START, var->yres + var->lower_margin - 1);
443*4882a593Smuzhiyun writereg(par, DTG_VSYNC_END,
444*4882a593Smuzhiyun var->yres + var->lower_margin + var->vsync_len - 1);
445*4882a593Smuzhiyun prefetch_pix = 3300000 / var->pixclock;
446*4882a593Smuzhiyun if (prefetch_pix >= htot)
447*4882a593Smuzhiyun prefetch_pix = htot - 1;
448*4882a593Smuzhiyun writereg(par, DTG_VERT_SHORT, htot - prefetch_pix - 1);
449*4882a593Smuzhiyun ctrlreg |= DTG_CTL_ENABLE | DTG_CTL_SCREEN_REFRESH;
450*4882a593Smuzhiyun writereg(par, DTG_CONTROL, ctrlreg);
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun /* calculate stride in DFA aperture */
453*4882a593Smuzhiyun if (var->xres_virtual > 2048) {
454*4882a593Smuzhiyun stride = 4096;
455*4882a593Smuzhiyun dfa_ctl = DFA_FB_STRIDE_4k;
456*4882a593Smuzhiyun } else if (var->xres_virtual > 1024) {
457*4882a593Smuzhiyun stride = 2048;
458*4882a593Smuzhiyun dfa_ctl = DFA_FB_STRIDE_2k;
459*4882a593Smuzhiyun } else {
460*4882a593Smuzhiyun stride = 1024;
461*4882a593Smuzhiyun dfa_ctl = DFA_FB_STRIDE_1k;
462*4882a593Smuzhiyun }
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun /* Set up framebuffer definition */
465*4882a593Smuzhiyun wid_tiles = (var->xres_virtual + 63) >> 6;
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun /* XXX add proper FB allocation here someday */
468*4882a593Smuzhiyun writereg(par, FB_AB_CTRL, FB_CTRL_TYPE | (wid_tiles << 16) | 0);
469*4882a593Smuzhiyun writereg(par, REFRESH_AB_CTRL, FB_CTRL_TYPE | (wid_tiles << 16) | 0);
470*4882a593Smuzhiyun writereg(par, FB_CD_CTRL, FB_CTRL_TYPE | (wid_tiles << 16) | 0);
471*4882a593Smuzhiyun writereg(par, REFRESH_CD_CTRL, FB_CTRL_TYPE | (wid_tiles << 16) | 0);
472*4882a593Smuzhiyun writereg(par, REFRESH_START, (var->xoffset << 16) | var->yoffset);
473*4882a593Smuzhiyun writereg(par, REFRESH_SIZE, (var->xres << 16) | var->yres);
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun /* Set up framebuffer access by CPU */
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun pixfmt = par->pixfmt;
478*4882a593Smuzhiyun dfa_ctl |= DFA_FB_ENABLE | pixfmt;
479*4882a593Smuzhiyun writereg(par, DFA_FB_A, dfa_ctl);
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun /*
482*4882a593Smuzhiyun * Set up window attribute table.
483*4882a593Smuzhiyun * We set all WAT entries the same so it doesn't matter what the
484*4882a593Smuzhiyun * window ID (WID) plane contains.
485*4882a593Smuzhiyun */
486*4882a593Smuzhiyun for (i = 0; i < 32; ++i) {
487*4882a593Smuzhiyun writereg(par, WAT_FMT + (i << 4), watfmt[pixfmt]);
488*4882a593Smuzhiyun writereg(par, WAT_CMAP_OFFSET + (i << 4), 0);
489*4882a593Smuzhiyun writereg(par, WAT_CTRL + (i << 4), 0);
490*4882a593Smuzhiyun writereg(par, WAT_GAMMA_CTRL + (i << 4), WAT_GAMMA_DISABLE);
491*4882a593Smuzhiyun }
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun /* Set sync polarity etc. */
494*4882a593Smuzhiyun ctrlreg = readreg(par, SYNC_CTL) &
495*4882a593Smuzhiyun ~(SYNC_CTL_SYNC_ON_RGB | SYNC_CTL_HSYNC_INV |
496*4882a593Smuzhiyun SYNC_CTL_VSYNC_INV);
497*4882a593Smuzhiyun if (var->sync & FB_SYNC_ON_GREEN)
498*4882a593Smuzhiyun ctrlreg |= SYNC_CTL_SYNC_ON_RGB;
499*4882a593Smuzhiyun if (!(var->sync & FB_SYNC_HOR_HIGH_ACT))
500*4882a593Smuzhiyun ctrlreg |= SYNC_CTL_HSYNC_INV;
501*4882a593Smuzhiyun if (!(var->sync & FB_SYNC_VERT_HIGH_ACT))
502*4882a593Smuzhiyun ctrlreg |= SYNC_CTL_VSYNC_INV;
503*4882a593Smuzhiyun writereg(par, SYNC_CTL, ctrlreg);
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun info->fix.line_length = stride * pixsize[pixfmt];
506*4882a593Smuzhiyun info->fix.visual = (pixfmt == DFA_PIX_8BIT)? FB_VISUAL_PSEUDOCOLOR:
507*4882a593Smuzhiyun FB_VISUAL_DIRECTCOLOR;
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun return 0;
510*4882a593Smuzhiyun }
511*4882a593Smuzhiyun
gxt4500_setcolreg(unsigned int reg,unsigned int red,unsigned int green,unsigned int blue,unsigned int transp,struct fb_info * info)512*4882a593Smuzhiyun static int gxt4500_setcolreg(unsigned int reg, unsigned int red,
513*4882a593Smuzhiyun unsigned int green, unsigned int blue,
514*4882a593Smuzhiyun unsigned int transp, struct fb_info *info)
515*4882a593Smuzhiyun {
516*4882a593Smuzhiyun u32 cmap_entry;
517*4882a593Smuzhiyun struct gxt4500_par *par = info->par;
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun if (reg > 1023)
520*4882a593Smuzhiyun return 1;
521*4882a593Smuzhiyun cmap_entry = ((transp & 0xff00) << 16) | ((red & 0xff00) << 8) |
522*4882a593Smuzhiyun (green & 0xff00) | (blue >> 8);
523*4882a593Smuzhiyun writereg(par, CMAP + reg * 4, cmap_entry);
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun if (reg < 16 && par->pixfmt != DFA_PIX_8BIT) {
526*4882a593Smuzhiyun u32 *pal = info->pseudo_palette;
527*4882a593Smuzhiyun u32 val = reg;
528*4882a593Smuzhiyun switch (par->pixfmt) {
529*4882a593Smuzhiyun case DFA_PIX_16BIT_565:
530*4882a593Smuzhiyun val |= (reg << 11) | (reg << 5);
531*4882a593Smuzhiyun break;
532*4882a593Smuzhiyun case DFA_PIX_16BIT_1555:
533*4882a593Smuzhiyun val |= (reg << 10) | (reg << 5);
534*4882a593Smuzhiyun break;
535*4882a593Smuzhiyun case DFA_PIX_32BIT:
536*4882a593Smuzhiyun val |= (reg << 24);
537*4882a593Smuzhiyun fallthrough;
538*4882a593Smuzhiyun case DFA_PIX_24BIT:
539*4882a593Smuzhiyun val |= (reg << 16) | (reg << 8);
540*4882a593Smuzhiyun break;
541*4882a593Smuzhiyun }
542*4882a593Smuzhiyun pal[reg] = val;
543*4882a593Smuzhiyun }
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun return 0;
546*4882a593Smuzhiyun }
547*4882a593Smuzhiyun
gxt4500_pan_display(struct fb_var_screeninfo * var,struct fb_info * info)548*4882a593Smuzhiyun static int gxt4500_pan_display(struct fb_var_screeninfo *var,
549*4882a593Smuzhiyun struct fb_info *info)
550*4882a593Smuzhiyun {
551*4882a593Smuzhiyun struct gxt4500_par *par = info->par;
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun if (var->xoffset & 7)
554*4882a593Smuzhiyun return -EINVAL;
555*4882a593Smuzhiyun if (var->xoffset + info->var.xres > info->var.xres_virtual ||
556*4882a593Smuzhiyun var->yoffset + info->var.yres > info->var.yres_virtual)
557*4882a593Smuzhiyun return -EINVAL;
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun writereg(par, REFRESH_START, (var->xoffset << 16) | var->yoffset);
560*4882a593Smuzhiyun return 0;
561*4882a593Smuzhiyun }
562*4882a593Smuzhiyun
gxt4500_blank(int blank,struct fb_info * info)563*4882a593Smuzhiyun static int gxt4500_blank(int blank, struct fb_info *info)
564*4882a593Smuzhiyun {
565*4882a593Smuzhiyun struct gxt4500_par *par = info->par;
566*4882a593Smuzhiyun int ctrl, dctl;
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun ctrl = readreg(par, SYNC_CTL);
569*4882a593Smuzhiyun ctrl &= ~(SYNC_CTL_SYNC_OFF | SYNC_CTL_HSYNC_OFF | SYNC_CTL_VSYNC_OFF);
570*4882a593Smuzhiyun dctl = readreg(par, DISP_CTL);
571*4882a593Smuzhiyun dctl |= DISP_CTL_OFF;
572*4882a593Smuzhiyun switch (blank) {
573*4882a593Smuzhiyun case FB_BLANK_UNBLANK:
574*4882a593Smuzhiyun dctl &= ~DISP_CTL_OFF;
575*4882a593Smuzhiyun break;
576*4882a593Smuzhiyun case FB_BLANK_POWERDOWN:
577*4882a593Smuzhiyun ctrl |= SYNC_CTL_SYNC_OFF;
578*4882a593Smuzhiyun break;
579*4882a593Smuzhiyun case FB_BLANK_HSYNC_SUSPEND:
580*4882a593Smuzhiyun ctrl |= SYNC_CTL_HSYNC_OFF;
581*4882a593Smuzhiyun break;
582*4882a593Smuzhiyun case FB_BLANK_VSYNC_SUSPEND:
583*4882a593Smuzhiyun ctrl |= SYNC_CTL_VSYNC_OFF;
584*4882a593Smuzhiyun break;
585*4882a593Smuzhiyun default: ;
586*4882a593Smuzhiyun }
587*4882a593Smuzhiyun writereg(par, SYNC_CTL, ctrl);
588*4882a593Smuzhiyun writereg(par, DISP_CTL, dctl);
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun return 0;
591*4882a593Smuzhiyun }
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun static const struct fb_fix_screeninfo gxt4500_fix = {
594*4882a593Smuzhiyun .id = "IBM GXT4500P",
595*4882a593Smuzhiyun .type = FB_TYPE_PACKED_PIXELS,
596*4882a593Smuzhiyun .visual = FB_VISUAL_PSEUDOCOLOR,
597*4882a593Smuzhiyun .xpanstep = 8,
598*4882a593Smuzhiyun .ypanstep = 1,
599*4882a593Smuzhiyun .mmio_len = 0x20000,
600*4882a593Smuzhiyun };
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun static const struct fb_ops gxt4500_ops = {
603*4882a593Smuzhiyun .owner = THIS_MODULE,
604*4882a593Smuzhiyun .fb_check_var = gxt4500_check_var,
605*4882a593Smuzhiyun .fb_set_par = gxt4500_set_par,
606*4882a593Smuzhiyun .fb_setcolreg = gxt4500_setcolreg,
607*4882a593Smuzhiyun .fb_pan_display = gxt4500_pan_display,
608*4882a593Smuzhiyun .fb_blank = gxt4500_blank,
609*4882a593Smuzhiyun .fb_fillrect = cfb_fillrect,
610*4882a593Smuzhiyun .fb_copyarea = cfb_copyarea,
611*4882a593Smuzhiyun .fb_imageblit = cfb_imageblit,
612*4882a593Smuzhiyun };
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun /* PCI functions */
gxt4500_probe(struct pci_dev * pdev,const struct pci_device_id * ent)615*4882a593Smuzhiyun static int gxt4500_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
616*4882a593Smuzhiyun {
617*4882a593Smuzhiyun int err;
618*4882a593Smuzhiyun unsigned long reg_phys, fb_phys;
619*4882a593Smuzhiyun struct gxt4500_par *par;
620*4882a593Smuzhiyun struct fb_info *info;
621*4882a593Smuzhiyun struct fb_var_screeninfo var;
622*4882a593Smuzhiyun enum gxt_cards cardtype;
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun err = pci_enable_device(pdev);
625*4882a593Smuzhiyun if (err) {
626*4882a593Smuzhiyun dev_err(&pdev->dev, "gxt4500: cannot enable PCI device: %d\n",
627*4882a593Smuzhiyun err);
628*4882a593Smuzhiyun return err;
629*4882a593Smuzhiyun }
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun reg_phys = pci_resource_start(pdev, 0);
632*4882a593Smuzhiyun if (!request_mem_region(reg_phys, pci_resource_len(pdev, 0),
633*4882a593Smuzhiyun "gxt4500 regs")) {
634*4882a593Smuzhiyun dev_err(&pdev->dev, "gxt4500: cannot get registers\n");
635*4882a593Smuzhiyun goto err_nodev;
636*4882a593Smuzhiyun }
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun fb_phys = pci_resource_start(pdev, 1);
639*4882a593Smuzhiyun if (!request_mem_region(fb_phys, pci_resource_len(pdev, 1),
640*4882a593Smuzhiyun "gxt4500 FB")) {
641*4882a593Smuzhiyun dev_err(&pdev->dev, "gxt4500: cannot get framebuffer\n");
642*4882a593Smuzhiyun goto err_free_regs;
643*4882a593Smuzhiyun }
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun info = framebuffer_alloc(sizeof(struct gxt4500_par), &pdev->dev);
646*4882a593Smuzhiyun if (!info)
647*4882a593Smuzhiyun goto err_free_fb;
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun par = info->par;
650*4882a593Smuzhiyun cardtype = ent->driver_data;
651*4882a593Smuzhiyun par->refclk_ps = cardinfo[cardtype].refclk_ps;
652*4882a593Smuzhiyun info->fix = gxt4500_fix;
653*4882a593Smuzhiyun strlcpy(info->fix.id, cardinfo[cardtype].cardname,
654*4882a593Smuzhiyun sizeof(info->fix.id));
655*4882a593Smuzhiyun info->pseudo_palette = par->pseudo_palette;
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun info->fix.mmio_start = reg_phys;
658*4882a593Smuzhiyun par->regs = pci_ioremap_bar(pdev, 0);
659*4882a593Smuzhiyun if (!par->regs) {
660*4882a593Smuzhiyun dev_err(&pdev->dev, "gxt4500: cannot map registers\n");
661*4882a593Smuzhiyun goto err_free_all;
662*4882a593Smuzhiyun }
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun info->fix.smem_start = fb_phys;
665*4882a593Smuzhiyun info->fix.smem_len = pci_resource_len(pdev, 1);
666*4882a593Smuzhiyun info->screen_base = pci_ioremap_wc_bar(pdev, 1);
667*4882a593Smuzhiyun if (!info->screen_base) {
668*4882a593Smuzhiyun dev_err(&pdev->dev, "gxt4500: cannot map framebuffer\n");
669*4882a593Smuzhiyun goto err_unmap_regs;
670*4882a593Smuzhiyun }
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun pci_set_drvdata(pdev, info);
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun par->wc_cookie = arch_phys_wc_add(info->fix.smem_start,
675*4882a593Smuzhiyun info->fix.smem_len);
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun #ifdef __BIG_ENDIAN
678*4882a593Smuzhiyun /* Set byte-swapping for DFA aperture for all pixel sizes */
679*4882a593Smuzhiyun pci_write_config_dword(pdev, CFG_ENDIAN0, 0x333300);
680*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN */
681*4882a593Smuzhiyun /* not sure what this means but fgl23 driver does that */
682*4882a593Smuzhiyun pci_write_config_dword(pdev, CFG_ENDIAN0, 0x2300);
683*4882a593Smuzhiyun /* pci_write_config_dword(pdev, CFG_ENDIAN0 + 4, 0x400000);*/
684*4882a593Smuzhiyun pci_write_config_dword(pdev, CFG_ENDIAN0 + 8, 0x98530000);
685*4882a593Smuzhiyun #endif
686*4882a593Smuzhiyun
687*4882a593Smuzhiyun info->fbops = &gxt4500_ops;
688*4882a593Smuzhiyun info->flags = FBINFO_FLAG_DEFAULT | FBINFO_HWACCEL_XPAN |
689*4882a593Smuzhiyun FBINFO_HWACCEL_YPAN;
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun err = fb_alloc_cmap(&info->cmap, 256, 0);
692*4882a593Smuzhiyun if (err) {
693*4882a593Smuzhiyun dev_err(&pdev->dev, "gxt4500: cannot allocate cmap\n");
694*4882a593Smuzhiyun goto err_unmap_all;
695*4882a593Smuzhiyun }
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun gxt4500_blank(FB_BLANK_UNBLANK, info);
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun if (!fb_find_mode(&var, info, mode_option, NULL, 0, &defaultmode, 8)) {
700*4882a593Smuzhiyun dev_err(&pdev->dev, "gxt4500: cannot find valid video mode\n");
701*4882a593Smuzhiyun goto err_free_cmap;
702*4882a593Smuzhiyun }
703*4882a593Smuzhiyun info->var = var;
704*4882a593Smuzhiyun if (gxt4500_set_par(info)) {
705*4882a593Smuzhiyun printk(KERN_ERR "gxt4500: cannot set video mode\n");
706*4882a593Smuzhiyun goto err_free_cmap;
707*4882a593Smuzhiyun }
708*4882a593Smuzhiyun
709*4882a593Smuzhiyun if (register_framebuffer(info) < 0) {
710*4882a593Smuzhiyun dev_err(&pdev->dev, "gxt4500: cannot register framebuffer\n");
711*4882a593Smuzhiyun goto err_free_cmap;
712*4882a593Smuzhiyun }
713*4882a593Smuzhiyun fb_info(info, "%s frame buffer device\n", info->fix.id);
714*4882a593Smuzhiyun
715*4882a593Smuzhiyun return 0;
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun err_free_cmap:
718*4882a593Smuzhiyun fb_dealloc_cmap(&info->cmap);
719*4882a593Smuzhiyun err_unmap_all:
720*4882a593Smuzhiyun iounmap(info->screen_base);
721*4882a593Smuzhiyun err_unmap_regs:
722*4882a593Smuzhiyun iounmap(par->regs);
723*4882a593Smuzhiyun err_free_all:
724*4882a593Smuzhiyun framebuffer_release(info);
725*4882a593Smuzhiyun err_free_fb:
726*4882a593Smuzhiyun release_mem_region(fb_phys, pci_resource_len(pdev, 1));
727*4882a593Smuzhiyun err_free_regs:
728*4882a593Smuzhiyun release_mem_region(reg_phys, pci_resource_len(pdev, 0));
729*4882a593Smuzhiyun err_nodev:
730*4882a593Smuzhiyun return -ENODEV;
731*4882a593Smuzhiyun }
732*4882a593Smuzhiyun
gxt4500_remove(struct pci_dev * pdev)733*4882a593Smuzhiyun static void gxt4500_remove(struct pci_dev *pdev)
734*4882a593Smuzhiyun {
735*4882a593Smuzhiyun struct fb_info *info = pci_get_drvdata(pdev);
736*4882a593Smuzhiyun struct gxt4500_par *par;
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun if (!info)
739*4882a593Smuzhiyun return;
740*4882a593Smuzhiyun par = info->par;
741*4882a593Smuzhiyun unregister_framebuffer(info);
742*4882a593Smuzhiyun arch_phys_wc_del(par->wc_cookie);
743*4882a593Smuzhiyun fb_dealloc_cmap(&info->cmap);
744*4882a593Smuzhiyun iounmap(par->regs);
745*4882a593Smuzhiyun iounmap(info->screen_base);
746*4882a593Smuzhiyun release_mem_region(pci_resource_start(pdev, 0),
747*4882a593Smuzhiyun pci_resource_len(pdev, 0));
748*4882a593Smuzhiyun release_mem_region(pci_resource_start(pdev, 1),
749*4882a593Smuzhiyun pci_resource_len(pdev, 1));
750*4882a593Smuzhiyun framebuffer_release(info);
751*4882a593Smuzhiyun }
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun /* supported chipsets */
754*4882a593Smuzhiyun static const struct pci_device_id gxt4500_pci_tbl[] = {
755*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_GXT4500P),
756*4882a593Smuzhiyun .driver_data = GXT4500P },
757*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_GXT6500P),
758*4882a593Smuzhiyun .driver_data = GXT6500P },
759*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_GXT4000P),
760*4882a593Smuzhiyun .driver_data = GXT4000P },
761*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_GXT6000P),
762*4882a593Smuzhiyun .driver_data = GXT6000P },
763*4882a593Smuzhiyun { 0 }
764*4882a593Smuzhiyun };
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, gxt4500_pci_tbl);
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun static struct pci_driver gxt4500_driver = {
769*4882a593Smuzhiyun .name = "gxt4500",
770*4882a593Smuzhiyun .id_table = gxt4500_pci_tbl,
771*4882a593Smuzhiyun .probe = gxt4500_probe,
772*4882a593Smuzhiyun .remove = gxt4500_remove,
773*4882a593Smuzhiyun };
774*4882a593Smuzhiyun
gxt4500_init(void)775*4882a593Smuzhiyun static int gxt4500_init(void)
776*4882a593Smuzhiyun {
777*4882a593Smuzhiyun #ifndef MODULE
778*4882a593Smuzhiyun if (fb_get_options("gxt4500", &mode_option))
779*4882a593Smuzhiyun return -ENODEV;
780*4882a593Smuzhiyun #endif
781*4882a593Smuzhiyun
782*4882a593Smuzhiyun return pci_register_driver(&gxt4500_driver);
783*4882a593Smuzhiyun }
784*4882a593Smuzhiyun module_init(gxt4500_init);
785*4882a593Smuzhiyun
gxt4500_exit(void)786*4882a593Smuzhiyun static void __exit gxt4500_exit(void)
787*4882a593Smuzhiyun {
788*4882a593Smuzhiyun pci_unregister_driver(&gxt4500_driver);
789*4882a593Smuzhiyun }
790*4882a593Smuzhiyun module_exit(gxt4500_exit);
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun MODULE_AUTHOR("Paul Mackerras <paulus@samba.org>");
793*4882a593Smuzhiyun MODULE_DESCRIPTION("FBDev driver for IBM GXT4500P/6500P and GXT4000P/6000P");
794*4882a593Smuzhiyun MODULE_LICENSE("GPL");
795*4882a593Smuzhiyun module_param(mode_option, charp, 0);
796*4882a593Smuzhiyun MODULE_PARM_DESC(mode_option, "Specify resolution as \"<xres>x<yres>[-<bpp>][@<refresh>]\"");
797