xref: /OK3568_Linux_fs/kernel/drivers/video/fbdev/geode/video_gx.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Geode GX video processor device.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  *   Copyright (C) 2006 Arcom Control Systems Ltd.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  *   Portions from AMD's original 2.4 driver:
8*4882a593Smuzhiyun  *     Copyright (C) 2004 Advanced Micro Devices, Inc.
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun #include <linux/fb.h>
11*4882a593Smuzhiyun #include <linux/delay.h>
12*4882a593Smuzhiyun #include <asm/io.h>
13*4882a593Smuzhiyun #include <asm/delay.h>
14*4882a593Smuzhiyun #include <asm/msr.h>
15*4882a593Smuzhiyun #include <linux/cs5535.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include "gxfb.h"
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun /*
21*4882a593Smuzhiyun  * Tables of register settings for various DOTCLKs.
22*4882a593Smuzhiyun  */
23*4882a593Smuzhiyun struct gx_pll_entry {
24*4882a593Smuzhiyun 	long pixclock; /* ps */
25*4882a593Smuzhiyun 	u32 sys_rstpll_bits;
26*4882a593Smuzhiyun 	u32 dotpll_value;
27*4882a593Smuzhiyun };
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #define POSTDIV3 ((u32)MSR_GLCP_SYS_RSTPLL_DOTPOSTDIV3)
30*4882a593Smuzhiyun #define PREMULT2 ((u32)MSR_GLCP_SYS_RSTPLL_DOTPREMULT2)
31*4882a593Smuzhiyun #define PREDIV2  ((u32)MSR_GLCP_SYS_RSTPLL_DOTPOSTDIV3)
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun static const struct gx_pll_entry gx_pll_table_48MHz[] = {
34*4882a593Smuzhiyun 	{ 40123, POSTDIV3,	    0x00000BF2 },	/*  24.9230 */
35*4882a593Smuzhiyun 	{ 39721, 0,		    0x00000037 },	/*  25.1750 */
36*4882a593Smuzhiyun 	{ 35308, POSTDIV3|PREMULT2, 0x00000B1A },	/*  28.3220 */
37*4882a593Smuzhiyun 	{ 31746, POSTDIV3,	    0x000002D2 },	/*  31.5000 */
38*4882a593Smuzhiyun 	{ 27777, POSTDIV3|PREMULT2, 0x00000FE2 },	/*  36.0000 */
39*4882a593Smuzhiyun 	{ 26666, POSTDIV3,	    0x0000057A },	/*  37.5000 */
40*4882a593Smuzhiyun 	{ 25000, POSTDIV3,	    0x0000030A },	/*  40.0000 */
41*4882a593Smuzhiyun 	{ 22271, 0,		    0x00000063 },	/*  44.9000 */
42*4882a593Smuzhiyun 	{ 20202, 0,		    0x0000054B },	/*  49.5000 */
43*4882a593Smuzhiyun 	{ 20000, 0,		    0x0000026E },	/*  50.0000 */
44*4882a593Smuzhiyun 	{ 19860, PREMULT2,	    0x00000037 },	/*  50.3500 */
45*4882a593Smuzhiyun 	{ 18518, POSTDIV3|PREMULT2, 0x00000B0D },	/*  54.0000 */
46*4882a593Smuzhiyun 	{ 17777, 0,		    0x00000577 },	/*  56.2500 */
47*4882a593Smuzhiyun 	{ 17733, 0,		    0x000007F7 },	/*  56.3916 */
48*4882a593Smuzhiyun 	{ 17653, 0,		    0x0000057B },	/*  56.6444 */
49*4882a593Smuzhiyun 	{ 16949, PREMULT2,	    0x00000707 },	/*  59.0000 */
50*4882a593Smuzhiyun 	{ 15873, POSTDIV3|PREMULT2, 0x00000B39 },	/*  63.0000 */
51*4882a593Smuzhiyun 	{ 15384, POSTDIV3|PREMULT2, 0x00000B45 },	/*  65.0000 */
52*4882a593Smuzhiyun 	{ 14814, POSTDIV3|PREMULT2, 0x00000FC1 },	/*  67.5000 */
53*4882a593Smuzhiyun 	{ 14124, POSTDIV3,	    0x00000561 },	/*  70.8000 */
54*4882a593Smuzhiyun 	{ 13888, POSTDIV3,	    0x000007E1 },	/*  72.0000 */
55*4882a593Smuzhiyun 	{ 13426, PREMULT2,	    0x00000F4A },	/*  74.4810 */
56*4882a593Smuzhiyun 	{ 13333, 0,		    0x00000052 },	/*  75.0000 */
57*4882a593Smuzhiyun 	{ 12698, 0,		    0x00000056 },	/*  78.7500 */
58*4882a593Smuzhiyun 	{ 12500, POSTDIV3|PREMULT2, 0x00000709 },	/*  80.0000 */
59*4882a593Smuzhiyun 	{ 11135, PREMULT2,	    0x00000262 },	/*  89.8000 */
60*4882a593Smuzhiyun 	{ 10582, 0,		    0x000002D2 },	/*  94.5000 */
61*4882a593Smuzhiyun 	{ 10101, PREMULT2,	    0x00000B4A },	/*  99.0000 */
62*4882a593Smuzhiyun 	{ 10000, PREMULT2,	    0x00000036 },	/* 100.0000 */
63*4882a593Smuzhiyun 	{  9259, 0,		    0x000007E2 },	/* 108.0000 */
64*4882a593Smuzhiyun 	{  8888, 0,		    0x000007F6 },	/* 112.5000 */
65*4882a593Smuzhiyun 	{  7692, POSTDIV3|PREMULT2, 0x00000FB0 },	/* 130.0000 */
66*4882a593Smuzhiyun 	{  7407, POSTDIV3|PREMULT2, 0x00000B50 },	/* 135.0000 */
67*4882a593Smuzhiyun 	{  6349, 0,		    0x00000055 },	/* 157.5000 */
68*4882a593Smuzhiyun 	{  6172, 0,		    0x000009C1 },	/* 162.0000 */
69*4882a593Smuzhiyun 	{  5787, PREMULT2,	    0x0000002D },	/* 172.798  */
70*4882a593Smuzhiyun 	{  5698, 0,		    0x000002C1 },	/* 175.5000 */
71*4882a593Smuzhiyun 	{  5291, 0,		    0x000002D1 },	/* 189.0000 */
72*4882a593Smuzhiyun 	{  4938, 0,		    0x00000551 },	/* 202.5000 */
73*4882a593Smuzhiyun 	{  4357, 0,		    0x0000057D },	/* 229.5000 */
74*4882a593Smuzhiyun };
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun static const struct gx_pll_entry gx_pll_table_14MHz[] = {
77*4882a593Smuzhiyun 	{ 39721, 0, 0x00000037 },	/*  25.1750 */
78*4882a593Smuzhiyun 	{ 35308, 0, 0x00000B7B },	/*  28.3220 */
79*4882a593Smuzhiyun 	{ 31746, 0, 0x000004D3 },	/*  31.5000 */
80*4882a593Smuzhiyun 	{ 27777, 0, 0x00000BE3 },	/*  36.0000 */
81*4882a593Smuzhiyun 	{ 26666, 0, 0x0000074F },	/*  37.5000 */
82*4882a593Smuzhiyun 	{ 25000, 0, 0x0000050B },	/*  40.0000 */
83*4882a593Smuzhiyun 	{ 22271, 0, 0x00000063 },	/*  44.9000 */
84*4882a593Smuzhiyun 	{ 20202, 0, 0x0000054B },	/*  49.5000 */
85*4882a593Smuzhiyun 	{ 20000, 0, 0x0000026E },	/*  50.0000 */
86*4882a593Smuzhiyun 	{ 19860, 0, 0x000007C3 },	/*  50.3500 */
87*4882a593Smuzhiyun 	{ 18518, 0, 0x000007E3 },	/*  54.0000 */
88*4882a593Smuzhiyun 	{ 17777, 0, 0x00000577 },	/*  56.2500 */
89*4882a593Smuzhiyun 	{ 17733, 0, 0x000002FB },	/*  56.3916 */
90*4882a593Smuzhiyun 	{ 17653, 0, 0x0000057B },	/*  56.6444 */
91*4882a593Smuzhiyun 	{ 16949, 0, 0x0000058B },	/*  59.0000 */
92*4882a593Smuzhiyun 	{ 15873, 0, 0x0000095E },	/*  63.0000 */
93*4882a593Smuzhiyun 	{ 15384, 0, 0x0000096A },	/*  65.0000 */
94*4882a593Smuzhiyun 	{ 14814, 0, 0x00000BC2 },	/*  67.5000 */
95*4882a593Smuzhiyun 	{ 14124, 0, 0x0000098A },	/*  70.8000 */
96*4882a593Smuzhiyun 	{ 13888, 0, 0x00000BE2 },	/*  72.0000 */
97*4882a593Smuzhiyun 	{ 13333, 0, 0x00000052 },	/*  75.0000 */
98*4882a593Smuzhiyun 	{ 12698, 0, 0x00000056 },	/*  78.7500 */
99*4882a593Smuzhiyun 	{ 12500, 0, 0x0000050A },	/*  80.0000 */
100*4882a593Smuzhiyun 	{ 11135, 0, 0x0000078E },	/*  89.8000 */
101*4882a593Smuzhiyun 	{ 10582, 0, 0x000002D2 },	/*  94.5000 */
102*4882a593Smuzhiyun 	{ 10101, 0, 0x000011F6 },	/*  99.0000 */
103*4882a593Smuzhiyun 	{ 10000, 0, 0x0000054E },	/* 100.0000 */
104*4882a593Smuzhiyun 	{  9259, 0, 0x000007E2 },	/* 108.0000 */
105*4882a593Smuzhiyun 	{  8888, 0, 0x000002FA },	/* 112.5000 */
106*4882a593Smuzhiyun 	{  7692, 0, 0x00000BB1 },	/* 130.0000 */
107*4882a593Smuzhiyun 	{  7407, 0, 0x00000975 },	/* 135.0000 */
108*4882a593Smuzhiyun 	{  6349, 0, 0x00000055 },	/* 157.5000 */
109*4882a593Smuzhiyun 	{  6172, 0, 0x000009C1 },	/* 162.0000 */
110*4882a593Smuzhiyun 	{  5698, 0, 0x000002C1 },	/* 175.5000 */
111*4882a593Smuzhiyun 	{  5291, 0, 0x00000539 },	/* 189.0000 */
112*4882a593Smuzhiyun 	{  4938, 0, 0x00000551 },	/* 202.5000 */
113*4882a593Smuzhiyun 	{  4357, 0, 0x0000057D },	/* 229.5000 */
114*4882a593Smuzhiyun };
115*4882a593Smuzhiyun 
gx_set_dclk_frequency(struct fb_info * info)116*4882a593Smuzhiyun void gx_set_dclk_frequency(struct fb_info *info)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun 	const struct gx_pll_entry *pll_table;
119*4882a593Smuzhiyun 	int pll_table_len;
120*4882a593Smuzhiyun 	int i, best_i;
121*4882a593Smuzhiyun 	long min, diff;
122*4882a593Smuzhiyun 	u64 dotpll, sys_rstpll;
123*4882a593Smuzhiyun 	int timeout = 1000;
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	/* Rev. 1 Geode GXs use a 14 MHz reference clock instead of 48 MHz. */
126*4882a593Smuzhiyun 	if (cpu_data(0).x86_stepping == 1) {
127*4882a593Smuzhiyun 		pll_table = gx_pll_table_14MHz;
128*4882a593Smuzhiyun 		pll_table_len = ARRAY_SIZE(gx_pll_table_14MHz);
129*4882a593Smuzhiyun 	} else {
130*4882a593Smuzhiyun 		pll_table = gx_pll_table_48MHz;
131*4882a593Smuzhiyun 		pll_table_len = ARRAY_SIZE(gx_pll_table_48MHz);
132*4882a593Smuzhiyun 	}
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	/* Search the table for the closest pixclock. */
135*4882a593Smuzhiyun 	best_i = 0;
136*4882a593Smuzhiyun 	min = abs(pll_table[0].pixclock - info->var.pixclock);
137*4882a593Smuzhiyun 	for (i = 1; i < pll_table_len; i++) {
138*4882a593Smuzhiyun 		diff = abs(pll_table[i].pixclock - info->var.pixclock);
139*4882a593Smuzhiyun 		if (diff < min) {
140*4882a593Smuzhiyun 			min = diff;
141*4882a593Smuzhiyun 			best_i = i;
142*4882a593Smuzhiyun 		}
143*4882a593Smuzhiyun 	}
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	rdmsrl(MSR_GLCP_SYS_RSTPLL, sys_rstpll);
146*4882a593Smuzhiyun 	rdmsrl(MSR_GLCP_DOTPLL, dotpll);
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	/* Program new M, N and P. */
149*4882a593Smuzhiyun 	dotpll &= 0x00000000ffffffffull;
150*4882a593Smuzhiyun 	dotpll |= (u64)pll_table[best_i].dotpll_value << 32;
151*4882a593Smuzhiyun 	dotpll |= MSR_GLCP_DOTPLL_DOTRESET;
152*4882a593Smuzhiyun 	dotpll &= ~MSR_GLCP_DOTPLL_BYPASS;
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	wrmsrl(MSR_GLCP_DOTPLL, dotpll);
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	/* Program dividers. */
157*4882a593Smuzhiyun 	sys_rstpll &= ~( MSR_GLCP_SYS_RSTPLL_DOTPREDIV2
158*4882a593Smuzhiyun 			 | MSR_GLCP_SYS_RSTPLL_DOTPREMULT2
159*4882a593Smuzhiyun 			 | MSR_GLCP_SYS_RSTPLL_DOTPOSTDIV3 );
160*4882a593Smuzhiyun 	sys_rstpll |= pll_table[best_i].sys_rstpll_bits;
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	wrmsrl(MSR_GLCP_SYS_RSTPLL, sys_rstpll);
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	/* Clear reset bit to start PLL. */
165*4882a593Smuzhiyun 	dotpll &= ~(MSR_GLCP_DOTPLL_DOTRESET);
166*4882a593Smuzhiyun 	wrmsrl(MSR_GLCP_DOTPLL, dotpll);
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	/* Wait for LOCK bit. */
169*4882a593Smuzhiyun 	do {
170*4882a593Smuzhiyun 		rdmsrl(MSR_GLCP_DOTPLL, dotpll);
171*4882a593Smuzhiyun 	} while (timeout-- && !(dotpll & MSR_GLCP_DOTPLL_LOCK));
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun static void
gx_configure_tft(struct fb_info * info)175*4882a593Smuzhiyun gx_configure_tft(struct fb_info *info)
176*4882a593Smuzhiyun {
177*4882a593Smuzhiyun 	struct gxfb_par *par = info->par;
178*4882a593Smuzhiyun 	unsigned long val;
179*4882a593Smuzhiyun 	unsigned long fp;
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	/* Set up the DF pad select MSR */
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	rdmsrl(MSR_GX_MSR_PADSEL, val);
184*4882a593Smuzhiyun 	val &= ~MSR_GX_MSR_PADSEL_MASK;
185*4882a593Smuzhiyun 	val |= MSR_GX_MSR_PADSEL_TFT;
186*4882a593Smuzhiyun 	wrmsrl(MSR_GX_MSR_PADSEL, val);
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	/* Turn off the panel */
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	fp = read_fp(par, FP_PM);
191*4882a593Smuzhiyun 	fp &= ~FP_PM_P;
192*4882a593Smuzhiyun 	write_fp(par, FP_PM, fp);
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	/* Set timing 1 */
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	fp = read_fp(par, FP_PT1);
197*4882a593Smuzhiyun 	fp &= FP_PT1_VSIZE_MASK;
198*4882a593Smuzhiyun 	fp |= info->var.yres << FP_PT1_VSIZE_SHIFT;
199*4882a593Smuzhiyun 	write_fp(par, FP_PT1, fp);
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	/* Timing 2 */
202*4882a593Smuzhiyun 	/* Set bits that are always on for TFT */
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	fp = 0x0F100000;
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	/* Configure sync polarity */
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	if (!(info->var.sync & FB_SYNC_VERT_HIGH_ACT))
209*4882a593Smuzhiyun 		fp |= FP_PT2_VSP;
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	if (!(info->var.sync & FB_SYNC_HOR_HIGH_ACT))
212*4882a593Smuzhiyun 		fp |= FP_PT2_HSP;
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	write_fp(par, FP_PT2, fp);
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	/*  Set the dither control */
217*4882a593Smuzhiyun 	write_fp(par, FP_DFC, FP_DFC_NFI);
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	/* Enable the FP data and power (in case the BIOS didn't) */
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	fp = read_vp(par, VP_DCFG);
222*4882a593Smuzhiyun 	fp |= VP_DCFG_FP_PWR_EN | VP_DCFG_FP_DATA_EN;
223*4882a593Smuzhiyun 	write_vp(par, VP_DCFG, fp);
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	/* Unblank the panel */
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	fp = read_fp(par, FP_PM);
228*4882a593Smuzhiyun 	fp |= FP_PM_P;
229*4882a593Smuzhiyun 	write_fp(par, FP_PM, fp);
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun 
gx_configure_display(struct fb_info * info)232*4882a593Smuzhiyun void gx_configure_display(struct fb_info *info)
233*4882a593Smuzhiyun {
234*4882a593Smuzhiyun 	struct gxfb_par *par = info->par;
235*4882a593Smuzhiyun 	u32 dcfg, misc;
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	/* Write the display configuration */
238*4882a593Smuzhiyun 	dcfg = read_vp(par, VP_DCFG);
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	/* Disable hsync and vsync */
241*4882a593Smuzhiyun 	dcfg &= ~(VP_DCFG_VSYNC_EN | VP_DCFG_HSYNC_EN);
242*4882a593Smuzhiyun 	write_vp(par, VP_DCFG, dcfg);
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	/* Clear bits from existing mode. */
245*4882a593Smuzhiyun 	dcfg &= ~(VP_DCFG_CRT_SYNC_SKW
246*4882a593Smuzhiyun 		  | VP_DCFG_CRT_HSYNC_POL   | VP_DCFG_CRT_VSYNC_POL
247*4882a593Smuzhiyun 		  | VP_DCFG_VSYNC_EN        | VP_DCFG_HSYNC_EN);
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	/* Set default sync skew.  */
250*4882a593Smuzhiyun 	dcfg |= VP_DCFG_CRT_SYNC_SKW_DEFAULT;
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	/* Enable hsync and vsync. */
253*4882a593Smuzhiyun 	dcfg |= VP_DCFG_HSYNC_EN | VP_DCFG_VSYNC_EN;
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	misc = read_vp(par, VP_MISC);
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	/* Disable gamma correction */
258*4882a593Smuzhiyun 	misc |= VP_MISC_GAM_EN;
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	if (par->enable_crt) {
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 		/* Power up the CRT DACs */
263*4882a593Smuzhiyun 		misc &= ~(VP_MISC_APWRDN | VP_MISC_DACPWRDN);
264*4882a593Smuzhiyun 		write_vp(par, VP_MISC, misc);
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 		/* Only change the sync polarities if we are running
267*4882a593Smuzhiyun 		 * in CRT mode.  The FP polarities will be handled in
268*4882a593Smuzhiyun 		 * gxfb_configure_tft */
269*4882a593Smuzhiyun 		if (!(info->var.sync & FB_SYNC_HOR_HIGH_ACT))
270*4882a593Smuzhiyun 			dcfg |= VP_DCFG_CRT_HSYNC_POL;
271*4882a593Smuzhiyun 		if (!(info->var.sync & FB_SYNC_VERT_HIGH_ACT))
272*4882a593Smuzhiyun 			dcfg |= VP_DCFG_CRT_VSYNC_POL;
273*4882a593Smuzhiyun 	} else {
274*4882a593Smuzhiyun 		/* Power down the CRT DACs if in FP mode */
275*4882a593Smuzhiyun 		misc |= (VP_MISC_APWRDN | VP_MISC_DACPWRDN);
276*4882a593Smuzhiyun 		write_vp(par, VP_MISC, misc);
277*4882a593Smuzhiyun 	}
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	/* Enable the display logic */
280*4882a593Smuzhiyun 	/* Set up the DACS to blank normally */
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 	dcfg |= VP_DCFG_CRT_EN | VP_DCFG_DAC_BL_EN;
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	/* Enable the external DAC VREF? */
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 	write_vp(par, VP_DCFG, dcfg);
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	/* Set up the flat panel (if it is enabled) */
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 	if (par->enable_crt == 0)
291*4882a593Smuzhiyun 		gx_configure_tft(info);
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun 
gx_blank_display(struct fb_info * info,int blank_mode)294*4882a593Smuzhiyun int gx_blank_display(struct fb_info *info, int blank_mode)
295*4882a593Smuzhiyun {
296*4882a593Smuzhiyun 	struct gxfb_par *par = info->par;
297*4882a593Smuzhiyun 	u32 dcfg, fp_pm;
298*4882a593Smuzhiyun 	int blank, hsync, vsync, crt;
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	/* CRT power saving modes. */
301*4882a593Smuzhiyun 	switch (blank_mode) {
302*4882a593Smuzhiyun 	case FB_BLANK_UNBLANK:
303*4882a593Smuzhiyun 		blank = 0; hsync = 1; vsync = 1; crt = 1;
304*4882a593Smuzhiyun 		break;
305*4882a593Smuzhiyun 	case FB_BLANK_NORMAL:
306*4882a593Smuzhiyun 		blank = 1; hsync = 1; vsync = 1; crt = 1;
307*4882a593Smuzhiyun 		break;
308*4882a593Smuzhiyun 	case FB_BLANK_VSYNC_SUSPEND:
309*4882a593Smuzhiyun 		blank = 1; hsync = 1; vsync = 0; crt = 1;
310*4882a593Smuzhiyun 		break;
311*4882a593Smuzhiyun 	case FB_BLANK_HSYNC_SUSPEND:
312*4882a593Smuzhiyun 		blank = 1; hsync = 0; vsync = 1; crt = 1;
313*4882a593Smuzhiyun 		break;
314*4882a593Smuzhiyun 	case FB_BLANK_POWERDOWN:
315*4882a593Smuzhiyun 		blank = 1; hsync = 0; vsync = 0; crt = 0;
316*4882a593Smuzhiyun 		break;
317*4882a593Smuzhiyun 	default:
318*4882a593Smuzhiyun 		return -EINVAL;
319*4882a593Smuzhiyun 	}
320*4882a593Smuzhiyun 	dcfg = read_vp(par, VP_DCFG);
321*4882a593Smuzhiyun 	dcfg &= ~(VP_DCFG_DAC_BL_EN | VP_DCFG_HSYNC_EN | VP_DCFG_VSYNC_EN |
322*4882a593Smuzhiyun 			VP_DCFG_CRT_EN);
323*4882a593Smuzhiyun 	if (!blank)
324*4882a593Smuzhiyun 		dcfg |= VP_DCFG_DAC_BL_EN;
325*4882a593Smuzhiyun 	if (hsync)
326*4882a593Smuzhiyun 		dcfg |= VP_DCFG_HSYNC_EN;
327*4882a593Smuzhiyun 	if (vsync)
328*4882a593Smuzhiyun 		dcfg |= VP_DCFG_VSYNC_EN;
329*4882a593Smuzhiyun 	if (crt)
330*4882a593Smuzhiyun 		dcfg |= VP_DCFG_CRT_EN;
331*4882a593Smuzhiyun 	write_vp(par, VP_DCFG, dcfg);
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	/* Power on/off flat panel. */
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	if (par->enable_crt == 0) {
336*4882a593Smuzhiyun 		fp_pm = read_fp(par, FP_PM);
337*4882a593Smuzhiyun 		if (blank_mode == FB_BLANK_POWERDOWN)
338*4882a593Smuzhiyun 			fp_pm &= ~FP_PM_P;
339*4882a593Smuzhiyun 		else
340*4882a593Smuzhiyun 			fp_pm |= FP_PM_P;
341*4882a593Smuzhiyun 		write_fp(par, FP_PM, fp_pm);
342*4882a593Smuzhiyun 	}
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	return 0;
345*4882a593Smuzhiyun }
346