1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * drivers/video/geode/video_cs5530.c
4*4882a593Smuzhiyun * -- CS5530 video device
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Copyright (C) 2005 Arcom Control Systems Ltd.
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Based on AMD's original 2.4 driver:
9*4882a593Smuzhiyun * Copyright (C) 2004 Advanced Micro Devices, Inc.
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun #include <linux/fb.h>
12*4882a593Smuzhiyun #include <linux/delay.h>
13*4882a593Smuzhiyun #include <asm/io.h>
14*4882a593Smuzhiyun #include <asm/delay.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include "geodefb.h"
17*4882a593Smuzhiyun #include "video_cs5530.h"
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun /*
20*4882a593Smuzhiyun * CS5530 PLL table. This maps pixclocks to the appropriate PLL register
21*4882a593Smuzhiyun * value.
22*4882a593Smuzhiyun */
23*4882a593Smuzhiyun struct cs5530_pll_entry {
24*4882a593Smuzhiyun long pixclock; /* ps */
25*4882a593Smuzhiyun u32 pll_value;
26*4882a593Smuzhiyun };
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun static const struct cs5530_pll_entry cs5530_pll_table[] = {
29*4882a593Smuzhiyun { 39721, 0x31C45801, }, /* 25.1750 MHz */
30*4882a593Smuzhiyun { 35308, 0x20E36802, }, /* 28.3220 */
31*4882a593Smuzhiyun { 31746, 0x33915801, }, /* 31.5000 */
32*4882a593Smuzhiyun { 27777, 0x31EC4801, }, /* 36.0000 */
33*4882a593Smuzhiyun { 26666, 0x21E22801, }, /* 37.5000 */
34*4882a593Smuzhiyun { 25000, 0x33088801, }, /* 40.0000 */
35*4882a593Smuzhiyun { 22271, 0x33E22801, }, /* 44.9000 */
36*4882a593Smuzhiyun { 20202, 0x336C4801, }, /* 49.5000 */
37*4882a593Smuzhiyun { 20000, 0x23088801, }, /* 50.0000 */
38*4882a593Smuzhiyun { 19860, 0x23088801, }, /* 50.3500 */
39*4882a593Smuzhiyun { 18518, 0x3708A801, }, /* 54.0000 */
40*4882a593Smuzhiyun { 17777, 0x23E36802, }, /* 56.2500 */
41*4882a593Smuzhiyun { 17733, 0x23E36802, }, /* 56.3916 */
42*4882a593Smuzhiyun { 17653, 0x23E36802, }, /* 56.6444 */
43*4882a593Smuzhiyun { 16949, 0x37C45801, }, /* 59.0000 */
44*4882a593Smuzhiyun { 15873, 0x23EC4801, }, /* 63.0000 */
45*4882a593Smuzhiyun { 15384, 0x37911801, }, /* 65.0000 */
46*4882a593Smuzhiyun { 14814, 0x37963803, }, /* 67.5000 */
47*4882a593Smuzhiyun { 14124, 0x37058803, }, /* 70.8000 */
48*4882a593Smuzhiyun { 13888, 0x3710C805, }, /* 72.0000 */
49*4882a593Smuzhiyun { 13333, 0x37E22801, }, /* 75.0000 */
50*4882a593Smuzhiyun { 12698, 0x27915801, }, /* 78.7500 */
51*4882a593Smuzhiyun { 12500, 0x37D8D802, }, /* 80.0000 */
52*4882a593Smuzhiyun { 11135, 0x27588802, }, /* 89.8000 */
53*4882a593Smuzhiyun { 10582, 0x27EC4802, }, /* 94.5000 */
54*4882a593Smuzhiyun { 10101, 0x27AC6803, }, /* 99.0000 */
55*4882a593Smuzhiyun { 10000, 0x27088801, }, /* 100.0000 */
56*4882a593Smuzhiyun { 9259, 0x2710C805, }, /* 108.0000 */
57*4882a593Smuzhiyun { 8888, 0x27E36802, }, /* 112.5000 */
58*4882a593Smuzhiyun { 7692, 0x27C58803, }, /* 130.0000 */
59*4882a593Smuzhiyun { 7407, 0x27316803, }, /* 135.0000 */
60*4882a593Smuzhiyun { 6349, 0x2F915801, }, /* 157.5000 */
61*4882a593Smuzhiyun { 6172, 0x2F08A801, }, /* 162.0000 */
62*4882a593Smuzhiyun { 5714, 0x2FB11802, }, /* 175.0000 */
63*4882a593Smuzhiyun { 5291, 0x2FEC4802, }, /* 189.0000 */
64*4882a593Smuzhiyun { 4950, 0x2F963803, }, /* 202.0000 */
65*4882a593Smuzhiyun { 4310, 0x2FB1B802, }, /* 232.0000 */
66*4882a593Smuzhiyun };
67*4882a593Smuzhiyun
cs5530_set_dclk_frequency(struct fb_info * info)68*4882a593Smuzhiyun static void cs5530_set_dclk_frequency(struct fb_info *info)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun struct geodefb_par *par = info->par;
71*4882a593Smuzhiyun int i;
72*4882a593Smuzhiyun u32 value;
73*4882a593Smuzhiyun long min, diff;
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun /* Search the table for the closest pixclock. */
76*4882a593Smuzhiyun value = cs5530_pll_table[0].pll_value;
77*4882a593Smuzhiyun min = cs5530_pll_table[0].pixclock - info->var.pixclock;
78*4882a593Smuzhiyun if (min < 0) min = -min;
79*4882a593Smuzhiyun for (i = 1; i < ARRAY_SIZE(cs5530_pll_table); i++) {
80*4882a593Smuzhiyun diff = cs5530_pll_table[i].pixclock - info->var.pixclock;
81*4882a593Smuzhiyun if (diff < 0L) diff = -diff;
82*4882a593Smuzhiyun if (diff < min) {
83*4882a593Smuzhiyun min = diff;
84*4882a593Smuzhiyun value = cs5530_pll_table[i].pll_value;
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun writel(value, par->vid_regs + CS5530_DOT_CLK_CONFIG);
89*4882a593Smuzhiyun writel(value | 0x80000100, par->vid_regs + CS5530_DOT_CLK_CONFIG); /* set reset and bypass */
90*4882a593Smuzhiyun udelay(500); /* wait for PLL to settle */
91*4882a593Smuzhiyun writel(value & 0x7FFFFFFF, par->vid_regs + CS5530_DOT_CLK_CONFIG); /* clear reset */
92*4882a593Smuzhiyun writel(value & 0x7FFFFEFF, par->vid_regs + CS5530_DOT_CLK_CONFIG); /* clear bypass */
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun
cs5530_configure_display(struct fb_info * info)95*4882a593Smuzhiyun static void cs5530_configure_display(struct fb_info *info)
96*4882a593Smuzhiyun {
97*4882a593Smuzhiyun struct geodefb_par *par = info->par;
98*4882a593Smuzhiyun u32 dcfg;
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun dcfg = readl(par->vid_regs + CS5530_DISPLAY_CONFIG);
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun /* Clear bits from existing mode. */
103*4882a593Smuzhiyun dcfg &= ~(CS5530_DCFG_CRT_SYNC_SKW_MASK | CS5530_DCFG_PWR_SEQ_DLY_MASK
104*4882a593Smuzhiyun | CS5530_DCFG_CRT_HSYNC_POL | CS5530_DCFG_CRT_VSYNC_POL
105*4882a593Smuzhiyun | CS5530_DCFG_FP_PWR_EN | CS5530_DCFG_FP_DATA_EN
106*4882a593Smuzhiyun | CS5530_DCFG_DAC_PWR_EN | CS5530_DCFG_VSYNC_EN
107*4882a593Smuzhiyun | CS5530_DCFG_HSYNC_EN);
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun /* Set default sync skew and power sequence delays. */
110*4882a593Smuzhiyun dcfg |= (CS5530_DCFG_CRT_SYNC_SKW_INIT | CS5530_DCFG_PWR_SEQ_DLY_INIT
111*4882a593Smuzhiyun | CS5530_DCFG_GV_PAL_BYP);
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun /* Enable DACs, hsync and vsync for CRTs */
114*4882a593Smuzhiyun if (par->enable_crt) {
115*4882a593Smuzhiyun dcfg |= CS5530_DCFG_DAC_PWR_EN;
116*4882a593Smuzhiyun dcfg |= CS5530_DCFG_HSYNC_EN | CS5530_DCFG_VSYNC_EN;
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun /* Enable panel power and data if using a flat panel. */
119*4882a593Smuzhiyun if (par->panel_x > 0) {
120*4882a593Smuzhiyun dcfg |= CS5530_DCFG_FP_PWR_EN;
121*4882a593Smuzhiyun dcfg |= CS5530_DCFG_FP_DATA_EN;
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun /* Sync polarities. */
125*4882a593Smuzhiyun if (info->var.sync & FB_SYNC_HOR_HIGH_ACT)
126*4882a593Smuzhiyun dcfg |= CS5530_DCFG_CRT_HSYNC_POL;
127*4882a593Smuzhiyun if (info->var.sync & FB_SYNC_VERT_HIGH_ACT)
128*4882a593Smuzhiyun dcfg |= CS5530_DCFG_CRT_VSYNC_POL;
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun writel(dcfg, par->vid_regs + CS5530_DISPLAY_CONFIG);
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun
cs5530_blank_display(struct fb_info * info,int blank_mode)133*4882a593Smuzhiyun static int cs5530_blank_display(struct fb_info *info, int blank_mode)
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun struct geodefb_par *par = info->par;
136*4882a593Smuzhiyun u32 dcfg;
137*4882a593Smuzhiyun int blank, hsync, vsync;
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun switch (blank_mode) {
140*4882a593Smuzhiyun case FB_BLANK_UNBLANK:
141*4882a593Smuzhiyun blank = 0; hsync = 1; vsync = 1;
142*4882a593Smuzhiyun break;
143*4882a593Smuzhiyun case FB_BLANK_NORMAL:
144*4882a593Smuzhiyun blank = 1; hsync = 1; vsync = 1;
145*4882a593Smuzhiyun break;
146*4882a593Smuzhiyun case FB_BLANK_VSYNC_SUSPEND:
147*4882a593Smuzhiyun blank = 1; hsync = 1; vsync = 0;
148*4882a593Smuzhiyun break;
149*4882a593Smuzhiyun case FB_BLANK_HSYNC_SUSPEND:
150*4882a593Smuzhiyun blank = 1; hsync = 0; vsync = 1;
151*4882a593Smuzhiyun break;
152*4882a593Smuzhiyun case FB_BLANK_POWERDOWN:
153*4882a593Smuzhiyun blank = 1; hsync = 0; vsync = 0;
154*4882a593Smuzhiyun break;
155*4882a593Smuzhiyun default:
156*4882a593Smuzhiyun return -EINVAL;
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun dcfg = readl(par->vid_regs + CS5530_DISPLAY_CONFIG);
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun dcfg &= ~(CS5530_DCFG_DAC_BL_EN | CS5530_DCFG_DAC_PWR_EN
162*4882a593Smuzhiyun | CS5530_DCFG_HSYNC_EN | CS5530_DCFG_VSYNC_EN
163*4882a593Smuzhiyun | CS5530_DCFG_FP_DATA_EN | CS5530_DCFG_FP_PWR_EN);
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun if (par->enable_crt) {
166*4882a593Smuzhiyun if (!blank)
167*4882a593Smuzhiyun dcfg |= CS5530_DCFG_DAC_BL_EN | CS5530_DCFG_DAC_PWR_EN;
168*4882a593Smuzhiyun if (hsync)
169*4882a593Smuzhiyun dcfg |= CS5530_DCFG_HSYNC_EN;
170*4882a593Smuzhiyun if (vsync)
171*4882a593Smuzhiyun dcfg |= CS5530_DCFG_VSYNC_EN;
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun if (par->panel_x > 0) {
174*4882a593Smuzhiyun if (!blank)
175*4882a593Smuzhiyun dcfg |= CS5530_DCFG_FP_DATA_EN;
176*4882a593Smuzhiyun if (hsync && vsync)
177*4882a593Smuzhiyun dcfg |= CS5530_DCFG_FP_PWR_EN;
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun writel(dcfg, par->vid_regs + CS5530_DISPLAY_CONFIG);
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun return 0;
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun const struct geode_vid_ops cs5530_vid_ops = {
186*4882a593Smuzhiyun .set_dclk = cs5530_set_dclk_frequency,
187*4882a593Smuzhiyun .configure_display = cs5530_configure_display,
188*4882a593Smuzhiyun .blank_display = cs5530_blank_display,
189*4882a593Smuzhiyun };
190