xref: /OK3568_Linux_fs/kernel/drivers/video/fbdev/geode/suspend_gx.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *   Copyright (C) 2007 Advanced Micro Devices, Inc.
4*4882a593Smuzhiyun  *   Copyright (C) 2008 Andres Salomon <dilinger@debian.org>
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun #include <linux/fb.h>
7*4882a593Smuzhiyun #include <asm/io.h>
8*4882a593Smuzhiyun #include <asm/msr.h>
9*4882a593Smuzhiyun #include <linux/cs5535.h>
10*4882a593Smuzhiyun #include <asm/delay.h>
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include "gxfb.h"
13*4882a593Smuzhiyun 
gx_save_regs(struct gxfb_par * par)14*4882a593Smuzhiyun static void gx_save_regs(struct gxfb_par *par)
15*4882a593Smuzhiyun {
16*4882a593Smuzhiyun 	int i;
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun 	/* wait for the BLT engine to stop being busy */
19*4882a593Smuzhiyun 	do {
20*4882a593Smuzhiyun 		i = read_gp(par, GP_BLT_STATUS);
21*4882a593Smuzhiyun 	} while (i & (GP_BLT_STATUS_BLT_PENDING | GP_BLT_STATUS_BLT_BUSY));
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun 	/* save MSRs */
24*4882a593Smuzhiyun 	rdmsrl(MSR_GX_MSR_PADSEL, par->msr.padsel);
25*4882a593Smuzhiyun 	rdmsrl(MSR_GLCP_DOTPLL, par->msr.dotpll);
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun 	write_dc(par, DC_UNLOCK, DC_UNLOCK_UNLOCK);
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun 	/* save registers */
30*4882a593Smuzhiyun 	memcpy(par->gp, par->gp_regs, sizeof(par->gp));
31*4882a593Smuzhiyun 	memcpy(par->dc, par->dc_regs, sizeof(par->dc));
32*4882a593Smuzhiyun 	memcpy(par->vp, par->vid_regs, sizeof(par->vp));
33*4882a593Smuzhiyun 	memcpy(par->fp, par->vid_regs + VP_FP_START, sizeof(par->fp));
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun 	/* save the palette */
36*4882a593Smuzhiyun 	write_dc(par, DC_PAL_ADDRESS, 0);
37*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(par->pal); i++)
38*4882a593Smuzhiyun 		par->pal[i] = read_dc(par, DC_PAL_DATA);
39*4882a593Smuzhiyun }
40*4882a593Smuzhiyun 
gx_set_dotpll(uint32_t dotpll_hi)41*4882a593Smuzhiyun static void gx_set_dotpll(uint32_t dotpll_hi)
42*4882a593Smuzhiyun {
43*4882a593Smuzhiyun 	uint32_t dotpll_lo;
44*4882a593Smuzhiyun 	int i;
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun 	rdmsrl(MSR_GLCP_DOTPLL, dotpll_lo);
47*4882a593Smuzhiyun 	dotpll_lo |= MSR_GLCP_DOTPLL_DOTRESET;
48*4882a593Smuzhiyun 	dotpll_lo &= ~MSR_GLCP_DOTPLL_BYPASS;
49*4882a593Smuzhiyun 	wrmsr(MSR_GLCP_DOTPLL, dotpll_lo, dotpll_hi);
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun 	/* wait for the PLL to lock */
52*4882a593Smuzhiyun 	for (i = 0; i < 200; i++) {
53*4882a593Smuzhiyun 		rdmsrl(MSR_GLCP_DOTPLL, dotpll_lo);
54*4882a593Smuzhiyun 		if (dotpll_lo & MSR_GLCP_DOTPLL_LOCK)
55*4882a593Smuzhiyun 			break;
56*4882a593Smuzhiyun 		udelay(1);
57*4882a593Smuzhiyun 	}
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 	/* PLL set, unlock */
60*4882a593Smuzhiyun 	dotpll_lo &= ~MSR_GLCP_DOTPLL_DOTRESET;
61*4882a593Smuzhiyun 	wrmsr(MSR_GLCP_DOTPLL, dotpll_lo, dotpll_hi);
62*4882a593Smuzhiyun }
63*4882a593Smuzhiyun 
gx_restore_gfx_proc(struct gxfb_par * par)64*4882a593Smuzhiyun static void gx_restore_gfx_proc(struct gxfb_par *par)
65*4882a593Smuzhiyun {
66*4882a593Smuzhiyun 	int i;
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(par->gp); i++) {
69*4882a593Smuzhiyun 		switch (i) {
70*4882a593Smuzhiyun 		case GP_VECTOR_MODE:
71*4882a593Smuzhiyun 		case GP_BLT_MODE:
72*4882a593Smuzhiyun 		case GP_BLT_STATUS:
73*4882a593Smuzhiyun 		case GP_HST_SRC:
74*4882a593Smuzhiyun 			/* don't restore these registers */
75*4882a593Smuzhiyun 			break;
76*4882a593Smuzhiyun 		default:
77*4882a593Smuzhiyun 			write_gp(par, i, par->gp[i]);
78*4882a593Smuzhiyun 		}
79*4882a593Smuzhiyun 	}
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun 
gx_restore_display_ctlr(struct gxfb_par * par)82*4882a593Smuzhiyun static void gx_restore_display_ctlr(struct gxfb_par *par)
83*4882a593Smuzhiyun {
84*4882a593Smuzhiyun 	int i;
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(par->dc); i++) {
87*4882a593Smuzhiyun 		switch (i) {
88*4882a593Smuzhiyun 		case DC_UNLOCK:
89*4882a593Smuzhiyun 			/* unlock the DC; runs first */
90*4882a593Smuzhiyun 			write_dc(par, DC_UNLOCK, DC_UNLOCK_UNLOCK);
91*4882a593Smuzhiyun 			break;
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 		case DC_GENERAL_CFG:
94*4882a593Smuzhiyun 			/* write without the enables */
95*4882a593Smuzhiyun 			write_dc(par, i, par->dc[i] & ~(DC_GENERAL_CFG_VIDE |
96*4882a593Smuzhiyun 					DC_GENERAL_CFG_ICNE |
97*4882a593Smuzhiyun 					DC_GENERAL_CFG_CURE |
98*4882a593Smuzhiyun 					DC_GENERAL_CFG_DFLE));
99*4882a593Smuzhiyun 			break;
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 		case DC_DISPLAY_CFG:
102*4882a593Smuzhiyun 			/* write without the enables */
103*4882a593Smuzhiyun 			write_dc(par, i, par->dc[i] & ~(DC_DISPLAY_CFG_VDEN |
104*4882a593Smuzhiyun 					DC_DISPLAY_CFG_GDEN |
105*4882a593Smuzhiyun 					DC_DISPLAY_CFG_TGEN));
106*4882a593Smuzhiyun 			break;
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 		case DC_RSVD_0:
109*4882a593Smuzhiyun 		case DC_RSVD_1:
110*4882a593Smuzhiyun 		case DC_RSVD_2:
111*4882a593Smuzhiyun 		case DC_RSVD_3:
112*4882a593Smuzhiyun 		case DC_RSVD_4:
113*4882a593Smuzhiyun 		case DC_LINE_CNT:
114*4882a593Smuzhiyun 		case DC_PAL_ADDRESS:
115*4882a593Smuzhiyun 		case DC_PAL_DATA:
116*4882a593Smuzhiyun 		case DC_DFIFO_DIAG:
117*4882a593Smuzhiyun 		case DC_CFIFO_DIAG:
118*4882a593Smuzhiyun 		case DC_RSVD_5:
119*4882a593Smuzhiyun 			/* don't restore these registers */
120*4882a593Smuzhiyun 			break;
121*4882a593Smuzhiyun 		default:
122*4882a593Smuzhiyun 			write_dc(par, i, par->dc[i]);
123*4882a593Smuzhiyun 		}
124*4882a593Smuzhiyun 	}
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	/* restore the palette */
127*4882a593Smuzhiyun 	write_dc(par, DC_PAL_ADDRESS, 0);
128*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(par->pal); i++)
129*4882a593Smuzhiyun 		write_dc(par, DC_PAL_DATA, par->pal[i]);
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun 
gx_restore_video_proc(struct gxfb_par * par)132*4882a593Smuzhiyun static void gx_restore_video_proc(struct gxfb_par *par)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun 	int i;
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	wrmsrl(MSR_GX_MSR_PADSEL, par->msr.padsel);
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(par->vp); i++) {
139*4882a593Smuzhiyun 		switch (i) {
140*4882a593Smuzhiyun 		case VP_VCFG:
141*4882a593Smuzhiyun 			/* don't enable video yet */
142*4882a593Smuzhiyun 			write_vp(par, i, par->vp[i] & ~VP_VCFG_VID_EN);
143*4882a593Smuzhiyun 			break;
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 		case VP_DCFG:
146*4882a593Smuzhiyun 			/* don't enable CRT yet */
147*4882a593Smuzhiyun 			write_vp(par, i, par->vp[i] &
148*4882a593Smuzhiyun 					~(VP_DCFG_DAC_BL_EN | VP_DCFG_VSYNC_EN |
149*4882a593Smuzhiyun 					VP_DCFG_HSYNC_EN | VP_DCFG_CRT_EN));
150*4882a593Smuzhiyun 			break;
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 		case VP_GAR:
153*4882a593Smuzhiyun 		case VP_GDR:
154*4882a593Smuzhiyun 		case VP_RSVD_0:
155*4882a593Smuzhiyun 		case VP_RSVD_1:
156*4882a593Smuzhiyun 		case VP_RSVD_2:
157*4882a593Smuzhiyun 		case VP_RSVD_3:
158*4882a593Smuzhiyun 		case VP_CRC32:
159*4882a593Smuzhiyun 		case VP_AWT:
160*4882a593Smuzhiyun 		case VP_VTM:
161*4882a593Smuzhiyun 			/* don't restore these registers */
162*4882a593Smuzhiyun 			break;
163*4882a593Smuzhiyun 		default:
164*4882a593Smuzhiyun 			write_vp(par, i, par->vp[i]);
165*4882a593Smuzhiyun 		}
166*4882a593Smuzhiyun 	}
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun 
gx_restore_regs(struct gxfb_par * par)169*4882a593Smuzhiyun static void gx_restore_regs(struct gxfb_par *par)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun 	int i;
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	gx_set_dotpll((uint32_t) (par->msr.dotpll >> 32));
174*4882a593Smuzhiyun 	gx_restore_gfx_proc(par);
175*4882a593Smuzhiyun 	gx_restore_display_ctlr(par);
176*4882a593Smuzhiyun 	gx_restore_video_proc(par);
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	/* Flat Panel */
179*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(par->fp); i++) {
180*4882a593Smuzhiyun 		if (i != FP_PM && i != FP_RSVD_0)
181*4882a593Smuzhiyun 			write_fp(par, i, par->fp[i]);
182*4882a593Smuzhiyun 	}
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun 
gx_disable_graphics(struct gxfb_par * par)185*4882a593Smuzhiyun static void gx_disable_graphics(struct gxfb_par *par)
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun 	/* shut down the engine */
188*4882a593Smuzhiyun 	write_vp(par, VP_VCFG, par->vp[VP_VCFG] & ~VP_VCFG_VID_EN);
189*4882a593Smuzhiyun 	write_vp(par, VP_DCFG, par->vp[VP_DCFG] & ~(VP_DCFG_DAC_BL_EN |
190*4882a593Smuzhiyun 			VP_DCFG_VSYNC_EN | VP_DCFG_HSYNC_EN | VP_DCFG_CRT_EN));
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	/* turn off the flat panel */
193*4882a593Smuzhiyun 	write_fp(par, FP_PM, par->fp[FP_PM] & ~FP_PM_P);
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	/* turn off display */
197*4882a593Smuzhiyun 	write_dc(par, DC_UNLOCK, DC_UNLOCK_UNLOCK);
198*4882a593Smuzhiyun 	write_dc(par, DC_GENERAL_CFG, par->dc[DC_GENERAL_CFG] &
199*4882a593Smuzhiyun 			~(DC_GENERAL_CFG_VIDE | DC_GENERAL_CFG_ICNE |
200*4882a593Smuzhiyun 			DC_GENERAL_CFG_CURE | DC_GENERAL_CFG_DFLE));
201*4882a593Smuzhiyun 	write_dc(par, DC_DISPLAY_CFG, par->dc[DC_DISPLAY_CFG] &
202*4882a593Smuzhiyun 			~(DC_DISPLAY_CFG_VDEN | DC_DISPLAY_CFG_GDEN |
203*4882a593Smuzhiyun 			DC_DISPLAY_CFG_TGEN));
204*4882a593Smuzhiyun 	write_dc(par, DC_UNLOCK, DC_UNLOCK_LOCK);
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun 
gx_enable_graphics(struct gxfb_par * par)207*4882a593Smuzhiyun static void gx_enable_graphics(struct gxfb_par *par)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun 	uint32_t fp;
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	fp = read_fp(par, FP_PM);
212*4882a593Smuzhiyun 	if (par->fp[FP_PM] & FP_PM_P) {
213*4882a593Smuzhiyun 		/* power on the panel if not already power{ed,ing} on */
214*4882a593Smuzhiyun 		if (!(fp & (FP_PM_PANEL_ON|FP_PM_PANEL_PWR_UP)))
215*4882a593Smuzhiyun 			write_fp(par, FP_PM, par->fp[FP_PM]);
216*4882a593Smuzhiyun 	} else {
217*4882a593Smuzhiyun 		/* power down the panel if not already power{ed,ing} down */
218*4882a593Smuzhiyun 		if (!(fp & (FP_PM_PANEL_OFF|FP_PM_PANEL_PWR_DOWN)))
219*4882a593Smuzhiyun 			write_fp(par, FP_PM, par->fp[FP_PM]);
220*4882a593Smuzhiyun 	}
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 	/* turn everything on */
223*4882a593Smuzhiyun 	write_vp(par, VP_VCFG, par->vp[VP_VCFG]);
224*4882a593Smuzhiyun 	write_vp(par, VP_DCFG, par->vp[VP_DCFG]);
225*4882a593Smuzhiyun 	write_dc(par, DC_DISPLAY_CFG, par->dc[DC_DISPLAY_CFG]);
226*4882a593Smuzhiyun 	/* do this last; it will enable the FIFO load */
227*4882a593Smuzhiyun 	write_dc(par, DC_GENERAL_CFG, par->dc[DC_GENERAL_CFG]);
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	/* lock the door behind us */
230*4882a593Smuzhiyun 	write_dc(par, DC_UNLOCK, DC_UNLOCK_LOCK);
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun 
gx_powerdown(struct fb_info * info)233*4882a593Smuzhiyun int gx_powerdown(struct fb_info *info)
234*4882a593Smuzhiyun {
235*4882a593Smuzhiyun 	struct gxfb_par *par = info->par;
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	if (par->powered_down)
238*4882a593Smuzhiyun 		return 0;
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	gx_save_regs(par);
241*4882a593Smuzhiyun 	gx_disable_graphics(par);
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	par->powered_down = 1;
244*4882a593Smuzhiyun 	return 0;
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun 
gx_powerup(struct fb_info * info)247*4882a593Smuzhiyun int gx_powerup(struct fb_info *info)
248*4882a593Smuzhiyun {
249*4882a593Smuzhiyun 	struct gxfb_par *par = info->par;
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	if (!par->powered_down)
252*4882a593Smuzhiyun 		return 0;
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	gx_restore_regs(par);
255*4882a593Smuzhiyun 	gx_enable_graphics(par);
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	par->powered_down  = 0;
258*4882a593Smuzhiyun 	return 0;
259*4882a593Smuzhiyun }
260