1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /* Geode LX framebuffer driver
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2006-2007, Advanced Micro Devices,Inc.
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/kernel.h>
8*4882a593Smuzhiyun #include <linux/errno.h>
9*4882a593Smuzhiyun #include <linux/fb.h>
10*4882a593Smuzhiyun #include <linux/uaccess.h>
11*4882a593Smuzhiyun #include <linux/delay.h>
12*4882a593Smuzhiyun #include <linux/cs5535.h>
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include "lxfb.h"
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun /* TODO
17*4882a593Smuzhiyun * Support panel scaling
18*4882a593Smuzhiyun * Add acceleration
19*4882a593Smuzhiyun * Add support for interlacing (TV out)
20*4882a593Smuzhiyun * Support compression
21*4882a593Smuzhiyun */
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun /* This is the complete list of PLL frequencies that we can set -
24*4882a593Smuzhiyun * we will choose the closest match to the incoming clock.
25*4882a593Smuzhiyun * freq is the frequency of the dotclock * 1000 (for example,
26*4882a593Smuzhiyun * 24823 = 24.983 Mhz).
27*4882a593Smuzhiyun * pllval is the corresponding PLL value
28*4882a593Smuzhiyun */
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun static const struct {
31*4882a593Smuzhiyun unsigned int pllval;
32*4882a593Smuzhiyun unsigned int freq;
33*4882a593Smuzhiyun } pll_table[] = {
34*4882a593Smuzhiyun { 0x000131AC, 6231 },
35*4882a593Smuzhiyun { 0x0001215D, 6294 },
36*4882a593Smuzhiyun { 0x00011087, 6750 },
37*4882a593Smuzhiyun { 0x0001216C, 7081 },
38*4882a593Smuzhiyun { 0x0001218D, 7140 },
39*4882a593Smuzhiyun { 0x000110C9, 7800 },
40*4882a593Smuzhiyun { 0x00013147, 7875 },
41*4882a593Smuzhiyun { 0x000110A7, 8258 },
42*4882a593Smuzhiyun { 0x00012159, 8778 },
43*4882a593Smuzhiyun { 0x00014249, 8875 },
44*4882a593Smuzhiyun { 0x00010057, 9000 },
45*4882a593Smuzhiyun { 0x0001219A, 9472 },
46*4882a593Smuzhiyun { 0x00012158, 9792 },
47*4882a593Smuzhiyun { 0x00010045, 10000 },
48*4882a593Smuzhiyun { 0x00010089, 10791 },
49*4882a593Smuzhiyun { 0x000110E7, 11225 },
50*4882a593Smuzhiyun { 0x00012136, 11430 },
51*4882a593Smuzhiyun { 0x00013207, 12375 },
52*4882a593Smuzhiyun { 0x00012187, 12500 },
53*4882a593Smuzhiyun { 0x00014286, 14063 },
54*4882a593Smuzhiyun { 0x000110E5, 15016 },
55*4882a593Smuzhiyun { 0x00014214, 16250 },
56*4882a593Smuzhiyun { 0x00011105, 17045 },
57*4882a593Smuzhiyun { 0x000131E4, 18563 },
58*4882a593Smuzhiyun { 0x00013183, 18750 },
59*4882a593Smuzhiyun { 0x00014284, 19688 },
60*4882a593Smuzhiyun { 0x00011104, 20400 },
61*4882a593Smuzhiyun { 0x00016363, 23625 },
62*4882a593Smuzhiyun { 0x000031AC, 24923 },
63*4882a593Smuzhiyun { 0x0000215D, 25175 },
64*4882a593Smuzhiyun { 0x00001087, 27000 },
65*4882a593Smuzhiyun { 0x0000216C, 28322 },
66*4882a593Smuzhiyun { 0x0000218D, 28560 },
67*4882a593Smuzhiyun { 0x000010C9, 31200 },
68*4882a593Smuzhiyun { 0x00003147, 31500 },
69*4882a593Smuzhiyun { 0x000010A7, 33032 },
70*4882a593Smuzhiyun { 0x00002159, 35112 },
71*4882a593Smuzhiyun { 0x00004249, 35500 },
72*4882a593Smuzhiyun { 0x00000057, 36000 },
73*4882a593Smuzhiyun { 0x0000219A, 37889 },
74*4882a593Smuzhiyun { 0x00002158, 39168 },
75*4882a593Smuzhiyun { 0x00000045, 40000 },
76*4882a593Smuzhiyun { 0x00000089, 43163 },
77*4882a593Smuzhiyun { 0x000010E7, 44900 },
78*4882a593Smuzhiyun { 0x00002136, 45720 },
79*4882a593Smuzhiyun { 0x00003207, 49500 },
80*4882a593Smuzhiyun { 0x00002187, 50000 },
81*4882a593Smuzhiyun { 0x00004286, 56250 },
82*4882a593Smuzhiyun { 0x000010E5, 60065 },
83*4882a593Smuzhiyun { 0x00004214, 65000 },
84*4882a593Smuzhiyun { 0x00001105, 68179 },
85*4882a593Smuzhiyun { 0x000031E4, 74250 },
86*4882a593Smuzhiyun { 0x00003183, 75000 },
87*4882a593Smuzhiyun { 0x00004284, 78750 },
88*4882a593Smuzhiyun { 0x00001104, 81600 },
89*4882a593Smuzhiyun { 0x00006363, 94500 },
90*4882a593Smuzhiyun { 0x00005303, 97520 },
91*4882a593Smuzhiyun { 0x00002183, 100187 },
92*4882a593Smuzhiyun { 0x00002122, 101420 },
93*4882a593Smuzhiyun { 0x00001081, 108000 },
94*4882a593Smuzhiyun { 0x00006201, 113310 },
95*4882a593Smuzhiyun { 0x00000041, 119650 },
96*4882a593Smuzhiyun { 0x000041A1, 129600 },
97*4882a593Smuzhiyun { 0x00002182, 133500 },
98*4882a593Smuzhiyun { 0x000041B1, 135000 },
99*4882a593Smuzhiyun { 0x00000051, 144000 },
100*4882a593Smuzhiyun { 0x000041E1, 148500 },
101*4882a593Smuzhiyun { 0x000062D1, 157500 },
102*4882a593Smuzhiyun { 0x000031A1, 162000 },
103*4882a593Smuzhiyun { 0x00000061, 169203 },
104*4882a593Smuzhiyun { 0x00004231, 172800 },
105*4882a593Smuzhiyun { 0x00002151, 175500 },
106*4882a593Smuzhiyun { 0x000052E1, 189000 },
107*4882a593Smuzhiyun { 0x00000071, 192000 },
108*4882a593Smuzhiyun { 0x00003201, 198000 },
109*4882a593Smuzhiyun { 0x00004291, 202500 },
110*4882a593Smuzhiyun { 0x00001101, 204750 },
111*4882a593Smuzhiyun { 0x00007481, 218250 },
112*4882a593Smuzhiyun { 0x00004170, 229500 },
113*4882a593Smuzhiyun { 0x00006210, 234000 },
114*4882a593Smuzhiyun { 0x00003140, 251182 },
115*4882a593Smuzhiyun { 0x00006250, 261000 },
116*4882a593Smuzhiyun { 0x000041C0, 278400 },
117*4882a593Smuzhiyun { 0x00005220, 280640 },
118*4882a593Smuzhiyun { 0x00000050, 288000 },
119*4882a593Smuzhiyun { 0x000041E0, 297000 },
120*4882a593Smuzhiyun { 0x00002130, 320207 }
121*4882a593Smuzhiyun };
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun
lx_set_dotpll(u32 pllval)124*4882a593Smuzhiyun static void lx_set_dotpll(u32 pllval)
125*4882a593Smuzhiyun {
126*4882a593Smuzhiyun u32 dotpll_lo, dotpll_hi;
127*4882a593Smuzhiyun int i;
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun rdmsr(MSR_GLCP_DOTPLL, dotpll_lo, dotpll_hi);
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun if ((dotpll_lo & MSR_GLCP_DOTPLL_LOCK) && (dotpll_hi == pllval))
132*4882a593Smuzhiyun return;
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun dotpll_hi = pllval;
135*4882a593Smuzhiyun dotpll_lo &= ~(MSR_GLCP_DOTPLL_BYPASS | MSR_GLCP_DOTPLL_HALFPIX);
136*4882a593Smuzhiyun dotpll_lo |= MSR_GLCP_DOTPLL_DOTRESET;
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun wrmsr(MSR_GLCP_DOTPLL, dotpll_lo, dotpll_hi);
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun /* Wait 100us for the PLL to lock */
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun udelay(100);
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun /* Now, loop for the lock bit */
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun for (i = 0; i < 1000; i++) {
147*4882a593Smuzhiyun rdmsr(MSR_GLCP_DOTPLL, dotpll_lo, dotpll_hi);
148*4882a593Smuzhiyun if (dotpll_lo & MSR_GLCP_DOTPLL_LOCK)
149*4882a593Smuzhiyun break;
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun /* Clear the reset bit */
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun dotpll_lo &= ~MSR_GLCP_DOTPLL_DOTRESET;
155*4882a593Smuzhiyun wrmsr(MSR_GLCP_DOTPLL, dotpll_lo, dotpll_hi);
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun /* Set the clock based on the frequency specified by the current mode */
159*4882a593Smuzhiyun
lx_set_clock(struct fb_info * info)160*4882a593Smuzhiyun static void lx_set_clock(struct fb_info *info)
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun unsigned int diff, min, best = 0;
163*4882a593Smuzhiyun unsigned int freq, i;
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun freq = (unsigned int) (1000000000 / info->var.pixclock);
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun min = abs(pll_table[0].freq - freq);
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(pll_table); i++) {
170*4882a593Smuzhiyun diff = abs(pll_table[i].freq - freq);
171*4882a593Smuzhiyun if (diff < min) {
172*4882a593Smuzhiyun min = diff;
173*4882a593Smuzhiyun best = i;
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun lx_set_dotpll(pll_table[best].pllval & 0x00017FFF);
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun
lx_graphics_disable(struct fb_info * info)180*4882a593Smuzhiyun static void lx_graphics_disable(struct fb_info *info)
181*4882a593Smuzhiyun {
182*4882a593Smuzhiyun struct lxfb_par *par = info->par;
183*4882a593Smuzhiyun unsigned int val, gcfg;
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun /* Note: This assumes that the video is in a quitet state */
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun write_vp(par, VP_A1T, 0);
188*4882a593Smuzhiyun write_vp(par, VP_A2T, 0);
189*4882a593Smuzhiyun write_vp(par, VP_A3T, 0);
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun /* Turn off the VGA and video enable */
192*4882a593Smuzhiyun val = read_dc(par, DC_GENERAL_CFG) & ~(DC_GENERAL_CFG_VGAE |
193*4882a593Smuzhiyun DC_GENERAL_CFG_VIDE);
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun write_dc(par, DC_GENERAL_CFG, val);
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun val = read_vp(par, VP_VCFG) & ~VP_VCFG_VID_EN;
198*4882a593Smuzhiyun write_vp(par, VP_VCFG, val);
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun write_dc(par, DC_IRQ, DC_IRQ_MASK | DC_IRQ_VIP_VSYNC_LOSS_IRQ_MASK |
201*4882a593Smuzhiyun DC_IRQ_STATUS | DC_IRQ_VIP_VSYNC_IRQ_STATUS);
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun val = read_dc(par, DC_GENLK_CTL) & ~DC_GENLK_CTL_GENLK_EN;
204*4882a593Smuzhiyun write_dc(par, DC_GENLK_CTL, val);
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun val = read_dc(par, DC_CLR_KEY);
207*4882a593Smuzhiyun write_dc(par, DC_CLR_KEY, val & ~DC_CLR_KEY_CLR_KEY_EN);
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun /* turn off the panel */
210*4882a593Smuzhiyun write_fp(par, FP_PM, read_fp(par, FP_PM) & ~FP_PM_P);
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun val = read_vp(par, VP_MISC) | VP_MISC_DACPWRDN;
213*4882a593Smuzhiyun write_vp(par, VP_MISC, val);
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun /* Turn off the display */
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun val = read_vp(par, VP_DCFG);
218*4882a593Smuzhiyun write_vp(par, VP_DCFG, val & ~(VP_DCFG_CRT_EN | VP_DCFG_HSYNC_EN |
219*4882a593Smuzhiyun VP_DCFG_VSYNC_EN | VP_DCFG_DAC_BL_EN));
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun gcfg = read_dc(par, DC_GENERAL_CFG);
222*4882a593Smuzhiyun gcfg &= ~(DC_GENERAL_CFG_CMPE | DC_GENERAL_CFG_DECE);
223*4882a593Smuzhiyun write_dc(par, DC_GENERAL_CFG, gcfg);
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun /* Turn off the TGEN */
226*4882a593Smuzhiyun val = read_dc(par, DC_DISPLAY_CFG);
227*4882a593Smuzhiyun val &= ~DC_DISPLAY_CFG_TGEN;
228*4882a593Smuzhiyun write_dc(par, DC_DISPLAY_CFG, val);
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun /* Wait 1000 usecs to ensure that the TGEN is clear */
231*4882a593Smuzhiyun udelay(1000);
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun /* Turn off the FIFO loader */
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun gcfg &= ~DC_GENERAL_CFG_DFLE;
236*4882a593Smuzhiyun write_dc(par, DC_GENERAL_CFG, gcfg);
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun /* Lastly, wait for the GP to go idle */
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun do {
241*4882a593Smuzhiyun val = read_gp(par, GP_BLT_STATUS);
242*4882a593Smuzhiyun } while ((val & GP_BLT_STATUS_PB) || !(val & GP_BLT_STATUS_CE));
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun
lx_graphics_enable(struct fb_info * info)245*4882a593Smuzhiyun static void lx_graphics_enable(struct fb_info *info)
246*4882a593Smuzhiyun {
247*4882a593Smuzhiyun struct lxfb_par *par = info->par;
248*4882a593Smuzhiyun u32 temp, config;
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun /* Set the video request register */
251*4882a593Smuzhiyun write_vp(par, VP_VRR, 0);
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun /* Set up the polarities */
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun config = read_vp(par, VP_DCFG);
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun config &= ~(VP_DCFG_CRT_SYNC_SKW | VP_DCFG_PWR_SEQ_DELAY |
258*4882a593Smuzhiyun VP_DCFG_CRT_HSYNC_POL | VP_DCFG_CRT_VSYNC_POL);
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun config |= (VP_DCFG_CRT_SYNC_SKW_DEFAULT | VP_DCFG_PWR_SEQ_DELAY_DEFAULT
261*4882a593Smuzhiyun | VP_DCFG_GV_GAM);
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun if (info->var.sync & FB_SYNC_HOR_HIGH_ACT)
264*4882a593Smuzhiyun config |= VP_DCFG_CRT_HSYNC_POL;
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun if (info->var.sync & FB_SYNC_VERT_HIGH_ACT)
267*4882a593Smuzhiyun config |= VP_DCFG_CRT_VSYNC_POL;
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun if (par->output & OUTPUT_PANEL) {
270*4882a593Smuzhiyun u32 msrlo, msrhi;
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun write_fp(par, FP_PT1, 0);
273*4882a593Smuzhiyun temp = FP_PT2_SCRC;
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun if (!(info->var.sync & FB_SYNC_HOR_HIGH_ACT))
276*4882a593Smuzhiyun temp |= FP_PT2_HSP;
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun if (!(info->var.sync & FB_SYNC_VERT_HIGH_ACT))
279*4882a593Smuzhiyun temp |= FP_PT2_VSP;
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun write_fp(par, FP_PT2, temp);
282*4882a593Smuzhiyun write_fp(par, FP_DFC, FP_DFC_BC);
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun msrlo = MSR_LX_MSR_PADSEL_TFT_SEL_LOW;
285*4882a593Smuzhiyun msrhi = MSR_LX_MSR_PADSEL_TFT_SEL_HIGH;
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun wrmsr(MSR_LX_MSR_PADSEL, msrlo, msrhi);
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun if (par->output & OUTPUT_CRT) {
291*4882a593Smuzhiyun config |= VP_DCFG_CRT_EN | VP_DCFG_HSYNC_EN |
292*4882a593Smuzhiyun VP_DCFG_VSYNC_EN | VP_DCFG_DAC_BL_EN;
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun write_vp(par, VP_DCFG, config);
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun /* Turn the CRT dacs back on */
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun if (par->output & OUTPUT_CRT) {
300*4882a593Smuzhiyun temp = read_vp(par, VP_MISC);
301*4882a593Smuzhiyun temp &= ~(VP_MISC_DACPWRDN | VP_MISC_APWRDN);
302*4882a593Smuzhiyun write_vp(par, VP_MISC, temp);
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun /* Turn the panel on (if it isn't already) */
306*4882a593Smuzhiyun if (par->output & OUTPUT_PANEL)
307*4882a593Smuzhiyun write_fp(par, FP_PM, read_fp(par, FP_PM) | FP_PM_P);
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun
lx_framebuffer_size(void)310*4882a593Smuzhiyun unsigned int lx_framebuffer_size(void)
311*4882a593Smuzhiyun {
312*4882a593Smuzhiyun unsigned int val;
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun if (!cs5535_has_vsa2()) {
315*4882a593Smuzhiyun uint32_t hi, lo;
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun /* The number of pages is (PMAX - PMIN)+1 */
318*4882a593Smuzhiyun rdmsr(MSR_GLIU_P2D_RO0, lo, hi);
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun /* PMAX */
321*4882a593Smuzhiyun val = ((hi & 0xff) << 12) | ((lo & 0xfff00000) >> 20);
322*4882a593Smuzhiyun /* PMIN */
323*4882a593Smuzhiyun val -= (lo & 0x000fffff);
324*4882a593Smuzhiyun val += 1;
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun /* The page size is 4k */
327*4882a593Smuzhiyun return (val << 12);
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun /* The frame buffer size is reported by a VSM in VSA II */
331*4882a593Smuzhiyun /* Virtual Register Class = 0x02 */
332*4882a593Smuzhiyun /* VG_MEM_SIZE (1MB units) = 0x00 */
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun outw(VSA_VR_UNLOCK, VSA_VRC_INDEX);
335*4882a593Smuzhiyun outw(VSA_VR_MEM_SIZE, VSA_VRC_INDEX);
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun val = (unsigned int)(inw(VSA_VRC_DATA)) & 0xFE;
338*4882a593Smuzhiyun return (val << 20);
339*4882a593Smuzhiyun }
340*4882a593Smuzhiyun
lx_set_mode(struct fb_info * info)341*4882a593Smuzhiyun void lx_set_mode(struct fb_info *info)
342*4882a593Smuzhiyun {
343*4882a593Smuzhiyun struct lxfb_par *par = info->par;
344*4882a593Smuzhiyun u64 msrval;
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun unsigned int max, dv, val, size;
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun unsigned int gcfg, dcfg;
349*4882a593Smuzhiyun int hactive, hblankstart, hsyncstart, hsyncend, hblankend, htotal;
350*4882a593Smuzhiyun int vactive, vblankstart, vsyncstart, vsyncend, vblankend, vtotal;
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun /* Unlock the DC registers */
353*4882a593Smuzhiyun write_dc(par, DC_UNLOCK, DC_UNLOCK_UNLOCK);
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun lx_graphics_disable(info);
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun lx_set_clock(info);
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun /* Set output mode */
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun rdmsrl(MSR_LX_GLD_MSR_CONFIG, msrval);
362*4882a593Smuzhiyun msrval &= ~MSR_LX_GLD_MSR_CONFIG_FMT;
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun if (par->output & OUTPUT_PANEL) {
365*4882a593Smuzhiyun msrval |= MSR_LX_GLD_MSR_CONFIG_FMT_FP;
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun if (par->output & OUTPUT_CRT)
368*4882a593Smuzhiyun msrval |= MSR_LX_GLD_MSR_CONFIG_FPC;
369*4882a593Smuzhiyun else
370*4882a593Smuzhiyun msrval &= ~MSR_LX_GLD_MSR_CONFIG_FPC;
371*4882a593Smuzhiyun } else
372*4882a593Smuzhiyun msrval |= MSR_LX_GLD_MSR_CONFIG_FMT_CRT;
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun wrmsrl(MSR_LX_GLD_MSR_CONFIG, msrval);
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun /* Clear the various buffers */
377*4882a593Smuzhiyun /* FIXME: Adjust for panning here */
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun write_dc(par, DC_FB_ST_OFFSET, 0);
380*4882a593Smuzhiyun write_dc(par, DC_CB_ST_OFFSET, 0);
381*4882a593Smuzhiyun write_dc(par, DC_CURS_ST_OFFSET, 0);
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun /* FIXME: Add support for interlacing */
384*4882a593Smuzhiyun /* FIXME: Add support for scaling */
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun val = read_dc(par, DC_GENLK_CTL);
387*4882a593Smuzhiyun val &= ~(DC_GENLK_CTL_ALPHA_FLICK_EN | DC_GENLK_CTL_FLICK_EN |
388*4882a593Smuzhiyun DC_GENLK_CTL_FLICK_SEL_MASK);
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun /* Default scaling params */
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun write_dc(par, DC_GFX_SCALE, (0x4000 << 16) | 0x4000);
393*4882a593Smuzhiyun write_dc(par, DC_IRQ_FILT_CTL, 0);
394*4882a593Smuzhiyun write_dc(par, DC_GENLK_CTL, val);
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun /* FIXME: Support compression */
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun if (info->fix.line_length > 4096)
399*4882a593Smuzhiyun dv = DC_DV_CTL_DV_LINE_SIZE_8K;
400*4882a593Smuzhiyun else if (info->fix.line_length > 2048)
401*4882a593Smuzhiyun dv = DC_DV_CTL_DV_LINE_SIZE_4K;
402*4882a593Smuzhiyun else if (info->fix.line_length > 1024)
403*4882a593Smuzhiyun dv = DC_DV_CTL_DV_LINE_SIZE_2K;
404*4882a593Smuzhiyun else
405*4882a593Smuzhiyun dv = DC_DV_CTL_DV_LINE_SIZE_1K;
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun max = info->fix.line_length * info->var.yres;
408*4882a593Smuzhiyun max = (max + 0x3FF) & 0xFFFFFC00;
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun write_dc(par, DC_DV_TOP, max | DC_DV_TOP_DV_TOP_EN);
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun val = read_dc(par, DC_DV_CTL) & ~DC_DV_CTL_DV_LINE_SIZE;
413*4882a593Smuzhiyun write_dc(par, DC_DV_CTL, val | dv);
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun size = info->var.xres * (info->var.bits_per_pixel >> 3);
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun write_dc(par, DC_GFX_PITCH, info->fix.line_length >> 3);
418*4882a593Smuzhiyun write_dc(par, DC_LINE_SIZE, (size + 7) >> 3);
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun /* Set default watermark values */
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun rdmsrl(MSR_LX_SPARE_MSR, msrval);
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun msrval &= ~(MSR_LX_SPARE_MSR_DIS_CFIFO_HGO
425*4882a593Smuzhiyun | MSR_LX_SPARE_MSR_VFIFO_ARB_SEL
426*4882a593Smuzhiyun | MSR_LX_SPARE_MSR_LOAD_WM_LPEN_M
427*4882a593Smuzhiyun | MSR_LX_SPARE_MSR_WM_LPEN_OVRD);
428*4882a593Smuzhiyun msrval |= MSR_LX_SPARE_MSR_DIS_VIFO_WM |
429*4882a593Smuzhiyun MSR_LX_SPARE_MSR_DIS_INIT_V_PRI;
430*4882a593Smuzhiyun wrmsrl(MSR_LX_SPARE_MSR, msrval);
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun gcfg = DC_GENERAL_CFG_DFLE; /* Display fifo enable */
433*4882a593Smuzhiyun gcfg |= (0x6 << DC_GENERAL_CFG_DFHPSL_SHIFT) | /* default priority */
434*4882a593Smuzhiyun (0xb << DC_GENERAL_CFG_DFHPEL_SHIFT);
435*4882a593Smuzhiyun gcfg |= DC_GENERAL_CFG_FDTY; /* Set the frame dirty mode */
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun dcfg = DC_DISPLAY_CFG_VDEN; /* Enable video data */
438*4882a593Smuzhiyun dcfg |= DC_DISPLAY_CFG_GDEN; /* Enable graphics */
439*4882a593Smuzhiyun dcfg |= DC_DISPLAY_CFG_TGEN; /* Turn on the timing generator */
440*4882a593Smuzhiyun dcfg |= DC_DISPLAY_CFG_TRUP; /* Update timings immediately */
441*4882a593Smuzhiyun dcfg |= DC_DISPLAY_CFG_PALB; /* Palette bypass in > 8 bpp modes */
442*4882a593Smuzhiyun dcfg |= DC_DISPLAY_CFG_VISL;
443*4882a593Smuzhiyun dcfg |= DC_DISPLAY_CFG_DCEN; /* Always center the display */
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun /* Set the current BPP mode */
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun switch (info->var.bits_per_pixel) {
448*4882a593Smuzhiyun case 8:
449*4882a593Smuzhiyun dcfg |= DC_DISPLAY_CFG_DISP_MODE_8BPP;
450*4882a593Smuzhiyun break;
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun case 16:
453*4882a593Smuzhiyun dcfg |= DC_DISPLAY_CFG_DISP_MODE_16BPP;
454*4882a593Smuzhiyun break;
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun case 32:
457*4882a593Smuzhiyun case 24:
458*4882a593Smuzhiyun dcfg |= DC_DISPLAY_CFG_DISP_MODE_24BPP;
459*4882a593Smuzhiyun break;
460*4882a593Smuzhiyun }
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun /* Now - set up the timings */
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun hactive = info->var.xres;
465*4882a593Smuzhiyun hblankstart = hactive;
466*4882a593Smuzhiyun hsyncstart = hblankstart + info->var.right_margin;
467*4882a593Smuzhiyun hsyncend = hsyncstart + info->var.hsync_len;
468*4882a593Smuzhiyun hblankend = hsyncend + info->var.left_margin;
469*4882a593Smuzhiyun htotal = hblankend;
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun vactive = info->var.yres;
472*4882a593Smuzhiyun vblankstart = vactive;
473*4882a593Smuzhiyun vsyncstart = vblankstart + info->var.lower_margin;
474*4882a593Smuzhiyun vsyncend = vsyncstart + info->var.vsync_len;
475*4882a593Smuzhiyun vblankend = vsyncend + info->var.upper_margin;
476*4882a593Smuzhiyun vtotal = vblankend;
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun write_dc(par, DC_H_ACTIVE_TIMING, (hactive - 1) | ((htotal - 1) << 16));
479*4882a593Smuzhiyun write_dc(par, DC_H_BLANK_TIMING,
480*4882a593Smuzhiyun (hblankstart - 1) | ((hblankend - 1) << 16));
481*4882a593Smuzhiyun write_dc(par, DC_H_SYNC_TIMING,
482*4882a593Smuzhiyun (hsyncstart - 1) | ((hsyncend - 1) << 16));
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun write_dc(par, DC_V_ACTIVE_TIMING, (vactive - 1) | ((vtotal - 1) << 16));
485*4882a593Smuzhiyun write_dc(par, DC_V_BLANK_TIMING,
486*4882a593Smuzhiyun (vblankstart - 1) | ((vblankend - 1) << 16));
487*4882a593Smuzhiyun write_dc(par, DC_V_SYNC_TIMING,
488*4882a593Smuzhiyun (vsyncstart - 1) | ((vsyncend - 1) << 16));
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun write_dc(par, DC_FB_ACTIVE,
491*4882a593Smuzhiyun (info->var.xres - 1) << 16 | (info->var.yres - 1));
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun /* And re-enable the graphics output */
494*4882a593Smuzhiyun lx_graphics_enable(info);
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun /* Write the two main configuration registers */
497*4882a593Smuzhiyun write_dc(par, DC_DISPLAY_CFG, dcfg);
498*4882a593Smuzhiyun write_dc(par, DC_ARB_CFG, 0);
499*4882a593Smuzhiyun write_dc(par, DC_GENERAL_CFG, gcfg);
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun /* Lock the DC registers */
502*4882a593Smuzhiyun write_dc(par, DC_UNLOCK, DC_UNLOCK_LOCK);
503*4882a593Smuzhiyun }
504*4882a593Smuzhiyun
lx_set_palette_reg(struct fb_info * info,unsigned regno,unsigned red,unsigned green,unsigned blue)505*4882a593Smuzhiyun void lx_set_palette_reg(struct fb_info *info, unsigned regno,
506*4882a593Smuzhiyun unsigned red, unsigned green, unsigned blue)
507*4882a593Smuzhiyun {
508*4882a593Smuzhiyun struct lxfb_par *par = info->par;
509*4882a593Smuzhiyun int val;
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun /* Hardware palette is in RGB 8-8-8 format. */
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun val = (red << 8) & 0xff0000;
514*4882a593Smuzhiyun val |= (green) & 0x00ff00;
515*4882a593Smuzhiyun val |= (blue >> 8) & 0x0000ff;
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun write_dc(par, DC_PAL_ADDRESS, regno);
518*4882a593Smuzhiyun write_dc(par, DC_PAL_DATA, val);
519*4882a593Smuzhiyun }
520*4882a593Smuzhiyun
lx_blank_display(struct fb_info * info,int blank_mode)521*4882a593Smuzhiyun int lx_blank_display(struct fb_info *info, int blank_mode)
522*4882a593Smuzhiyun {
523*4882a593Smuzhiyun struct lxfb_par *par = info->par;
524*4882a593Smuzhiyun u32 dcfg, misc, fp_pm;
525*4882a593Smuzhiyun int blank, hsync, vsync;
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun /* CRT power saving modes. */
528*4882a593Smuzhiyun switch (blank_mode) {
529*4882a593Smuzhiyun case FB_BLANK_UNBLANK:
530*4882a593Smuzhiyun blank = 0; hsync = 1; vsync = 1;
531*4882a593Smuzhiyun break;
532*4882a593Smuzhiyun case FB_BLANK_NORMAL:
533*4882a593Smuzhiyun blank = 1; hsync = 1; vsync = 1;
534*4882a593Smuzhiyun break;
535*4882a593Smuzhiyun case FB_BLANK_VSYNC_SUSPEND:
536*4882a593Smuzhiyun blank = 1; hsync = 1; vsync = 0;
537*4882a593Smuzhiyun break;
538*4882a593Smuzhiyun case FB_BLANK_HSYNC_SUSPEND:
539*4882a593Smuzhiyun blank = 1; hsync = 0; vsync = 1;
540*4882a593Smuzhiyun break;
541*4882a593Smuzhiyun case FB_BLANK_POWERDOWN:
542*4882a593Smuzhiyun blank = 1; hsync = 0; vsync = 0;
543*4882a593Smuzhiyun break;
544*4882a593Smuzhiyun default:
545*4882a593Smuzhiyun return -EINVAL;
546*4882a593Smuzhiyun }
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun dcfg = read_vp(par, VP_DCFG);
549*4882a593Smuzhiyun dcfg &= ~(VP_DCFG_DAC_BL_EN | VP_DCFG_HSYNC_EN | VP_DCFG_VSYNC_EN |
550*4882a593Smuzhiyun VP_DCFG_CRT_EN);
551*4882a593Smuzhiyun if (!blank)
552*4882a593Smuzhiyun dcfg |= VP_DCFG_DAC_BL_EN | VP_DCFG_CRT_EN;
553*4882a593Smuzhiyun if (hsync)
554*4882a593Smuzhiyun dcfg |= VP_DCFG_HSYNC_EN;
555*4882a593Smuzhiyun if (vsync)
556*4882a593Smuzhiyun dcfg |= VP_DCFG_VSYNC_EN;
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun write_vp(par, VP_DCFG, dcfg);
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun misc = read_vp(par, VP_MISC);
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun if (vsync && hsync)
563*4882a593Smuzhiyun misc &= ~VP_MISC_DACPWRDN;
564*4882a593Smuzhiyun else
565*4882a593Smuzhiyun misc |= VP_MISC_DACPWRDN;
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun write_vp(par, VP_MISC, misc);
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun /* Power on/off flat panel */
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun if (par->output & OUTPUT_PANEL) {
572*4882a593Smuzhiyun fp_pm = read_fp(par, FP_PM);
573*4882a593Smuzhiyun if (blank_mode == FB_BLANK_POWERDOWN)
574*4882a593Smuzhiyun fp_pm &= ~FP_PM_P;
575*4882a593Smuzhiyun else
576*4882a593Smuzhiyun fp_pm |= FP_PM_P;
577*4882a593Smuzhiyun write_fp(par, FP_PM, fp_pm);
578*4882a593Smuzhiyun }
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun return 0;
581*4882a593Smuzhiyun }
582*4882a593Smuzhiyun
lx_save_regs(struct lxfb_par * par)583*4882a593Smuzhiyun static void lx_save_regs(struct lxfb_par *par)
584*4882a593Smuzhiyun {
585*4882a593Smuzhiyun uint32_t filt;
586*4882a593Smuzhiyun int i;
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun /* wait for the BLT engine to stop being busy */
589*4882a593Smuzhiyun do {
590*4882a593Smuzhiyun i = read_gp(par, GP_BLT_STATUS);
591*4882a593Smuzhiyun } while ((i & GP_BLT_STATUS_PB) || !(i & GP_BLT_STATUS_CE));
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun /* save MSRs */
594*4882a593Smuzhiyun rdmsrl(MSR_LX_MSR_PADSEL, par->msr.padsel);
595*4882a593Smuzhiyun rdmsrl(MSR_GLCP_DOTPLL, par->msr.dotpll);
596*4882a593Smuzhiyun rdmsrl(MSR_LX_GLD_MSR_CONFIG, par->msr.dfglcfg);
597*4882a593Smuzhiyun rdmsrl(MSR_LX_SPARE_MSR, par->msr.dcspare);
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun write_dc(par, DC_UNLOCK, DC_UNLOCK_UNLOCK);
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun /* save registers */
602*4882a593Smuzhiyun memcpy(par->gp, par->gp_regs, sizeof(par->gp));
603*4882a593Smuzhiyun memcpy(par->dc, par->dc_regs, sizeof(par->dc));
604*4882a593Smuzhiyun memcpy(par->vp, par->vp_regs, sizeof(par->vp));
605*4882a593Smuzhiyun memcpy(par->fp, par->vp_regs + VP_FP_START, sizeof(par->fp));
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun /* save the display controller palette */
608*4882a593Smuzhiyun write_dc(par, DC_PAL_ADDRESS, 0);
609*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(par->dc_pal); i++)
610*4882a593Smuzhiyun par->dc_pal[i] = read_dc(par, DC_PAL_DATA);
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun /* save the video processor palette */
613*4882a593Smuzhiyun write_vp(par, VP_PAR, 0);
614*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(par->vp_pal); i++)
615*4882a593Smuzhiyun par->vp_pal[i] = read_vp(par, VP_PDR);
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun /* save the horizontal filter coefficients */
618*4882a593Smuzhiyun filt = par->dc[DC_IRQ_FILT_CTL] | DC_IRQ_FILT_CTL_H_FILT_SEL;
619*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(par->hcoeff); i += 2) {
620*4882a593Smuzhiyun write_dc(par, DC_IRQ_FILT_CTL, (filt & 0xffffff00) | i);
621*4882a593Smuzhiyun par->hcoeff[i] = read_dc(par, DC_FILT_COEFF1);
622*4882a593Smuzhiyun par->hcoeff[i + 1] = read_dc(par, DC_FILT_COEFF2);
623*4882a593Smuzhiyun }
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun /* save the vertical filter coefficients */
626*4882a593Smuzhiyun filt &= ~DC_IRQ_FILT_CTL_H_FILT_SEL;
627*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(par->vcoeff); i++) {
628*4882a593Smuzhiyun write_dc(par, DC_IRQ_FILT_CTL, (filt & 0xffffff00) | i);
629*4882a593Smuzhiyun par->vcoeff[i] = read_dc(par, DC_FILT_COEFF1);
630*4882a593Smuzhiyun }
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun /* save video coeff ram */
633*4882a593Smuzhiyun memcpy(par->vp_coeff, par->vp_regs + VP_VCR, sizeof(par->vp_coeff));
634*4882a593Smuzhiyun }
635*4882a593Smuzhiyun
lx_restore_gfx_proc(struct lxfb_par * par)636*4882a593Smuzhiyun static void lx_restore_gfx_proc(struct lxfb_par *par)
637*4882a593Smuzhiyun {
638*4882a593Smuzhiyun int i;
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun /* a bunch of registers require GP_RASTER_MODE to be set first */
641*4882a593Smuzhiyun write_gp(par, GP_RASTER_MODE, par->gp[GP_RASTER_MODE]);
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(par->gp); i++) {
644*4882a593Smuzhiyun switch (i) {
645*4882a593Smuzhiyun case GP_RASTER_MODE:
646*4882a593Smuzhiyun case GP_VECTOR_MODE:
647*4882a593Smuzhiyun case GP_BLT_MODE:
648*4882a593Smuzhiyun case GP_BLT_STATUS:
649*4882a593Smuzhiyun case GP_HST_SRC:
650*4882a593Smuzhiyun /* FIXME: restore LUT data */
651*4882a593Smuzhiyun case GP_LUT_INDEX:
652*4882a593Smuzhiyun case GP_LUT_DATA:
653*4882a593Smuzhiyun /* don't restore these registers */
654*4882a593Smuzhiyun break;
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun default:
657*4882a593Smuzhiyun write_gp(par, i, par->gp[i]);
658*4882a593Smuzhiyun }
659*4882a593Smuzhiyun }
660*4882a593Smuzhiyun }
661*4882a593Smuzhiyun
lx_restore_display_ctlr(struct lxfb_par * par)662*4882a593Smuzhiyun static void lx_restore_display_ctlr(struct lxfb_par *par)
663*4882a593Smuzhiyun {
664*4882a593Smuzhiyun uint32_t filt;
665*4882a593Smuzhiyun int i;
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun wrmsrl(MSR_LX_SPARE_MSR, par->msr.dcspare);
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(par->dc); i++) {
670*4882a593Smuzhiyun switch (i) {
671*4882a593Smuzhiyun case DC_UNLOCK:
672*4882a593Smuzhiyun /* unlock the DC; runs first */
673*4882a593Smuzhiyun write_dc(par, DC_UNLOCK, DC_UNLOCK_UNLOCK);
674*4882a593Smuzhiyun break;
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun case DC_GENERAL_CFG:
677*4882a593Smuzhiyun case DC_DISPLAY_CFG:
678*4882a593Smuzhiyun /* disable all while restoring */
679*4882a593Smuzhiyun write_dc(par, i, 0);
680*4882a593Smuzhiyun break;
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun case DC_DV_CTL:
683*4882a593Smuzhiyun /* set all ram to dirty */
684*4882a593Smuzhiyun write_dc(par, i, par->dc[i] | DC_DV_CTL_CLEAR_DV_RAM);
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun case DC_RSVD_1:
687*4882a593Smuzhiyun case DC_RSVD_2:
688*4882a593Smuzhiyun case DC_RSVD_3:
689*4882a593Smuzhiyun case DC_LINE_CNT:
690*4882a593Smuzhiyun case DC_PAL_ADDRESS:
691*4882a593Smuzhiyun case DC_PAL_DATA:
692*4882a593Smuzhiyun case DC_DFIFO_DIAG:
693*4882a593Smuzhiyun case DC_CFIFO_DIAG:
694*4882a593Smuzhiyun case DC_FILT_COEFF1:
695*4882a593Smuzhiyun case DC_FILT_COEFF2:
696*4882a593Smuzhiyun case DC_RSVD_4:
697*4882a593Smuzhiyun case DC_RSVD_5:
698*4882a593Smuzhiyun /* don't restore these registers */
699*4882a593Smuzhiyun break;
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun default:
702*4882a593Smuzhiyun write_dc(par, i, par->dc[i]);
703*4882a593Smuzhiyun }
704*4882a593Smuzhiyun }
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun /* restore the palette */
707*4882a593Smuzhiyun write_dc(par, DC_PAL_ADDRESS, 0);
708*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(par->dc_pal); i++)
709*4882a593Smuzhiyun write_dc(par, DC_PAL_DATA, par->dc_pal[i]);
710*4882a593Smuzhiyun
711*4882a593Smuzhiyun /* restore the horizontal filter coefficients */
712*4882a593Smuzhiyun filt = par->dc[DC_IRQ_FILT_CTL] | DC_IRQ_FILT_CTL_H_FILT_SEL;
713*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(par->hcoeff); i += 2) {
714*4882a593Smuzhiyun write_dc(par, DC_IRQ_FILT_CTL, (filt & 0xffffff00) | i);
715*4882a593Smuzhiyun write_dc(par, DC_FILT_COEFF1, par->hcoeff[i]);
716*4882a593Smuzhiyun write_dc(par, DC_FILT_COEFF2, par->hcoeff[i + 1]);
717*4882a593Smuzhiyun }
718*4882a593Smuzhiyun
719*4882a593Smuzhiyun /* restore the vertical filter coefficients */
720*4882a593Smuzhiyun filt &= ~DC_IRQ_FILT_CTL_H_FILT_SEL;
721*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(par->vcoeff); i++) {
722*4882a593Smuzhiyun write_dc(par, DC_IRQ_FILT_CTL, (filt & 0xffffff00) | i);
723*4882a593Smuzhiyun write_dc(par, DC_FILT_COEFF1, par->vcoeff[i]);
724*4882a593Smuzhiyun }
725*4882a593Smuzhiyun }
726*4882a593Smuzhiyun
lx_restore_video_proc(struct lxfb_par * par)727*4882a593Smuzhiyun static void lx_restore_video_proc(struct lxfb_par *par)
728*4882a593Smuzhiyun {
729*4882a593Smuzhiyun int i;
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun wrmsrl(MSR_LX_GLD_MSR_CONFIG, par->msr.dfglcfg);
732*4882a593Smuzhiyun wrmsrl(MSR_LX_MSR_PADSEL, par->msr.padsel);
733*4882a593Smuzhiyun
734*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(par->vp); i++) {
735*4882a593Smuzhiyun switch (i) {
736*4882a593Smuzhiyun case VP_VCFG:
737*4882a593Smuzhiyun case VP_DCFG:
738*4882a593Smuzhiyun case VP_PAR:
739*4882a593Smuzhiyun case VP_PDR:
740*4882a593Smuzhiyun case VP_CCS:
741*4882a593Smuzhiyun case VP_RSVD_0:
742*4882a593Smuzhiyun /* case VP_VDC: */ /* why should this not be restored? */
743*4882a593Smuzhiyun case VP_RSVD_1:
744*4882a593Smuzhiyun case VP_CRC32:
745*4882a593Smuzhiyun /* don't restore these registers */
746*4882a593Smuzhiyun break;
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun default:
749*4882a593Smuzhiyun write_vp(par, i, par->vp[i]);
750*4882a593Smuzhiyun }
751*4882a593Smuzhiyun }
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun /* restore video processor palette */
754*4882a593Smuzhiyun write_vp(par, VP_PAR, 0);
755*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(par->vp_pal); i++)
756*4882a593Smuzhiyun write_vp(par, VP_PDR, par->vp_pal[i]);
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun /* restore video coeff ram */
759*4882a593Smuzhiyun memcpy(par->vp_regs + VP_VCR, par->vp_coeff, sizeof(par->vp_coeff));
760*4882a593Smuzhiyun }
761*4882a593Smuzhiyun
lx_restore_regs(struct lxfb_par * par)762*4882a593Smuzhiyun static void lx_restore_regs(struct lxfb_par *par)
763*4882a593Smuzhiyun {
764*4882a593Smuzhiyun int i;
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun lx_set_dotpll((u32) (par->msr.dotpll >> 32));
767*4882a593Smuzhiyun lx_restore_gfx_proc(par);
768*4882a593Smuzhiyun lx_restore_display_ctlr(par);
769*4882a593Smuzhiyun lx_restore_video_proc(par);
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun /* Flat Panel */
772*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(par->fp); i++) {
773*4882a593Smuzhiyun switch (i) {
774*4882a593Smuzhiyun case FP_PM:
775*4882a593Smuzhiyun case FP_RSVD_0:
776*4882a593Smuzhiyun case FP_RSVD_1:
777*4882a593Smuzhiyun case FP_RSVD_2:
778*4882a593Smuzhiyun case FP_RSVD_3:
779*4882a593Smuzhiyun case FP_RSVD_4:
780*4882a593Smuzhiyun /* don't restore these registers */
781*4882a593Smuzhiyun break;
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun default:
784*4882a593Smuzhiyun write_fp(par, i, par->fp[i]);
785*4882a593Smuzhiyun }
786*4882a593Smuzhiyun }
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun /* control the panel */
789*4882a593Smuzhiyun if (par->fp[FP_PM] & FP_PM_P) {
790*4882a593Smuzhiyun /* power on the panel if not already power{ed,ing} on */
791*4882a593Smuzhiyun if (!(read_fp(par, FP_PM) &
792*4882a593Smuzhiyun (FP_PM_PANEL_ON|FP_PM_PANEL_PWR_UP)))
793*4882a593Smuzhiyun write_fp(par, FP_PM, par->fp[FP_PM]);
794*4882a593Smuzhiyun } else {
795*4882a593Smuzhiyun /* power down the panel if not already power{ed,ing} down */
796*4882a593Smuzhiyun if (!(read_fp(par, FP_PM) &
797*4882a593Smuzhiyun (FP_PM_PANEL_OFF|FP_PM_PANEL_PWR_DOWN)))
798*4882a593Smuzhiyun write_fp(par, FP_PM, par->fp[FP_PM]);
799*4882a593Smuzhiyun }
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun /* turn everything on */
802*4882a593Smuzhiyun write_vp(par, VP_VCFG, par->vp[VP_VCFG]);
803*4882a593Smuzhiyun write_vp(par, VP_DCFG, par->vp[VP_DCFG]);
804*4882a593Smuzhiyun write_dc(par, DC_DISPLAY_CFG, par->dc[DC_DISPLAY_CFG]);
805*4882a593Smuzhiyun /* do this last; it will enable the FIFO load */
806*4882a593Smuzhiyun write_dc(par, DC_GENERAL_CFG, par->dc[DC_GENERAL_CFG]);
807*4882a593Smuzhiyun
808*4882a593Smuzhiyun /* lock the door behind us */
809*4882a593Smuzhiyun write_dc(par, DC_UNLOCK, DC_UNLOCK_LOCK);
810*4882a593Smuzhiyun }
811*4882a593Smuzhiyun
lx_powerdown(struct fb_info * info)812*4882a593Smuzhiyun int lx_powerdown(struct fb_info *info)
813*4882a593Smuzhiyun {
814*4882a593Smuzhiyun struct lxfb_par *par = info->par;
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun if (par->powered_down)
817*4882a593Smuzhiyun return 0;
818*4882a593Smuzhiyun
819*4882a593Smuzhiyun lx_save_regs(par);
820*4882a593Smuzhiyun lx_graphics_disable(info);
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun par->powered_down = 1;
823*4882a593Smuzhiyun return 0;
824*4882a593Smuzhiyun }
825*4882a593Smuzhiyun
lx_powerup(struct fb_info * info)826*4882a593Smuzhiyun int lx_powerup(struct fb_info *info)
827*4882a593Smuzhiyun {
828*4882a593Smuzhiyun struct lxfb_par *par = info->par;
829*4882a593Smuzhiyun
830*4882a593Smuzhiyun if (!par->powered_down)
831*4882a593Smuzhiyun return 0;
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun lx_restore_regs(par);
834*4882a593Smuzhiyun
835*4882a593Smuzhiyun par->powered_down = 0;
836*4882a593Smuzhiyun return 0;
837*4882a593Smuzhiyun }
838