1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */
2*4882a593Smuzhiyun /* Geode LX framebuffer driver
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2006-2007, Advanced Micro Devices,Inc.
5*4882a593Smuzhiyun * Copyright (c) 2008 Andres Salomon <dilinger@debian.org>
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun #ifndef _LXFB_H_
8*4882a593Smuzhiyun #define _LXFB_H_
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/fb.h>
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #define GP_REG_COUNT (0x7c / 4)
13*4882a593Smuzhiyun #define DC_REG_COUNT (0xf0 / 4)
14*4882a593Smuzhiyun #define VP_REG_COUNT (0x158 / 8)
15*4882a593Smuzhiyun #define FP_REG_COUNT (0x60 / 8)
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #define DC_PAL_COUNT 0x104
18*4882a593Smuzhiyun #define DC_HFILT_COUNT 0x100
19*4882a593Smuzhiyun #define DC_VFILT_COUNT 0x100
20*4882a593Smuzhiyun #define VP_COEFF_SIZE 0x1000
21*4882a593Smuzhiyun #define VP_PAL_COUNT 0x100
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #define OUTPUT_CRT 0x01
24*4882a593Smuzhiyun #define OUTPUT_PANEL 0x02
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun struct lxfb_par {
27*4882a593Smuzhiyun int output;
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun void __iomem *gp_regs;
30*4882a593Smuzhiyun void __iomem *dc_regs;
31*4882a593Smuzhiyun void __iomem *vp_regs;
32*4882a593Smuzhiyun int powered_down;
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun /* register state, for power mgmt functionality */
35*4882a593Smuzhiyun struct {
36*4882a593Smuzhiyun uint64_t padsel;
37*4882a593Smuzhiyun uint64_t dotpll;
38*4882a593Smuzhiyun uint64_t dfglcfg;
39*4882a593Smuzhiyun uint64_t dcspare;
40*4882a593Smuzhiyun } msr;
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun uint32_t gp[GP_REG_COUNT];
43*4882a593Smuzhiyun uint32_t dc[DC_REG_COUNT];
44*4882a593Smuzhiyun uint64_t vp[VP_REG_COUNT];
45*4882a593Smuzhiyun uint64_t fp[FP_REG_COUNT];
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun uint32_t dc_pal[DC_PAL_COUNT];
48*4882a593Smuzhiyun uint32_t vp_pal[VP_PAL_COUNT];
49*4882a593Smuzhiyun uint32_t hcoeff[DC_HFILT_COUNT * 2];
50*4882a593Smuzhiyun uint32_t vcoeff[DC_VFILT_COUNT];
51*4882a593Smuzhiyun uint32_t vp_coeff[VP_COEFF_SIZE / 4];
52*4882a593Smuzhiyun };
53*4882a593Smuzhiyun
lx_get_pitch(unsigned int xres,int bpp)54*4882a593Smuzhiyun static inline unsigned int lx_get_pitch(unsigned int xres, int bpp)
55*4882a593Smuzhiyun {
56*4882a593Smuzhiyun return (((xres * (bpp >> 3)) + 7) & ~7);
57*4882a593Smuzhiyun }
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun void lx_set_mode(struct fb_info *);
60*4882a593Smuzhiyun unsigned int lx_framebuffer_size(void);
61*4882a593Smuzhiyun int lx_blank_display(struct fb_info *, int);
62*4882a593Smuzhiyun void lx_set_palette_reg(struct fb_info *, unsigned int, unsigned int,
63*4882a593Smuzhiyun unsigned int, unsigned int);
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun int lx_powerdown(struct fb_info *info);
66*4882a593Smuzhiyun int lx_powerup(struct fb_info *info);
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun /* Graphics Processor registers (table 6-29 from the data book) */
69*4882a593Smuzhiyun enum gp_registers {
70*4882a593Smuzhiyun GP_DST_OFFSET = 0,
71*4882a593Smuzhiyun GP_SRC_OFFSET,
72*4882a593Smuzhiyun GP_STRIDE,
73*4882a593Smuzhiyun GP_WID_HEIGHT,
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun GP_SRC_COLOR_FG,
76*4882a593Smuzhiyun GP_SRC_COLOR_BG,
77*4882a593Smuzhiyun GP_PAT_COLOR_0,
78*4882a593Smuzhiyun GP_PAT_COLOR_1,
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun GP_PAT_COLOR_2,
81*4882a593Smuzhiyun GP_PAT_COLOR_3,
82*4882a593Smuzhiyun GP_PAT_COLOR_4,
83*4882a593Smuzhiyun GP_PAT_COLOR_5,
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun GP_PAT_DATA_0,
86*4882a593Smuzhiyun GP_PAT_DATA_1,
87*4882a593Smuzhiyun GP_RASTER_MODE,
88*4882a593Smuzhiyun GP_VECTOR_MODE,
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun GP_BLT_MODE,
91*4882a593Smuzhiyun GP_BLT_STATUS,
92*4882a593Smuzhiyun GP_HST_SRC,
93*4882a593Smuzhiyun GP_BASE_OFFSET,
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun GP_CMD_TOP,
96*4882a593Smuzhiyun GP_CMD_BOT,
97*4882a593Smuzhiyun GP_CMD_READ,
98*4882a593Smuzhiyun GP_CMD_WRITE,
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun GP_CH3_OFFSET,
101*4882a593Smuzhiyun GP_CH3_MODE_STR,
102*4882a593Smuzhiyun GP_CH3_WIDHI,
103*4882a593Smuzhiyun GP_CH3_HSRC,
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun GP_LUT_INDEX,
106*4882a593Smuzhiyun GP_LUT_DATA,
107*4882a593Smuzhiyun GP_INT_CNTRL, /* 0x78 */
108*4882a593Smuzhiyun };
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun #define GP_BLT_STATUS_CE (1 << 4) /* cmd buf empty */
111*4882a593Smuzhiyun #define GP_BLT_STATUS_PB (1 << 0) /* primitive busy */
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun /* Display Controller registers (table 6-47 from the data book) */
115*4882a593Smuzhiyun enum dc_registers {
116*4882a593Smuzhiyun DC_UNLOCK = 0,
117*4882a593Smuzhiyun DC_GENERAL_CFG,
118*4882a593Smuzhiyun DC_DISPLAY_CFG,
119*4882a593Smuzhiyun DC_ARB_CFG,
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun DC_FB_ST_OFFSET,
122*4882a593Smuzhiyun DC_CB_ST_OFFSET,
123*4882a593Smuzhiyun DC_CURS_ST_OFFSET,
124*4882a593Smuzhiyun DC_RSVD_0,
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun DC_VID_Y_ST_OFFSET,
127*4882a593Smuzhiyun DC_VID_U_ST_OFFSET,
128*4882a593Smuzhiyun DC_VID_V_ST_OFFSET,
129*4882a593Smuzhiyun DC_DV_TOP,
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun DC_LINE_SIZE,
132*4882a593Smuzhiyun DC_GFX_PITCH,
133*4882a593Smuzhiyun DC_VID_YUV_PITCH,
134*4882a593Smuzhiyun DC_RSVD_1,
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun DC_H_ACTIVE_TIMING,
137*4882a593Smuzhiyun DC_H_BLANK_TIMING,
138*4882a593Smuzhiyun DC_H_SYNC_TIMING,
139*4882a593Smuzhiyun DC_RSVD_2,
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun DC_V_ACTIVE_TIMING,
142*4882a593Smuzhiyun DC_V_BLANK_TIMING,
143*4882a593Smuzhiyun DC_V_SYNC_TIMING,
144*4882a593Smuzhiyun DC_FB_ACTIVE,
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun DC_CURSOR_X,
147*4882a593Smuzhiyun DC_CURSOR_Y,
148*4882a593Smuzhiyun DC_RSVD_3,
149*4882a593Smuzhiyun DC_LINE_CNT,
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun DC_PAL_ADDRESS,
152*4882a593Smuzhiyun DC_PAL_DATA,
153*4882a593Smuzhiyun DC_DFIFO_DIAG,
154*4882a593Smuzhiyun DC_CFIFO_DIAG,
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun DC_VID_DS_DELTA,
157*4882a593Smuzhiyun DC_GLIU0_MEM_OFFSET,
158*4882a593Smuzhiyun DC_DV_CTL,
159*4882a593Smuzhiyun DC_DV_ACCESS,
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun DC_GFX_SCALE,
162*4882a593Smuzhiyun DC_IRQ_FILT_CTL,
163*4882a593Smuzhiyun DC_FILT_COEFF1,
164*4882a593Smuzhiyun DC_FILT_COEFF2,
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun DC_VBI_EVEN_CTL,
167*4882a593Smuzhiyun DC_VBI_ODD_CTL,
168*4882a593Smuzhiyun DC_VBI_HOR,
169*4882a593Smuzhiyun DC_VBI_LN_ODD,
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun DC_VBI_LN_EVEN,
172*4882a593Smuzhiyun DC_VBI_PITCH,
173*4882a593Smuzhiyun DC_CLR_KEY,
174*4882a593Smuzhiyun DC_CLR_KEY_MASK,
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun DC_CLR_KEY_X,
177*4882a593Smuzhiyun DC_CLR_KEY_Y,
178*4882a593Smuzhiyun DC_IRQ,
179*4882a593Smuzhiyun DC_RSVD_4,
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun DC_RSVD_5,
182*4882a593Smuzhiyun DC_GENLK_CTL,
183*4882a593Smuzhiyun DC_VID_EVEN_Y_ST_OFFSET,
184*4882a593Smuzhiyun DC_VID_EVEN_U_ST_OFFSET,
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun DC_VID_EVEN_V_ST_OFFSET,
187*4882a593Smuzhiyun DC_V_ACTIVE_EVEN_TIMING,
188*4882a593Smuzhiyun DC_V_BLANK_EVEN_TIMING,
189*4882a593Smuzhiyun DC_V_SYNC_EVEN_TIMING, /* 0xec */
190*4882a593Smuzhiyun };
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun #define DC_UNLOCK_LOCK 0x00000000
193*4882a593Smuzhiyun #define DC_UNLOCK_UNLOCK 0x00004758 /* magic value */
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun #define DC_GENERAL_CFG_FDTY (1 << 17)
196*4882a593Smuzhiyun #define DC_GENERAL_CFG_DFHPEL_SHIFT (12)
197*4882a593Smuzhiyun #define DC_GENERAL_CFG_DFHPSL_SHIFT (8)
198*4882a593Smuzhiyun #define DC_GENERAL_CFG_VGAE (1 << 7)
199*4882a593Smuzhiyun #define DC_GENERAL_CFG_DECE (1 << 6)
200*4882a593Smuzhiyun #define DC_GENERAL_CFG_CMPE (1 << 5)
201*4882a593Smuzhiyun #define DC_GENERAL_CFG_VIDE (1 << 3)
202*4882a593Smuzhiyun #define DC_GENERAL_CFG_DFLE (1 << 0)
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun #define DC_DISPLAY_CFG_VISL (1 << 27)
205*4882a593Smuzhiyun #define DC_DISPLAY_CFG_PALB (1 << 25)
206*4882a593Smuzhiyun #define DC_DISPLAY_CFG_DCEN (1 << 24)
207*4882a593Smuzhiyun #define DC_DISPLAY_CFG_DISP_MODE_24BPP (1 << 9)
208*4882a593Smuzhiyun #define DC_DISPLAY_CFG_DISP_MODE_16BPP (1 << 8)
209*4882a593Smuzhiyun #define DC_DISPLAY_CFG_DISP_MODE_8BPP (0)
210*4882a593Smuzhiyun #define DC_DISPLAY_CFG_TRUP (1 << 6)
211*4882a593Smuzhiyun #define DC_DISPLAY_CFG_VDEN (1 << 4)
212*4882a593Smuzhiyun #define DC_DISPLAY_CFG_GDEN (1 << 3)
213*4882a593Smuzhiyun #define DC_DISPLAY_CFG_TGEN (1 << 0)
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun #define DC_DV_TOP_DV_TOP_EN (1 << 0)
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun #define DC_DV_CTL_DV_LINE_SIZE ((1 << 10) | (1 << 11))
218*4882a593Smuzhiyun #define DC_DV_CTL_DV_LINE_SIZE_1K (0)
219*4882a593Smuzhiyun #define DC_DV_CTL_DV_LINE_SIZE_2K (1 << 10)
220*4882a593Smuzhiyun #define DC_DV_CTL_DV_LINE_SIZE_4K (1 << 11)
221*4882a593Smuzhiyun #define DC_DV_CTL_DV_LINE_SIZE_8K ((1 << 10) | (1 << 11))
222*4882a593Smuzhiyun #define DC_DV_CTL_CLEAR_DV_RAM (1 << 0)
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun #define DC_IRQ_FILT_CTL_H_FILT_SEL (1 << 10)
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun #define DC_CLR_KEY_CLR_KEY_EN (1 << 24)
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun #define DC_IRQ_VIP_VSYNC_IRQ_STATUS (1 << 21) /* undocumented? */
229*4882a593Smuzhiyun #define DC_IRQ_STATUS (1 << 20) /* undocumented? */
230*4882a593Smuzhiyun #define DC_IRQ_VIP_VSYNC_LOSS_IRQ_MASK (1 << 1)
231*4882a593Smuzhiyun #define DC_IRQ_MASK (1 << 0)
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun #define DC_GENLK_CTL_FLICK_SEL_MASK (0x0F << 28)
234*4882a593Smuzhiyun #define DC_GENLK_CTL_ALPHA_FLICK_EN (1 << 25)
235*4882a593Smuzhiyun #define DC_GENLK_CTL_FLICK_EN (1 << 24)
236*4882a593Smuzhiyun #define DC_GENLK_CTL_GENLK_EN (1 << 18)
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun /*
240*4882a593Smuzhiyun * Video Processor registers (table 6-71).
241*4882a593Smuzhiyun * There is space for 64 bit values, but we never use more than the
242*4882a593Smuzhiyun * lower 32 bits. The actual register save/restore code only bothers
243*4882a593Smuzhiyun * to restore those 32 bits.
244*4882a593Smuzhiyun */
245*4882a593Smuzhiyun enum vp_registers {
246*4882a593Smuzhiyun VP_VCFG = 0,
247*4882a593Smuzhiyun VP_DCFG,
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun VP_VX,
250*4882a593Smuzhiyun VP_VY,
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun VP_SCL,
253*4882a593Smuzhiyun VP_VCK,
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun VP_VCM,
256*4882a593Smuzhiyun VP_PAR,
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun VP_PDR,
259*4882a593Smuzhiyun VP_SLR,
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun VP_MISC,
262*4882a593Smuzhiyun VP_CCS,
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun VP_VYS,
265*4882a593Smuzhiyun VP_VXS,
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun VP_RSVD_0,
268*4882a593Smuzhiyun VP_VDC,
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun VP_RSVD_1,
271*4882a593Smuzhiyun VP_CRC,
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun VP_CRC32,
274*4882a593Smuzhiyun VP_VDE,
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun VP_CCK,
277*4882a593Smuzhiyun VP_CCM,
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun VP_CC1,
280*4882a593Smuzhiyun VP_CC2,
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun VP_A1X,
283*4882a593Smuzhiyun VP_A1Y,
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun VP_A1C,
286*4882a593Smuzhiyun VP_A1T,
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun VP_A2X,
289*4882a593Smuzhiyun VP_A2Y,
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun VP_A2C,
292*4882a593Smuzhiyun VP_A2T,
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun VP_A3X,
295*4882a593Smuzhiyun VP_A3Y,
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun VP_A3C,
298*4882a593Smuzhiyun VP_A3T,
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun VP_VRR,
301*4882a593Smuzhiyun VP_AWT,
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun VP_VTM,
304*4882a593Smuzhiyun VP_VYE,
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun VP_A1YE,
307*4882a593Smuzhiyun VP_A2YE,
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun VP_A3YE, /* 0x150 */
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun VP_VCR = 0x1000, /* 0x1000 - 0x1fff */
312*4882a593Smuzhiyun };
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun #define VP_VCFG_VID_EN (1 << 0)
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun #define VP_DCFG_GV_GAM (1 << 21)
317*4882a593Smuzhiyun #define VP_DCFG_PWR_SEQ_DELAY ((1 << 17) | (1 << 18) | (1 << 19))
318*4882a593Smuzhiyun #define VP_DCFG_PWR_SEQ_DELAY_DEFAULT (1 << 19) /* undocumented */
319*4882a593Smuzhiyun #define VP_DCFG_CRT_SYNC_SKW ((1 << 14) | (1 << 15) | (1 << 16))
320*4882a593Smuzhiyun #define VP_DCFG_CRT_SYNC_SKW_DEFAULT (1 << 16)
321*4882a593Smuzhiyun #define VP_DCFG_CRT_VSYNC_POL (1 << 9)
322*4882a593Smuzhiyun #define VP_DCFG_CRT_HSYNC_POL (1 << 8)
323*4882a593Smuzhiyun #define VP_DCFG_DAC_BL_EN (1 << 3)
324*4882a593Smuzhiyun #define VP_DCFG_VSYNC_EN (1 << 2)
325*4882a593Smuzhiyun #define VP_DCFG_HSYNC_EN (1 << 1)
326*4882a593Smuzhiyun #define VP_DCFG_CRT_EN (1 << 0)
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun #define VP_MISC_APWRDN (1 << 11)
329*4882a593Smuzhiyun #define VP_MISC_DACPWRDN (1 << 10)
330*4882a593Smuzhiyun #define VP_MISC_BYP_BOTH (1 << 0)
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun /*
334*4882a593Smuzhiyun * Flat Panel registers (table 6-71).
335*4882a593Smuzhiyun * Also 64 bit registers; see above note about 32-bit handling.
336*4882a593Smuzhiyun */
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun /* we're actually in the VP register space, starting at address 0x400 */
339*4882a593Smuzhiyun #define VP_FP_START 0x400
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun enum fp_registers {
342*4882a593Smuzhiyun FP_PT1 = 0,
343*4882a593Smuzhiyun FP_PT2,
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun FP_PM,
346*4882a593Smuzhiyun FP_DFC,
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun FP_RSVD_0,
349*4882a593Smuzhiyun FP_RSVD_1,
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun FP_RSVD_2,
352*4882a593Smuzhiyun FP_RSVD_3,
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun FP_RSVD_4,
355*4882a593Smuzhiyun FP_DCA,
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun FP_DMD,
358*4882a593Smuzhiyun FP_CRC, /* 0x458 */
359*4882a593Smuzhiyun };
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun #define FP_PT2_HSP (1 << 22)
362*4882a593Smuzhiyun #define FP_PT2_VSP (1 << 23)
363*4882a593Smuzhiyun #define FP_PT2_SCRC (1 << 27) /* shfclk free */
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun #define FP_PM_P (1 << 24) /* panel power ctl */
366*4882a593Smuzhiyun #define FP_PM_PANEL_PWR_UP (1 << 3) /* r/o */
367*4882a593Smuzhiyun #define FP_PM_PANEL_PWR_DOWN (1 << 2) /* r/o */
368*4882a593Smuzhiyun #define FP_PM_PANEL_OFF (1 << 1) /* r/o */
369*4882a593Smuzhiyun #define FP_PM_PANEL_ON (1 << 0) /* r/o */
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun #define FP_DFC_BC ((1 << 4) | (1 << 5) | (1 << 6))
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun /* register access functions */
375*4882a593Smuzhiyun
read_gp(struct lxfb_par * par,int reg)376*4882a593Smuzhiyun static inline uint32_t read_gp(struct lxfb_par *par, int reg)
377*4882a593Smuzhiyun {
378*4882a593Smuzhiyun return readl(par->gp_regs + 4*reg);
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun
write_gp(struct lxfb_par * par,int reg,uint32_t val)381*4882a593Smuzhiyun static inline void write_gp(struct lxfb_par *par, int reg, uint32_t val)
382*4882a593Smuzhiyun {
383*4882a593Smuzhiyun writel(val, par->gp_regs + 4*reg);
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun
read_dc(struct lxfb_par * par,int reg)386*4882a593Smuzhiyun static inline uint32_t read_dc(struct lxfb_par *par, int reg)
387*4882a593Smuzhiyun {
388*4882a593Smuzhiyun return readl(par->dc_regs + 4*reg);
389*4882a593Smuzhiyun }
390*4882a593Smuzhiyun
write_dc(struct lxfb_par * par,int reg,uint32_t val)391*4882a593Smuzhiyun static inline void write_dc(struct lxfb_par *par, int reg, uint32_t val)
392*4882a593Smuzhiyun {
393*4882a593Smuzhiyun writel(val, par->dc_regs + 4*reg);
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun
read_vp(struct lxfb_par * par,int reg)396*4882a593Smuzhiyun static inline uint32_t read_vp(struct lxfb_par *par, int reg)
397*4882a593Smuzhiyun {
398*4882a593Smuzhiyun return readl(par->vp_regs + 8*reg);
399*4882a593Smuzhiyun }
400*4882a593Smuzhiyun
write_vp(struct lxfb_par * par,int reg,uint32_t val)401*4882a593Smuzhiyun static inline void write_vp(struct lxfb_par *par, int reg, uint32_t val)
402*4882a593Smuzhiyun {
403*4882a593Smuzhiyun writel(val, par->vp_regs + 8*reg);
404*4882a593Smuzhiyun }
405*4882a593Smuzhiyun
read_fp(struct lxfb_par * par,int reg)406*4882a593Smuzhiyun static inline uint32_t read_fp(struct lxfb_par *par, int reg)
407*4882a593Smuzhiyun {
408*4882a593Smuzhiyun return readl(par->vp_regs + 8*reg + VP_FP_START);
409*4882a593Smuzhiyun }
410*4882a593Smuzhiyun
write_fp(struct lxfb_par * par,int reg,uint32_t val)411*4882a593Smuzhiyun static inline void write_fp(struct lxfb_par *par, int reg, uint32_t val)
412*4882a593Smuzhiyun {
413*4882a593Smuzhiyun writel(val, par->vp_regs + 8*reg + VP_FP_START);
414*4882a593Smuzhiyun }
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun /* MSRs are defined in linux/cs5535.h; their bitfields are here */
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun #define MSR_GLCP_DOTPLL_LOCK (1 << 25) /* r/o */
420*4882a593Smuzhiyun #define MSR_GLCP_DOTPLL_HALFPIX (1 << 24)
421*4882a593Smuzhiyun #define MSR_GLCP_DOTPLL_BYPASS (1 << 15)
422*4882a593Smuzhiyun #define MSR_GLCP_DOTPLL_DOTRESET (1 << 0)
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun /* note: this is actually the VP's GLD_MSR_CONFIG */
425*4882a593Smuzhiyun #define MSR_LX_GLD_MSR_CONFIG_FMT ((1 << 3) | (1 << 4) | (1 << 5))
426*4882a593Smuzhiyun #define MSR_LX_GLD_MSR_CONFIG_FMT_FP (1 << 3)
427*4882a593Smuzhiyun #define MSR_LX_GLD_MSR_CONFIG_FMT_CRT (0)
428*4882a593Smuzhiyun #define MSR_LX_GLD_MSR_CONFIG_FPC (1 << 15) /* FP *and* CRT */
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun #define MSR_LX_MSR_PADSEL_TFT_SEL_LOW 0xDFFFFFFF /* ??? */
431*4882a593Smuzhiyun #define MSR_LX_MSR_PADSEL_TFT_SEL_HIGH 0x0000003F /* ??? */
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun #define MSR_LX_SPARE_MSR_DIS_CFIFO_HGO (1 << 11) /* undocumented */
434*4882a593Smuzhiyun #define MSR_LX_SPARE_MSR_VFIFO_ARB_SEL (1 << 10) /* undocumented */
435*4882a593Smuzhiyun #define MSR_LX_SPARE_MSR_WM_LPEN_OVRD (1 << 9) /* undocumented */
436*4882a593Smuzhiyun #define MSR_LX_SPARE_MSR_LOAD_WM_LPEN_M (1 << 8) /* undocumented */
437*4882a593Smuzhiyun #define MSR_LX_SPARE_MSR_DIS_INIT_V_PRI (1 << 7) /* undocumented */
438*4882a593Smuzhiyun #define MSR_LX_SPARE_MSR_DIS_VIFO_WM (1 << 6)
439*4882a593Smuzhiyun #define MSR_LX_SPARE_MSR_DIS_CWD_CHECK (1 << 5) /* undocumented */
440*4882a593Smuzhiyun #define MSR_LX_SPARE_MSR_PIX8_PAN_FIX (1 << 4) /* undocumented */
441*4882a593Smuzhiyun #define MSR_LX_SPARE_MSR_FIRST_REQ_MASK (1 << 1) /* undocumented */
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun #endif
444