xref: /OK3568_Linux_fs/kernel/drivers/video/fbdev/geode/display_gx1.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * drivers/video/geode/display_gx1.c
4*4882a593Smuzhiyun  *   -- Geode GX1 display controller
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Copyright (C) 2005 Arcom Control Systems Ltd.
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * Based on AMD's original 2.4 driver:
9*4882a593Smuzhiyun  *   Copyright (C) 2004 Advanced Micro Devices, Inc.
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun #include <linux/spinlock.h>
12*4882a593Smuzhiyun #include <linux/fb.h>
13*4882a593Smuzhiyun #include <linux/delay.h>
14*4882a593Smuzhiyun #include <asm/io.h>
15*4882a593Smuzhiyun #include <asm/div64.h>
16*4882a593Smuzhiyun #include <asm/delay.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #include "geodefb.h"
19*4882a593Smuzhiyun #include "display_gx1.h"
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun static DEFINE_SPINLOCK(gx1_conf_reg_lock);
22*4882a593Smuzhiyun 
gx1_read_conf_reg(u8 reg)23*4882a593Smuzhiyun static u8 gx1_read_conf_reg(u8 reg)
24*4882a593Smuzhiyun {
25*4882a593Smuzhiyun 	u8 val, ccr3;
26*4882a593Smuzhiyun 	unsigned long flags;
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun 	spin_lock_irqsave(&gx1_conf_reg_lock, flags);
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun 	outb(CONFIG_CCR3, 0x22);
31*4882a593Smuzhiyun 	ccr3 = inb(0x23);
32*4882a593Smuzhiyun 	outb(CONFIG_CCR3, 0x22);
33*4882a593Smuzhiyun 	outb(ccr3 | CONFIG_CCR3_MAPEN, 0x23);
34*4882a593Smuzhiyun 	outb(reg, 0x22);
35*4882a593Smuzhiyun 	val = inb(0x23);
36*4882a593Smuzhiyun 	outb(CONFIG_CCR3, 0x22);
37*4882a593Smuzhiyun 	outb(ccr3, 0x23);
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun 	spin_unlock_irqrestore(&gx1_conf_reg_lock, flags);
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun 	return val;
42*4882a593Smuzhiyun }
43*4882a593Smuzhiyun 
gx1_gx_base(void)44*4882a593Smuzhiyun unsigned gx1_gx_base(void)
45*4882a593Smuzhiyun {
46*4882a593Smuzhiyun 	return (gx1_read_conf_reg(CONFIG_GCR) & 0x03) << 30;
47*4882a593Smuzhiyun }
48*4882a593Smuzhiyun 
gx1_frame_buffer_size(void)49*4882a593Smuzhiyun int gx1_frame_buffer_size(void)
50*4882a593Smuzhiyun {
51*4882a593Smuzhiyun 	void __iomem *mc_regs;
52*4882a593Smuzhiyun 	u32 bank_cfg;
53*4882a593Smuzhiyun 	int d;
54*4882a593Smuzhiyun 	unsigned dram_size = 0, fb_base;
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 	mc_regs = ioremap(gx1_gx_base() + 0x8400, 0x100);
57*4882a593Smuzhiyun 	if (!mc_regs)
58*4882a593Smuzhiyun 		return -ENOMEM;
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun 	/* Calculate the total size of both DIMM0 and DIMM1. */
62*4882a593Smuzhiyun 	bank_cfg = readl(mc_regs + MC_BANK_CFG);
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 	for (d = 0; d < 2; d++) {
65*4882a593Smuzhiyun 		if ((bank_cfg & MC_BCFG_DIMM0_PG_SZ_MASK) != MC_BCFG_DIMM0_PG_SZ_NO_DIMM)
66*4882a593Smuzhiyun 			dram_size += 0x400000 << ((bank_cfg & MC_BCFG_DIMM0_SZ_MASK) >> 8);
67*4882a593Smuzhiyun 		bank_cfg >>= 16; /* look at DIMM1 next */
68*4882a593Smuzhiyun 	}
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 	fb_base = (readl(mc_regs + MC_GBASE_ADD) & MC_GADD_GBADD_MASK) << 19;
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 	iounmap(mc_regs);
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 	return dram_size - fb_base;
75*4882a593Smuzhiyun }
76*4882a593Smuzhiyun 
gx1_set_mode(struct fb_info * info)77*4882a593Smuzhiyun static void gx1_set_mode(struct fb_info *info)
78*4882a593Smuzhiyun {
79*4882a593Smuzhiyun 	struct geodefb_par *par = info->par;
80*4882a593Smuzhiyun 	u32 gcfg, tcfg, ocfg, dclk_div, val;
81*4882a593Smuzhiyun 	int hactive, hblankstart, hsyncstart, hsyncend, hblankend, htotal;
82*4882a593Smuzhiyun 	int vactive, vblankstart, vsyncstart, vsyncend, vblankend, vtotal;
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	/* Unlock the display controller registers. */
85*4882a593Smuzhiyun 	readl(par->dc_regs + DC_UNLOCK);
86*4882a593Smuzhiyun 	writel(DC_UNLOCK_CODE, par->dc_regs + DC_UNLOCK);
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	gcfg = readl(par->dc_regs + DC_GENERAL_CFG);
89*4882a593Smuzhiyun 	tcfg = readl(par->dc_regs + DC_TIMING_CFG);
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	/* Blank the display and disable the timing generator. */
92*4882a593Smuzhiyun 	tcfg &= ~(DC_TCFG_BLKE | DC_TCFG_TGEN);
93*4882a593Smuzhiyun 	writel(tcfg, par->dc_regs + DC_TIMING_CFG);
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	/* Wait for pending memory requests before disabling the FIFO load. */
96*4882a593Smuzhiyun 	udelay(100);
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	/* Disable FIFO load and compression. */
99*4882a593Smuzhiyun 	gcfg &= ~(DC_GCFG_DFLE | DC_GCFG_CMPE | DC_GCFG_DECE);
100*4882a593Smuzhiyun 	writel(gcfg, par->dc_regs + DC_GENERAL_CFG);
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	/* Setup DCLK and its divisor. */
103*4882a593Smuzhiyun 	gcfg &= ~DC_GCFG_DCLK_MASK;
104*4882a593Smuzhiyun 	writel(gcfg, par->dc_regs + DC_GENERAL_CFG);
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	par->vid_ops->set_dclk(info);
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	dclk_div = DC_GCFG_DCLK_DIV_1; /* FIXME: may need to divide DCLK by 2 sometimes? */
109*4882a593Smuzhiyun 	gcfg |= dclk_div;
110*4882a593Smuzhiyun 	writel(gcfg, par->dc_regs + DC_GENERAL_CFG);
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	/* Wait for the clock generatation to settle.  This is needed since
113*4882a593Smuzhiyun 	 * some of the register writes that follow require that clock to be
114*4882a593Smuzhiyun 	 * present. */
115*4882a593Smuzhiyun 	udelay(1000); /* FIXME: seems a little long */
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	/*
118*4882a593Smuzhiyun 	 * Setup new mode.
119*4882a593Smuzhiyun 	 */
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	/* Clear all unused feature bits. */
122*4882a593Smuzhiyun 	gcfg = DC_GCFG_VRDY | dclk_div;
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	/* Set FIFO priority (default 6/5) and enable. */
125*4882a593Smuzhiyun 	/* FIXME: increase fifo priority for 1280x1024 modes? */
126*4882a593Smuzhiyun 	gcfg |= (6 << DC_GCFG_DFHPEL_POS) | (5 << DC_GCFG_DFHPSL_POS) | DC_GCFG_DFLE;
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	/* FIXME: Set pixel and line double bits if necessary. */
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	/* Framebuffer start offset. */
131*4882a593Smuzhiyun 	writel(0, par->dc_regs + DC_FB_ST_OFFSET);
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	/* Line delta and line buffer length. */
134*4882a593Smuzhiyun 	writel(info->fix.line_length >> 2, par->dc_regs + DC_LINE_DELTA);
135*4882a593Smuzhiyun 	writel(((info->var.xres * info->var.bits_per_pixel/8) >> 3) + 2,
136*4882a593Smuzhiyun 	       par->dc_regs + DC_BUF_SIZE);
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	/* Output configuration. Enable panel data, set pixel format. */
139*4882a593Smuzhiyun 	ocfg = DC_OCFG_PCKE | DC_OCFG_PDEL | DC_OCFG_PDEH;
140*4882a593Smuzhiyun 	if (info->var.bits_per_pixel == 8) ocfg |= DC_OCFG_8BPP;
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	/* Enable timing generator, sync and FP data. */
143*4882a593Smuzhiyun 	tcfg = DC_TCFG_FPPE | DC_TCFG_HSYE | DC_TCFG_VSYE | DC_TCFG_BLKE
144*4882a593Smuzhiyun 		| DC_TCFG_TGEN;
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	/* Horizontal and vertical timings. */
147*4882a593Smuzhiyun 	hactive = info->var.xres;
148*4882a593Smuzhiyun 	hblankstart = hactive;
149*4882a593Smuzhiyun 	hsyncstart = hblankstart + info->var.right_margin;
150*4882a593Smuzhiyun 	hsyncend =  hsyncstart + info->var.hsync_len;
151*4882a593Smuzhiyun 	hblankend = hsyncend + info->var.left_margin;
152*4882a593Smuzhiyun 	htotal = hblankend;
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	vactive = info->var.yres;
155*4882a593Smuzhiyun 	vblankstart = vactive;
156*4882a593Smuzhiyun 	vsyncstart = vblankstart + info->var.lower_margin;
157*4882a593Smuzhiyun 	vsyncend =  vsyncstart + info->var.vsync_len;
158*4882a593Smuzhiyun 	vblankend = vsyncend + info->var.upper_margin;
159*4882a593Smuzhiyun 	vtotal = vblankend;
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	val = (hactive - 1) | ((htotal - 1) << 16);
162*4882a593Smuzhiyun 	writel(val, par->dc_regs + DC_H_TIMING_1);
163*4882a593Smuzhiyun 	val = (hblankstart - 1) | ((hblankend - 1) << 16);
164*4882a593Smuzhiyun 	writel(val, par->dc_regs + DC_H_TIMING_2);
165*4882a593Smuzhiyun 	val = (hsyncstart - 1) | ((hsyncend - 1) << 16);
166*4882a593Smuzhiyun 	writel(val, par->dc_regs + DC_H_TIMING_3);
167*4882a593Smuzhiyun 	writel(val, par->dc_regs + DC_FP_H_TIMING);
168*4882a593Smuzhiyun 	val = (vactive - 1) | ((vtotal - 1) << 16);
169*4882a593Smuzhiyun 	writel(val, par->dc_regs + DC_V_TIMING_1);
170*4882a593Smuzhiyun 	val = (vblankstart - 1) | ((vblankend - 1) << 16);
171*4882a593Smuzhiyun 	writel(val, par->dc_regs + DC_V_TIMING_2);
172*4882a593Smuzhiyun 	val = (vsyncstart - 1) | ((vsyncend - 1) << 16);
173*4882a593Smuzhiyun 	writel(val, par->dc_regs + DC_V_TIMING_3);
174*4882a593Smuzhiyun 	val = (vsyncstart - 2) | ((vsyncend - 2) << 16);
175*4882a593Smuzhiyun 	writel(val, par->dc_regs + DC_FP_V_TIMING);
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	/* Write final register values. */
178*4882a593Smuzhiyun 	writel(ocfg, par->dc_regs + DC_OUTPUT_CFG);
179*4882a593Smuzhiyun 	writel(tcfg, par->dc_regs + DC_TIMING_CFG);
180*4882a593Smuzhiyun 	udelay(1000); /* delay after TIMING_CFG. FIXME: perhaps a little long */
181*4882a593Smuzhiyun 	writel(gcfg, par->dc_regs + DC_GENERAL_CFG);
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	par->vid_ops->configure_display(info);
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	/* Relock display controller registers */
186*4882a593Smuzhiyun 	writel(0, par->dc_regs + DC_UNLOCK);
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	/* FIXME: write line_length and bpp to Graphics Pipeline GP_BLT_STATUS
189*4882a593Smuzhiyun 	 * register. */
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun 
gx1_set_hw_palette_reg(struct fb_info * info,unsigned regno,unsigned red,unsigned green,unsigned blue)192*4882a593Smuzhiyun static void gx1_set_hw_palette_reg(struct fb_info *info, unsigned regno,
193*4882a593Smuzhiyun 				   unsigned red, unsigned green, unsigned blue)
194*4882a593Smuzhiyun {
195*4882a593Smuzhiyun 	struct geodefb_par *par = info->par;
196*4882a593Smuzhiyun 	int val;
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	/* Hardware palette is in RGB 6-6-6 format. */
199*4882a593Smuzhiyun 	val  = (red   <<  2) & 0x3f000;
200*4882a593Smuzhiyun 	val |= (green >>  4) & 0x00fc0;
201*4882a593Smuzhiyun 	val |= (blue  >> 10) & 0x0003f;
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	writel(regno, par->dc_regs + DC_PAL_ADDRESS);
204*4882a593Smuzhiyun 	writel(val, par->dc_regs + DC_PAL_DATA);
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun const struct geode_dc_ops gx1_dc_ops = {
208*4882a593Smuzhiyun 	.set_mode	 = gx1_set_mode,
209*4882a593Smuzhiyun 	.set_palette_reg = gx1_set_hw_palette_reg,
210*4882a593Smuzhiyun };
211