1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Geode GX display controller.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2005 Arcom Control Systems Ltd.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Portions from AMD's original 2.4 driver:
8*4882a593Smuzhiyun * Copyright (C) 2004 Advanced Micro Devices, Inc.
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun #include <linux/spinlock.h>
11*4882a593Smuzhiyun #include <linux/fb.h>
12*4882a593Smuzhiyun #include <linux/delay.h>
13*4882a593Smuzhiyun #include <asm/io.h>
14*4882a593Smuzhiyun #include <asm/div64.h>
15*4882a593Smuzhiyun #include <asm/delay.h>
16*4882a593Smuzhiyun #include <linux/cs5535.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #include "gxfb.h"
19*4882a593Smuzhiyun
gx_frame_buffer_size(void)20*4882a593Smuzhiyun unsigned int gx_frame_buffer_size(void)
21*4882a593Smuzhiyun {
22*4882a593Smuzhiyun unsigned int val;
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun if (!cs5535_has_vsa2()) {
25*4882a593Smuzhiyun uint32_t hi, lo;
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun /* The number of pages is (PMAX - PMIN)+1 */
28*4882a593Smuzhiyun rdmsr(MSR_GLIU_P2D_RO0, lo, hi);
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun /* PMAX */
31*4882a593Smuzhiyun val = ((hi & 0xff) << 12) | ((lo & 0xfff00000) >> 20);
32*4882a593Smuzhiyun /* PMIN */
33*4882a593Smuzhiyun val -= (lo & 0x000fffff);
34*4882a593Smuzhiyun val += 1;
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun /* The page size is 4k */
37*4882a593Smuzhiyun return (val << 12);
38*4882a593Smuzhiyun }
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun /* FB size can be obtained from the VSA II */
41*4882a593Smuzhiyun /* Virtual register class = 0x02 */
42*4882a593Smuzhiyun /* VG_MEM_SIZE(512Kb units) = 0x00 */
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun outw(VSA_VR_UNLOCK, VSA_VRC_INDEX);
45*4882a593Smuzhiyun outw(VSA_VR_MEM_SIZE, VSA_VRC_INDEX);
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun val = (unsigned int)(inw(VSA_VRC_DATA)) & 0xFFl;
48*4882a593Smuzhiyun return (val << 19);
49*4882a593Smuzhiyun }
50*4882a593Smuzhiyun
gx_line_delta(int xres,int bpp)51*4882a593Smuzhiyun int gx_line_delta(int xres, int bpp)
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun /* Must be a multiple of 8 bytes. */
54*4882a593Smuzhiyun return (xres * (bpp >> 3) + 7) & ~0x7;
55*4882a593Smuzhiyun }
56*4882a593Smuzhiyun
gx_set_mode(struct fb_info * info)57*4882a593Smuzhiyun void gx_set_mode(struct fb_info *info)
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun struct gxfb_par *par = info->par;
60*4882a593Smuzhiyun u32 gcfg, dcfg;
61*4882a593Smuzhiyun int hactive, hblankstart, hsyncstart, hsyncend, hblankend, htotal;
62*4882a593Smuzhiyun int vactive, vblankstart, vsyncstart, vsyncend, vblankend, vtotal;
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun /* Unlock the display controller registers. */
65*4882a593Smuzhiyun write_dc(par, DC_UNLOCK, DC_UNLOCK_UNLOCK);
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun gcfg = read_dc(par, DC_GENERAL_CFG);
68*4882a593Smuzhiyun dcfg = read_dc(par, DC_DISPLAY_CFG);
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun /* Disable the timing generator. */
71*4882a593Smuzhiyun dcfg &= ~DC_DISPLAY_CFG_TGEN;
72*4882a593Smuzhiyun write_dc(par, DC_DISPLAY_CFG, dcfg);
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun /* Wait for pending memory requests before disabling the FIFO load. */
75*4882a593Smuzhiyun udelay(100);
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun /* Disable FIFO load and compression. */
78*4882a593Smuzhiyun gcfg &= ~(DC_GENERAL_CFG_DFLE | DC_GENERAL_CFG_CMPE |
79*4882a593Smuzhiyun DC_GENERAL_CFG_DECE);
80*4882a593Smuzhiyun write_dc(par, DC_GENERAL_CFG, gcfg);
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun /* Setup DCLK and its divisor. */
83*4882a593Smuzhiyun gx_set_dclk_frequency(info);
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun /*
86*4882a593Smuzhiyun * Setup new mode.
87*4882a593Smuzhiyun */
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun /* Clear all unused feature bits. */
90*4882a593Smuzhiyun gcfg &= DC_GENERAL_CFG_YUVM | DC_GENERAL_CFG_VDSE;
91*4882a593Smuzhiyun dcfg = 0;
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun /* Set FIFO priority (default 6/5) and enable. */
94*4882a593Smuzhiyun /* FIXME: increase fifo priority for 1280x1024 and higher modes? */
95*4882a593Smuzhiyun gcfg |= (6 << DC_GENERAL_CFG_DFHPEL_SHIFT) |
96*4882a593Smuzhiyun (5 << DC_GENERAL_CFG_DFHPSL_SHIFT) | DC_GENERAL_CFG_DFLE;
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun /* Framebuffer start offset. */
99*4882a593Smuzhiyun write_dc(par, DC_FB_ST_OFFSET, 0);
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun /* Line delta and line buffer length. */
102*4882a593Smuzhiyun write_dc(par, DC_GFX_PITCH, info->fix.line_length >> 3);
103*4882a593Smuzhiyun write_dc(par, DC_LINE_SIZE,
104*4882a593Smuzhiyun ((info->var.xres * info->var.bits_per_pixel/8) >> 3) + 2);
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun /* Enable graphics and video data and unmask address lines. */
108*4882a593Smuzhiyun dcfg |= DC_DISPLAY_CFG_GDEN | DC_DISPLAY_CFG_VDEN |
109*4882a593Smuzhiyun DC_DISPLAY_CFG_A20M | DC_DISPLAY_CFG_A18M;
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun /* Set pixel format. */
112*4882a593Smuzhiyun switch (info->var.bits_per_pixel) {
113*4882a593Smuzhiyun case 8:
114*4882a593Smuzhiyun dcfg |= DC_DISPLAY_CFG_DISP_MODE_8BPP;
115*4882a593Smuzhiyun break;
116*4882a593Smuzhiyun case 16:
117*4882a593Smuzhiyun dcfg |= DC_DISPLAY_CFG_DISP_MODE_16BPP;
118*4882a593Smuzhiyun break;
119*4882a593Smuzhiyun case 32:
120*4882a593Smuzhiyun dcfg |= DC_DISPLAY_CFG_DISP_MODE_24BPP;
121*4882a593Smuzhiyun dcfg |= DC_DISPLAY_CFG_PALB;
122*4882a593Smuzhiyun break;
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun /* Enable timing generator. */
126*4882a593Smuzhiyun dcfg |= DC_DISPLAY_CFG_TGEN;
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun /* Horizontal and vertical timings. */
129*4882a593Smuzhiyun hactive = info->var.xres;
130*4882a593Smuzhiyun hblankstart = hactive;
131*4882a593Smuzhiyun hsyncstart = hblankstart + info->var.right_margin;
132*4882a593Smuzhiyun hsyncend = hsyncstart + info->var.hsync_len;
133*4882a593Smuzhiyun hblankend = hsyncend + info->var.left_margin;
134*4882a593Smuzhiyun htotal = hblankend;
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun vactive = info->var.yres;
137*4882a593Smuzhiyun vblankstart = vactive;
138*4882a593Smuzhiyun vsyncstart = vblankstart + info->var.lower_margin;
139*4882a593Smuzhiyun vsyncend = vsyncstart + info->var.vsync_len;
140*4882a593Smuzhiyun vblankend = vsyncend + info->var.upper_margin;
141*4882a593Smuzhiyun vtotal = vblankend;
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun write_dc(par, DC_H_ACTIVE_TIMING, (hactive - 1) |
144*4882a593Smuzhiyun ((htotal - 1) << 16));
145*4882a593Smuzhiyun write_dc(par, DC_H_BLANK_TIMING, (hblankstart - 1) |
146*4882a593Smuzhiyun ((hblankend - 1) << 16));
147*4882a593Smuzhiyun write_dc(par, DC_H_SYNC_TIMING, (hsyncstart - 1) |
148*4882a593Smuzhiyun ((hsyncend - 1) << 16));
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun write_dc(par, DC_V_ACTIVE_TIMING, (vactive - 1) |
151*4882a593Smuzhiyun ((vtotal - 1) << 16));
152*4882a593Smuzhiyun write_dc(par, DC_V_BLANK_TIMING, (vblankstart - 1) |
153*4882a593Smuzhiyun ((vblankend - 1) << 16));
154*4882a593Smuzhiyun write_dc(par, DC_V_SYNC_TIMING, (vsyncstart - 1) |
155*4882a593Smuzhiyun ((vsyncend - 1) << 16));
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun /* Write final register values. */
158*4882a593Smuzhiyun write_dc(par, DC_DISPLAY_CFG, dcfg);
159*4882a593Smuzhiyun write_dc(par, DC_GENERAL_CFG, gcfg);
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun gx_configure_display(info);
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun /* Relock display controller registers */
164*4882a593Smuzhiyun write_dc(par, DC_UNLOCK, DC_UNLOCK_LOCK);
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun
gx_set_hw_palette_reg(struct fb_info * info,unsigned regno,unsigned red,unsigned green,unsigned blue)167*4882a593Smuzhiyun void gx_set_hw_palette_reg(struct fb_info *info, unsigned regno,
168*4882a593Smuzhiyun unsigned red, unsigned green, unsigned blue)
169*4882a593Smuzhiyun {
170*4882a593Smuzhiyun struct gxfb_par *par = info->par;
171*4882a593Smuzhiyun int val;
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun /* Hardware palette is in RGB 8-8-8 format. */
174*4882a593Smuzhiyun val = (red << 8) & 0xff0000;
175*4882a593Smuzhiyun val |= (green) & 0x00ff00;
176*4882a593Smuzhiyun val |= (blue >> 8) & 0x0000ff;
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun write_dc(par, DC_PAL_ADDRESS, regno);
179*4882a593Smuzhiyun write_dc(par, DC_PAL_DATA, val);
180*4882a593Smuzhiyun }
181