xref: /OK3568_Linux_fs/kernel/drivers/video/fbdev/fsl-diu-fb.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright 2008 Freescale Semiconductor, Inc. All Rights Reserved.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  *  Freescale DIU Frame Buffer device driver
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  *  Authors: Hongjun Chen <hong-jun.chen@freescale.com>
8*4882a593Smuzhiyun  *           Paul Widmer <paul.widmer@freescale.com>
9*4882a593Smuzhiyun  *           Srikanth Srinivasan <srikanth.srinivasan@freescale.com>
10*4882a593Smuzhiyun  *           York Sun <yorksun@freescale.com>
11*4882a593Smuzhiyun  *
12*4882a593Smuzhiyun  *   Based on imxfb.c Copyright (C) 2004 S.Hauer, Pengutronix
13*4882a593Smuzhiyun  */
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #include <linux/module.h>
16*4882a593Smuzhiyun #include <linux/kernel.h>
17*4882a593Smuzhiyun #include <linux/errno.h>
18*4882a593Smuzhiyun #include <linux/string.h>
19*4882a593Smuzhiyun #include <linux/slab.h>
20*4882a593Smuzhiyun #include <linux/fb.h>
21*4882a593Smuzhiyun #include <linux/init.h>
22*4882a593Smuzhiyun #include <linux/dma-mapping.h>
23*4882a593Smuzhiyun #include <linux/platform_device.h>
24*4882a593Smuzhiyun #include <linux/interrupt.h>
25*4882a593Smuzhiyun #include <linux/clk.h>
26*4882a593Smuzhiyun #include <linux/uaccess.h>
27*4882a593Smuzhiyun #include <linux/vmalloc.h>
28*4882a593Smuzhiyun #include <linux/spinlock.h>
29*4882a593Smuzhiyun #include <linux/of_address.h>
30*4882a593Smuzhiyun #include <linux/of_irq.h>
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #include <sysdev/fsl_soc.h>
33*4882a593Smuzhiyun #include <linux/fsl-diu-fb.h>
34*4882a593Smuzhiyun #include "edid.h"
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #define NUM_AOIS	5	/* 1 for plane 0, 2 for planes 1 & 2 each */
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun /* HW cursor parameters */
39*4882a593Smuzhiyun #define MAX_CURS		32
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun /* INT_STATUS/INT_MASK field descriptions */
42*4882a593Smuzhiyun #define INT_VSYNC	0x01	/* Vsync interrupt  */
43*4882a593Smuzhiyun #define INT_VSYNC_WB	0x02	/* Vsync interrupt for write back operation */
44*4882a593Smuzhiyun #define INT_UNDRUN	0x04	/* Under run exception interrupt */
45*4882a593Smuzhiyun #define INT_PARERR	0x08	/* Display parameters error interrupt */
46*4882a593Smuzhiyun #define INT_LS_BF_VS	0x10	/* Lines before vsync. interrupt */
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun /*
49*4882a593Smuzhiyun  * List of supported video modes
50*4882a593Smuzhiyun  *
51*4882a593Smuzhiyun  * The first entry is the default video mode.  The remain entries are in
52*4882a593Smuzhiyun  * order if increasing resolution and frequency.  The 320x240-60 mode is
53*4882a593Smuzhiyun  * the initial AOI for the second and third planes.
54*4882a593Smuzhiyun  */
55*4882a593Smuzhiyun static struct fb_videomode fsl_diu_mode_db[] = {
56*4882a593Smuzhiyun 	{
57*4882a593Smuzhiyun 		.refresh	= 60,
58*4882a593Smuzhiyun 		.xres		= 1024,
59*4882a593Smuzhiyun 		.yres		= 768,
60*4882a593Smuzhiyun 		.pixclock	= 15385,
61*4882a593Smuzhiyun 		.left_margin	= 160,
62*4882a593Smuzhiyun 		.right_margin	= 24,
63*4882a593Smuzhiyun 		.upper_margin	= 29,
64*4882a593Smuzhiyun 		.lower_margin	= 3,
65*4882a593Smuzhiyun 		.hsync_len	= 136,
66*4882a593Smuzhiyun 		.vsync_len	= 6,
67*4882a593Smuzhiyun 		.sync		= FB_SYNC_COMP_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
68*4882a593Smuzhiyun 		.vmode		= FB_VMODE_NONINTERLACED
69*4882a593Smuzhiyun 	},
70*4882a593Smuzhiyun 	{
71*4882a593Smuzhiyun 		.refresh	= 60,
72*4882a593Smuzhiyun 		.xres		= 320,
73*4882a593Smuzhiyun 		.yres		= 240,
74*4882a593Smuzhiyun 		.pixclock	= 79440,
75*4882a593Smuzhiyun 		.left_margin	= 16,
76*4882a593Smuzhiyun 		.right_margin	= 16,
77*4882a593Smuzhiyun 		.upper_margin	= 16,
78*4882a593Smuzhiyun 		.lower_margin	= 5,
79*4882a593Smuzhiyun 		.hsync_len	= 48,
80*4882a593Smuzhiyun 		.vsync_len	= 1,
81*4882a593Smuzhiyun 		.sync		= FB_SYNC_COMP_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
82*4882a593Smuzhiyun 		.vmode		= FB_VMODE_NONINTERLACED
83*4882a593Smuzhiyun 	},
84*4882a593Smuzhiyun 	{
85*4882a593Smuzhiyun 		.refresh        = 60,
86*4882a593Smuzhiyun 		.xres           = 640,
87*4882a593Smuzhiyun 		.yres           = 480,
88*4882a593Smuzhiyun 		.pixclock       = 39722,
89*4882a593Smuzhiyun 		.left_margin    = 48,
90*4882a593Smuzhiyun 		.right_margin   = 16,
91*4882a593Smuzhiyun 		.upper_margin   = 33,
92*4882a593Smuzhiyun 		.lower_margin   = 10,
93*4882a593Smuzhiyun 		.hsync_len      = 96,
94*4882a593Smuzhiyun 		.vsync_len      = 2,
95*4882a593Smuzhiyun 		.sync           = FB_SYNC_COMP_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
96*4882a593Smuzhiyun 		.vmode          = FB_VMODE_NONINTERLACED
97*4882a593Smuzhiyun 	},
98*4882a593Smuzhiyun 	{
99*4882a593Smuzhiyun 		.refresh        = 72,
100*4882a593Smuzhiyun 		.xres           = 640,
101*4882a593Smuzhiyun 		.yres           = 480,
102*4882a593Smuzhiyun 		.pixclock       = 32052,
103*4882a593Smuzhiyun 		.left_margin    = 128,
104*4882a593Smuzhiyun 		.right_margin   = 24,
105*4882a593Smuzhiyun 		.upper_margin   = 28,
106*4882a593Smuzhiyun 		.lower_margin   = 9,
107*4882a593Smuzhiyun 		.hsync_len      = 40,
108*4882a593Smuzhiyun 		.vsync_len      = 3,
109*4882a593Smuzhiyun 		.sync           = FB_SYNC_COMP_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
110*4882a593Smuzhiyun 		.vmode          = FB_VMODE_NONINTERLACED
111*4882a593Smuzhiyun 	},
112*4882a593Smuzhiyun 	{
113*4882a593Smuzhiyun 		.refresh        = 75,
114*4882a593Smuzhiyun 		.xres           = 640,
115*4882a593Smuzhiyun 		.yres           = 480,
116*4882a593Smuzhiyun 		.pixclock       = 31747,
117*4882a593Smuzhiyun 		.left_margin    = 120,
118*4882a593Smuzhiyun 		.right_margin   = 16,
119*4882a593Smuzhiyun 		.upper_margin   = 16,
120*4882a593Smuzhiyun 		.lower_margin   = 1,
121*4882a593Smuzhiyun 		.hsync_len      = 64,
122*4882a593Smuzhiyun 		.vsync_len      = 3,
123*4882a593Smuzhiyun 		.sync           = FB_SYNC_COMP_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
124*4882a593Smuzhiyun 		.vmode          = FB_VMODE_NONINTERLACED
125*4882a593Smuzhiyun 	},
126*4882a593Smuzhiyun 	{
127*4882a593Smuzhiyun 		.refresh        = 90,
128*4882a593Smuzhiyun 		.xres           = 640,
129*4882a593Smuzhiyun 		.yres           = 480,
130*4882a593Smuzhiyun 		.pixclock       = 25057,
131*4882a593Smuzhiyun 		.left_margin    = 120,
132*4882a593Smuzhiyun 		.right_margin   = 32,
133*4882a593Smuzhiyun 		.upper_margin   = 14,
134*4882a593Smuzhiyun 		.lower_margin   = 25,
135*4882a593Smuzhiyun 		.hsync_len      = 40,
136*4882a593Smuzhiyun 		.vsync_len      = 14,
137*4882a593Smuzhiyun 		.sync           = FB_SYNC_COMP_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
138*4882a593Smuzhiyun 		.vmode          = FB_VMODE_NONINTERLACED
139*4882a593Smuzhiyun 	},
140*4882a593Smuzhiyun 	{
141*4882a593Smuzhiyun 		.refresh        = 100,
142*4882a593Smuzhiyun 		.xres           = 640,
143*4882a593Smuzhiyun 		.yres           = 480,
144*4882a593Smuzhiyun 		.pixclock       = 22272,
145*4882a593Smuzhiyun 		.left_margin    = 48,
146*4882a593Smuzhiyun 		.right_margin   = 32,
147*4882a593Smuzhiyun 		.upper_margin   = 17,
148*4882a593Smuzhiyun 		.lower_margin   = 22,
149*4882a593Smuzhiyun 		.hsync_len      = 128,
150*4882a593Smuzhiyun 		.vsync_len      = 12,
151*4882a593Smuzhiyun 		.sync           = FB_SYNC_COMP_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
152*4882a593Smuzhiyun 		.vmode          = FB_VMODE_NONINTERLACED
153*4882a593Smuzhiyun 	},
154*4882a593Smuzhiyun 	{
155*4882a593Smuzhiyun 		.refresh	= 60,
156*4882a593Smuzhiyun 		.xres		= 800,
157*4882a593Smuzhiyun 		.yres		= 480,
158*4882a593Smuzhiyun 		.pixclock	= 33805,
159*4882a593Smuzhiyun 		.left_margin	= 96,
160*4882a593Smuzhiyun 		.right_margin	= 24,
161*4882a593Smuzhiyun 		.upper_margin	= 10,
162*4882a593Smuzhiyun 		.lower_margin	= 3,
163*4882a593Smuzhiyun 		.hsync_len	= 72,
164*4882a593Smuzhiyun 		.vsync_len	= 7,
165*4882a593Smuzhiyun 		.sync		= FB_SYNC_COMP_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
166*4882a593Smuzhiyun 		.vmode		= FB_VMODE_NONINTERLACED
167*4882a593Smuzhiyun 	},
168*4882a593Smuzhiyun 	{
169*4882a593Smuzhiyun 		.refresh        = 60,
170*4882a593Smuzhiyun 		.xres           = 800,
171*4882a593Smuzhiyun 		.yres           = 600,
172*4882a593Smuzhiyun 		.pixclock       = 25000,
173*4882a593Smuzhiyun 		.left_margin    = 88,
174*4882a593Smuzhiyun 		.right_margin   = 40,
175*4882a593Smuzhiyun 		.upper_margin   = 23,
176*4882a593Smuzhiyun 		.lower_margin   = 1,
177*4882a593Smuzhiyun 		.hsync_len      = 128,
178*4882a593Smuzhiyun 		.vsync_len      = 4,
179*4882a593Smuzhiyun 		.sync           = FB_SYNC_COMP_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
180*4882a593Smuzhiyun 		.vmode          = FB_VMODE_NONINTERLACED
181*4882a593Smuzhiyun 	},
182*4882a593Smuzhiyun 	{
183*4882a593Smuzhiyun 		.refresh	= 60,
184*4882a593Smuzhiyun 		.xres		= 854,
185*4882a593Smuzhiyun 		.yres		= 480,
186*4882a593Smuzhiyun 		.pixclock	= 31518,
187*4882a593Smuzhiyun 		.left_margin	= 104,
188*4882a593Smuzhiyun 		.right_margin	= 16,
189*4882a593Smuzhiyun 		.upper_margin	= 13,
190*4882a593Smuzhiyun 		.lower_margin	= 1,
191*4882a593Smuzhiyun 		.hsync_len	= 88,
192*4882a593Smuzhiyun 		.vsync_len	= 3,
193*4882a593Smuzhiyun 		.sync		= FB_SYNC_COMP_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
194*4882a593Smuzhiyun 		.vmode		= FB_VMODE_NONINTERLACED
195*4882a593Smuzhiyun 	},
196*4882a593Smuzhiyun 	{
197*4882a593Smuzhiyun 		.refresh	= 70,
198*4882a593Smuzhiyun 		.xres		= 1024,
199*4882a593Smuzhiyun 		.yres		= 768,
200*4882a593Smuzhiyun 		.pixclock	= 16886,
201*4882a593Smuzhiyun 		.left_margin	= 3,
202*4882a593Smuzhiyun 		.right_margin	= 3,
203*4882a593Smuzhiyun 		.upper_margin	= 2,
204*4882a593Smuzhiyun 		.lower_margin	= 2,
205*4882a593Smuzhiyun 		.hsync_len	= 40,
206*4882a593Smuzhiyun 		.vsync_len	= 18,
207*4882a593Smuzhiyun 		.sync		= FB_SYNC_COMP_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
208*4882a593Smuzhiyun 		.vmode		= FB_VMODE_NONINTERLACED
209*4882a593Smuzhiyun 	},
210*4882a593Smuzhiyun 	{
211*4882a593Smuzhiyun 		.refresh	= 75,
212*4882a593Smuzhiyun 		.xres		= 1024,
213*4882a593Smuzhiyun 		.yres		= 768,
214*4882a593Smuzhiyun 		.pixclock	= 15009,
215*4882a593Smuzhiyun 		.left_margin	= 3,
216*4882a593Smuzhiyun 		.right_margin	= 3,
217*4882a593Smuzhiyun 		.upper_margin	= 2,
218*4882a593Smuzhiyun 		.lower_margin	= 2,
219*4882a593Smuzhiyun 		.hsync_len	= 80,
220*4882a593Smuzhiyun 		.vsync_len	= 32,
221*4882a593Smuzhiyun 		.sync		= FB_SYNC_COMP_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
222*4882a593Smuzhiyun 		.vmode		= FB_VMODE_NONINTERLACED
223*4882a593Smuzhiyun 	},
224*4882a593Smuzhiyun 	{
225*4882a593Smuzhiyun 		.refresh	= 60,
226*4882a593Smuzhiyun 		.xres		= 1280,
227*4882a593Smuzhiyun 		.yres		= 480,
228*4882a593Smuzhiyun 		.pixclock	= 18939,
229*4882a593Smuzhiyun 		.left_margin	= 353,
230*4882a593Smuzhiyun 		.right_margin	= 47,
231*4882a593Smuzhiyun 		.upper_margin	= 39,
232*4882a593Smuzhiyun 		.lower_margin	= 4,
233*4882a593Smuzhiyun 		.hsync_len	= 8,
234*4882a593Smuzhiyun 		.vsync_len	= 2,
235*4882a593Smuzhiyun 		.sync		= FB_SYNC_COMP_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
236*4882a593Smuzhiyun 		.vmode		= FB_VMODE_NONINTERLACED
237*4882a593Smuzhiyun 	},
238*4882a593Smuzhiyun 	{
239*4882a593Smuzhiyun 		.refresh	= 60,
240*4882a593Smuzhiyun 		.xres		= 1280,
241*4882a593Smuzhiyun 		.yres		= 720,
242*4882a593Smuzhiyun 		.pixclock	= 13426,
243*4882a593Smuzhiyun 		.left_margin	= 192,
244*4882a593Smuzhiyun 		.right_margin	= 64,
245*4882a593Smuzhiyun 		.upper_margin	= 22,
246*4882a593Smuzhiyun 		.lower_margin	= 1,
247*4882a593Smuzhiyun 		.hsync_len	= 136,
248*4882a593Smuzhiyun 		.vsync_len	= 3,
249*4882a593Smuzhiyun 		.sync		= FB_SYNC_COMP_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
250*4882a593Smuzhiyun 		.vmode		= FB_VMODE_NONINTERLACED
251*4882a593Smuzhiyun 	},
252*4882a593Smuzhiyun 	{
253*4882a593Smuzhiyun 		.refresh	= 60,
254*4882a593Smuzhiyun 		.xres		= 1280,
255*4882a593Smuzhiyun 		.yres		= 1024,
256*4882a593Smuzhiyun 		.pixclock	= 9375,
257*4882a593Smuzhiyun 		.left_margin	= 38,
258*4882a593Smuzhiyun 		.right_margin	= 128,
259*4882a593Smuzhiyun 		.upper_margin	= 2,
260*4882a593Smuzhiyun 		.lower_margin	= 7,
261*4882a593Smuzhiyun 		.hsync_len	= 216,
262*4882a593Smuzhiyun 		.vsync_len	= 37,
263*4882a593Smuzhiyun 		.sync		= FB_SYNC_COMP_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
264*4882a593Smuzhiyun 		.vmode		= FB_VMODE_NONINTERLACED
265*4882a593Smuzhiyun 	},
266*4882a593Smuzhiyun 	{
267*4882a593Smuzhiyun 		.refresh	= 70,
268*4882a593Smuzhiyun 		.xres		= 1280,
269*4882a593Smuzhiyun 		.yres		= 1024,
270*4882a593Smuzhiyun 		.pixclock	= 9380,
271*4882a593Smuzhiyun 		.left_margin	= 6,
272*4882a593Smuzhiyun 		.right_margin	= 6,
273*4882a593Smuzhiyun 		.upper_margin	= 4,
274*4882a593Smuzhiyun 		.lower_margin	= 4,
275*4882a593Smuzhiyun 		.hsync_len	= 60,
276*4882a593Smuzhiyun 		.vsync_len	= 94,
277*4882a593Smuzhiyun 		.sync		= FB_SYNC_COMP_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
278*4882a593Smuzhiyun 		.vmode		= FB_VMODE_NONINTERLACED
279*4882a593Smuzhiyun 	},
280*4882a593Smuzhiyun 	{
281*4882a593Smuzhiyun 		.refresh	= 75,
282*4882a593Smuzhiyun 		.xres		= 1280,
283*4882a593Smuzhiyun 		.yres		= 1024,
284*4882a593Smuzhiyun 		.pixclock	= 9380,
285*4882a593Smuzhiyun 		.left_margin	= 6,
286*4882a593Smuzhiyun 		.right_margin	= 6,
287*4882a593Smuzhiyun 		.upper_margin	= 4,
288*4882a593Smuzhiyun 		.lower_margin	= 4,
289*4882a593Smuzhiyun 		.hsync_len	= 60,
290*4882a593Smuzhiyun 		.vsync_len	= 15,
291*4882a593Smuzhiyun 		.sync		= FB_SYNC_COMP_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
292*4882a593Smuzhiyun 		.vmode		= FB_VMODE_NONINTERLACED
293*4882a593Smuzhiyun 	},
294*4882a593Smuzhiyun 	{
295*4882a593Smuzhiyun 		.refresh	= 60,
296*4882a593Smuzhiyun 		.xres		= 1920,
297*4882a593Smuzhiyun 		.yres		= 1080,
298*4882a593Smuzhiyun 		.pixclock	= 5787,
299*4882a593Smuzhiyun 		.left_margin	= 328,
300*4882a593Smuzhiyun 		.right_margin	= 120,
301*4882a593Smuzhiyun 		.upper_margin	= 34,
302*4882a593Smuzhiyun 		.lower_margin	= 1,
303*4882a593Smuzhiyun 		.hsync_len	= 208,
304*4882a593Smuzhiyun 		.vsync_len	= 3,
305*4882a593Smuzhiyun 		.sync		= FB_SYNC_COMP_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
306*4882a593Smuzhiyun 		.vmode		= FB_VMODE_NONINTERLACED
307*4882a593Smuzhiyun 	},
308*4882a593Smuzhiyun };
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun static char *fb_mode;
311*4882a593Smuzhiyun static unsigned long default_bpp = 32;
312*4882a593Smuzhiyun static enum fsl_diu_monitor_port monitor_port;
313*4882a593Smuzhiyun static char *monitor_string;
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun #if defined(CONFIG_NOT_COHERENT_CACHE)
316*4882a593Smuzhiyun static u8 *coherence_data;
317*4882a593Smuzhiyun static size_t coherence_data_size;
318*4882a593Smuzhiyun static unsigned int d_cache_line_size;
319*4882a593Smuzhiyun #endif
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun static DEFINE_SPINLOCK(diu_lock);
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun enum mfb_index {
324*4882a593Smuzhiyun 	PLANE0 = 0,	/* Plane 0, only one AOI that fills the screen */
325*4882a593Smuzhiyun 	PLANE1_AOI0,	/* Plane 1, first AOI */
326*4882a593Smuzhiyun 	PLANE1_AOI1,	/* Plane 1, second AOI */
327*4882a593Smuzhiyun 	PLANE2_AOI0,	/* Plane 2, first AOI */
328*4882a593Smuzhiyun 	PLANE2_AOI1,	/* Plane 2, second AOI */
329*4882a593Smuzhiyun };
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun struct mfb_info {
332*4882a593Smuzhiyun 	enum mfb_index index;
333*4882a593Smuzhiyun 	char *id;
334*4882a593Smuzhiyun 	int registered;
335*4882a593Smuzhiyun 	unsigned long pseudo_palette[16];
336*4882a593Smuzhiyun 	struct diu_ad *ad;
337*4882a593Smuzhiyun 	unsigned char g_alpha;
338*4882a593Smuzhiyun 	unsigned int count;
339*4882a593Smuzhiyun 	int x_aoi_d;		/* aoi display x offset to physical screen */
340*4882a593Smuzhiyun 	int y_aoi_d;		/* aoi display y offset to physical screen */
341*4882a593Smuzhiyun 	struct fsl_diu_data *parent;
342*4882a593Smuzhiyun };
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun /**
345*4882a593Smuzhiyun  * struct fsl_diu_data - per-DIU data structure
346*4882a593Smuzhiyun  * @dma_addr: DMA address of this structure
347*4882a593Smuzhiyun  * @fsl_diu_info: fb_info objects, one per AOI
348*4882a593Smuzhiyun  * @dev_attr: sysfs structure
349*4882a593Smuzhiyun  * @irq: IRQ
350*4882a593Smuzhiyun  * @monitor_port: the monitor port this DIU is connected to
351*4882a593Smuzhiyun  * @diu_reg: pointer to the DIU hardware registers
352*4882a593Smuzhiyun  * @reg_lock: spinlock for register access
353*4882a593Smuzhiyun  * @dummy_aoi: video buffer for the 4x4 32-bit dummy AOI
354*4882a593Smuzhiyun  * dummy_ad: DIU Area Descriptor for the dummy AOI
355*4882a593Smuzhiyun  * @ad[]: Area Descriptors for each real AOI
356*4882a593Smuzhiyun  * @gamma: gamma color table
357*4882a593Smuzhiyun  * @cursor: hardware cursor data
358*4882a593Smuzhiyun  * @blank_cursor: blank cursor for hiding cursor
359*4882a593Smuzhiyun  * @next_cursor: scratch space to build load cursor
360*4882a593Smuzhiyun  * @edid_data: EDID information buffer
361*4882a593Smuzhiyun  * @has_edid: whether or not the EDID buffer is valid
362*4882a593Smuzhiyun  *
363*4882a593Smuzhiyun  * This data structure must be allocated with 32-byte alignment, so that the
364*4882a593Smuzhiyun  * internal fields can be aligned properly.
365*4882a593Smuzhiyun  */
366*4882a593Smuzhiyun struct fsl_diu_data {
367*4882a593Smuzhiyun 	dma_addr_t dma_addr;
368*4882a593Smuzhiyun 	struct fb_info fsl_diu_info[NUM_AOIS];
369*4882a593Smuzhiyun 	struct mfb_info mfb[NUM_AOIS];
370*4882a593Smuzhiyun 	struct device_attribute dev_attr;
371*4882a593Smuzhiyun 	unsigned int irq;
372*4882a593Smuzhiyun 	enum fsl_diu_monitor_port monitor_port;
373*4882a593Smuzhiyun 	struct diu __iomem *diu_reg;
374*4882a593Smuzhiyun 	spinlock_t reg_lock;
375*4882a593Smuzhiyun 	u8 dummy_aoi[4 * 4 * 4];
376*4882a593Smuzhiyun 	struct diu_ad dummy_ad __aligned(8);
377*4882a593Smuzhiyun 	struct diu_ad ad[NUM_AOIS] __aligned(8);
378*4882a593Smuzhiyun 	u8 gamma[256 * 3] __aligned(32);
379*4882a593Smuzhiyun 	/* It's easier to parse the cursor data as little-endian */
380*4882a593Smuzhiyun 	__le16 cursor[MAX_CURS * MAX_CURS] __aligned(32);
381*4882a593Smuzhiyun 	/* Blank cursor data -- used to hide the cursor */
382*4882a593Smuzhiyun 	__le16 blank_cursor[MAX_CURS * MAX_CURS] __aligned(32);
383*4882a593Smuzhiyun 	/* Scratch cursor data -- used to build new cursor */
384*4882a593Smuzhiyun 	__le16 next_cursor[MAX_CURS * MAX_CURS] __aligned(32);
385*4882a593Smuzhiyun 	uint8_t edid_data[EDID_LENGTH];
386*4882a593Smuzhiyun 	bool has_edid;
387*4882a593Smuzhiyun } __aligned(32);
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun /* Determine the DMA address of a member of the fsl_diu_data structure */
390*4882a593Smuzhiyun #define DMA_ADDR(p, f) ((p)->dma_addr + offsetof(struct fsl_diu_data, f))
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun static const struct mfb_info mfb_template[] = {
393*4882a593Smuzhiyun 	{
394*4882a593Smuzhiyun 		.index = PLANE0,
395*4882a593Smuzhiyun 		.id = "Panel0",
396*4882a593Smuzhiyun 		.registered = 0,
397*4882a593Smuzhiyun 		.count = 0,
398*4882a593Smuzhiyun 		.x_aoi_d = 0,
399*4882a593Smuzhiyun 		.y_aoi_d = 0,
400*4882a593Smuzhiyun 	},
401*4882a593Smuzhiyun 	{
402*4882a593Smuzhiyun 		.index = PLANE1_AOI0,
403*4882a593Smuzhiyun 		.id = "Panel1 AOI0",
404*4882a593Smuzhiyun 		.registered = 0,
405*4882a593Smuzhiyun 		.g_alpha = 0xff,
406*4882a593Smuzhiyun 		.count = 0,
407*4882a593Smuzhiyun 		.x_aoi_d = 0,
408*4882a593Smuzhiyun 		.y_aoi_d = 0,
409*4882a593Smuzhiyun 	},
410*4882a593Smuzhiyun 	{
411*4882a593Smuzhiyun 		.index = PLANE1_AOI1,
412*4882a593Smuzhiyun 		.id = "Panel1 AOI1",
413*4882a593Smuzhiyun 		.registered = 0,
414*4882a593Smuzhiyun 		.g_alpha = 0xff,
415*4882a593Smuzhiyun 		.count = 0,
416*4882a593Smuzhiyun 		.x_aoi_d = 0,
417*4882a593Smuzhiyun 		.y_aoi_d = 480,
418*4882a593Smuzhiyun 	},
419*4882a593Smuzhiyun 	{
420*4882a593Smuzhiyun 		.index = PLANE2_AOI0,
421*4882a593Smuzhiyun 		.id = "Panel2 AOI0",
422*4882a593Smuzhiyun 		.registered = 0,
423*4882a593Smuzhiyun 		.g_alpha = 0xff,
424*4882a593Smuzhiyun 		.count = 0,
425*4882a593Smuzhiyun 		.x_aoi_d = 640,
426*4882a593Smuzhiyun 		.y_aoi_d = 0,
427*4882a593Smuzhiyun 	},
428*4882a593Smuzhiyun 	{
429*4882a593Smuzhiyun 		.index = PLANE2_AOI1,
430*4882a593Smuzhiyun 		.id = "Panel2 AOI1",
431*4882a593Smuzhiyun 		.registered = 0,
432*4882a593Smuzhiyun 		.g_alpha = 0xff,
433*4882a593Smuzhiyun 		.count = 0,
434*4882a593Smuzhiyun 		.x_aoi_d = 640,
435*4882a593Smuzhiyun 		.y_aoi_d = 480,
436*4882a593Smuzhiyun 	},
437*4882a593Smuzhiyun };
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun #ifdef DEBUG
fsl_diu_dump(struct diu __iomem * hw)440*4882a593Smuzhiyun static void __attribute__ ((unused)) fsl_diu_dump(struct diu __iomem *hw)
441*4882a593Smuzhiyun {
442*4882a593Smuzhiyun 	mb();
443*4882a593Smuzhiyun 	pr_debug("DIU: desc=%08x,%08x,%08x, gamma=%08x palette=%08x "
444*4882a593Smuzhiyun 		 "cursor=%08x curs_pos=%08x diu_mode=%08x bgnd=%08x "
445*4882a593Smuzhiyun 		 "disp_size=%08x hsyn_para=%08x vsyn_para=%08x syn_pol=%08x "
446*4882a593Smuzhiyun 		 "thresholds=%08x int_mask=%08x plut=%08x\n",
447*4882a593Smuzhiyun 		 hw->desc[0], hw->desc[1], hw->desc[2], hw->gamma,
448*4882a593Smuzhiyun 		 hw->palette, hw->cursor, hw->curs_pos, hw->diu_mode,
449*4882a593Smuzhiyun 		 hw->bgnd, hw->disp_size, hw->hsyn_para, hw->vsyn_para,
450*4882a593Smuzhiyun 		 hw->syn_pol, hw->thresholds, hw->int_mask, hw->plut);
451*4882a593Smuzhiyun 	rmb();
452*4882a593Smuzhiyun }
453*4882a593Smuzhiyun #endif
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun /**
456*4882a593Smuzhiyun  * fsl_diu_name_to_port - convert a port name to a monitor port enum
457*4882a593Smuzhiyun  *
458*4882a593Smuzhiyun  * Takes the name of a monitor port ("dvi", "lvds", or "dlvds") and returns
459*4882a593Smuzhiyun  * the enum fsl_diu_monitor_port that corresponds to that string.
460*4882a593Smuzhiyun  *
461*4882a593Smuzhiyun  * For compatibility with older versions, a number ("0", "1", or "2") is also
462*4882a593Smuzhiyun  * supported.
463*4882a593Smuzhiyun  *
464*4882a593Smuzhiyun  * If the string is unknown, DVI is assumed.
465*4882a593Smuzhiyun  *
466*4882a593Smuzhiyun  * If the particular port is not supported by the platform, another port
467*4882a593Smuzhiyun  * (platform-specific) is chosen instead.
468*4882a593Smuzhiyun  */
fsl_diu_name_to_port(const char * s)469*4882a593Smuzhiyun static enum fsl_diu_monitor_port fsl_diu_name_to_port(const char *s)
470*4882a593Smuzhiyun {
471*4882a593Smuzhiyun 	enum fsl_diu_monitor_port port = FSL_DIU_PORT_DVI;
472*4882a593Smuzhiyun 	unsigned long val;
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun 	if (s) {
475*4882a593Smuzhiyun 		if (!kstrtoul(s, 10, &val) && (val <= 2))
476*4882a593Smuzhiyun 			port = (enum fsl_diu_monitor_port) val;
477*4882a593Smuzhiyun 		else if (strncmp(s, "lvds", 4) == 0)
478*4882a593Smuzhiyun 			port = FSL_DIU_PORT_LVDS;
479*4882a593Smuzhiyun 		else if (strncmp(s, "dlvds", 5) == 0)
480*4882a593Smuzhiyun 			port = FSL_DIU_PORT_DLVDS;
481*4882a593Smuzhiyun 	}
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 	if (diu_ops.valid_monitor_port)
484*4882a593Smuzhiyun 		port = diu_ops.valid_monitor_port(port);
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 	return port;
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun /*
490*4882a593Smuzhiyun  * Workaround for failed writing desc register of planes.
491*4882a593Smuzhiyun  * Needed with MPC5121 DIU rev 2.0 silicon.
492*4882a593Smuzhiyun  */
wr_reg_wa(u32 * reg,u32 val)493*4882a593Smuzhiyun void wr_reg_wa(u32 *reg, u32 val)
494*4882a593Smuzhiyun {
495*4882a593Smuzhiyun 	do {
496*4882a593Smuzhiyun 		out_be32(reg, val);
497*4882a593Smuzhiyun 	} while (in_be32(reg) != val);
498*4882a593Smuzhiyun }
499*4882a593Smuzhiyun 
fsl_diu_enable_panel(struct fb_info * info)500*4882a593Smuzhiyun static void fsl_diu_enable_panel(struct fb_info *info)
501*4882a593Smuzhiyun {
502*4882a593Smuzhiyun 	struct mfb_info *pmfbi, *cmfbi, *mfbi = info->par;
503*4882a593Smuzhiyun 	struct diu_ad *ad = mfbi->ad;
504*4882a593Smuzhiyun 	struct fsl_diu_data *data = mfbi->parent;
505*4882a593Smuzhiyun 	struct diu __iomem *hw = data->diu_reg;
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun 	switch (mfbi->index) {
508*4882a593Smuzhiyun 	case PLANE0:
509*4882a593Smuzhiyun 		wr_reg_wa(&hw->desc[0], ad->paddr);
510*4882a593Smuzhiyun 		break;
511*4882a593Smuzhiyun 	case PLANE1_AOI0:
512*4882a593Smuzhiyun 		cmfbi = &data->mfb[2];
513*4882a593Smuzhiyun 		if (hw->desc[1] != ad->paddr) {	/* AOI0 closed */
514*4882a593Smuzhiyun 			if (cmfbi->count > 0)	/* AOI1 open */
515*4882a593Smuzhiyun 				ad->next_ad =
516*4882a593Smuzhiyun 					cpu_to_le32(cmfbi->ad->paddr);
517*4882a593Smuzhiyun 			else
518*4882a593Smuzhiyun 				ad->next_ad = 0;
519*4882a593Smuzhiyun 			wr_reg_wa(&hw->desc[1], ad->paddr);
520*4882a593Smuzhiyun 		}
521*4882a593Smuzhiyun 		break;
522*4882a593Smuzhiyun 	case PLANE2_AOI0:
523*4882a593Smuzhiyun 		cmfbi = &data->mfb[4];
524*4882a593Smuzhiyun 		if (hw->desc[2] != ad->paddr) {	/* AOI0 closed */
525*4882a593Smuzhiyun 			if (cmfbi->count > 0)	/* AOI1 open */
526*4882a593Smuzhiyun 				ad->next_ad =
527*4882a593Smuzhiyun 					cpu_to_le32(cmfbi->ad->paddr);
528*4882a593Smuzhiyun 			else
529*4882a593Smuzhiyun 				ad->next_ad = 0;
530*4882a593Smuzhiyun 			wr_reg_wa(&hw->desc[2], ad->paddr);
531*4882a593Smuzhiyun 		}
532*4882a593Smuzhiyun 		break;
533*4882a593Smuzhiyun 	case PLANE1_AOI1:
534*4882a593Smuzhiyun 		pmfbi = &data->mfb[1];
535*4882a593Smuzhiyun 		ad->next_ad = 0;
536*4882a593Smuzhiyun 		if (hw->desc[1] == data->dummy_ad.paddr)
537*4882a593Smuzhiyun 			wr_reg_wa(&hw->desc[1], ad->paddr);
538*4882a593Smuzhiyun 		else					/* AOI0 open */
539*4882a593Smuzhiyun 			pmfbi->ad->next_ad = cpu_to_le32(ad->paddr);
540*4882a593Smuzhiyun 		break;
541*4882a593Smuzhiyun 	case PLANE2_AOI1:
542*4882a593Smuzhiyun 		pmfbi = &data->mfb[3];
543*4882a593Smuzhiyun 		ad->next_ad = 0;
544*4882a593Smuzhiyun 		if (hw->desc[2] == data->dummy_ad.paddr)
545*4882a593Smuzhiyun 			wr_reg_wa(&hw->desc[2], ad->paddr);
546*4882a593Smuzhiyun 		else				/* AOI0 was open */
547*4882a593Smuzhiyun 			pmfbi->ad->next_ad = cpu_to_le32(ad->paddr);
548*4882a593Smuzhiyun 		break;
549*4882a593Smuzhiyun 	}
550*4882a593Smuzhiyun }
551*4882a593Smuzhiyun 
fsl_diu_disable_panel(struct fb_info * info)552*4882a593Smuzhiyun static void fsl_diu_disable_panel(struct fb_info *info)
553*4882a593Smuzhiyun {
554*4882a593Smuzhiyun 	struct mfb_info *pmfbi, *cmfbi, *mfbi = info->par;
555*4882a593Smuzhiyun 	struct diu_ad *ad = mfbi->ad;
556*4882a593Smuzhiyun 	struct fsl_diu_data *data = mfbi->parent;
557*4882a593Smuzhiyun 	struct diu __iomem *hw = data->diu_reg;
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 	switch (mfbi->index) {
560*4882a593Smuzhiyun 	case PLANE0:
561*4882a593Smuzhiyun 		wr_reg_wa(&hw->desc[0], 0);
562*4882a593Smuzhiyun 		break;
563*4882a593Smuzhiyun 	case PLANE1_AOI0:
564*4882a593Smuzhiyun 		cmfbi = &data->mfb[2];
565*4882a593Smuzhiyun 		if (cmfbi->count > 0)	/* AOI1 is open */
566*4882a593Smuzhiyun 			wr_reg_wa(&hw->desc[1], cmfbi->ad->paddr);
567*4882a593Smuzhiyun 					/* move AOI1 to the first */
568*4882a593Smuzhiyun 		else			/* AOI1 was closed */
569*4882a593Smuzhiyun 			wr_reg_wa(&hw->desc[1], data->dummy_ad.paddr);
570*4882a593Smuzhiyun 					/* close AOI 0 */
571*4882a593Smuzhiyun 		break;
572*4882a593Smuzhiyun 	case PLANE2_AOI0:
573*4882a593Smuzhiyun 		cmfbi = &data->mfb[4];
574*4882a593Smuzhiyun 		if (cmfbi->count > 0)	/* AOI1 is open */
575*4882a593Smuzhiyun 			wr_reg_wa(&hw->desc[2], cmfbi->ad->paddr);
576*4882a593Smuzhiyun 					/* move AOI1 to the first */
577*4882a593Smuzhiyun 		else			/* AOI1 was closed */
578*4882a593Smuzhiyun 			wr_reg_wa(&hw->desc[2], data->dummy_ad.paddr);
579*4882a593Smuzhiyun 					/* close AOI 0 */
580*4882a593Smuzhiyun 		break;
581*4882a593Smuzhiyun 	case PLANE1_AOI1:
582*4882a593Smuzhiyun 		pmfbi = &data->mfb[1];
583*4882a593Smuzhiyun 		if (hw->desc[1] != ad->paddr) {
584*4882a593Smuzhiyun 				/* AOI1 is not the first in the chain */
585*4882a593Smuzhiyun 			if (pmfbi->count > 0)
586*4882a593Smuzhiyun 					/* AOI0 is open, must be the first */
587*4882a593Smuzhiyun 				pmfbi->ad->next_ad = 0;
588*4882a593Smuzhiyun 		} else			/* AOI1 is the first in the chain */
589*4882a593Smuzhiyun 			wr_reg_wa(&hw->desc[1], data->dummy_ad.paddr);
590*4882a593Smuzhiyun 					/* close AOI 1 */
591*4882a593Smuzhiyun 		break;
592*4882a593Smuzhiyun 	case PLANE2_AOI1:
593*4882a593Smuzhiyun 		pmfbi = &data->mfb[3];
594*4882a593Smuzhiyun 		if (hw->desc[2] != ad->paddr) {
595*4882a593Smuzhiyun 				/* AOI1 is not the first in the chain */
596*4882a593Smuzhiyun 			if (pmfbi->count > 0)
597*4882a593Smuzhiyun 				/* AOI0 is open, must be the first */
598*4882a593Smuzhiyun 				pmfbi->ad->next_ad = 0;
599*4882a593Smuzhiyun 		} else		/* AOI1 is the first in the chain */
600*4882a593Smuzhiyun 			wr_reg_wa(&hw->desc[2], data->dummy_ad.paddr);
601*4882a593Smuzhiyun 				/* close AOI 1 */
602*4882a593Smuzhiyun 		break;
603*4882a593Smuzhiyun 	}
604*4882a593Smuzhiyun }
605*4882a593Smuzhiyun 
enable_lcdc(struct fb_info * info)606*4882a593Smuzhiyun static void enable_lcdc(struct fb_info *info)
607*4882a593Smuzhiyun {
608*4882a593Smuzhiyun 	struct mfb_info *mfbi = info->par;
609*4882a593Smuzhiyun 	struct fsl_diu_data *data = mfbi->parent;
610*4882a593Smuzhiyun 	struct diu __iomem *hw = data->diu_reg;
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 	out_be32(&hw->diu_mode, MFB_MODE1);
613*4882a593Smuzhiyun }
614*4882a593Smuzhiyun 
disable_lcdc(struct fb_info * info)615*4882a593Smuzhiyun static void disable_lcdc(struct fb_info *info)
616*4882a593Smuzhiyun {
617*4882a593Smuzhiyun 	struct mfb_info *mfbi = info->par;
618*4882a593Smuzhiyun 	struct fsl_diu_data *data = mfbi->parent;
619*4882a593Smuzhiyun 	struct diu __iomem *hw = data->diu_reg;
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun 	out_be32(&hw->diu_mode, 0);
622*4882a593Smuzhiyun }
623*4882a593Smuzhiyun 
adjust_aoi_size_position(struct fb_var_screeninfo * var,struct fb_info * info)624*4882a593Smuzhiyun static void adjust_aoi_size_position(struct fb_var_screeninfo *var,
625*4882a593Smuzhiyun 				struct fb_info *info)
626*4882a593Smuzhiyun {
627*4882a593Smuzhiyun 	struct mfb_info *lower_aoi_mfbi, *upper_aoi_mfbi, *mfbi = info->par;
628*4882a593Smuzhiyun 	struct fsl_diu_data *data = mfbi->parent;
629*4882a593Smuzhiyun 	int available_height, upper_aoi_bottom;
630*4882a593Smuzhiyun 	enum mfb_index index = mfbi->index;
631*4882a593Smuzhiyun 	int lower_aoi_is_open, upper_aoi_is_open;
632*4882a593Smuzhiyun 	__u32 base_plane_width, base_plane_height, upper_aoi_height;
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun 	base_plane_width = data->fsl_diu_info[0].var.xres;
635*4882a593Smuzhiyun 	base_plane_height = data->fsl_diu_info[0].var.yres;
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun 	if (mfbi->x_aoi_d < 0)
638*4882a593Smuzhiyun 		mfbi->x_aoi_d = 0;
639*4882a593Smuzhiyun 	if (mfbi->y_aoi_d < 0)
640*4882a593Smuzhiyun 		mfbi->y_aoi_d = 0;
641*4882a593Smuzhiyun 	switch (index) {
642*4882a593Smuzhiyun 	case PLANE0:
643*4882a593Smuzhiyun 		if (mfbi->x_aoi_d != 0)
644*4882a593Smuzhiyun 			mfbi->x_aoi_d = 0;
645*4882a593Smuzhiyun 		if (mfbi->y_aoi_d != 0)
646*4882a593Smuzhiyun 			mfbi->y_aoi_d = 0;
647*4882a593Smuzhiyun 		break;
648*4882a593Smuzhiyun 	case PLANE1_AOI0:
649*4882a593Smuzhiyun 	case PLANE2_AOI0:
650*4882a593Smuzhiyun 		lower_aoi_mfbi = data->fsl_diu_info[index+1].par;
651*4882a593Smuzhiyun 		lower_aoi_is_open = lower_aoi_mfbi->count > 0 ? 1 : 0;
652*4882a593Smuzhiyun 		if (var->xres > base_plane_width)
653*4882a593Smuzhiyun 			var->xres = base_plane_width;
654*4882a593Smuzhiyun 		if ((mfbi->x_aoi_d + var->xres) > base_plane_width)
655*4882a593Smuzhiyun 			mfbi->x_aoi_d = base_plane_width - var->xres;
656*4882a593Smuzhiyun 
657*4882a593Smuzhiyun 		if (lower_aoi_is_open)
658*4882a593Smuzhiyun 			available_height = lower_aoi_mfbi->y_aoi_d;
659*4882a593Smuzhiyun 		else
660*4882a593Smuzhiyun 			available_height = base_plane_height;
661*4882a593Smuzhiyun 		if (var->yres > available_height)
662*4882a593Smuzhiyun 			var->yres = available_height;
663*4882a593Smuzhiyun 		if ((mfbi->y_aoi_d + var->yres) > available_height)
664*4882a593Smuzhiyun 			mfbi->y_aoi_d = available_height - var->yres;
665*4882a593Smuzhiyun 		break;
666*4882a593Smuzhiyun 	case PLANE1_AOI1:
667*4882a593Smuzhiyun 	case PLANE2_AOI1:
668*4882a593Smuzhiyun 		upper_aoi_mfbi = data->fsl_diu_info[index-1].par;
669*4882a593Smuzhiyun 		upper_aoi_height = data->fsl_diu_info[index-1].var.yres;
670*4882a593Smuzhiyun 		upper_aoi_bottom = upper_aoi_mfbi->y_aoi_d + upper_aoi_height;
671*4882a593Smuzhiyun 		upper_aoi_is_open = upper_aoi_mfbi->count > 0 ? 1 : 0;
672*4882a593Smuzhiyun 		if (var->xres > base_plane_width)
673*4882a593Smuzhiyun 			var->xres = base_plane_width;
674*4882a593Smuzhiyun 		if ((mfbi->x_aoi_d + var->xres) > base_plane_width)
675*4882a593Smuzhiyun 			mfbi->x_aoi_d = base_plane_width - var->xres;
676*4882a593Smuzhiyun 		if (mfbi->y_aoi_d < 0)
677*4882a593Smuzhiyun 			mfbi->y_aoi_d = 0;
678*4882a593Smuzhiyun 		if (upper_aoi_is_open) {
679*4882a593Smuzhiyun 			if (mfbi->y_aoi_d < upper_aoi_bottom)
680*4882a593Smuzhiyun 				mfbi->y_aoi_d = upper_aoi_bottom;
681*4882a593Smuzhiyun 			available_height = base_plane_height
682*4882a593Smuzhiyun 						- upper_aoi_bottom;
683*4882a593Smuzhiyun 		} else
684*4882a593Smuzhiyun 			available_height = base_plane_height;
685*4882a593Smuzhiyun 		if (var->yres > available_height)
686*4882a593Smuzhiyun 			var->yres = available_height;
687*4882a593Smuzhiyun 		if ((mfbi->y_aoi_d + var->yres) > base_plane_height)
688*4882a593Smuzhiyun 			mfbi->y_aoi_d = base_plane_height - var->yres;
689*4882a593Smuzhiyun 		break;
690*4882a593Smuzhiyun 	}
691*4882a593Smuzhiyun }
692*4882a593Smuzhiyun /*
693*4882a593Smuzhiyun  * Checks to see if the hardware supports the state requested by var passed
694*4882a593Smuzhiyun  * in. This function does not alter the hardware state! If the var passed in
695*4882a593Smuzhiyun  * is slightly off by what the hardware can support then we alter the var
696*4882a593Smuzhiyun  * PASSED in to what we can do. If the hardware doesn't support mode change
697*4882a593Smuzhiyun  * a -EINVAL will be returned by the upper layers.
698*4882a593Smuzhiyun  */
fsl_diu_check_var(struct fb_var_screeninfo * var,struct fb_info * info)699*4882a593Smuzhiyun static int fsl_diu_check_var(struct fb_var_screeninfo *var,
700*4882a593Smuzhiyun 				struct fb_info *info)
701*4882a593Smuzhiyun {
702*4882a593Smuzhiyun 	if (var->xres_virtual < var->xres)
703*4882a593Smuzhiyun 		var->xres_virtual = var->xres;
704*4882a593Smuzhiyun 	if (var->yres_virtual < var->yres)
705*4882a593Smuzhiyun 		var->yres_virtual = var->yres;
706*4882a593Smuzhiyun 
707*4882a593Smuzhiyun 	if (var->xoffset + info->var.xres > info->var.xres_virtual)
708*4882a593Smuzhiyun 		var->xoffset = info->var.xres_virtual - info->var.xres;
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun 	if (var->yoffset + info->var.yres > info->var.yres_virtual)
711*4882a593Smuzhiyun 		var->yoffset = info->var.yres_virtual - info->var.yres;
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun 	if ((var->bits_per_pixel != 32) && (var->bits_per_pixel != 24) &&
714*4882a593Smuzhiyun 	    (var->bits_per_pixel != 16))
715*4882a593Smuzhiyun 		var->bits_per_pixel = default_bpp;
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun 	switch (var->bits_per_pixel) {
718*4882a593Smuzhiyun 	case 16:
719*4882a593Smuzhiyun 		var->red.length = 5;
720*4882a593Smuzhiyun 		var->red.offset = 11;
721*4882a593Smuzhiyun 		var->red.msb_right = 0;
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun 		var->green.length = 6;
724*4882a593Smuzhiyun 		var->green.offset = 5;
725*4882a593Smuzhiyun 		var->green.msb_right = 0;
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun 		var->blue.length = 5;
728*4882a593Smuzhiyun 		var->blue.offset = 0;
729*4882a593Smuzhiyun 		var->blue.msb_right = 0;
730*4882a593Smuzhiyun 
731*4882a593Smuzhiyun 		var->transp.length = 0;
732*4882a593Smuzhiyun 		var->transp.offset = 0;
733*4882a593Smuzhiyun 		var->transp.msb_right = 0;
734*4882a593Smuzhiyun 		break;
735*4882a593Smuzhiyun 	case 24:
736*4882a593Smuzhiyun 		var->red.length = 8;
737*4882a593Smuzhiyun 		var->red.offset = 0;
738*4882a593Smuzhiyun 		var->red.msb_right = 0;
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun 		var->green.length = 8;
741*4882a593Smuzhiyun 		var->green.offset = 8;
742*4882a593Smuzhiyun 		var->green.msb_right = 0;
743*4882a593Smuzhiyun 
744*4882a593Smuzhiyun 		var->blue.length = 8;
745*4882a593Smuzhiyun 		var->blue.offset = 16;
746*4882a593Smuzhiyun 		var->blue.msb_right = 0;
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun 		var->transp.length = 0;
749*4882a593Smuzhiyun 		var->transp.offset = 0;
750*4882a593Smuzhiyun 		var->transp.msb_right = 0;
751*4882a593Smuzhiyun 		break;
752*4882a593Smuzhiyun 	case 32:
753*4882a593Smuzhiyun 		var->red.length = 8;
754*4882a593Smuzhiyun 		var->red.offset = 16;
755*4882a593Smuzhiyun 		var->red.msb_right = 0;
756*4882a593Smuzhiyun 
757*4882a593Smuzhiyun 		var->green.length = 8;
758*4882a593Smuzhiyun 		var->green.offset = 8;
759*4882a593Smuzhiyun 		var->green.msb_right = 0;
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun 		var->blue.length = 8;
762*4882a593Smuzhiyun 		var->blue.offset = 0;
763*4882a593Smuzhiyun 		var->blue.msb_right = 0;
764*4882a593Smuzhiyun 
765*4882a593Smuzhiyun 		var->transp.length = 8;
766*4882a593Smuzhiyun 		var->transp.offset = 24;
767*4882a593Smuzhiyun 		var->transp.msb_right = 0;
768*4882a593Smuzhiyun 
769*4882a593Smuzhiyun 		break;
770*4882a593Smuzhiyun 	}
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun 	var->height = -1;
773*4882a593Smuzhiyun 	var->width = -1;
774*4882a593Smuzhiyun 	var->grayscale = 0;
775*4882a593Smuzhiyun 
776*4882a593Smuzhiyun 	/* Copy nonstd field to/from sync for fbset usage */
777*4882a593Smuzhiyun 	var->sync |= var->nonstd;
778*4882a593Smuzhiyun 	var->nonstd |= var->sync;
779*4882a593Smuzhiyun 
780*4882a593Smuzhiyun 	adjust_aoi_size_position(var, info);
781*4882a593Smuzhiyun 	return 0;
782*4882a593Smuzhiyun }
783*4882a593Smuzhiyun 
set_fix(struct fb_info * info)784*4882a593Smuzhiyun static void set_fix(struct fb_info *info)
785*4882a593Smuzhiyun {
786*4882a593Smuzhiyun 	struct fb_fix_screeninfo *fix = &info->fix;
787*4882a593Smuzhiyun 	struct fb_var_screeninfo *var = &info->var;
788*4882a593Smuzhiyun 	struct mfb_info *mfbi = info->par;
789*4882a593Smuzhiyun 
790*4882a593Smuzhiyun 	strncpy(fix->id, mfbi->id, sizeof(fix->id));
791*4882a593Smuzhiyun 	fix->line_length = var->xres_virtual * var->bits_per_pixel / 8;
792*4882a593Smuzhiyun 	fix->type = FB_TYPE_PACKED_PIXELS;
793*4882a593Smuzhiyun 	fix->accel = FB_ACCEL_NONE;
794*4882a593Smuzhiyun 	fix->visual = FB_VISUAL_TRUECOLOR;
795*4882a593Smuzhiyun 	fix->xpanstep = 1;
796*4882a593Smuzhiyun 	fix->ypanstep = 1;
797*4882a593Smuzhiyun }
798*4882a593Smuzhiyun 
update_lcdc(struct fb_info * info)799*4882a593Smuzhiyun static void update_lcdc(struct fb_info *info)
800*4882a593Smuzhiyun {
801*4882a593Smuzhiyun 	struct fb_var_screeninfo *var = &info->var;
802*4882a593Smuzhiyun 	struct mfb_info *mfbi = info->par;
803*4882a593Smuzhiyun 	struct fsl_diu_data *data = mfbi->parent;
804*4882a593Smuzhiyun 	struct diu __iomem *hw;
805*4882a593Smuzhiyun 	int i, j;
806*4882a593Smuzhiyun 	u8 *gamma_table_base;
807*4882a593Smuzhiyun 
808*4882a593Smuzhiyun 	u32 temp;
809*4882a593Smuzhiyun 
810*4882a593Smuzhiyun 	hw = data->diu_reg;
811*4882a593Smuzhiyun 
812*4882a593Smuzhiyun 	if (diu_ops.set_monitor_port)
813*4882a593Smuzhiyun 		diu_ops.set_monitor_port(data->monitor_port);
814*4882a593Smuzhiyun 	gamma_table_base = data->gamma;
815*4882a593Smuzhiyun 
816*4882a593Smuzhiyun 	/* Prep for DIU init  - gamma table, cursor table */
817*4882a593Smuzhiyun 
818*4882a593Smuzhiyun 	for (i = 0; i <= 2; i++)
819*4882a593Smuzhiyun 		for (j = 0; j <= 255; j++)
820*4882a593Smuzhiyun 			*gamma_table_base++ = j;
821*4882a593Smuzhiyun 
822*4882a593Smuzhiyun 	if (diu_ops.set_gamma_table)
823*4882a593Smuzhiyun 		diu_ops.set_gamma_table(data->monitor_port, data->gamma);
824*4882a593Smuzhiyun 
825*4882a593Smuzhiyun 	disable_lcdc(info);
826*4882a593Smuzhiyun 
827*4882a593Smuzhiyun 	/* Program DIU registers */
828*4882a593Smuzhiyun 
829*4882a593Smuzhiyun 	out_be32(&hw->gamma, DMA_ADDR(data, gamma));
830*4882a593Smuzhiyun 
831*4882a593Smuzhiyun 	out_be32(&hw->bgnd, 0x007F7F7F); /* Set background to grey */
832*4882a593Smuzhiyun 	out_be32(&hw->disp_size, (var->yres << 16) | var->xres);
833*4882a593Smuzhiyun 
834*4882a593Smuzhiyun 	/* Horizontal and vertical configuration register */
835*4882a593Smuzhiyun 	temp = var->left_margin << 22 | /* BP_H */
836*4882a593Smuzhiyun 	       var->hsync_len << 11 |   /* PW_H */
837*4882a593Smuzhiyun 	       var->right_margin;       /* FP_H */
838*4882a593Smuzhiyun 
839*4882a593Smuzhiyun 	out_be32(&hw->hsyn_para, temp);
840*4882a593Smuzhiyun 
841*4882a593Smuzhiyun 	temp = var->upper_margin << 22 | /* BP_V */
842*4882a593Smuzhiyun 	       var->vsync_len << 11 |    /* PW_V  */
843*4882a593Smuzhiyun 	       var->lower_margin;        /* FP_V  */
844*4882a593Smuzhiyun 
845*4882a593Smuzhiyun 	out_be32(&hw->vsyn_para, temp);
846*4882a593Smuzhiyun 
847*4882a593Smuzhiyun 	diu_ops.set_pixel_clock(var->pixclock);
848*4882a593Smuzhiyun 
849*4882a593Smuzhiyun #ifndef CONFIG_PPC_MPC512x
850*4882a593Smuzhiyun 	/*
851*4882a593Smuzhiyun 	 * The PLUT register is defined differently on the MPC5121 than it
852*4882a593Smuzhiyun 	 * is on other SOCs.  Unfortunately, there's no documentation that
853*4882a593Smuzhiyun 	 * explains how it's supposed to be programmed, so for now, we leave
854*4882a593Smuzhiyun 	 * it at the default value on the MPC5121.
855*4882a593Smuzhiyun 	 *
856*4882a593Smuzhiyun 	 * For other SOCs, program it for the highest priority, which will
857*4882a593Smuzhiyun 	 * reduce the chance of underrun. Technically, we should scale the
858*4882a593Smuzhiyun 	 * priority to match the screen resolution, but doing that properly
859*4882a593Smuzhiyun 	 * requires delicate fine-tuning for each use-case.
860*4882a593Smuzhiyun 	 */
861*4882a593Smuzhiyun 	out_be32(&hw->plut, 0x01F5F666);
862*4882a593Smuzhiyun #endif
863*4882a593Smuzhiyun 
864*4882a593Smuzhiyun 	/* Enable the DIU */
865*4882a593Smuzhiyun 	enable_lcdc(info);
866*4882a593Smuzhiyun }
867*4882a593Smuzhiyun 
map_video_memory(struct fb_info * info)868*4882a593Smuzhiyun static int map_video_memory(struct fb_info *info)
869*4882a593Smuzhiyun {
870*4882a593Smuzhiyun 	u32 smem_len = info->fix.line_length * info->var.yres_virtual;
871*4882a593Smuzhiyun 	void *p;
872*4882a593Smuzhiyun 
873*4882a593Smuzhiyun 	p = alloc_pages_exact(smem_len, GFP_DMA | __GFP_ZERO);
874*4882a593Smuzhiyun 	if (!p) {
875*4882a593Smuzhiyun 		dev_err(info->dev, "unable to allocate fb memory\n");
876*4882a593Smuzhiyun 		return -ENOMEM;
877*4882a593Smuzhiyun 	}
878*4882a593Smuzhiyun 	mutex_lock(&info->mm_lock);
879*4882a593Smuzhiyun 	info->screen_base = p;
880*4882a593Smuzhiyun 	info->fix.smem_start = virt_to_phys(info->screen_base);
881*4882a593Smuzhiyun 	info->fix.smem_len = smem_len;
882*4882a593Smuzhiyun 	mutex_unlock(&info->mm_lock);
883*4882a593Smuzhiyun 	info->screen_size = info->fix.smem_len;
884*4882a593Smuzhiyun 
885*4882a593Smuzhiyun 	return 0;
886*4882a593Smuzhiyun }
887*4882a593Smuzhiyun 
unmap_video_memory(struct fb_info * info)888*4882a593Smuzhiyun static void unmap_video_memory(struct fb_info *info)
889*4882a593Smuzhiyun {
890*4882a593Smuzhiyun 	void *p = info->screen_base;
891*4882a593Smuzhiyun 	size_t l = info->fix.smem_len;
892*4882a593Smuzhiyun 
893*4882a593Smuzhiyun 	mutex_lock(&info->mm_lock);
894*4882a593Smuzhiyun 	info->screen_base = NULL;
895*4882a593Smuzhiyun 	info->fix.smem_start = 0;
896*4882a593Smuzhiyun 	info->fix.smem_len = 0;
897*4882a593Smuzhiyun 	mutex_unlock(&info->mm_lock);
898*4882a593Smuzhiyun 
899*4882a593Smuzhiyun 	if (p)
900*4882a593Smuzhiyun 		free_pages_exact(p, l);
901*4882a593Smuzhiyun }
902*4882a593Smuzhiyun 
903*4882a593Smuzhiyun /*
904*4882a593Smuzhiyun  * Using the fb_var_screeninfo in fb_info we set the aoi of this
905*4882a593Smuzhiyun  * particular framebuffer. It is a light version of fsl_diu_set_par.
906*4882a593Smuzhiyun  */
fsl_diu_set_aoi(struct fb_info * info)907*4882a593Smuzhiyun static int fsl_diu_set_aoi(struct fb_info *info)
908*4882a593Smuzhiyun {
909*4882a593Smuzhiyun 	struct fb_var_screeninfo *var = &info->var;
910*4882a593Smuzhiyun 	struct mfb_info *mfbi = info->par;
911*4882a593Smuzhiyun 	struct diu_ad *ad = mfbi->ad;
912*4882a593Smuzhiyun 
913*4882a593Smuzhiyun 	/* AOI should not be greater than display size */
914*4882a593Smuzhiyun 	ad->offset_xyi = cpu_to_le32((var->yoffset << 16) | var->xoffset);
915*4882a593Smuzhiyun 	ad->offset_xyd = cpu_to_le32((mfbi->y_aoi_d << 16) | mfbi->x_aoi_d);
916*4882a593Smuzhiyun 	return 0;
917*4882a593Smuzhiyun }
918*4882a593Smuzhiyun 
919*4882a593Smuzhiyun /**
920*4882a593Smuzhiyun  * fsl_diu_get_pixel_format: return the pixel format for a given color depth
921*4882a593Smuzhiyun  *
922*4882a593Smuzhiyun  * The pixel format is a 32-bit value that determine which bits in each
923*4882a593Smuzhiyun  * pixel are to be used for each color.  This is the default function used
924*4882a593Smuzhiyun  * if the platform does not define its own version.
925*4882a593Smuzhiyun  */
fsl_diu_get_pixel_format(unsigned int bits_per_pixel)926*4882a593Smuzhiyun static u32 fsl_diu_get_pixel_format(unsigned int bits_per_pixel)
927*4882a593Smuzhiyun {
928*4882a593Smuzhiyun #define PF_BYTE_F		0x10000000
929*4882a593Smuzhiyun #define PF_ALPHA_C_MASK		0x0E000000
930*4882a593Smuzhiyun #define PF_ALPHA_C_SHIFT	25
931*4882a593Smuzhiyun #define PF_BLUE_C_MASK		0x01800000
932*4882a593Smuzhiyun #define PF_BLUE_C_SHIFT		23
933*4882a593Smuzhiyun #define PF_GREEN_C_MASK		0x00600000
934*4882a593Smuzhiyun #define PF_GREEN_C_SHIFT	21
935*4882a593Smuzhiyun #define PF_RED_C_MASK		0x00180000
936*4882a593Smuzhiyun #define PF_RED_C_SHIFT		19
937*4882a593Smuzhiyun #define PF_PALETTE		0x00040000
938*4882a593Smuzhiyun #define PF_PIXEL_S_MASK		0x00030000
939*4882a593Smuzhiyun #define PF_PIXEL_S_SHIFT	16
940*4882a593Smuzhiyun #define PF_COMP_3_MASK		0x0000F000
941*4882a593Smuzhiyun #define PF_COMP_3_SHIFT		12
942*4882a593Smuzhiyun #define PF_COMP_2_MASK		0x00000F00
943*4882a593Smuzhiyun #define PF_COMP_2_SHIFT		8
944*4882a593Smuzhiyun #define PF_COMP_1_MASK		0x000000F0
945*4882a593Smuzhiyun #define PF_COMP_1_SHIFT		4
946*4882a593Smuzhiyun #define PF_COMP_0_MASK		0x0000000F
947*4882a593Smuzhiyun #define PF_COMP_0_SHIFT		0
948*4882a593Smuzhiyun 
949*4882a593Smuzhiyun #define MAKE_PF(alpha, red, green, blue, size, c0, c1, c2, c3) \
950*4882a593Smuzhiyun 	cpu_to_le32(PF_BYTE_F | (alpha << PF_ALPHA_C_SHIFT) | \
951*4882a593Smuzhiyun 	(blue << PF_BLUE_C_SHIFT) | (green << PF_GREEN_C_SHIFT) | \
952*4882a593Smuzhiyun 	(red << PF_RED_C_SHIFT) | (c3 << PF_COMP_3_SHIFT) | \
953*4882a593Smuzhiyun 	(c2 << PF_COMP_2_SHIFT) | (c1 << PF_COMP_1_SHIFT) | \
954*4882a593Smuzhiyun 	(c0 << PF_COMP_0_SHIFT) | (size << PF_PIXEL_S_SHIFT))
955*4882a593Smuzhiyun 
956*4882a593Smuzhiyun 	switch (bits_per_pixel) {
957*4882a593Smuzhiyun 	case 32:
958*4882a593Smuzhiyun 		/* 0x88883316 */
959*4882a593Smuzhiyun 		return MAKE_PF(3, 2, 1, 0, 3, 8, 8, 8, 8);
960*4882a593Smuzhiyun 	case 24:
961*4882a593Smuzhiyun 		/* 0x88082219 */
962*4882a593Smuzhiyun 		return MAKE_PF(4, 0, 1, 2, 2, 8, 8, 8, 0);
963*4882a593Smuzhiyun 	case 16:
964*4882a593Smuzhiyun 		/* 0x65053118 */
965*4882a593Smuzhiyun 		return MAKE_PF(4, 2, 1, 0, 1, 5, 6, 5, 0);
966*4882a593Smuzhiyun 	default:
967*4882a593Smuzhiyun 		pr_err("fsl-diu: unsupported color depth %u\n", bits_per_pixel);
968*4882a593Smuzhiyun 		return 0;
969*4882a593Smuzhiyun 	}
970*4882a593Smuzhiyun }
971*4882a593Smuzhiyun 
972*4882a593Smuzhiyun /*
973*4882a593Smuzhiyun  * Copies a cursor image from user space to the proper place in driver
974*4882a593Smuzhiyun  * memory so that the hardware can display the cursor image.
975*4882a593Smuzhiyun  *
976*4882a593Smuzhiyun  * Cursor data is represented as a sequence of 'width' bits packed into bytes.
977*4882a593Smuzhiyun  * That is, the first 8 bits are in the first byte, the second 8 bits in the
978*4882a593Smuzhiyun  * second byte, and so on.  Therefore, the each row of the cursor is (width +
979*4882a593Smuzhiyun  * 7) / 8 bytes of 'data'
980*4882a593Smuzhiyun  *
981*4882a593Smuzhiyun  * The DIU only supports cursors up to 32x32 (MAX_CURS).  We reject cursors
982*4882a593Smuzhiyun  * larger than this, so we already know that 'width' <= 32.  Therefore, we can
983*4882a593Smuzhiyun  * simplify our code by using a 32-bit big-endian integer ("line") to read in
984*4882a593Smuzhiyun  * a single line of pixels, and only look at the top 'width' bits of that
985*4882a593Smuzhiyun  * integer.
986*4882a593Smuzhiyun  *
987*4882a593Smuzhiyun  * This could result in an unaligned 32-bit read.  For example, if the cursor
988*4882a593Smuzhiyun  * is 24x24, then the first three bytes of 'image' contain the pixel data for
989*4882a593Smuzhiyun  * the top line of the cursor.  We do a 32-bit read of 'image', but we look
990*4882a593Smuzhiyun  * only at the top 24 bits.  Then we increment 'image' by 3 bytes.  The next
991*4882a593Smuzhiyun  * read is unaligned.  The only problem is that we might read past the end of
992*4882a593Smuzhiyun  * 'image' by 1-3 bytes, but that should not cause any problems.
993*4882a593Smuzhiyun  */
fsl_diu_load_cursor_image(struct fb_info * info,const void * image,uint16_t bg,uint16_t fg,unsigned int width,unsigned int height)994*4882a593Smuzhiyun static void fsl_diu_load_cursor_image(struct fb_info *info,
995*4882a593Smuzhiyun 	const void *image, uint16_t bg, uint16_t fg,
996*4882a593Smuzhiyun 	unsigned int width, unsigned int height)
997*4882a593Smuzhiyun {
998*4882a593Smuzhiyun 	struct mfb_info *mfbi = info->par;
999*4882a593Smuzhiyun 	struct fsl_diu_data *data = mfbi->parent;
1000*4882a593Smuzhiyun 	__le16 *cursor = data->cursor;
1001*4882a593Smuzhiyun 	__le16 _fg = cpu_to_le16(fg);
1002*4882a593Smuzhiyun 	__le16 _bg = cpu_to_le16(bg);
1003*4882a593Smuzhiyun 	unsigned int h, w;
1004*4882a593Smuzhiyun 
1005*4882a593Smuzhiyun 	for (h = 0; h < height; h++) {
1006*4882a593Smuzhiyun 		uint32_t mask = 1 << 31;
1007*4882a593Smuzhiyun 		uint32_t line = be32_to_cpup(image);
1008*4882a593Smuzhiyun 
1009*4882a593Smuzhiyun 		for (w = 0; w < width; w++) {
1010*4882a593Smuzhiyun 			cursor[w] = (line & mask) ? _fg : _bg;
1011*4882a593Smuzhiyun 			mask >>= 1;
1012*4882a593Smuzhiyun 		}
1013*4882a593Smuzhiyun 
1014*4882a593Smuzhiyun 		cursor += MAX_CURS;
1015*4882a593Smuzhiyun 		image += DIV_ROUND_UP(width, 8);
1016*4882a593Smuzhiyun 	}
1017*4882a593Smuzhiyun }
1018*4882a593Smuzhiyun 
1019*4882a593Smuzhiyun /*
1020*4882a593Smuzhiyun  * Set a hardware cursor.  The image data for the cursor is passed via the
1021*4882a593Smuzhiyun  * fb_cursor object.
1022*4882a593Smuzhiyun  */
fsl_diu_cursor(struct fb_info * info,struct fb_cursor * cursor)1023*4882a593Smuzhiyun static int fsl_diu_cursor(struct fb_info *info, struct fb_cursor *cursor)
1024*4882a593Smuzhiyun {
1025*4882a593Smuzhiyun 	struct mfb_info *mfbi = info->par;
1026*4882a593Smuzhiyun 	struct fsl_diu_data *data = mfbi->parent;
1027*4882a593Smuzhiyun 	struct diu __iomem *hw = data->diu_reg;
1028*4882a593Smuzhiyun 
1029*4882a593Smuzhiyun 	if (cursor->image.width > MAX_CURS || cursor->image.height > MAX_CURS)
1030*4882a593Smuzhiyun 		return -EINVAL;
1031*4882a593Smuzhiyun 
1032*4882a593Smuzhiyun 	/* The cursor size has changed */
1033*4882a593Smuzhiyun 	if (cursor->set & FB_CUR_SETSIZE) {
1034*4882a593Smuzhiyun 		/*
1035*4882a593Smuzhiyun 		 * The DIU cursor is a fixed size, so when we get this
1036*4882a593Smuzhiyun 		 * message, instead of resizing the cursor, we just clear
1037*4882a593Smuzhiyun 		 * all the image data, in expectation of new data.  However,
1038*4882a593Smuzhiyun 		 * in tests this control does not appear to be normally
1039*4882a593Smuzhiyun 		 * called.
1040*4882a593Smuzhiyun 		 */
1041*4882a593Smuzhiyun 		memset(data->cursor, 0, sizeof(data->cursor));
1042*4882a593Smuzhiyun 	}
1043*4882a593Smuzhiyun 
1044*4882a593Smuzhiyun 	/* The cursor position has changed (cursor->image.dx|dy) */
1045*4882a593Smuzhiyun 	if (cursor->set & FB_CUR_SETPOS) {
1046*4882a593Smuzhiyun 		uint32_t xx, yy;
1047*4882a593Smuzhiyun 
1048*4882a593Smuzhiyun 		yy = (cursor->image.dy - info->var.yoffset) & 0x7ff;
1049*4882a593Smuzhiyun 		xx = (cursor->image.dx - info->var.xoffset) & 0x7ff;
1050*4882a593Smuzhiyun 
1051*4882a593Smuzhiyun 		out_be32(&hw->curs_pos, yy << 16 | xx);
1052*4882a593Smuzhiyun 	}
1053*4882a593Smuzhiyun 
1054*4882a593Smuzhiyun 	/*
1055*4882a593Smuzhiyun 	 * FB_CUR_SETIMAGE - the cursor image has changed
1056*4882a593Smuzhiyun 	 * FB_CUR_SETCMAP  - the cursor colors has changed
1057*4882a593Smuzhiyun 	 * FB_CUR_SETSHAPE - the cursor bitmask has changed
1058*4882a593Smuzhiyun 	 */
1059*4882a593Smuzhiyun 	if (cursor->set & (FB_CUR_SETSHAPE | FB_CUR_SETCMAP | FB_CUR_SETIMAGE)) {
1060*4882a593Smuzhiyun 		/*
1061*4882a593Smuzhiyun 		 * Determine the size of the cursor image data.  Normally,
1062*4882a593Smuzhiyun 		 * it's 8x16.
1063*4882a593Smuzhiyun 		 */
1064*4882a593Smuzhiyun 		unsigned int image_size =
1065*4882a593Smuzhiyun 			DIV_ROUND_UP(cursor->image.width, 8) *
1066*4882a593Smuzhiyun 			cursor->image.height;
1067*4882a593Smuzhiyun 		unsigned int image_words =
1068*4882a593Smuzhiyun 			DIV_ROUND_UP(image_size, sizeof(uint32_t));
1069*4882a593Smuzhiyun 		unsigned int bg_idx = cursor->image.bg_color;
1070*4882a593Smuzhiyun 		unsigned int fg_idx = cursor->image.fg_color;
1071*4882a593Smuzhiyun 		uint32_t *image, *source, *mask;
1072*4882a593Smuzhiyun 		uint16_t fg, bg;
1073*4882a593Smuzhiyun 		unsigned int i;
1074*4882a593Smuzhiyun 
1075*4882a593Smuzhiyun 		if (info->state != FBINFO_STATE_RUNNING)
1076*4882a593Smuzhiyun 			return 0;
1077*4882a593Smuzhiyun 
1078*4882a593Smuzhiyun 		bg = ((info->cmap.red[bg_idx] & 0xf8) << 7) |
1079*4882a593Smuzhiyun 		     ((info->cmap.green[bg_idx] & 0xf8) << 2) |
1080*4882a593Smuzhiyun 		     ((info->cmap.blue[bg_idx] & 0xf8) >> 3) |
1081*4882a593Smuzhiyun 		     1 << 15;
1082*4882a593Smuzhiyun 
1083*4882a593Smuzhiyun 		fg = ((info->cmap.red[fg_idx] & 0xf8) << 7) |
1084*4882a593Smuzhiyun 		     ((info->cmap.green[fg_idx] & 0xf8) << 2) |
1085*4882a593Smuzhiyun 		     ((info->cmap.blue[fg_idx] & 0xf8) >> 3) |
1086*4882a593Smuzhiyun 		     1 << 15;
1087*4882a593Smuzhiyun 
1088*4882a593Smuzhiyun 		/* Use 32-bit operations on the data to improve performance */
1089*4882a593Smuzhiyun 		image = (uint32_t *)data->next_cursor;
1090*4882a593Smuzhiyun 		source = (uint32_t *)cursor->image.data;
1091*4882a593Smuzhiyun 		mask = (uint32_t *)cursor->mask;
1092*4882a593Smuzhiyun 
1093*4882a593Smuzhiyun 		if (cursor->rop == ROP_XOR)
1094*4882a593Smuzhiyun 			for (i = 0; i < image_words; i++)
1095*4882a593Smuzhiyun 				image[i] = source[i] ^ mask[i];
1096*4882a593Smuzhiyun 		else
1097*4882a593Smuzhiyun 			for (i = 0; i < image_words; i++)
1098*4882a593Smuzhiyun 				image[i] = source[i] & mask[i];
1099*4882a593Smuzhiyun 
1100*4882a593Smuzhiyun 		fsl_diu_load_cursor_image(info, image, bg, fg,
1101*4882a593Smuzhiyun 			cursor->image.width, cursor->image.height);
1102*4882a593Smuzhiyun 	}
1103*4882a593Smuzhiyun 
1104*4882a593Smuzhiyun 	/*
1105*4882a593Smuzhiyun 	 * Show or hide the cursor.  The cursor data is always stored in the
1106*4882a593Smuzhiyun 	 * 'cursor' memory block, and the actual cursor position is always in
1107*4882a593Smuzhiyun 	 * the DIU's CURS_POS register.  To hide the cursor, we redirect the
1108*4882a593Smuzhiyun 	 * CURSOR register to a blank cursor.  The show the cursor, we
1109*4882a593Smuzhiyun 	 * redirect the CURSOR register to the real cursor data.
1110*4882a593Smuzhiyun 	 */
1111*4882a593Smuzhiyun 	if (cursor->enable)
1112*4882a593Smuzhiyun 		out_be32(&hw->cursor, DMA_ADDR(data, cursor));
1113*4882a593Smuzhiyun 	else
1114*4882a593Smuzhiyun 		out_be32(&hw->cursor, DMA_ADDR(data, blank_cursor));
1115*4882a593Smuzhiyun 
1116*4882a593Smuzhiyun 	return 0;
1117*4882a593Smuzhiyun }
1118*4882a593Smuzhiyun 
1119*4882a593Smuzhiyun /*
1120*4882a593Smuzhiyun  * Using the fb_var_screeninfo in fb_info we set the resolution of this
1121*4882a593Smuzhiyun  * particular framebuffer. This function alters the fb_fix_screeninfo stored
1122*4882a593Smuzhiyun  * in fb_info. It does not alter var in fb_info since we are using that
1123*4882a593Smuzhiyun  * data. This means we depend on the data in var inside fb_info to be
1124*4882a593Smuzhiyun  * supported by the hardware. fsl_diu_check_var is always called before
1125*4882a593Smuzhiyun  * fsl_diu_set_par to ensure this.
1126*4882a593Smuzhiyun  */
fsl_diu_set_par(struct fb_info * info)1127*4882a593Smuzhiyun static int fsl_diu_set_par(struct fb_info *info)
1128*4882a593Smuzhiyun {
1129*4882a593Smuzhiyun 	unsigned long len;
1130*4882a593Smuzhiyun 	struct fb_var_screeninfo *var = &info->var;
1131*4882a593Smuzhiyun 	struct mfb_info *mfbi = info->par;
1132*4882a593Smuzhiyun 	struct fsl_diu_data *data = mfbi->parent;
1133*4882a593Smuzhiyun 	struct diu_ad *ad = mfbi->ad;
1134*4882a593Smuzhiyun 	struct diu __iomem *hw;
1135*4882a593Smuzhiyun 
1136*4882a593Smuzhiyun 	hw = data->diu_reg;
1137*4882a593Smuzhiyun 
1138*4882a593Smuzhiyun 	set_fix(info);
1139*4882a593Smuzhiyun 
1140*4882a593Smuzhiyun 	len = info->var.yres_virtual * info->fix.line_length;
1141*4882a593Smuzhiyun 	/* Alloc & dealloc each time resolution/bpp change */
1142*4882a593Smuzhiyun 	if (len != info->fix.smem_len) {
1143*4882a593Smuzhiyun 		if (info->fix.smem_start)
1144*4882a593Smuzhiyun 			unmap_video_memory(info);
1145*4882a593Smuzhiyun 
1146*4882a593Smuzhiyun 		/* Memory allocation for framebuffer */
1147*4882a593Smuzhiyun 		if (map_video_memory(info)) {
1148*4882a593Smuzhiyun 			dev_err(info->dev, "unable to allocate fb memory 1\n");
1149*4882a593Smuzhiyun 			return -ENOMEM;
1150*4882a593Smuzhiyun 		}
1151*4882a593Smuzhiyun 	}
1152*4882a593Smuzhiyun 
1153*4882a593Smuzhiyun 	if (diu_ops.get_pixel_format)
1154*4882a593Smuzhiyun 		ad->pix_fmt = diu_ops.get_pixel_format(data->monitor_port,
1155*4882a593Smuzhiyun 						       var->bits_per_pixel);
1156*4882a593Smuzhiyun 	else
1157*4882a593Smuzhiyun 		ad->pix_fmt = fsl_diu_get_pixel_format(var->bits_per_pixel);
1158*4882a593Smuzhiyun 
1159*4882a593Smuzhiyun 	ad->addr    = cpu_to_le32(info->fix.smem_start);
1160*4882a593Smuzhiyun 	ad->src_size_g_alpha = cpu_to_le32((var->yres_virtual << 12) |
1161*4882a593Smuzhiyun 				var->xres_virtual) | mfbi->g_alpha;
1162*4882a593Smuzhiyun 	/* AOI should not be greater than display size */
1163*4882a593Smuzhiyun 	ad->aoi_size 	= cpu_to_le32((var->yres << 16) | var->xres);
1164*4882a593Smuzhiyun 	ad->offset_xyi = cpu_to_le32((var->yoffset << 16) | var->xoffset);
1165*4882a593Smuzhiyun 	ad->offset_xyd = cpu_to_le32((mfbi->y_aoi_d << 16) | mfbi->x_aoi_d);
1166*4882a593Smuzhiyun 
1167*4882a593Smuzhiyun 	/* Disable chroma keying function */
1168*4882a593Smuzhiyun 	ad->ckmax_r = 0;
1169*4882a593Smuzhiyun 	ad->ckmax_g = 0;
1170*4882a593Smuzhiyun 	ad->ckmax_b = 0;
1171*4882a593Smuzhiyun 
1172*4882a593Smuzhiyun 	ad->ckmin_r = 255;
1173*4882a593Smuzhiyun 	ad->ckmin_g = 255;
1174*4882a593Smuzhiyun 	ad->ckmin_b = 255;
1175*4882a593Smuzhiyun 
1176*4882a593Smuzhiyun 	if (mfbi->index == PLANE0)
1177*4882a593Smuzhiyun 		update_lcdc(info);
1178*4882a593Smuzhiyun 	return 0;
1179*4882a593Smuzhiyun }
1180*4882a593Smuzhiyun 
CNVT_TOHW(__u32 val,__u32 width)1181*4882a593Smuzhiyun static inline __u32 CNVT_TOHW(__u32 val, __u32 width)
1182*4882a593Smuzhiyun {
1183*4882a593Smuzhiyun 	return ((val << width) + 0x7FFF - val) >> 16;
1184*4882a593Smuzhiyun }
1185*4882a593Smuzhiyun 
1186*4882a593Smuzhiyun /*
1187*4882a593Smuzhiyun  * Set a single color register. The values supplied have a 16 bit magnitude
1188*4882a593Smuzhiyun  * which needs to be scaled in this function for the hardware. Things to take
1189*4882a593Smuzhiyun  * into consideration are how many color registers, if any, are supported with
1190*4882a593Smuzhiyun  * the current color visual. With truecolor mode no color palettes are
1191*4882a593Smuzhiyun  * supported. Here a pseudo palette is created which we store the value in
1192*4882a593Smuzhiyun  * pseudo_palette in struct fb_info. For pseudocolor mode we have a limited
1193*4882a593Smuzhiyun  * color palette.
1194*4882a593Smuzhiyun  */
fsl_diu_setcolreg(unsigned int regno,unsigned int red,unsigned int green,unsigned int blue,unsigned int transp,struct fb_info * info)1195*4882a593Smuzhiyun static int fsl_diu_setcolreg(unsigned int regno, unsigned int red,
1196*4882a593Smuzhiyun 			     unsigned int green, unsigned int blue,
1197*4882a593Smuzhiyun 			     unsigned int transp, struct fb_info *info)
1198*4882a593Smuzhiyun {
1199*4882a593Smuzhiyun 	int ret = 1;
1200*4882a593Smuzhiyun 
1201*4882a593Smuzhiyun 	/*
1202*4882a593Smuzhiyun 	 * If greyscale is true, then we convert the RGB value
1203*4882a593Smuzhiyun 	 * to greyscale no matter what visual we are using.
1204*4882a593Smuzhiyun 	 */
1205*4882a593Smuzhiyun 	if (info->var.grayscale)
1206*4882a593Smuzhiyun 		red = green = blue = (19595 * red + 38470 * green +
1207*4882a593Smuzhiyun 				      7471 * blue) >> 16;
1208*4882a593Smuzhiyun 	switch (info->fix.visual) {
1209*4882a593Smuzhiyun 	case FB_VISUAL_TRUECOLOR:
1210*4882a593Smuzhiyun 		/*
1211*4882a593Smuzhiyun 		 * 16-bit True Colour.  We encode the RGB value
1212*4882a593Smuzhiyun 		 * according to the RGB bitfield information.
1213*4882a593Smuzhiyun 		 */
1214*4882a593Smuzhiyun 		if (regno < 16) {
1215*4882a593Smuzhiyun 			u32 *pal = info->pseudo_palette;
1216*4882a593Smuzhiyun 			u32 v;
1217*4882a593Smuzhiyun 
1218*4882a593Smuzhiyun 			red = CNVT_TOHW(red, info->var.red.length);
1219*4882a593Smuzhiyun 			green = CNVT_TOHW(green, info->var.green.length);
1220*4882a593Smuzhiyun 			blue = CNVT_TOHW(blue, info->var.blue.length);
1221*4882a593Smuzhiyun 			transp = CNVT_TOHW(transp, info->var.transp.length);
1222*4882a593Smuzhiyun 
1223*4882a593Smuzhiyun 			v = (red << info->var.red.offset) |
1224*4882a593Smuzhiyun 			    (green << info->var.green.offset) |
1225*4882a593Smuzhiyun 			    (blue << info->var.blue.offset) |
1226*4882a593Smuzhiyun 			    (transp << info->var.transp.offset);
1227*4882a593Smuzhiyun 
1228*4882a593Smuzhiyun 			pal[regno] = v;
1229*4882a593Smuzhiyun 			ret = 0;
1230*4882a593Smuzhiyun 		}
1231*4882a593Smuzhiyun 		break;
1232*4882a593Smuzhiyun 	}
1233*4882a593Smuzhiyun 
1234*4882a593Smuzhiyun 	return ret;
1235*4882a593Smuzhiyun }
1236*4882a593Smuzhiyun 
1237*4882a593Smuzhiyun /*
1238*4882a593Smuzhiyun  * Pan (or wrap, depending on the `vmode' field) the display using the
1239*4882a593Smuzhiyun  * 'xoffset' and 'yoffset' fields of the 'var' structure. If the values
1240*4882a593Smuzhiyun  * don't fit, return -EINVAL.
1241*4882a593Smuzhiyun  */
fsl_diu_pan_display(struct fb_var_screeninfo * var,struct fb_info * info)1242*4882a593Smuzhiyun static int fsl_diu_pan_display(struct fb_var_screeninfo *var,
1243*4882a593Smuzhiyun 			     struct fb_info *info)
1244*4882a593Smuzhiyun {
1245*4882a593Smuzhiyun 	if ((info->var.xoffset == var->xoffset) &&
1246*4882a593Smuzhiyun 	    (info->var.yoffset == var->yoffset))
1247*4882a593Smuzhiyun 		return 0;	/* No change, do nothing */
1248*4882a593Smuzhiyun 
1249*4882a593Smuzhiyun 	if (var->xoffset + info->var.xres > info->var.xres_virtual
1250*4882a593Smuzhiyun 	    || var->yoffset + info->var.yres > info->var.yres_virtual)
1251*4882a593Smuzhiyun 		return -EINVAL;
1252*4882a593Smuzhiyun 
1253*4882a593Smuzhiyun 	info->var.xoffset = var->xoffset;
1254*4882a593Smuzhiyun 	info->var.yoffset = var->yoffset;
1255*4882a593Smuzhiyun 
1256*4882a593Smuzhiyun 	if (var->vmode & FB_VMODE_YWRAP)
1257*4882a593Smuzhiyun 		info->var.vmode |= FB_VMODE_YWRAP;
1258*4882a593Smuzhiyun 	else
1259*4882a593Smuzhiyun 		info->var.vmode &= ~FB_VMODE_YWRAP;
1260*4882a593Smuzhiyun 
1261*4882a593Smuzhiyun 	fsl_diu_set_aoi(info);
1262*4882a593Smuzhiyun 
1263*4882a593Smuzhiyun 	return 0;
1264*4882a593Smuzhiyun }
1265*4882a593Smuzhiyun 
fsl_diu_ioctl(struct fb_info * info,unsigned int cmd,unsigned long arg)1266*4882a593Smuzhiyun static int fsl_diu_ioctl(struct fb_info *info, unsigned int cmd,
1267*4882a593Smuzhiyun 		       unsigned long arg)
1268*4882a593Smuzhiyun {
1269*4882a593Smuzhiyun 	struct mfb_info *mfbi = info->par;
1270*4882a593Smuzhiyun 	struct diu_ad *ad = mfbi->ad;
1271*4882a593Smuzhiyun 	struct mfb_chroma_key ck;
1272*4882a593Smuzhiyun 	unsigned char global_alpha;
1273*4882a593Smuzhiyun 	struct aoi_display_offset aoi_d;
1274*4882a593Smuzhiyun 	__u32 pix_fmt;
1275*4882a593Smuzhiyun 	void __user *buf = (void __user *)arg;
1276*4882a593Smuzhiyun 
1277*4882a593Smuzhiyun 	if (!arg)
1278*4882a593Smuzhiyun 		return -EINVAL;
1279*4882a593Smuzhiyun 
1280*4882a593Smuzhiyun 	dev_dbg(info->dev, "ioctl %08x (dir=%s%s type=%u nr=%u size=%u)\n", cmd,
1281*4882a593Smuzhiyun 		_IOC_DIR(cmd) & _IOC_READ ? "R" : "",
1282*4882a593Smuzhiyun 		_IOC_DIR(cmd) & _IOC_WRITE ? "W" : "",
1283*4882a593Smuzhiyun 		_IOC_TYPE(cmd), _IOC_NR(cmd), _IOC_SIZE(cmd));
1284*4882a593Smuzhiyun 
1285*4882a593Smuzhiyun 	switch (cmd) {
1286*4882a593Smuzhiyun 	case MFB_SET_PIXFMT_OLD:
1287*4882a593Smuzhiyun 		dev_warn(info->dev,
1288*4882a593Smuzhiyun 			 "MFB_SET_PIXFMT value of 0x%08x is deprecated.\n",
1289*4882a593Smuzhiyun 			 MFB_SET_PIXFMT_OLD);
1290*4882a593Smuzhiyun 		fallthrough;
1291*4882a593Smuzhiyun 	case MFB_SET_PIXFMT:
1292*4882a593Smuzhiyun 		if (copy_from_user(&pix_fmt, buf, sizeof(pix_fmt)))
1293*4882a593Smuzhiyun 			return -EFAULT;
1294*4882a593Smuzhiyun 		ad->pix_fmt = pix_fmt;
1295*4882a593Smuzhiyun 		break;
1296*4882a593Smuzhiyun 	case MFB_GET_PIXFMT_OLD:
1297*4882a593Smuzhiyun 		dev_warn(info->dev,
1298*4882a593Smuzhiyun 			 "MFB_GET_PIXFMT value of 0x%08x is deprecated.\n",
1299*4882a593Smuzhiyun 			 MFB_GET_PIXFMT_OLD);
1300*4882a593Smuzhiyun 		fallthrough;
1301*4882a593Smuzhiyun 	case MFB_GET_PIXFMT:
1302*4882a593Smuzhiyun 		pix_fmt = ad->pix_fmt;
1303*4882a593Smuzhiyun 		if (copy_to_user(buf, &pix_fmt, sizeof(pix_fmt)))
1304*4882a593Smuzhiyun 			return -EFAULT;
1305*4882a593Smuzhiyun 		break;
1306*4882a593Smuzhiyun 	case MFB_SET_AOID:
1307*4882a593Smuzhiyun 		if (copy_from_user(&aoi_d, buf, sizeof(aoi_d)))
1308*4882a593Smuzhiyun 			return -EFAULT;
1309*4882a593Smuzhiyun 		mfbi->x_aoi_d = aoi_d.x_aoi_d;
1310*4882a593Smuzhiyun 		mfbi->y_aoi_d = aoi_d.y_aoi_d;
1311*4882a593Smuzhiyun 		fsl_diu_check_var(&info->var, info);
1312*4882a593Smuzhiyun 		fsl_diu_set_aoi(info);
1313*4882a593Smuzhiyun 		break;
1314*4882a593Smuzhiyun 	case MFB_GET_AOID:
1315*4882a593Smuzhiyun 		aoi_d.x_aoi_d = mfbi->x_aoi_d;
1316*4882a593Smuzhiyun 		aoi_d.y_aoi_d = mfbi->y_aoi_d;
1317*4882a593Smuzhiyun 		if (copy_to_user(buf, &aoi_d, sizeof(aoi_d)))
1318*4882a593Smuzhiyun 			return -EFAULT;
1319*4882a593Smuzhiyun 		break;
1320*4882a593Smuzhiyun 	case MFB_GET_ALPHA:
1321*4882a593Smuzhiyun 		global_alpha = mfbi->g_alpha;
1322*4882a593Smuzhiyun 		if (copy_to_user(buf, &global_alpha, sizeof(global_alpha)))
1323*4882a593Smuzhiyun 			return -EFAULT;
1324*4882a593Smuzhiyun 		break;
1325*4882a593Smuzhiyun 	case MFB_SET_ALPHA:
1326*4882a593Smuzhiyun 		/* set panel information */
1327*4882a593Smuzhiyun 		if (copy_from_user(&global_alpha, buf, sizeof(global_alpha)))
1328*4882a593Smuzhiyun 			return -EFAULT;
1329*4882a593Smuzhiyun 		ad->src_size_g_alpha = (ad->src_size_g_alpha & (~0xff)) |
1330*4882a593Smuzhiyun 							(global_alpha & 0xff);
1331*4882a593Smuzhiyun 		mfbi->g_alpha = global_alpha;
1332*4882a593Smuzhiyun 		break;
1333*4882a593Smuzhiyun 	case MFB_SET_CHROMA_KEY:
1334*4882a593Smuzhiyun 		/* set panel winformation */
1335*4882a593Smuzhiyun 		if (copy_from_user(&ck, buf, sizeof(ck)))
1336*4882a593Smuzhiyun 			return -EFAULT;
1337*4882a593Smuzhiyun 
1338*4882a593Smuzhiyun 		if (ck.enable &&
1339*4882a593Smuzhiyun 		   (ck.red_max < ck.red_min ||
1340*4882a593Smuzhiyun 		    ck.green_max < ck.green_min ||
1341*4882a593Smuzhiyun 		    ck.blue_max < ck.blue_min))
1342*4882a593Smuzhiyun 			return -EINVAL;
1343*4882a593Smuzhiyun 
1344*4882a593Smuzhiyun 		if (!ck.enable) {
1345*4882a593Smuzhiyun 			ad->ckmax_r = 0;
1346*4882a593Smuzhiyun 			ad->ckmax_g = 0;
1347*4882a593Smuzhiyun 			ad->ckmax_b = 0;
1348*4882a593Smuzhiyun 			ad->ckmin_r = 255;
1349*4882a593Smuzhiyun 			ad->ckmin_g = 255;
1350*4882a593Smuzhiyun 			ad->ckmin_b = 255;
1351*4882a593Smuzhiyun 		} else {
1352*4882a593Smuzhiyun 			ad->ckmax_r = ck.red_max;
1353*4882a593Smuzhiyun 			ad->ckmax_g = ck.green_max;
1354*4882a593Smuzhiyun 			ad->ckmax_b = ck.blue_max;
1355*4882a593Smuzhiyun 			ad->ckmin_r = ck.red_min;
1356*4882a593Smuzhiyun 			ad->ckmin_g = ck.green_min;
1357*4882a593Smuzhiyun 			ad->ckmin_b = ck.blue_min;
1358*4882a593Smuzhiyun 		}
1359*4882a593Smuzhiyun 		break;
1360*4882a593Smuzhiyun #ifdef CONFIG_PPC_MPC512x
1361*4882a593Smuzhiyun 	case MFB_SET_GAMMA: {
1362*4882a593Smuzhiyun 		struct fsl_diu_data *data = mfbi->parent;
1363*4882a593Smuzhiyun 
1364*4882a593Smuzhiyun 		if (copy_from_user(data->gamma, buf, sizeof(data->gamma)))
1365*4882a593Smuzhiyun 			return -EFAULT;
1366*4882a593Smuzhiyun 		setbits32(&data->diu_reg->gamma, 0); /* Force table reload */
1367*4882a593Smuzhiyun 		break;
1368*4882a593Smuzhiyun 	}
1369*4882a593Smuzhiyun 	case MFB_GET_GAMMA: {
1370*4882a593Smuzhiyun 		struct fsl_diu_data *data = mfbi->parent;
1371*4882a593Smuzhiyun 
1372*4882a593Smuzhiyun 		if (copy_to_user(buf, data->gamma, sizeof(data->gamma)))
1373*4882a593Smuzhiyun 			return -EFAULT;
1374*4882a593Smuzhiyun 		break;
1375*4882a593Smuzhiyun 	}
1376*4882a593Smuzhiyun #endif
1377*4882a593Smuzhiyun 	default:
1378*4882a593Smuzhiyun 		dev_err(info->dev, "unknown ioctl command (0x%08X)\n", cmd);
1379*4882a593Smuzhiyun 		return -ENOIOCTLCMD;
1380*4882a593Smuzhiyun 	}
1381*4882a593Smuzhiyun 
1382*4882a593Smuzhiyun 	return 0;
1383*4882a593Smuzhiyun }
1384*4882a593Smuzhiyun 
fsl_diu_enable_interrupts(struct fsl_diu_data * data)1385*4882a593Smuzhiyun static inline void fsl_diu_enable_interrupts(struct fsl_diu_data *data)
1386*4882a593Smuzhiyun {
1387*4882a593Smuzhiyun 	u32 int_mask = INT_UNDRUN; /* enable underrun detection */
1388*4882a593Smuzhiyun 
1389*4882a593Smuzhiyun 	if (IS_ENABLED(CONFIG_NOT_COHERENT_CACHE))
1390*4882a593Smuzhiyun 		int_mask |= INT_VSYNC; /* enable vertical sync */
1391*4882a593Smuzhiyun 
1392*4882a593Smuzhiyun 	clrbits32(&data->diu_reg->int_mask, int_mask);
1393*4882a593Smuzhiyun }
1394*4882a593Smuzhiyun 
1395*4882a593Smuzhiyun /* turn on fb if count == 1
1396*4882a593Smuzhiyun  */
fsl_diu_open(struct fb_info * info,int user)1397*4882a593Smuzhiyun static int fsl_diu_open(struct fb_info *info, int user)
1398*4882a593Smuzhiyun {
1399*4882a593Smuzhiyun 	struct mfb_info *mfbi = info->par;
1400*4882a593Smuzhiyun 	int res = 0;
1401*4882a593Smuzhiyun 
1402*4882a593Smuzhiyun 	/* free boot splash memory on first /dev/fb0 open */
1403*4882a593Smuzhiyun 	if ((mfbi->index == PLANE0) && diu_ops.release_bootmem)
1404*4882a593Smuzhiyun 		diu_ops.release_bootmem();
1405*4882a593Smuzhiyun 
1406*4882a593Smuzhiyun 	spin_lock(&diu_lock);
1407*4882a593Smuzhiyun 	mfbi->count++;
1408*4882a593Smuzhiyun 	if (mfbi->count == 1) {
1409*4882a593Smuzhiyun 		fsl_diu_check_var(&info->var, info);
1410*4882a593Smuzhiyun 		res = fsl_diu_set_par(info);
1411*4882a593Smuzhiyun 		if (res < 0)
1412*4882a593Smuzhiyun 			mfbi->count--;
1413*4882a593Smuzhiyun 		else {
1414*4882a593Smuzhiyun 			fsl_diu_enable_interrupts(mfbi->parent);
1415*4882a593Smuzhiyun 			fsl_diu_enable_panel(info);
1416*4882a593Smuzhiyun 		}
1417*4882a593Smuzhiyun 	}
1418*4882a593Smuzhiyun 
1419*4882a593Smuzhiyun 	spin_unlock(&diu_lock);
1420*4882a593Smuzhiyun 	return res;
1421*4882a593Smuzhiyun }
1422*4882a593Smuzhiyun 
1423*4882a593Smuzhiyun /* turn off fb if count == 0
1424*4882a593Smuzhiyun  */
fsl_diu_release(struct fb_info * info,int user)1425*4882a593Smuzhiyun static int fsl_diu_release(struct fb_info *info, int user)
1426*4882a593Smuzhiyun {
1427*4882a593Smuzhiyun 	struct mfb_info *mfbi = info->par;
1428*4882a593Smuzhiyun 	int res = 0;
1429*4882a593Smuzhiyun 
1430*4882a593Smuzhiyun 	spin_lock(&diu_lock);
1431*4882a593Smuzhiyun 	mfbi->count--;
1432*4882a593Smuzhiyun 	if (mfbi->count == 0) {
1433*4882a593Smuzhiyun 		struct fsl_diu_data *data = mfbi->parent;
1434*4882a593Smuzhiyun 		bool disable = true;
1435*4882a593Smuzhiyun 		int i;
1436*4882a593Smuzhiyun 
1437*4882a593Smuzhiyun 		/* Disable interrupts only if all AOIs are closed */
1438*4882a593Smuzhiyun 		for (i = 0; i < NUM_AOIS; i++) {
1439*4882a593Smuzhiyun 			struct mfb_info *mi = data->fsl_diu_info[i].par;
1440*4882a593Smuzhiyun 
1441*4882a593Smuzhiyun 			if (mi->count)
1442*4882a593Smuzhiyun 				disable = false;
1443*4882a593Smuzhiyun 		}
1444*4882a593Smuzhiyun 		if (disable)
1445*4882a593Smuzhiyun 			out_be32(&data->diu_reg->int_mask, 0xffffffff);
1446*4882a593Smuzhiyun 		fsl_diu_disable_panel(info);
1447*4882a593Smuzhiyun 	}
1448*4882a593Smuzhiyun 
1449*4882a593Smuzhiyun 	spin_unlock(&diu_lock);
1450*4882a593Smuzhiyun 	return res;
1451*4882a593Smuzhiyun }
1452*4882a593Smuzhiyun 
1453*4882a593Smuzhiyun static const struct fb_ops fsl_diu_ops = {
1454*4882a593Smuzhiyun 	.owner = THIS_MODULE,
1455*4882a593Smuzhiyun 	.fb_check_var = fsl_diu_check_var,
1456*4882a593Smuzhiyun 	.fb_set_par = fsl_diu_set_par,
1457*4882a593Smuzhiyun 	.fb_setcolreg = fsl_diu_setcolreg,
1458*4882a593Smuzhiyun 	.fb_pan_display = fsl_diu_pan_display,
1459*4882a593Smuzhiyun 	.fb_fillrect = cfb_fillrect,
1460*4882a593Smuzhiyun 	.fb_copyarea = cfb_copyarea,
1461*4882a593Smuzhiyun 	.fb_imageblit = cfb_imageblit,
1462*4882a593Smuzhiyun 	.fb_ioctl = fsl_diu_ioctl,
1463*4882a593Smuzhiyun 	.fb_open = fsl_diu_open,
1464*4882a593Smuzhiyun 	.fb_release = fsl_diu_release,
1465*4882a593Smuzhiyun 	.fb_cursor = fsl_diu_cursor,
1466*4882a593Smuzhiyun };
1467*4882a593Smuzhiyun 
install_fb(struct fb_info * info)1468*4882a593Smuzhiyun static int install_fb(struct fb_info *info)
1469*4882a593Smuzhiyun {
1470*4882a593Smuzhiyun 	int rc;
1471*4882a593Smuzhiyun 	struct mfb_info *mfbi = info->par;
1472*4882a593Smuzhiyun 	struct fsl_diu_data *data = mfbi->parent;
1473*4882a593Smuzhiyun 	const char *aoi_mode, *init_aoi_mode = "320x240";
1474*4882a593Smuzhiyun 	struct fb_videomode *db = fsl_diu_mode_db;
1475*4882a593Smuzhiyun 	unsigned int dbsize = ARRAY_SIZE(fsl_diu_mode_db);
1476*4882a593Smuzhiyun 	int has_default_mode = 1;
1477*4882a593Smuzhiyun 
1478*4882a593Smuzhiyun 	info->var.activate = FB_ACTIVATE_NOW;
1479*4882a593Smuzhiyun 	info->fbops = &fsl_diu_ops;
1480*4882a593Smuzhiyun 	info->flags = FBINFO_DEFAULT | FBINFO_VIRTFB | FBINFO_PARTIAL_PAN_OK |
1481*4882a593Smuzhiyun 		FBINFO_READS_FAST;
1482*4882a593Smuzhiyun 	info->pseudo_palette = mfbi->pseudo_palette;
1483*4882a593Smuzhiyun 
1484*4882a593Smuzhiyun 	rc = fb_alloc_cmap(&info->cmap, 16, 0);
1485*4882a593Smuzhiyun 	if (rc)
1486*4882a593Smuzhiyun 		return rc;
1487*4882a593Smuzhiyun 
1488*4882a593Smuzhiyun 	if (mfbi->index == PLANE0) {
1489*4882a593Smuzhiyun 		if (data->has_edid) {
1490*4882a593Smuzhiyun 			/* Now build modedb from EDID */
1491*4882a593Smuzhiyun 			fb_edid_to_monspecs(data->edid_data, &info->monspecs);
1492*4882a593Smuzhiyun 			fb_videomode_to_modelist(info->monspecs.modedb,
1493*4882a593Smuzhiyun 						 info->monspecs.modedb_len,
1494*4882a593Smuzhiyun 						 &info->modelist);
1495*4882a593Smuzhiyun 			db = info->monspecs.modedb;
1496*4882a593Smuzhiyun 			dbsize = info->monspecs.modedb_len;
1497*4882a593Smuzhiyun 		}
1498*4882a593Smuzhiyun 		aoi_mode = fb_mode;
1499*4882a593Smuzhiyun 	} else {
1500*4882a593Smuzhiyun 		aoi_mode = init_aoi_mode;
1501*4882a593Smuzhiyun 	}
1502*4882a593Smuzhiyun 	rc = fb_find_mode(&info->var, info, aoi_mode, db, dbsize, NULL,
1503*4882a593Smuzhiyun 			  default_bpp);
1504*4882a593Smuzhiyun 	if (!rc) {
1505*4882a593Smuzhiyun 		/*
1506*4882a593Smuzhiyun 		 * For plane 0 we continue and look into
1507*4882a593Smuzhiyun 		 * driver's internal modedb.
1508*4882a593Smuzhiyun 		 */
1509*4882a593Smuzhiyun 		if ((mfbi->index == PLANE0) && data->has_edid)
1510*4882a593Smuzhiyun 			has_default_mode = 0;
1511*4882a593Smuzhiyun 		else
1512*4882a593Smuzhiyun 			return -EINVAL;
1513*4882a593Smuzhiyun 	}
1514*4882a593Smuzhiyun 
1515*4882a593Smuzhiyun 	if (!has_default_mode) {
1516*4882a593Smuzhiyun 		rc = fb_find_mode(&info->var, info, aoi_mode, fsl_diu_mode_db,
1517*4882a593Smuzhiyun 			ARRAY_SIZE(fsl_diu_mode_db), NULL, default_bpp);
1518*4882a593Smuzhiyun 		if (rc)
1519*4882a593Smuzhiyun 			has_default_mode = 1;
1520*4882a593Smuzhiyun 	}
1521*4882a593Smuzhiyun 
1522*4882a593Smuzhiyun 	/* Still not found, use preferred mode from database if any */
1523*4882a593Smuzhiyun 	if (!has_default_mode && info->monspecs.modedb) {
1524*4882a593Smuzhiyun 		struct fb_monspecs *specs = &info->monspecs;
1525*4882a593Smuzhiyun 		struct fb_videomode *modedb = &specs->modedb[0];
1526*4882a593Smuzhiyun 
1527*4882a593Smuzhiyun 		/*
1528*4882a593Smuzhiyun 		 * Get preferred timing. If not found,
1529*4882a593Smuzhiyun 		 * first mode in database will be used.
1530*4882a593Smuzhiyun 		 */
1531*4882a593Smuzhiyun 		if (specs->misc & FB_MISC_1ST_DETAIL) {
1532*4882a593Smuzhiyun 			int i;
1533*4882a593Smuzhiyun 
1534*4882a593Smuzhiyun 			for (i = 0; i < specs->modedb_len; i++) {
1535*4882a593Smuzhiyun 				if (specs->modedb[i].flag & FB_MODE_IS_FIRST) {
1536*4882a593Smuzhiyun 					modedb = &specs->modedb[i];
1537*4882a593Smuzhiyun 					break;
1538*4882a593Smuzhiyun 				}
1539*4882a593Smuzhiyun 			}
1540*4882a593Smuzhiyun 		}
1541*4882a593Smuzhiyun 
1542*4882a593Smuzhiyun 		info->var.bits_per_pixel = default_bpp;
1543*4882a593Smuzhiyun 		fb_videomode_to_var(&info->var, modedb);
1544*4882a593Smuzhiyun 	}
1545*4882a593Smuzhiyun 
1546*4882a593Smuzhiyun 	if (fsl_diu_check_var(&info->var, info)) {
1547*4882a593Smuzhiyun 		dev_err(info->dev, "fsl_diu_check_var failed\n");
1548*4882a593Smuzhiyun 		unmap_video_memory(info);
1549*4882a593Smuzhiyun 		fb_dealloc_cmap(&info->cmap);
1550*4882a593Smuzhiyun 		return -EINVAL;
1551*4882a593Smuzhiyun 	}
1552*4882a593Smuzhiyun 
1553*4882a593Smuzhiyun 	if (register_framebuffer(info) < 0) {
1554*4882a593Smuzhiyun 		dev_err(info->dev, "register_framebuffer failed\n");
1555*4882a593Smuzhiyun 		unmap_video_memory(info);
1556*4882a593Smuzhiyun 		fb_dealloc_cmap(&info->cmap);
1557*4882a593Smuzhiyun 		return -EINVAL;
1558*4882a593Smuzhiyun 	}
1559*4882a593Smuzhiyun 
1560*4882a593Smuzhiyun 	mfbi->registered = 1;
1561*4882a593Smuzhiyun 	dev_info(info->dev, "%s registered successfully\n", mfbi->id);
1562*4882a593Smuzhiyun 
1563*4882a593Smuzhiyun 	return 0;
1564*4882a593Smuzhiyun }
1565*4882a593Smuzhiyun 
uninstall_fb(struct fb_info * info)1566*4882a593Smuzhiyun static void uninstall_fb(struct fb_info *info)
1567*4882a593Smuzhiyun {
1568*4882a593Smuzhiyun 	struct mfb_info *mfbi = info->par;
1569*4882a593Smuzhiyun 
1570*4882a593Smuzhiyun 	if (!mfbi->registered)
1571*4882a593Smuzhiyun 		return;
1572*4882a593Smuzhiyun 
1573*4882a593Smuzhiyun 	unregister_framebuffer(info);
1574*4882a593Smuzhiyun 	unmap_video_memory(info);
1575*4882a593Smuzhiyun 	fb_dealloc_cmap(&info->cmap);
1576*4882a593Smuzhiyun 
1577*4882a593Smuzhiyun 	mfbi->registered = 0;
1578*4882a593Smuzhiyun }
1579*4882a593Smuzhiyun 
fsl_diu_isr(int irq,void * dev_id)1580*4882a593Smuzhiyun static irqreturn_t fsl_diu_isr(int irq, void *dev_id)
1581*4882a593Smuzhiyun {
1582*4882a593Smuzhiyun 	struct diu __iomem *hw = dev_id;
1583*4882a593Smuzhiyun 	uint32_t status = in_be32(&hw->int_status);
1584*4882a593Smuzhiyun 
1585*4882a593Smuzhiyun 	if (status) {
1586*4882a593Smuzhiyun 		/* This is the workaround for underrun */
1587*4882a593Smuzhiyun 		if (status & INT_UNDRUN) {
1588*4882a593Smuzhiyun 			out_be32(&hw->diu_mode, 0);
1589*4882a593Smuzhiyun 			udelay(1);
1590*4882a593Smuzhiyun 			out_be32(&hw->diu_mode, 1);
1591*4882a593Smuzhiyun 		}
1592*4882a593Smuzhiyun #if defined(CONFIG_NOT_COHERENT_CACHE)
1593*4882a593Smuzhiyun 		else if (status & INT_VSYNC) {
1594*4882a593Smuzhiyun 			unsigned int i;
1595*4882a593Smuzhiyun 
1596*4882a593Smuzhiyun 			for (i = 0; i < coherence_data_size;
1597*4882a593Smuzhiyun 				i += d_cache_line_size)
1598*4882a593Smuzhiyun 				__asm__ __volatile__ (
1599*4882a593Smuzhiyun 					"dcbz 0, %[input]"
1600*4882a593Smuzhiyun 				::[input]"r"(&coherence_data[i]));
1601*4882a593Smuzhiyun 		}
1602*4882a593Smuzhiyun #endif
1603*4882a593Smuzhiyun 		return IRQ_HANDLED;
1604*4882a593Smuzhiyun 	}
1605*4882a593Smuzhiyun 	return IRQ_NONE;
1606*4882a593Smuzhiyun }
1607*4882a593Smuzhiyun 
1608*4882a593Smuzhiyun #ifdef CONFIG_PM
1609*4882a593Smuzhiyun /*
1610*4882a593Smuzhiyun  * Power management hooks. Note that we won't be called from IRQ context,
1611*4882a593Smuzhiyun  * unlike the blank functions above, so we may sleep.
1612*4882a593Smuzhiyun  */
fsl_diu_suspend(struct platform_device * ofdev,pm_message_t state)1613*4882a593Smuzhiyun static int fsl_diu_suspend(struct platform_device *ofdev, pm_message_t state)
1614*4882a593Smuzhiyun {
1615*4882a593Smuzhiyun 	struct fsl_diu_data *data;
1616*4882a593Smuzhiyun 
1617*4882a593Smuzhiyun 	data = dev_get_drvdata(&ofdev->dev);
1618*4882a593Smuzhiyun 	disable_lcdc(data->fsl_diu_info);
1619*4882a593Smuzhiyun 
1620*4882a593Smuzhiyun 	return 0;
1621*4882a593Smuzhiyun }
1622*4882a593Smuzhiyun 
fsl_diu_resume(struct platform_device * ofdev)1623*4882a593Smuzhiyun static int fsl_diu_resume(struct platform_device *ofdev)
1624*4882a593Smuzhiyun {
1625*4882a593Smuzhiyun 	struct fsl_diu_data *data;
1626*4882a593Smuzhiyun 	unsigned int i;
1627*4882a593Smuzhiyun 
1628*4882a593Smuzhiyun 	data = dev_get_drvdata(&ofdev->dev);
1629*4882a593Smuzhiyun 
1630*4882a593Smuzhiyun 	fsl_diu_enable_interrupts(data);
1631*4882a593Smuzhiyun 	update_lcdc(data->fsl_diu_info);
1632*4882a593Smuzhiyun 	for (i = 0; i < NUM_AOIS; i++) {
1633*4882a593Smuzhiyun 		if (data->mfb[i].count)
1634*4882a593Smuzhiyun 			fsl_diu_enable_panel(&data->fsl_diu_info[i]);
1635*4882a593Smuzhiyun 	}
1636*4882a593Smuzhiyun 
1637*4882a593Smuzhiyun 	return 0;
1638*4882a593Smuzhiyun }
1639*4882a593Smuzhiyun 
1640*4882a593Smuzhiyun #else
1641*4882a593Smuzhiyun #define fsl_diu_suspend NULL
1642*4882a593Smuzhiyun #define fsl_diu_resume NULL
1643*4882a593Smuzhiyun #endif				/* CONFIG_PM */
1644*4882a593Smuzhiyun 
store_monitor(struct device * device,struct device_attribute * attr,const char * buf,size_t count)1645*4882a593Smuzhiyun static ssize_t store_monitor(struct device *device,
1646*4882a593Smuzhiyun 	struct device_attribute *attr, const char *buf, size_t count)
1647*4882a593Smuzhiyun {
1648*4882a593Smuzhiyun 	enum fsl_diu_monitor_port old_monitor_port;
1649*4882a593Smuzhiyun 	struct fsl_diu_data *data =
1650*4882a593Smuzhiyun 		container_of(attr, struct fsl_diu_data, dev_attr);
1651*4882a593Smuzhiyun 
1652*4882a593Smuzhiyun 	old_monitor_port = data->monitor_port;
1653*4882a593Smuzhiyun 	data->monitor_port = fsl_diu_name_to_port(buf);
1654*4882a593Smuzhiyun 
1655*4882a593Smuzhiyun 	if (old_monitor_port != data->monitor_port) {
1656*4882a593Smuzhiyun 		/* All AOIs need adjust pixel format
1657*4882a593Smuzhiyun 		 * fsl_diu_set_par only change the pixsel format here
1658*4882a593Smuzhiyun 		 * unlikely to fail. */
1659*4882a593Smuzhiyun 		unsigned int i;
1660*4882a593Smuzhiyun 
1661*4882a593Smuzhiyun 		for (i=0; i < NUM_AOIS; i++)
1662*4882a593Smuzhiyun 			fsl_diu_set_par(&data->fsl_diu_info[i]);
1663*4882a593Smuzhiyun 	}
1664*4882a593Smuzhiyun 	return count;
1665*4882a593Smuzhiyun }
1666*4882a593Smuzhiyun 
show_monitor(struct device * device,struct device_attribute * attr,char * buf)1667*4882a593Smuzhiyun static ssize_t show_monitor(struct device *device,
1668*4882a593Smuzhiyun 	struct device_attribute *attr, char *buf)
1669*4882a593Smuzhiyun {
1670*4882a593Smuzhiyun 	struct fsl_diu_data *data =
1671*4882a593Smuzhiyun 		container_of(attr, struct fsl_diu_data, dev_attr);
1672*4882a593Smuzhiyun 
1673*4882a593Smuzhiyun 	switch (data->monitor_port) {
1674*4882a593Smuzhiyun 	case FSL_DIU_PORT_DVI:
1675*4882a593Smuzhiyun 		return sprintf(buf, "DVI\n");
1676*4882a593Smuzhiyun 	case FSL_DIU_PORT_LVDS:
1677*4882a593Smuzhiyun 		return sprintf(buf, "Single-link LVDS\n");
1678*4882a593Smuzhiyun 	case FSL_DIU_PORT_DLVDS:
1679*4882a593Smuzhiyun 		return sprintf(buf, "Dual-link LVDS\n");
1680*4882a593Smuzhiyun 	}
1681*4882a593Smuzhiyun 
1682*4882a593Smuzhiyun 	return 0;
1683*4882a593Smuzhiyun }
1684*4882a593Smuzhiyun 
fsl_diu_probe(struct platform_device * pdev)1685*4882a593Smuzhiyun static int fsl_diu_probe(struct platform_device *pdev)
1686*4882a593Smuzhiyun {
1687*4882a593Smuzhiyun 	struct device_node *np = pdev->dev.of_node;
1688*4882a593Smuzhiyun 	struct mfb_info *mfbi;
1689*4882a593Smuzhiyun 	struct fsl_diu_data *data;
1690*4882a593Smuzhiyun 	dma_addr_t dma_addr; /* DMA addr of fsl_diu_data struct */
1691*4882a593Smuzhiyun 	const void *prop;
1692*4882a593Smuzhiyun 	unsigned int i;
1693*4882a593Smuzhiyun 	int ret;
1694*4882a593Smuzhiyun 
1695*4882a593Smuzhiyun 	data = dmam_alloc_coherent(&pdev->dev, sizeof(struct fsl_diu_data),
1696*4882a593Smuzhiyun 				   &dma_addr, GFP_DMA | __GFP_ZERO);
1697*4882a593Smuzhiyun 	if (!data)
1698*4882a593Smuzhiyun 		return -ENOMEM;
1699*4882a593Smuzhiyun 	data->dma_addr = dma_addr;
1700*4882a593Smuzhiyun 
1701*4882a593Smuzhiyun 	/*
1702*4882a593Smuzhiyun 	 * dma_alloc_coherent() uses a page allocator, so the address is
1703*4882a593Smuzhiyun 	 * always page-aligned.  We need the memory to be 32-byte aligned,
1704*4882a593Smuzhiyun 	 * so that's good.  However, if one day the allocator changes, we
1705*4882a593Smuzhiyun 	 * need to catch that.  It's not worth the effort to handle unaligned
1706*4882a593Smuzhiyun 	 * alloctions now because it's highly unlikely to ever be a problem.
1707*4882a593Smuzhiyun 	 */
1708*4882a593Smuzhiyun 	if ((unsigned long)data & 31) {
1709*4882a593Smuzhiyun 		dev_err(&pdev->dev, "misaligned allocation");
1710*4882a593Smuzhiyun 		ret = -ENOMEM;
1711*4882a593Smuzhiyun 		goto error;
1712*4882a593Smuzhiyun 	}
1713*4882a593Smuzhiyun 
1714*4882a593Smuzhiyun 	spin_lock_init(&data->reg_lock);
1715*4882a593Smuzhiyun 
1716*4882a593Smuzhiyun 	for (i = 0; i < NUM_AOIS; i++) {
1717*4882a593Smuzhiyun 		struct fb_info *info = &data->fsl_diu_info[i];
1718*4882a593Smuzhiyun 
1719*4882a593Smuzhiyun 		info->device = &pdev->dev;
1720*4882a593Smuzhiyun 		info->par = &data->mfb[i];
1721*4882a593Smuzhiyun 
1722*4882a593Smuzhiyun 		/*
1723*4882a593Smuzhiyun 		 * We store the physical address of the AD in the reserved
1724*4882a593Smuzhiyun 		 * 'paddr' field of the AD itself.
1725*4882a593Smuzhiyun 		 */
1726*4882a593Smuzhiyun 		data->ad[i].paddr = DMA_ADDR(data, ad[i]);
1727*4882a593Smuzhiyun 
1728*4882a593Smuzhiyun 		info->fix.smem_start = 0;
1729*4882a593Smuzhiyun 
1730*4882a593Smuzhiyun 		/* Initialize the AOI data structure */
1731*4882a593Smuzhiyun 		mfbi = info->par;
1732*4882a593Smuzhiyun 		memcpy(mfbi, &mfb_template[i], sizeof(struct mfb_info));
1733*4882a593Smuzhiyun 		mfbi->parent = data;
1734*4882a593Smuzhiyun 		mfbi->ad = &data->ad[i];
1735*4882a593Smuzhiyun 	}
1736*4882a593Smuzhiyun 
1737*4882a593Smuzhiyun 	/* Get the EDID data from the device tree, if present */
1738*4882a593Smuzhiyun 	prop = of_get_property(np, "edid", &ret);
1739*4882a593Smuzhiyun 	if (prop && ret == EDID_LENGTH) {
1740*4882a593Smuzhiyun 		memcpy(data->edid_data, prop, EDID_LENGTH);
1741*4882a593Smuzhiyun 		data->has_edid = true;
1742*4882a593Smuzhiyun 	}
1743*4882a593Smuzhiyun 
1744*4882a593Smuzhiyun 	data->diu_reg = of_iomap(np, 0);
1745*4882a593Smuzhiyun 	if (!data->diu_reg) {
1746*4882a593Smuzhiyun 		dev_err(&pdev->dev, "cannot map DIU registers\n");
1747*4882a593Smuzhiyun 		ret = -EFAULT;
1748*4882a593Smuzhiyun 		goto error;
1749*4882a593Smuzhiyun 	}
1750*4882a593Smuzhiyun 
1751*4882a593Smuzhiyun 	/* Get the IRQ of the DIU */
1752*4882a593Smuzhiyun 	data->irq = irq_of_parse_and_map(np, 0);
1753*4882a593Smuzhiyun 
1754*4882a593Smuzhiyun 	if (!data->irq) {
1755*4882a593Smuzhiyun 		dev_err(&pdev->dev, "could not get DIU IRQ\n");
1756*4882a593Smuzhiyun 		ret = -EINVAL;
1757*4882a593Smuzhiyun 		goto error;
1758*4882a593Smuzhiyun 	}
1759*4882a593Smuzhiyun 	data->monitor_port = monitor_port;
1760*4882a593Smuzhiyun 
1761*4882a593Smuzhiyun 	/* Initialize the dummy Area Descriptor */
1762*4882a593Smuzhiyun 	data->dummy_ad.addr = cpu_to_le32(DMA_ADDR(data, dummy_aoi));
1763*4882a593Smuzhiyun 	data->dummy_ad.pix_fmt = 0x88882317;
1764*4882a593Smuzhiyun 	data->dummy_ad.src_size_g_alpha = cpu_to_le32((4 << 12) | 4);
1765*4882a593Smuzhiyun 	data->dummy_ad.aoi_size = cpu_to_le32((4 << 16) |  2);
1766*4882a593Smuzhiyun 	data->dummy_ad.offset_xyi = 0;
1767*4882a593Smuzhiyun 	data->dummy_ad.offset_xyd = 0;
1768*4882a593Smuzhiyun 	data->dummy_ad.next_ad = 0;
1769*4882a593Smuzhiyun 	data->dummy_ad.paddr = DMA_ADDR(data, dummy_ad);
1770*4882a593Smuzhiyun 
1771*4882a593Smuzhiyun 	/*
1772*4882a593Smuzhiyun 	 * Let DIU continue to display splash screen if it was pre-initialized
1773*4882a593Smuzhiyun 	 * by the bootloader; otherwise, clear the display.
1774*4882a593Smuzhiyun 	 */
1775*4882a593Smuzhiyun 	if (in_be32(&data->diu_reg->diu_mode) == MFB_MODE0)
1776*4882a593Smuzhiyun 		out_be32(&data->diu_reg->desc[0], 0);
1777*4882a593Smuzhiyun 
1778*4882a593Smuzhiyun 	out_be32(&data->diu_reg->desc[1], data->dummy_ad.paddr);
1779*4882a593Smuzhiyun 	out_be32(&data->diu_reg->desc[2], data->dummy_ad.paddr);
1780*4882a593Smuzhiyun 
1781*4882a593Smuzhiyun 	/*
1782*4882a593Smuzhiyun 	 * Older versions of U-Boot leave interrupts enabled, so disable
1783*4882a593Smuzhiyun 	 * all of them and clear the status register.
1784*4882a593Smuzhiyun 	 */
1785*4882a593Smuzhiyun 	out_be32(&data->diu_reg->int_mask, 0xffffffff);
1786*4882a593Smuzhiyun 	in_be32(&data->diu_reg->int_status);
1787*4882a593Smuzhiyun 
1788*4882a593Smuzhiyun 	ret = request_irq(data->irq, fsl_diu_isr, 0, "fsl-diu-fb",
1789*4882a593Smuzhiyun 			  data->diu_reg);
1790*4882a593Smuzhiyun 	if (ret) {
1791*4882a593Smuzhiyun 		dev_err(&pdev->dev, "could not claim irq\n");
1792*4882a593Smuzhiyun 		goto error;
1793*4882a593Smuzhiyun 	}
1794*4882a593Smuzhiyun 
1795*4882a593Smuzhiyun 	for (i = 0; i < NUM_AOIS; i++) {
1796*4882a593Smuzhiyun 		ret = install_fb(&data->fsl_diu_info[i]);
1797*4882a593Smuzhiyun 		if (ret) {
1798*4882a593Smuzhiyun 			dev_err(&pdev->dev, "could not register fb %d\n", i);
1799*4882a593Smuzhiyun 			free_irq(data->irq, data->diu_reg);
1800*4882a593Smuzhiyun 			goto error;
1801*4882a593Smuzhiyun 		}
1802*4882a593Smuzhiyun 	}
1803*4882a593Smuzhiyun 
1804*4882a593Smuzhiyun 	sysfs_attr_init(&data->dev_attr.attr);
1805*4882a593Smuzhiyun 	data->dev_attr.attr.name = "monitor";
1806*4882a593Smuzhiyun 	data->dev_attr.attr.mode = S_IRUGO|S_IWUSR;
1807*4882a593Smuzhiyun 	data->dev_attr.show = show_monitor;
1808*4882a593Smuzhiyun 	data->dev_attr.store = store_monitor;
1809*4882a593Smuzhiyun 	ret = device_create_file(&pdev->dev, &data->dev_attr);
1810*4882a593Smuzhiyun 	if (ret) {
1811*4882a593Smuzhiyun 		dev_err(&pdev->dev, "could not create sysfs file %s\n",
1812*4882a593Smuzhiyun 			data->dev_attr.attr.name);
1813*4882a593Smuzhiyun 	}
1814*4882a593Smuzhiyun 
1815*4882a593Smuzhiyun 	dev_set_drvdata(&pdev->dev, data);
1816*4882a593Smuzhiyun 	return 0;
1817*4882a593Smuzhiyun 
1818*4882a593Smuzhiyun error:
1819*4882a593Smuzhiyun 	for (i = 0; i < NUM_AOIS; i++)
1820*4882a593Smuzhiyun 		uninstall_fb(&data->fsl_diu_info[i]);
1821*4882a593Smuzhiyun 
1822*4882a593Smuzhiyun 	iounmap(data->diu_reg);
1823*4882a593Smuzhiyun 
1824*4882a593Smuzhiyun 	return ret;
1825*4882a593Smuzhiyun }
1826*4882a593Smuzhiyun 
fsl_diu_remove(struct platform_device * pdev)1827*4882a593Smuzhiyun static int fsl_diu_remove(struct platform_device *pdev)
1828*4882a593Smuzhiyun {
1829*4882a593Smuzhiyun 	struct fsl_diu_data *data;
1830*4882a593Smuzhiyun 	int i;
1831*4882a593Smuzhiyun 
1832*4882a593Smuzhiyun 	data = dev_get_drvdata(&pdev->dev);
1833*4882a593Smuzhiyun 	disable_lcdc(&data->fsl_diu_info[0]);
1834*4882a593Smuzhiyun 
1835*4882a593Smuzhiyun 	free_irq(data->irq, data->diu_reg);
1836*4882a593Smuzhiyun 
1837*4882a593Smuzhiyun 	for (i = 0; i < NUM_AOIS; i++)
1838*4882a593Smuzhiyun 		uninstall_fb(&data->fsl_diu_info[i]);
1839*4882a593Smuzhiyun 
1840*4882a593Smuzhiyun 	iounmap(data->diu_reg);
1841*4882a593Smuzhiyun 
1842*4882a593Smuzhiyun 	return 0;
1843*4882a593Smuzhiyun }
1844*4882a593Smuzhiyun 
1845*4882a593Smuzhiyun #ifndef MODULE
fsl_diu_setup(char * options)1846*4882a593Smuzhiyun static int __init fsl_diu_setup(char *options)
1847*4882a593Smuzhiyun {
1848*4882a593Smuzhiyun 	char *opt;
1849*4882a593Smuzhiyun 	unsigned long val;
1850*4882a593Smuzhiyun 
1851*4882a593Smuzhiyun 	if (!options || !*options)
1852*4882a593Smuzhiyun 		return 0;
1853*4882a593Smuzhiyun 
1854*4882a593Smuzhiyun 	while ((opt = strsep(&options, ",")) != NULL) {
1855*4882a593Smuzhiyun 		if (!*opt)
1856*4882a593Smuzhiyun 			continue;
1857*4882a593Smuzhiyun 		if (!strncmp(opt, "monitor=", 8)) {
1858*4882a593Smuzhiyun 			monitor_port = fsl_diu_name_to_port(opt + 8);
1859*4882a593Smuzhiyun 		} else if (!strncmp(opt, "bpp=", 4)) {
1860*4882a593Smuzhiyun 			if (!kstrtoul(opt + 4, 10, &val))
1861*4882a593Smuzhiyun 				default_bpp = val;
1862*4882a593Smuzhiyun 		} else
1863*4882a593Smuzhiyun 			fb_mode = opt;
1864*4882a593Smuzhiyun 	}
1865*4882a593Smuzhiyun 
1866*4882a593Smuzhiyun 	return 0;
1867*4882a593Smuzhiyun }
1868*4882a593Smuzhiyun #endif
1869*4882a593Smuzhiyun 
1870*4882a593Smuzhiyun static const struct of_device_id fsl_diu_match[] = {
1871*4882a593Smuzhiyun #ifdef CONFIG_PPC_MPC512x
1872*4882a593Smuzhiyun 	{
1873*4882a593Smuzhiyun 		.compatible = "fsl,mpc5121-diu",
1874*4882a593Smuzhiyun 	},
1875*4882a593Smuzhiyun #endif
1876*4882a593Smuzhiyun 	{
1877*4882a593Smuzhiyun 		.compatible = "fsl,diu",
1878*4882a593Smuzhiyun 	},
1879*4882a593Smuzhiyun 	{}
1880*4882a593Smuzhiyun };
1881*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, fsl_diu_match);
1882*4882a593Smuzhiyun 
1883*4882a593Smuzhiyun static struct platform_driver fsl_diu_driver = {
1884*4882a593Smuzhiyun 	.driver = {
1885*4882a593Smuzhiyun 		.name = "fsl-diu-fb",
1886*4882a593Smuzhiyun 		.of_match_table = fsl_diu_match,
1887*4882a593Smuzhiyun 	},
1888*4882a593Smuzhiyun 	.probe  	= fsl_diu_probe,
1889*4882a593Smuzhiyun 	.remove 	= fsl_diu_remove,
1890*4882a593Smuzhiyun 	.suspend	= fsl_diu_suspend,
1891*4882a593Smuzhiyun 	.resume		= fsl_diu_resume,
1892*4882a593Smuzhiyun };
1893*4882a593Smuzhiyun 
fsl_diu_init(void)1894*4882a593Smuzhiyun static int __init fsl_diu_init(void)
1895*4882a593Smuzhiyun {
1896*4882a593Smuzhiyun #ifdef CONFIG_NOT_COHERENT_CACHE
1897*4882a593Smuzhiyun 	struct device_node *np;
1898*4882a593Smuzhiyun 	const u32 *prop;
1899*4882a593Smuzhiyun #endif
1900*4882a593Smuzhiyun 	int ret;
1901*4882a593Smuzhiyun #ifndef MODULE
1902*4882a593Smuzhiyun 	char *option;
1903*4882a593Smuzhiyun 
1904*4882a593Smuzhiyun 	/*
1905*4882a593Smuzhiyun 	 * For kernel boot options (in 'video=xxxfb:<options>' format)
1906*4882a593Smuzhiyun 	 */
1907*4882a593Smuzhiyun 	if (fb_get_options("fslfb", &option))
1908*4882a593Smuzhiyun 		return -ENODEV;
1909*4882a593Smuzhiyun 	fsl_diu_setup(option);
1910*4882a593Smuzhiyun #else
1911*4882a593Smuzhiyun 	monitor_port = fsl_diu_name_to_port(monitor_string);
1912*4882a593Smuzhiyun #endif
1913*4882a593Smuzhiyun 
1914*4882a593Smuzhiyun 	/*
1915*4882a593Smuzhiyun 	 * Must to verify set_pixel_clock. If not implement on platform,
1916*4882a593Smuzhiyun 	 * then that means that there is no platform support for the DIU.
1917*4882a593Smuzhiyun 	 */
1918*4882a593Smuzhiyun 	if (!diu_ops.set_pixel_clock)
1919*4882a593Smuzhiyun 		return -ENODEV;
1920*4882a593Smuzhiyun 
1921*4882a593Smuzhiyun 	pr_info("Freescale Display Interface Unit (DIU) framebuffer driver\n");
1922*4882a593Smuzhiyun 
1923*4882a593Smuzhiyun #ifdef CONFIG_NOT_COHERENT_CACHE
1924*4882a593Smuzhiyun 	np = of_get_cpu_node(0, NULL);
1925*4882a593Smuzhiyun 	if (!np) {
1926*4882a593Smuzhiyun 		pr_err("fsl-diu-fb: can't find 'cpu' device node\n");
1927*4882a593Smuzhiyun 		return -ENODEV;
1928*4882a593Smuzhiyun 	}
1929*4882a593Smuzhiyun 
1930*4882a593Smuzhiyun 	prop = of_get_property(np, "d-cache-size", NULL);
1931*4882a593Smuzhiyun 	if (prop == NULL) {
1932*4882a593Smuzhiyun 		pr_err("fsl-diu-fb: missing 'd-cache-size' property' "
1933*4882a593Smuzhiyun 		       "in 'cpu' node\n");
1934*4882a593Smuzhiyun 		of_node_put(np);
1935*4882a593Smuzhiyun 		return -ENODEV;
1936*4882a593Smuzhiyun 	}
1937*4882a593Smuzhiyun 
1938*4882a593Smuzhiyun 	/*
1939*4882a593Smuzhiyun 	 * Freescale PLRU requires 13/8 times the cache size to do a proper
1940*4882a593Smuzhiyun 	 * displacement flush
1941*4882a593Smuzhiyun 	 */
1942*4882a593Smuzhiyun 	coherence_data_size = be32_to_cpup(prop) * 13;
1943*4882a593Smuzhiyun 	coherence_data_size /= 8;
1944*4882a593Smuzhiyun 
1945*4882a593Smuzhiyun 	pr_debug("fsl-diu-fb: coherence data size is %zu bytes\n",
1946*4882a593Smuzhiyun 		 coherence_data_size);
1947*4882a593Smuzhiyun 
1948*4882a593Smuzhiyun 	prop = of_get_property(np, "d-cache-line-size", NULL);
1949*4882a593Smuzhiyun 	if (prop == NULL) {
1950*4882a593Smuzhiyun 		pr_err("fsl-diu-fb: missing 'd-cache-line-size' property' "
1951*4882a593Smuzhiyun 		       "in 'cpu' node\n");
1952*4882a593Smuzhiyun 		of_node_put(np);
1953*4882a593Smuzhiyun 		return -ENODEV;
1954*4882a593Smuzhiyun 	}
1955*4882a593Smuzhiyun 	d_cache_line_size = be32_to_cpup(prop);
1956*4882a593Smuzhiyun 
1957*4882a593Smuzhiyun 	pr_debug("fsl-diu-fb: cache lines size is %u bytes\n",
1958*4882a593Smuzhiyun 		 d_cache_line_size);
1959*4882a593Smuzhiyun 
1960*4882a593Smuzhiyun 	of_node_put(np);
1961*4882a593Smuzhiyun 	coherence_data = vmalloc(coherence_data_size);
1962*4882a593Smuzhiyun 	if (!coherence_data)
1963*4882a593Smuzhiyun 		return -ENOMEM;
1964*4882a593Smuzhiyun #endif
1965*4882a593Smuzhiyun 
1966*4882a593Smuzhiyun 	ret = platform_driver_register(&fsl_diu_driver);
1967*4882a593Smuzhiyun 	if (ret) {
1968*4882a593Smuzhiyun 		pr_err("fsl-diu-fb: failed to register platform driver\n");
1969*4882a593Smuzhiyun #if defined(CONFIG_NOT_COHERENT_CACHE)
1970*4882a593Smuzhiyun 		vfree(coherence_data);
1971*4882a593Smuzhiyun #endif
1972*4882a593Smuzhiyun 	}
1973*4882a593Smuzhiyun 	return ret;
1974*4882a593Smuzhiyun }
1975*4882a593Smuzhiyun 
fsl_diu_exit(void)1976*4882a593Smuzhiyun static void __exit fsl_diu_exit(void)
1977*4882a593Smuzhiyun {
1978*4882a593Smuzhiyun 	platform_driver_unregister(&fsl_diu_driver);
1979*4882a593Smuzhiyun #if defined(CONFIG_NOT_COHERENT_CACHE)
1980*4882a593Smuzhiyun 	vfree(coherence_data);
1981*4882a593Smuzhiyun #endif
1982*4882a593Smuzhiyun }
1983*4882a593Smuzhiyun 
1984*4882a593Smuzhiyun module_init(fsl_diu_init);
1985*4882a593Smuzhiyun module_exit(fsl_diu_exit);
1986*4882a593Smuzhiyun 
1987*4882a593Smuzhiyun MODULE_AUTHOR("York Sun <yorksun@freescale.com>");
1988*4882a593Smuzhiyun MODULE_DESCRIPTION("Freescale DIU framebuffer driver");
1989*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1990*4882a593Smuzhiyun 
1991*4882a593Smuzhiyun module_param_named(mode, fb_mode, charp, 0);
1992*4882a593Smuzhiyun MODULE_PARM_DESC(mode,
1993*4882a593Smuzhiyun 	"Specify resolution as \"<xres>x<yres>[-<bpp>][@<refresh>]\" ");
1994*4882a593Smuzhiyun module_param_named(bpp, default_bpp, ulong, 0);
1995*4882a593Smuzhiyun MODULE_PARM_DESC(bpp, "Specify bit-per-pixel if not specified in 'mode'");
1996*4882a593Smuzhiyun module_param_named(monitor, monitor_string, charp, 0);
1997*4882a593Smuzhiyun MODULE_PARM_DESC(monitor, "Specify the monitor port "
1998*4882a593Smuzhiyun 	"(\"dvi\", \"lvds\", or \"dlvds\") if supported by the platform");
1999*4882a593Smuzhiyun 
2000