xref: /OK3568_Linux_fs/kernel/drivers/video/fbdev/ffb.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /* ffb.c: Creator/Elite3D frame buffer driver
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (C) 2003, 2006 David S. Miller (davem@davemloft.net)
5*4882a593Smuzhiyun  * Copyright (C) 1997,1998,1999 Jakub Jelinek (jj@ultra.linux.cz)
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Driver layout based loosely on tgafb.c, see that file for credits.
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/kernel.h>
12*4882a593Smuzhiyun #include <linux/errno.h>
13*4882a593Smuzhiyun #include <linux/string.h>
14*4882a593Smuzhiyun #include <linux/delay.h>
15*4882a593Smuzhiyun #include <linux/init.h>
16*4882a593Smuzhiyun #include <linux/fb.h>
17*4882a593Smuzhiyun #include <linux/mm.h>
18*4882a593Smuzhiyun #include <linux/timer.h>
19*4882a593Smuzhiyun #include <linux/of_device.h>
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #include <asm/io.h>
22*4882a593Smuzhiyun #include <asm/upa.h>
23*4882a593Smuzhiyun #include <asm/fbio.h>
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #include "sbuslib.h"
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun /*
28*4882a593Smuzhiyun  * Local functions.
29*4882a593Smuzhiyun  */
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun static int ffb_setcolreg(unsigned, unsigned, unsigned, unsigned,
32*4882a593Smuzhiyun 			 unsigned, struct fb_info *);
33*4882a593Smuzhiyun static int ffb_blank(int, struct fb_info *);
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun static void ffb_imageblit(struct fb_info *, const struct fb_image *);
36*4882a593Smuzhiyun static void ffb_fillrect(struct fb_info *, const struct fb_fillrect *);
37*4882a593Smuzhiyun static void ffb_copyarea(struct fb_info *, const struct fb_copyarea *);
38*4882a593Smuzhiyun static int ffb_sync(struct fb_info *);
39*4882a593Smuzhiyun static int ffb_mmap(struct fb_info *, struct vm_area_struct *);
40*4882a593Smuzhiyun static int ffb_ioctl(struct fb_info *, unsigned int, unsigned long);
41*4882a593Smuzhiyun static int ffb_pan_display(struct fb_var_screeninfo *, struct fb_info *);
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun /*
44*4882a593Smuzhiyun  *  Frame buffer operations
45*4882a593Smuzhiyun  */
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun static const struct fb_ops ffb_ops = {
48*4882a593Smuzhiyun 	.owner			= THIS_MODULE,
49*4882a593Smuzhiyun 	.fb_setcolreg		= ffb_setcolreg,
50*4882a593Smuzhiyun 	.fb_blank		= ffb_blank,
51*4882a593Smuzhiyun 	.fb_pan_display		= ffb_pan_display,
52*4882a593Smuzhiyun 	.fb_fillrect		= ffb_fillrect,
53*4882a593Smuzhiyun 	.fb_copyarea		= ffb_copyarea,
54*4882a593Smuzhiyun 	.fb_imageblit		= ffb_imageblit,
55*4882a593Smuzhiyun 	.fb_sync		= ffb_sync,
56*4882a593Smuzhiyun 	.fb_mmap		= ffb_mmap,
57*4882a593Smuzhiyun 	.fb_ioctl		= ffb_ioctl,
58*4882a593Smuzhiyun #ifdef CONFIG_COMPAT
59*4882a593Smuzhiyun 	.fb_compat_ioctl	= sbusfb_compat_ioctl,
60*4882a593Smuzhiyun #endif
61*4882a593Smuzhiyun };
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun /* Register layout and definitions */
64*4882a593Smuzhiyun #define	FFB_SFB8R_VOFF		0x00000000
65*4882a593Smuzhiyun #define	FFB_SFB8G_VOFF		0x00400000
66*4882a593Smuzhiyun #define	FFB_SFB8B_VOFF		0x00800000
67*4882a593Smuzhiyun #define	FFB_SFB8X_VOFF		0x00c00000
68*4882a593Smuzhiyun #define	FFB_SFB32_VOFF		0x01000000
69*4882a593Smuzhiyun #define	FFB_SFB64_VOFF		0x02000000
70*4882a593Smuzhiyun #define	FFB_FBC_REGS_VOFF	0x04000000
71*4882a593Smuzhiyun #define	FFB_BM_FBC_REGS_VOFF	0x04002000
72*4882a593Smuzhiyun #define	FFB_DFB8R_VOFF		0x04004000
73*4882a593Smuzhiyun #define	FFB_DFB8G_VOFF		0x04404000
74*4882a593Smuzhiyun #define	FFB_DFB8B_VOFF		0x04804000
75*4882a593Smuzhiyun #define	FFB_DFB8X_VOFF		0x04c04000
76*4882a593Smuzhiyun #define	FFB_DFB24_VOFF		0x05004000
77*4882a593Smuzhiyun #define	FFB_DFB32_VOFF		0x06004000
78*4882a593Smuzhiyun #define	FFB_DFB422A_VOFF	0x07004000	/* DFB 422 mode write to A */
79*4882a593Smuzhiyun #define	FFB_DFB422AD_VOFF	0x07804000	/* DFB 422 mode with line doubling */
80*4882a593Smuzhiyun #define	FFB_DFB24B_VOFF		0x08004000	/* DFB 24bit mode write to B */
81*4882a593Smuzhiyun #define	FFB_DFB422B_VOFF	0x09004000	/* DFB 422 mode write to B */
82*4882a593Smuzhiyun #define	FFB_DFB422BD_VOFF	0x09804000	/* DFB 422 mode with line doubling */
83*4882a593Smuzhiyun #define	FFB_SFB16Z_VOFF		0x0a004000	/* 16bit mode Z planes */
84*4882a593Smuzhiyun #define	FFB_SFB8Z_VOFF		0x0a404000	/* 8bit mode Z planes */
85*4882a593Smuzhiyun #define	FFB_SFB422_VOFF		0x0ac04000	/* SFB 422 mode write to A/B */
86*4882a593Smuzhiyun #define	FFB_SFB422D_VOFF	0x0b404000	/* SFB 422 mode with line doubling */
87*4882a593Smuzhiyun #define	FFB_FBC_KREGS_VOFF	0x0bc04000
88*4882a593Smuzhiyun #define	FFB_DAC_VOFF		0x0bc06000
89*4882a593Smuzhiyun #define	FFB_PROM_VOFF		0x0bc08000
90*4882a593Smuzhiyun #define	FFB_EXP_VOFF		0x0bc18000
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun #define	FFB_SFB8R_POFF		0x04000000UL
93*4882a593Smuzhiyun #define	FFB_SFB8G_POFF		0x04400000UL
94*4882a593Smuzhiyun #define	FFB_SFB8B_POFF		0x04800000UL
95*4882a593Smuzhiyun #define	FFB_SFB8X_POFF		0x04c00000UL
96*4882a593Smuzhiyun #define	FFB_SFB32_POFF		0x05000000UL
97*4882a593Smuzhiyun #define	FFB_SFB64_POFF		0x06000000UL
98*4882a593Smuzhiyun #define	FFB_FBC_REGS_POFF	0x00600000UL
99*4882a593Smuzhiyun #define	FFB_BM_FBC_REGS_POFF	0x00600000UL
100*4882a593Smuzhiyun #define	FFB_DFB8R_POFF		0x01000000UL
101*4882a593Smuzhiyun #define	FFB_DFB8G_POFF		0x01400000UL
102*4882a593Smuzhiyun #define	FFB_DFB8B_POFF		0x01800000UL
103*4882a593Smuzhiyun #define	FFB_DFB8X_POFF		0x01c00000UL
104*4882a593Smuzhiyun #define	FFB_DFB24_POFF		0x02000000UL
105*4882a593Smuzhiyun #define	FFB_DFB32_POFF		0x03000000UL
106*4882a593Smuzhiyun #define	FFB_FBC_KREGS_POFF	0x00610000UL
107*4882a593Smuzhiyun #define	FFB_DAC_POFF		0x00400000UL
108*4882a593Smuzhiyun #define	FFB_PROM_POFF		0x00000000UL
109*4882a593Smuzhiyun #define	FFB_EXP_POFF		0x00200000UL
110*4882a593Smuzhiyun #define FFB_DFB422A_POFF	0x09000000UL
111*4882a593Smuzhiyun #define FFB_DFB422AD_POFF	0x09800000UL
112*4882a593Smuzhiyun #define FFB_DFB24B_POFF		0x0a000000UL
113*4882a593Smuzhiyun #define FFB_DFB422B_POFF	0x0b000000UL
114*4882a593Smuzhiyun #define FFB_DFB422BD_POFF	0x0b800000UL
115*4882a593Smuzhiyun #define FFB_SFB16Z_POFF		0x0c800000UL
116*4882a593Smuzhiyun #define FFB_SFB8Z_POFF		0x0c000000UL
117*4882a593Smuzhiyun #define FFB_SFB422_POFF		0x0d000000UL
118*4882a593Smuzhiyun #define FFB_SFB422D_POFF	0x0d800000UL
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun /* Draw operations */
121*4882a593Smuzhiyun #define FFB_DRAWOP_DOT		0x00
122*4882a593Smuzhiyun #define FFB_DRAWOP_AADOT	0x01
123*4882a593Smuzhiyun #define FFB_DRAWOP_BRLINECAP	0x02
124*4882a593Smuzhiyun #define FFB_DRAWOP_BRLINEOPEN	0x03
125*4882a593Smuzhiyun #define FFB_DRAWOP_DDLINE	0x04
126*4882a593Smuzhiyun #define FFB_DRAWOP_AALINE	0x05
127*4882a593Smuzhiyun #define FFB_DRAWOP_TRIANGLE	0x06
128*4882a593Smuzhiyun #define FFB_DRAWOP_POLYGON	0x07
129*4882a593Smuzhiyun #define FFB_DRAWOP_RECTANGLE	0x08
130*4882a593Smuzhiyun #define FFB_DRAWOP_FASTFILL	0x09
131*4882a593Smuzhiyun #define FFB_DRAWOP_BCOPY	0x0a
132*4882a593Smuzhiyun #define FFB_DRAWOP_VSCROLL	0x0b
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun /* Pixel processor control */
135*4882a593Smuzhiyun /* Force WID */
136*4882a593Smuzhiyun #define FFB_PPC_FW_DISABLE	0x800000
137*4882a593Smuzhiyun #define FFB_PPC_FW_ENABLE	0xc00000
138*4882a593Smuzhiyun /* Auxiliary clip */
139*4882a593Smuzhiyun #define FFB_PPC_ACE_DISABLE	0x040000
140*4882a593Smuzhiyun #define FFB_PPC_ACE_AUX_SUB	0x080000
141*4882a593Smuzhiyun #define FFB_PPC_ACE_AUX_ADD	0x0c0000
142*4882a593Smuzhiyun /* Depth cue */
143*4882a593Smuzhiyun #define FFB_PPC_DCE_DISABLE	0x020000
144*4882a593Smuzhiyun #define FFB_PPC_DCE_ENABLE	0x030000
145*4882a593Smuzhiyun /* Alpha blend */
146*4882a593Smuzhiyun #define FFB_PPC_ABE_DISABLE	0x008000
147*4882a593Smuzhiyun #define FFB_PPC_ABE_ENABLE	0x00c000
148*4882a593Smuzhiyun /* View clip */
149*4882a593Smuzhiyun #define FFB_PPC_VCE_DISABLE	0x001000
150*4882a593Smuzhiyun #define FFB_PPC_VCE_2D		0x002000
151*4882a593Smuzhiyun #define FFB_PPC_VCE_3D		0x003000
152*4882a593Smuzhiyun /* Area pattern */
153*4882a593Smuzhiyun #define FFB_PPC_APE_DISABLE	0x000800
154*4882a593Smuzhiyun #define FFB_PPC_APE_ENABLE	0x000c00
155*4882a593Smuzhiyun /* Transparent background */
156*4882a593Smuzhiyun #define FFB_PPC_TBE_OPAQUE	0x000200
157*4882a593Smuzhiyun #define FFB_PPC_TBE_TRANSPARENT	0x000300
158*4882a593Smuzhiyun /* Z source */
159*4882a593Smuzhiyun #define FFB_PPC_ZS_VAR		0x000080
160*4882a593Smuzhiyun #define FFB_PPC_ZS_CONST	0x0000c0
161*4882a593Smuzhiyun /* Y source */
162*4882a593Smuzhiyun #define FFB_PPC_YS_VAR		0x000020
163*4882a593Smuzhiyun #define FFB_PPC_YS_CONST	0x000030
164*4882a593Smuzhiyun /* X source */
165*4882a593Smuzhiyun #define FFB_PPC_XS_WID		0x000004
166*4882a593Smuzhiyun #define FFB_PPC_XS_VAR		0x000008
167*4882a593Smuzhiyun #define FFB_PPC_XS_CONST	0x00000c
168*4882a593Smuzhiyun /* Color (BGR) source */
169*4882a593Smuzhiyun #define FFB_PPC_CS_VAR		0x000002
170*4882a593Smuzhiyun #define FFB_PPC_CS_CONST	0x000003
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun #define FFB_ROP_NEW		0x83
173*4882a593Smuzhiyun #define FFB_ROP_OLD		0x85
174*4882a593Smuzhiyun #define FFB_ROP_NEW_XOR_OLD	0x86
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun #define FFB_UCSR_FIFO_MASK	0x00000fff
177*4882a593Smuzhiyun #define FFB_UCSR_FB_BUSY	0x01000000
178*4882a593Smuzhiyun #define FFB_UCSR_RP_BUSY	0x02000000
179*4882a593Smuzhiyun #define FFB_UCSR_ALL_BUSY	(FFB_UCSR_RP_BUSY|FFB_UCSR_FB_BUSY)
180*4882a593Smuzhiyun #define FFB_UCSR_READ_ERR	0x40000000
181*4882a593Smuzhiyun #define FFB_UCSR_FIFO_OVFL	0x80000000
182*4882a593Smuzhiyun #define FFB_UCSR_ALL_ERRORS	(FFB_UCSR_READ_ERR|FFB_UCSR_FIFO_OVFL)
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun struct ffb_fbc {
185*4882a593Smuzhiyun 	/* Next vertex registers */
186*4882a593Smuzhiyun 	u32	xxx1[3];
187*4882a593Smuzhiyun 	u32	alpha;
188*4882a593Smuzhiyun 	u32	red;
189*4882a593Smuzhiyun 	u32	green;
190*4882a593Smuzhiyun 	u32	blue;
191*4882a593Smuzhiyun 	u32	depth;
192*4882a593Smuzhiyun 	u32	y;
193*4882a593Smuzhiyun 	u32	x;
194*4882a593Smuzhiyun 	u32	xxx2[2];
195*4882a593Smuzhiyun 	u32	ryf;
196*4882a593Smuzhiyun 	u32	rxf;
197*4882a593Smuzhiyun 	u32	xxx3[2];
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	u32	dmyf;
200*4882a593Smuzhiyun 	u32	dmxf;
201*4882a593Smuzhiyun 	u32	xxx4[2];
202*4882a593Smuzhiyun 	u32	ebyi;
203*4882a593Smuzhiyun 	u32	ebxi;
204*4882a593Smuzhiyun 	u32	xxx5[2];
205*4882a593Smuzhiyun 	u32	by;
206*4882a593Smuzhiyun 	u32	bx;
207*4882a593Smuzhiyun 	u32	dy;
208*4882a593Smuzhiyun 	u32	dx;
209*4882a593Smuzhiyun 	u32	bh;
210*4882a593Smuzhiyun 	u32	bw;
211*4882a593Smuzhiyun 	u32	xxx6[2];
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	u32	xxx7[32];
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	/* Setup unit vertex state register */
216*4882a593Smuzhiyun 	u32	suvtx;
217*4882a593Smuzhiyun 	u32	xxx8[63];
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	/* Control registers */
220*4882a593Smuzhiyun 	u32	ppc;
221*4882a593Smuzhiyun 	u32	wid;
222*4882a593Smuzhiyun 	u32	fg;
223*4882a593Smuzhiyun 	u32	bg;
224*4882a593Smuzhiyun 	u32	consty;
225*4882a593Smuzhiyun 	u32	constz;
226*4882a593Smuzhiyun 	u32	xclip;
227*4882a593Smuzhiyun 	u32	dcss;
228*4882a593Smuzhiyun 	u32	vclipmin;
229*4882a593Smuzhiyun 	u32	vclipmax;
230*4882a593Smuzhiyun 	u32	vclipzmin;
231*4882a593Smuzhiyun 	u32	vclipzmax;
232*4882a593Smuzhiyun 	u32	dcsf;
233*4882a593Smuzhiyun 	u32	dcsb;
234*4882a593Smuzhiyun 	u32	dczf;
235*4882a593Smuzhiyun 	u32	dczb;
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	u32	xxx9;
238*4882a593Smuzhiyun 	u32	blendc;
239*4882a593Smuzhiyun 	u32	blendc1;
240*4882a593Smuzhiyun 	u32	blendc2;
241*4882a593Smuzhiyun 	u32	fbramitc;
242*4882a593Smuzhiyun 	u32	fbc;
243*4882a593Smuzhiyun 	u32	rop;
244*4882a593Smuzhiyun 	u32	cmp;
245*4882a593Smuzhiyun 	u32	matchab;
246*4882a593Smuzhiyun 	u32	matchc;
247*4882a593Smuzhiyun 	u32	magnab;
248*4882a593Smuzhiyun 	u32	magnc;
249*4882a593Smuzhiyun 	u32	fbcfg0;
250*4882a593Smuzhiyun 	u32	fbcfg1;
251*4882a593Smuzhiyun 	u32	fbcfg2;
252*4882a593Smuzhiyun 	u32	fbcfg3;
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	u32	ppcfg;
255*4882a593Smuzhiyun 	u32	pick;
256*4882a593Smuzhiyun 	u32	fillmode;
257*4882a593Smuzhiyun 	u32	fbramwac;
258*4882a593Smuzhiyun 	u32	pmask;
259*4882a593Smuzhiyun 	u32	xpmask;
260*4882a593Smuzhiyun 	u32	ypmask;
261*4882a593Smuzhiyun 	u32	zpmask;
262*4882a593Smuzhiyun 	u32	clip0min;
263*4882a593Smuzhiyun 	u32	clip0max;
264*4882a593Smuzhiyun 	u32	clip1min;
265*4882a593Smuzhiyun 	u32	clip1max;
266*4882a593Smuzhiyun 	u32	clip2min;
267*4882a593Smuzhiyun 	u32	clip2max;
268*4882a593Smuzhiyun 	u32	clip3min;
269*4882a593Smuzhiyun 	u32	clip3max;
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	/* New 3dRAM III support regs */
272*4882a593Smuzhiyun 	u32	rawblend2;
273*4882a593Smuzhiyun 	u32	rawpreblend;
274*4882a593Smuzhiyun 	u32	rawstencil;
275*4882a593Smuzhiyun 	u32	rawstencilctl;
276*4882a593Smuzhiyun 	u32	threedram1;
277*4882a593Smuzhiyun 	u32	threedram2;
278*4882a593Smuzhiyun 	u32	passin;
279*4882a593Smuzhiyun 	u32	rawclrdepth;
280*4882a593Smuzhiyun 	u32	rawpmask;
281*4882a593Smuzhiyun 	u32	rawcsrc;
282*4882a593Smuzhiyun 	u32	rawmatch;
283*4882a593Smuzhiyun 	u32	rawmagn;
284*4882a593Smuzhiyun 	u32	rawropblend;
285*4882a593Smuzhiyun 	u32	rawcmp;
286*4882a593Smuzhiyun 	u32	rawwac;
287*4882a593Smuzhiyun 	u32	fbramid;
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	u32	drawop;
290*4882a593Smuzhiyun 	u32	xxx10[2];
291*4882a593Smuzhiyun 	u32	fontlpat;
292*4882a593Smuzhiyun 	u32	xxx11;
293*4882a593Smuzhiyun 	u32	fontxy;
294*4882a593Smuzhiyun 	u32	fontw;
295*4882a593Smuzhiyun 	u32	fontinc;
296*4882a593Smuzhiyun 	u32	font;
297*4882a593Smuzhiyun 	u32	xxx12[3];
298*4882a593Smuzhiyun 	u32	blend2;
299*4882a593Smuzhiyun 	u32	preblend;
300*4882a593Smuzhiyun 	u32	stencil;
301*4882a593Smuzhiyun 	u32	stencilctl;
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	u32	xxx13[4];
304*4882a593Smuzhiyun 	u32	dcss1;
305*4882a593Smuzhiyun 	u32	dcss2;
306*4882a593Smuzhiyun 	u32	dcss3;
307*4882a593Smuzhiyun 	u32	widpmask;
308*4882a593Smuzhiyun 	u32	dcs2;
309*4882a593Smuzhiyun 	u32	dcs3;
310*4882a593Smuzhiyun 	u32	dcs4;
311*4882a593Smuzhiyun 	u32	xxx14;
312*4882a593Smuzhiyun 	u32	dcd2;
313*4882a593Smuzhiyun 	u32	dcd3;
314*4882a593Smuzhiyun 	u32	dcd4;
315*4882a593Smuzhiyun 	u32	xxx15;
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 	u32	pattern[32];
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	u32	xxx16[256];
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 	u32	devid;
322*4882a593Smuzhiyun 	u32	xxx17[63];
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	u32	ucsr;
325*4882a593Smuzhiyun 	u32	xxx18[31];
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	u32	mer;
328*4882a593Smuzhiyun };
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun struct ffb_dac {
331*4882a593Smuzhiyun 	u32	type;
332*4882a593Smuzhiyun 	u32	value;
333*4882a593Smuzhiyun 	u32	type2;
334*4882a593Smuzhiyun 	u32	value2;
335*4882a593Smuzhiyun };
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun #define FFB_DAC_UCTRL		0x1001 /* User Control */
338*4882a593Smuzhiyun #define FFB_DAC_UCTRL_MANREV	0x00000f00 /* 4-bit Manufacturing Revision */
339*4882a593Smuzhiyun #define FFB_DAC_UCTRL_MANREV_SHIFT 8
340*4882a593Smuzhiyun #define FFB_DAC_TGEN		0x6000 /* Timing Generator */
341*4882a593Smuzhiyun #define FFB_DAC_TGEN_VIDE	0x00000001 /* Video Enable */
342*4882a593Smuzhiyun #define FFB_DAC_DID		0x8000 /* Device Identification */
343*4882a593Smuzhiyun #define FFB_DAC_DID_PNUM	0x0ffff000 /* Device Part Number */
344*4882a593Smuzhiyun #define FFB_DAC_DID_PNUM_SHIFT	12
345*4882a593Smuzhiyun #define FFB_DAC_DID_REV		0xf0000000 /* Device Revision */
346*4882a593Smuzhiyun #define FFB_DAC_DID_REV_SHIFT	28
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun #define FFB_DAC_CUR_CTRL	0x100
349*4882a593Smuzhiyun #define FFB_DAC_CUR_CTRL_P0	0x00000001
350*4882a593Smuzhiyun #define FFB_DAC_CUR_CTRL_P1	0x00000002
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun struct ffb_par {
353*4882a593Smuzhiyun 	spinlock_t		lock;
354*4882a593Smuzhiyun 	struct ffb_fbc __iomem	*fbc;
355*4882a593Smuzhiyun 	struct ffb_dac __iomem	*dac;
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 	u32			flags;
358*4882a593Smuzhiyun #define FFB_FLAG_AFB		0x00000001 /* AFB m3 or m6 */
359*4882a593Smuzhiyun #define FFB_FLAG_BLANKED	0x00000002 /* screen is blanked */
360*4882a593Smuzhiyun #define FFB_FLAG_INVCURSOR	0x00000004 /* DAC has inverted cursor logic */
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	u32			fg_cache __attribute__((aligned (8)));
363*4882a593Smuzhiyun 	u32			bg_cache;
364*4882a593Smuzhiyun 	u32			rop_cache;
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	int			fifo_cache;
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	unsigned long		physbase;
369*4882a593Smuzhiyun 	unsigned long		fbsize;
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	int			board_type;
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	u32			pseudo_palette[16];
374*4882a593Smuzhiyun };
375*4882a593Smuzhiyun 
FFBFifo(struct ffb_par * par,int n)376*4882a593Smuzhiyun static void FFBFifo(struct ffb_par *par, int n)
377*4882a593Smuzhiyun {
378*4882a593Smuzhiyun 	struct ffb_fbc __iomem *fbc;
379*4882a593Smuzhiyun 	int cache = par->fifo_cache;
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	if (cache - n < 0) {
382*4882a593Smuzhiyun 		fbc = par->fbc;
383*4882a593Smuzhiyun 		do {
384*4882a593Smuzhiyun 			cache = (upa_readl(&fbc->ucsr) & FFB_UCSR_FIFO_MASK);
385*4882a593Smuzhiyun 			cache -= 8;
386*4882a593Smuzhiyun 		} while (cache - n < 0);
387*4882a593Smuzhiyun 	}
388*4882a593Smuzhiyun 	par->fifo_cache = cache - n;
389*4882a593Smuzhiyun }
390*4882a593Smuzhiyun 
FFBWait(struct ffb_par * par)391*4882a593Smuzhiyun static void FFBWait(struct ffb_par *par)
392*4882a593Smuzhiyun {
393*4882a593Smuzhiyun 	struct ffb_fbc __iomem *fbc;
394*4882a593Smuzhiyun 	int limit = 10000;
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 	fbc = par->fbc;
397*4882a593Smuzhiyun 	do {
398*4882a593Smuzhiyun 		if ((upa_readl(&fbc->ucsr) & FFB_UCSR_ALL_BUSY) == 0)
399*4882a593Smuzhiyun 			break;
400*4882a593Smuzhiyun 		if ((upa_readl(&fbc->ucsr) & FFB_UCSR_ALL_ERRORS) != 0) {
401*4882a593Smuzhiyun 			upa_writel(FFB_UCSR_ALL_ERRORS, &fbc->ucsr);
402*4882a593Smuzhiyun 		}
403*4882a593Smuzhiyun 		udelay(10);
404*4882a593Smuzhiyun 	} while (--limit > 0);
405*4882a593Smuzhiyun }
406*4882a593Smuzhiyun 
ffb_sync(struct fb_info * p)407*4882a593Smuzhiyun static int ffb_sync(struct fb_info *p)
408*4882a593Smuzhiyun {
409*4882a593Smuzhiyun 	struct ffb_par *par = (struct ffb_par *)p->par;
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	FFBWait(par);
412*4882a593Smuzhiyun 	return 0;
413*4882a593Smuzhiyun }
414*4882a593Smuzhiyun 
ffb_rop(struct ffb_par * par,u32 rop)415*4882a593Smuzhiyun static __inline__ void ffb_rop(struct ffb_par *par, u32 rop)
416*4882a593Smuzhiyun {
417*4882a593Smuzhiyun 	if (par->rop_cache != rop) {
418*4882a593Smuzhiyun 		FFBFifo(par, 1);
419*4882a593Smuzhiyun 		upa_writel(rop, &par->fbc->rop);
420*4882a593Smuzhiyun 		par->rop_cache = rop;
421*4882a593Smuzhiyun 	}
422*4882a593Smuzhiyun }
423*4882a593Smuzhiyun 
ffb_switch_from_graph(struct ffb_par * par)424*4882a593Smuzhiyun static void ffb_switch_from_graph(struct ffb_par *par)
425*4882a593Smuzhiyun {
426*4882a593Smuzhiyun 	struct ffb_fbc __iomem *fbc = par->fbc;
427*4882a593Smuzhiyun 	struct ffb_dac __iomem *dac = par->dac;
428*4882a593Smuzhiyun 	unsigned long flags;
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 	spin_lock_irqsave(&par->lock, flags);
431*4882a593Smuzhiyun 	FFBWait(par);
432*4882a593Smuzhiyun 	par->fifo_cache = 0;
433*4882a593Smuzhiyun 	FFBFifo(par, 7);
434*4882a593Smuzhiyun 	upa_writel(FFB_PPC_VCE_DISABLE | FFB_PPC_TBE_OPAQUE |
435*4882a593Smuzhiyun 		   FFB_PPC_APE_DISABLE | FFB_PPC_CS_CONST,
436*4882a593Smuzhiyun 		   &fbc->ppc);
437*4882a593Smuzhiyun 	upa_writel(0x2000707f, &fbc->fbc);
438*4882a593Smuzhiyun 	upa_writel(par->rop_cache, &fbc->rop);
439*4882a593Smuzhiyun 	upa_writel(0xffffffff, &fbc->pmask);
440*4882a593Smuzhiyun 	upa_writel((1 << 16) | (0 << 0), &fbc->fontinc);
441*4882a593Smuzhiyun 	upa_writel(par->fg_cache, &fbc->fg);
442*4882a593Smuzhiyun 	upa_writel(par->bg_cache, &fbc->bg);
443*4882a593Smuzhiyun 	FFBWait(par);
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 	/* Disable cursor.  */
446*4882a593Smuzhiyun 	upa_writel(FFB_DAC_CUR_CTRL, &dac->type2);
447*4882a593Smuzhiyun 	if (par->flags & FFB_FLAG_INVCURSOR)
448*4882a593Smuzhiyun 		upa_writel(0, &dac->value2);
449*4882a593Smuzhiyun 	else
450*4882a593Smuzhiyun 		upa_writel((FFB_DAC_CUR_CTRL_P0 |
451*4882a593Smuzhiyun 			    FFB_DAC_CUR_CTRL_P1), &dac->value2);
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	spin_unlock_irqrestore(&par->lock, flags);
454*4882a593Smuzhiyun }
455*4882a593Smuzhiyun 
ffb_pan_display(struct fb_var_screeninfo * var,struct fb_info * info)456*4882a593Smuzhiyun static int ffb_pan_display(struct fb_var_screeninfo *var, struct fb_info *info)
457*4882a593Smuzhiyun {
458*4882a593Smuzhiyun 	struct ffb_par *par = (struct ffb_par *)info->par;
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 	/* We just use this to catch switches out of
461*4882a593Smuzhiyun 	 * graphics mode.
462*4882a593Smuzhiyun 	 */
463*4882a593Smuzhiyun 	ffb_switch_from_graph(par);
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 	if (var->xoffset || var->yoffset || var->vmode)
466*4882a593Smuzhiyun 		return -EINVAL;
467*4882a593Smuzhiyun 	return 0;
468*4882a593Smuzhiyun }
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun /**
471*4882a593Smuzhiyun  *	ffb_fillrect - Draws a rectangle on the screen.
472*4882a593Smuzhiyun  *
473*4882a593Smuzhiyun  *	@info: frame buffer structure that represents a single frame buffer
474*4882a593Smuzhiyun  *	@rect: structure defining the rectagle and operation.
475*4882a593Smuzhiyun  */
ffb_fillrect(struct fb_info * info,const struct fb_fillrect * rect)476*4882a593Smuzhiyun static void ffb_fillrect(struct fb_info *info, const struct fb_fillrect *rect)
477*4882a593Smuzhiyun {
478*4882a593Smuzhiyun 	struct ffb_par *par = (struct ffb_par *)info->par;
479*4882a593Smuzhiyun 	struct ffb_fbc __iomem *fbc = par->fbc;
480*4882a593Smuzhiyun 	unsigned long flags;
481*4882a593Smuzhiyun 	u32 fg;
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 	BUG_ON(rect->rop != ROP_COPY && rect->rop != ROP_XOR);
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 	fg = ((u32 *)info->pseudo_palette)[rect->color];
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun 	spin_lock_irqsave(&par->lock, flags);
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun 	if (fg != par->fg_cache) {
490*4882a593Smuzhiyun 		FFBFifo(par, 1);
491*4882a593Smuzhiyun 		upa_writel(fg, &fbc->fg);
492*4882a593Smuzhiyun 		par->fg_cache = fg;
493*4882a593Smuzhiyun 	}
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun 	ffb_rop(par, rect->rop == ROP_COPY ?
496*4882a593Smuzhiyun 		     FFB_ROP_NEW :
497*4882a593Smuzhiyun 		     FFB_ROP_NEW_XOR_OLD);
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 	FFBFifo(par, 5);
500*4882a593Smuzhiyun 	upa_writel(FFB_DRAWOP_RECTANGLE, &fbc->drawop);
501*4882a593Smuzhiyun 	upa_writel(rect->dy, &fbc->by);
502*4882a593Smuzhiyun 	upa_writel(rect->dx, &fbc->bx);
503*4882a593Smuzhiyun 	upa_writel(rect->height, &fbc->bh);
504*4882a593Smuzhiyun 	upa_writel(rect->width, &fbc->bw);
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun 	spin_unlock_irqrestore(&par->lock, flags);
507*4882a593Smuzhiyun }
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun /**
510*4882a593Smuzhiyun  *	ffb_copyarea - Copies on area of the screen to another area.
511*4882a593Smuzhiyun  *
512*4882a593Smuzhiyun  *	@info: frame buffer structure that represents a single frame buffer
513*4882a593Smuzhiyun  *	@area: structure defining the source and destination.
514*4882a593Smuzhiyun  */
515*4882a593Smuzhiyun 
ffb_copyarea(struct fb_info * info,const struct fb_copyarea * area)516*4882a593Smuzhiyun static void ffb_copyarea(struct fb_info *info, const struct fb_copyarea *area)
517*4882a593Smuzhiyun {
518*4882a593Smuzhiyun 	struct ffb_par *par = (struct ffb_par *)info->par;
519*4882a593Smuzhiyun 	struct ffb_fbc __iomem *fbc = par->fbc;
520*4882a593Smuzhiyun 	unsigned long flags;
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 	if (area->dx != area->sx ||
523*4882a593Smuzhiyun 	    area->dy == area->sy) {
524*4882a593Smuzhiyun 		cfb_copyarea(info, area);
525*4882a593Smuzhiyun 		return;
526*4882a593Smuzhiyun 	}
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun 	spin_lock_irqsave(&par->lock, flags);
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun 	ffb_rop(par, FFB_ROP_OLD);
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun 	FFBFifo(par, 7);
533*4882a593Smuzhiyun 	upa_writel(FFB_DRAWOP_VSCROLL, &fbc->drawop);
534*4882a593Smuzhiyun 	upa_writel(area->sy, &fbc->by);
535*4882a593Smuzhiyun 	upa_writel(area->sx, &fbc->bx);
536*4882a593Smuzhiyun 	upa_writel(area->dy, &fbc->dy);
537*4882a593Smuzhiyun 	upa_writel(area->dx, &fbc->dx);
538*4882a593Smuzhiyun 	upa_writel(area->height, &fbc->bh);
539*4882a593Smuzhiyun 	upa_writel(area->width, &fbc->bw);
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun 	spin_unlock_irqrestore(&par->lock, flags);
542*4882a593Smuzhiyun }
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun /**
545*4882a593Smuzhiyun  *	ffb_imageblit - Copies a image from system memory to the screen.
546*4882a593Smuzhiyun  *
547*4882a593Smuzhiyun  *	@info: frame buffer structure that represents a single frame buffer
548*4882a593Smuzhiyun  *	@image: structure defining the image.
549*4882a593Smuzhiyun  */
ffb_imageblit(struct fb_info * info,const struct fb_image * image)550*4882a593Smuzhiyun static void ffb_imageblit(struct fb_info *info, const struct fb_image *image)
551*4882a593Smuzhiyun {
552*4882a593Smuzhiyun 	struct ffb_par *par = (struct ffb_par *)info->par;
553*4882a593Smuzhiyun 	struct ffb_fbc __iomem *fbc = par->fbc;
554*4882a593Smuzhiyun 	const u8 *data = image->data;
555*4882a593Smuzhiyun 	unsigned long flags;
556*4882a593Smuzhiyun 	u32 fg, bg, xy;
557*4882a593Smuzhiyun 	u64 fgbg;
558*4882a593Smuzhiyun 	int i, width, stride;
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun 	if (image->depth > 1) {
561*4882a593Smuzhiyun 		cfb_imageblit(info, image);
562*4882a593Smuzhiyun 		return;
563*4882a593Smuzhiyun 	}
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun 	fg = ((u32 *)info->pseudo_palette)[image->fg_color];
566*4882a593Smuzhiyun 	bg = ((u32 *)info->pseudo_palette)[image->bg_color];
567*4882a593Smuzhiyun 	fgbg = ((u64) fg << 32) | (u64) bg;
568*4882a593Smuzhiyun 	xy = (image->dy << 16) | image->dx;
569*4882a593Smuzhiyun 	width = image->width;
570*4882a593Smuzhiyun 	stride = ((width + 7) >> 3);
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun 	spin_lock_irqsave(&par->lock, flags);
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun 	if (fgbg != *(u64 *)&par->fg_cache) {
575*4882a593Smuzhiyun 		FFBFifo(par, 2);
576*4882a593Smuzhiyun 		upa_writeq(fgbg, &fbc->fg);
577*4882a593Smuzhiyun 		*(u64 *)&par->fg_cache = fgbg;
578*4882a593Smuzhiyun 	}
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 	if (width >= 32) {
581*4882a593Smuzhiyun 		FFBFifo(par, 1);
582*4882a593Smuzhiyun 		upa_writel(32, &fbc->fontw);
583*4882a593Smuzhiyun 	}
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun 	while (width >= 32) {
586*4882a593Smuzhiyun 		const u8 *next_data = data + 4;
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun 		FFBFifo(par, 1);
589*4882a593Smuzhiyun 		upa_writel(xy, &fbc->fontxy);
590*4882a593Smuzhiyun 		xy += (32 << 0);
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun 		for (i = 0; i < image->height; i++) {
593*4882a593Smuzhiyun 			u32 val = (((u32)data[0] << 24) |
594*4882a593Smuzhiyun 				   ((u32)data[1] << 16) |
595*4882a593Smuzhiyun 				   ((u32)data[2] <<  8) |
596*4882a593Smuzhiyun 				   ((u32)data[3] <<  0));
597*4882a593Smuzhiyun 			FFBFifo(par, 1);
598*4882a593Smuzhiyun 			upa_writel(val, &fbc->font);
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun 			data += stride;
601*4882a593Smuzhiyun 		}
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun 		data = next_data;
604*4882a593Smuzhiyun 		width -= 32;
605*4882a593Smuzhiyun 	}
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun 	if (width) {
608*4882a593Smuzhiyun 		FFBFifo(par, 2);
609*4882a593Smuzhiyun 		upa_writel(width, &fbc->fontw);
610*4882a593Smuzhiyun 		upa_writel(xy, &fbc->fontxy);
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 		for (i = 0; i < image->height; i++) {
613*4882a593Smuzhiyun 			u32 val = (((u32)data[0] << 24) |
614*4882a593Smuzhiyun 				   ((u32)data[1] << 16) |
615*4882a593Smuzhiyun 				   ((u32)data[2] <<  8) |
616*4882a593Smuzhiyun 				   ((u32)data[3] <<  0));
617*4882a593Smuzhiyun 			FFBFifo(par, 1);
618*4882a593Smuzhiyun 			upa_writel(val, &fbc->font);
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun 			data += stride;
621*4882a593Smuzhiyun 		}
622*4882a593Smuzhiyun 	}
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun 	spin_unlock_irqrestore(&par->lock, flags);
625*4882a593Smuzhiyun }
626*4882a593Smuzhiyun 
ffb_fixup_var_rgb(struct fb_var_screeninfo * var)627*4882a593Smuzhiyun static void ffb_fixup_var_rgb(struct fb_var_screeninfo *var)
628*4882a593Smuzhiyun {
629*4882a593Smuzhiyun 	var->red.offset = 0;
630*4882a593Smuzhiyun 	var->red.length = 8;
631*4882a593Smuzhiyun 	var->green.offset = 8;
632*4882a593Smuzhiyun 	var->green.length = 8;
633*4882a593Smuzhiyun 	var->blue.offset = 16;
634*4882a593Smuzhiyun 	var->blue.length = 8;
635*4882a593Smuzhiyun 	var->transp.offset = 0;
636*4882a593Smuzhiyun 	var->transp.length = 0;
637*4882a593Smuzhiyun }
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun /**
640*4882a593Smuzhiyun  *	ffb_setcolreg - Sets a color register.
641*4882a593Smuzhiyun  *
642*4882a593Smuzhiyun  *	@regno: boolean, 0 copy local, 1 get_user() function
643*4882a593Smuzhiyun  *	@red: frame buffer colormap structure
644*4882a593Smuzhiyun  *	@green: The green value which can be up to 16 bits wide
645*4882a593Smuzhiyun  *	@blue:  The blue value which can be up to 16 bits wide.
646*4882a593Smuzhiyun  *	@transp: If supported the alpha value which can be up to 16 bits wide.
647*4882a593Smuzhiyun  *	@info: frame buffer info structure
648*4882a593Smuzhiyun  */
ffb_setcolreg(unsigned regno,unsigned red,unsigned green,unsigned blue,unsigned transp,struct fb_info * info)649*4882a593Smuzhiyun static int ffb_setcolreg(unsigned regno,
650*4882a593Smuzhiyun 			 unsigned red, unsigned green, unsigned blue,
651*4882a593Smuzhiyun 			 unsigned transp, struct fb_info *info)
652*4882a593Smuzhiyun {
653*4882a593Smuzhiyun 	u32 value;
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun 	if (regno >= 16)
656*4882a593Smuzhiyun 		return 1;
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun 	red >>= 8;
659*4882a593Smuzhiyun 	green >>= 8;
660*4882a593Smuzhiyun 	blue >>= 8;
661*4882a593Smuzhiyun 
662*4882a593Smuzhiyun 	value = (blue << 16) | (green << 8) | red;
663*4882a593Smuzhiyun 	((u32 *)info->pseudo_palette)[regno] = value;
664*4882a593Smuzhiyun 
665*4882a593Smuzhiyun 	return 0;
666*4882a593Smuzhiyun }
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun /**
669*4882a593Smuzhiyun  *	ffb_blank - Optional function.  Blanks the display.
670*4882a593Smuzhiyun  *	@blank_mode: the blank mode we want.
671*4882a593Smuzhiyun  *	@info: frame buffer structure that represents a single frame buffer
672*4882a593Smuzhiyun  */
ffb_blank(int blank,struct fb_info * info)673*4882a593Smuzhiyun static int ffb_blank(int blank, struct fb_info *info)
674*4882a593Smuzhiyun {
675*4882a593Smuzhiyun 	struct ffb_par *par = (struct ffb_par *)info->par;
676*4882a593Smuzhiyun 	struct ffb_dac __iomem *dac = par->dac;
677*4882a593Smuzhiyun 	unsigned long flags;
678*4882a593Smuzhiyun 	u32 val;
679*4882a593Smuzhiyun 	int i;
680*4882a593Smuzhiyun 
681*4882a593Smuzhiyun 	spin_lock_irqsave(&par->lock, flags);
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun 	FFBWait(par);
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun 	upa_writel(FFB_DAC_TGEN, &dac->type);
686*4882a593Smuzhiyun 	val = upa_readl(&dac->value);
687*4882a593Smuzhiyun 	switch (blank) {
688*4882a593Smuzhiyun 	case FB_BLANK_UNBLANK: /* Unblanking */
689*4882a593Smuzhiyun 		val |= FFB_DAC_TGEN_VIDE;
690*4882a593Smuzhiyun 		par->flags &= ~FFB_FLAG_BLANKED;
691*4882a593Smuzhiyun 		break;
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun 	case FB_BLANK_NORMAL: /* Normal blanking */
694*4882a593Smuzhiyun 	case FB_BLANK_VSYNC_SUSPEND: /* VESA blank (vsync off) */
695*4882a593Smuzhiyun 	case FB_BLANK_HSYNC_SUSPEND: /* VESA blank (hsync off) */
696*4882a593Smuzhiyun 	case FB_BLANK_POWERDOWN: /* Poweroff */
697*4882a593Smuzhiyun 		val &= ~FFB_DAC_TGEN_VIDE;
698*4882a593Smuzhiyun 		par->flags |= FFB_FLAG_BLANKED;
699*4882a593Smuzhiyun 		break;
700*4882a593Smuzhiyun 	}
701*4882a593Smuzhiyun 	upa_writel(FFB_DAC_TGEN, &dac->type);
702*4882a593Smuzhiyun 	upa_writel(val, &dac->value);
703*4882a593Smuzhiyun 	for (i = 0; i < 10; i++) {
704*4882a593Smuzhiyun 		upa_writel(FFB_DAC_TGEN, &dac->type);
705*4882a593Smuzhiyun 		upa_readl(&dac->value);
706*4882a593Smuzhiyun 	}
707*4882a593Smuzhiyun 
708*4882a593Smuzhiyun 	spin_unlock_irqrestore(&par->lock, flags);
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun 	return 0;
711*4882a593Smuzhiyun }
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun static struct sbus_mmap_map ffb_mmap_map[] = {
714*4882a593Smuzhiyun 	{
715*4882a593Smuzhiyun 		.voff	= FFB_SFB8R_VOFF,
716*4882a593Smuzhiyun 		.poff	= FFB_SFB8R_POFF,
717*4882a593Smuzhiyun 		.size	= 0x0400000
718*4882a593Smuzhiyun 	},
719*4882a593Smuzhiyun 	{
720*4882a593Smuzhiyun 		.voff	= FFB_SFB8G_VOFF,
721*4882a593Smuzhiyun 		.poff	= FFB_SFB8G_POFF,
722*4882a593Smuzhiyun 		.size	= 0x0400000
723*4882a593Smuzhiyun 	},
724*4882a593Smuzhiyun 	{
725*4882a593Smuzhiyun 		.voff	= FFB_SFB8B_VOFF,
726*4882a593Smuzhiyun 		.poff	= FFB_SFB8B_POFF,
727*4882a593Smuzhiyun 		.size	= 0x0400000
728*4882a593Smuzhiyun 	},
729*4882a593Smuzhiyun 	{
730*4882a593Smuzhiyun 		.voff	= FFB_SFB8X_VOFF,
731*4882a593Smuzhiyun 		.poff	= FFB_SFB8X_POFF,
732*4882a593Smuzhiyun 		.size	= 0x0400000
733*4882a593Smuzhiyun 	},
734*4882a593Smuzhiyun 	{
735*4882a593Smuzhiyun 		.voff	= FFB_SFB32_VOFF,
736*4882a593Smuzhiyun 		.poff	= FFB_SFB32_POFF,
737*4882a593Smuzhiyun 		.size	= 0x1000000
738*4882a593Smuzhiyun 	},
739*4882a593Smuzhiyun 	{
740*4882a593Smuzhiyun 		.voff	= FFB_SFB64_VOFF,
741*4882a593Smuzhiyun 		.poff	= FFB_SFB64_POFF,
742*4882a593Smuzhiyun 		.size	= 0x2000000
743*4882a593Smuzhiyun 	},
744*4882a593Smuzhiyun 	{
745*4882a593Smuzhiyun 		.voff	= FFB_FBC_REGS_VOFF,
746*4882a593Smuzhiyun 		.poff	= FFB_FBC_REGS_POFF,
747*4882a593Smuzhiyun 		.size	= 0x0002000
748*4882a593Smuzhiyun 	},
749*4882a593Smuzhiyun 	{
750*4882a593Smuzhiyun 		.voff	= FFB_BM_FBC_REGS_VOFF,
751*4882a593Smuzhiyun 		.poff	= FFB_BM_FBC_REGS_POFF,
752*4882a593Smuzhiyun 		.size	= 0x0002000
753*4882a593Smuzhiyun 	},
754*4882a593Smuzhiyun 	{
755*4882a593Smuzhiyun 		.voff	= FFB_DFB8R_VOFF,
756*4882a593Smuzhiyun 		.poff	= FFB_DFB8R_POFF,
757*4882a593Smuzhiyun 		.size	= 0x0400000
758*4882a593Smuzhiyun 	},
759*4882a593Smuzhiyun 	{
760*4882a593Smuzhiyun 		.voff	= FFB_DFB8G_VOFF,
761*4882a593Smuzhiyun 		.poff	= FFB_DFB8G_POFF,
762*4882a593Smuzhiyun 		.size	= 0x0400000
763*4882a593Smuzhiyun 	},
764*4882a593Smuzhiyun 	{
765*4882a593Smuzhiyun 		.voff	= FFB_DFB8B_VOFF,
766*4882a593Smuzhiyun 		.poff	= FFB_DFB8B_POFF,
767*4882a593Smuzhiyun 		.size	= 0x0400000
768*4882a593Smuzhiyun 	},
769*4882a593Smuzhiyun 	{
770*4882a593Smuzhiyun 		.voff	= FFB_DFB8X_VOFF,
771*4882a593Smuzhiyun 		.poff	= FFB_DFB8X_POFF,
772*4882a593Smuzhiyun 		.size	= 0x0400000
773*4882a593Smuzhiyun 	},
774*4882a593Smuzhiyun 	{
775*4882a593Smuzhiyun 		.voff	= FFB_DFB24_VOFF,
776*4882a593Smuzhiyun 		.poff	= FFB_DFB24_POFF,
777*4882a593Smuzhiyun 		.size	= 0x1000000
778*4882a593Smuzhiyun 	},
779*4882a593Smuzhiyun 	{
780*4882a593Smuzhiyun 		.voff	= FFB_DFB32_VOFF,
781*4882a593Smuzhiyun 		.poff	= FFB_DFB32_POFF,
782*4882a593Smuzhiyun 		.size	= 0x1000000
783*4882a593Smuzhiyun 	},
784*4882a593Smuzhiyun 	{
785*4882a593Smuzhiyun 		.voff	= FFB_FBC_KREGS_VOFF,
786*4882a593Smuzhiyun 		.poff	= FFB_FBC_KREGS_POFF,
787*4882a593Smuzhiyun 		.size	= 0x0002000
788*4882a593Smuzhiyun 	},
789*4882a593Smuzhiyun 	{
790*4882a593Smuzhiyun 		.voff	= FFB_DAC_VOFF,
791*4882a593Smuzhiyun 		.poff	= FFB_DAC_POFF,
792*4882a593Smuzhiyun 		.size	= 0x0002000
793*4882a593Smuzhiyun 	},
794*4882a593Smuzhiyun 	{
795*4882a593Smuzhiyun 		.voff	= FFB_PROM_VOFF,
796*4882a593Smuzhiyun 		.poff	= FFB_PROM_POFF,
797*4882a593Smuzhiyun 		.size	= 0x0010000
798*4882a593Smuzhiyun 	},
799*4882a593Smuzhiyun 	{
800*4882a593Smuzhiyun 		.voff	= FFB_EXP_VOFF,
801*4882a593Smuzhiyun 		.poff	= FFB_EXP_POFF,
802*4882a593Smuzhiyun 		.size	= 0x0002000
803*4882a593Smuzhiyun 	},
804*4882a593Smuzhiyun 	{
805*4882a593Smuzhiyun 		.voff	= FFB_DFB422A_VOFF,
806*4882a593Smuzhiyun 		.poff	= FFB_DFB422A_POFF,
807*4882a593Smuzhiyun 		.size	= 0x0800000
808*4882a593Smuzhiyun 	},
809*4882a593Smuzhiyun 	{
810*4882a593Smuzhiyun 		.voff	= FFB_DFB422AD_VOFF,
811*4882a593Smuzhiyun 		.poff	= FFB_DFB422AD_POFF,
812*4882a593Smuzhiyun 		.size	= 0x0800000
813*4882a593Smuzhiyun 	},
814*4882a593Smuzhiyun 	{
815*4882a593Smuzhiyun 		.voff	= FFB_DFB24B_VOFF,
816*4882a593Smuzhiyun 		.poff	= FFB_DFB24B_POFF,
817*4882a593Smuzhiyun 		.size	= 0x1000000
818*4882a593Smuzhiyun 	},
819*4882a593Smuzhiyun 	{
820*4882a593Smuzhiyun 		.voff	= FFB_DFB422B_VOFF,
821*4882a593Smuzhiyun 		.poff	= FFB_DFB422B_POFF,
822*4882a593Smuzhiyun 		.size	= 0x0800000
823*4882a593Smuzhiyun 	},
824*4882a593Smuzhiyun 	{
825*4882a593Smuzhiyun 		.voff	= FFB_DFB422BD_VOFF,
826*4882a593Smuzhiyun 		.poff	= FFB_DFB422BD_POFF,
827*4882a593Smuzhiyun 		.size	= 0x0800000
828*4882a593Smuzhiyun 	},
829*4882a593Smuzhiyun 	{
830*4882a593Smuzhiyun 		.voff	= FFB_SFB16Z_VOFF,
831*4882a593Smuzhiyun 		.poff	= FFB_SFB16Z_POFF,
832*4882a593Smuzhiyun 		.size	= 0x0800000
833*4882a593Smuzhiyun 	},
834*4882a593Smuzhiyun 	{
835*4882a593Smuzhiyun 		.voff	= FFB_SFB8Z_VOFF,
836*4882a593Smuzhiyun 		.poff	= FFB_SFB8Z_POFF,
837*4882a593Smuzhiyun 		.size	= 0x0800000
838*4882a593Smuzhiyun 	},
839*4882a593Smuzhiyun 	{
840*4882a593Smuzhiyun 		.voff	= FFB_SFB422_VOFF,
841*4882a593Smuzhiyun 		.poff	= FFB_SFB422_POFF,
842*4882a593Smuzhiyun 		.size	= 0x0800000
843*4882a593Smuzhiyun 	},
844*4882a593Smuzhiyun 	{
845*4882a593Smuzhiyun 		.voff	= FFB_SFB422D_VOFF,
846*4882a593Smuzhiyun 		.poff	= FFB_SFB422D_POFF,
847*4882a593Smuzhiyun 		.size	= 0x0800000
848*4882a593Smuzhiyun 	},
849*4882a593Smuzhiyun 	{ .size = 0 }
850*4882a593Smuzhiyun };
851*4882a593Smuzhiyun 
ffb_mmap(struct fb_info * info,struct vm_area_struct * vma)852*4882a593Smuzhiyun static int ffb_mmap(struct fb_info *info, struct vm_area_struct *vma)
853*4882a593Smuzhiyun {
854*4882a593Smuzhiyun 	struct ffb_par *par = (struct ffb_par *)info->par;
855*4882a593Smuzhiyun 
856*4882a593Smuzhiyun 	return sbusfb_mmap_helper(ffb_mmap_map,
857*4882a593Smuzhiyun 				  par->physbase, par->fbsize,
858*4882a593Smuzhiyun 				  0, vma);
859*4882a593Smuzhiyun }
860*4882a593Smuzhiyun 
ffb_ioctl(struct fb_info * info,unsigned int cmd,unsigned long arg)861*4882a593Smuzhiyun static int ffb_ioctl(struct fb_info *info, unsigned int cmd, unsigned long arg)
862*4882a593Smuzhiyun {
863*4882a593Smuzhiyun 	struct ffb_par *par = (struct ffb_par *)info->par;
864*4882a593Smuzhiyun 
865*4882a593Smuzhiyun 	return sbusfb_ioctl_helper(cmd, arg, info,
866*4882a593Smuzhiyun 				   FBTYPE_CREATOR, 24, par->fbsize);
867*4882a593Smuzhiyun }
868*4882a593Smuzhiyun 
869*4882a593Smuzhiyun /*
870*4882a593Smuzhiyun  *  Initialisation
871*4882a593Smuzhiyun  */
872*4882a593Smuzhiyun 
ffb_init_fix(struct fb_info * info)873*4882a593Smuzhiyun static void ffb_init_fix(struct fb_info *info)
874*4882a593Smuzhiyun {
875*4882a593Smuzhiyun 	struct ffb_par *par = (struct ffb_par *)info->par;
876*4882a593Smuzhiyun 	const char *ffb_type_name;
877*4882a593Smuzhiyun 
878*4882a593Smuzhiyun 	if (!(par->flags & FFB_FLAG_AFB)) {
879*4882a593Smuzhiyun 		if ((par->board_type & 0x7) == 0x3)
880*4882a593Smuzhiyun 			ffb_type_name = "Creator 3D";
881*4882a593Smuzhiyun 		else
882*4882a593Smuzhiyun 			ffb_type_name = "Creator";
883*4882a593Smuzhiyun 	} else
884*4882a593Smuzhiyun 		ffb_type_name = "Elite 3D";
885*4882a593Smuzhiyun 
886*4882a593Smuzhiyun 	strlcpy(info->fix.id, ffb_type_name, sizeof(info->fix.id));
887*4882a593Smuzhiyun 
888*4882a593Smuzhiyun 	info->fix.type = FB_TYPE_PACKED_PIXELS;
889*4882a593Smuzhiyun 	info->fix.visual = FB_VISUAL_TRUECOLOR;
890*4882a593Smuzhiyun 
891*4882a593Smuzhiyun 	/* Framebuffer length is the same regardless of resolution. */
892*4882a593Smuzhiyun 	info->fix.line_length = 8192;
893*4882a593Smuzhiyun 
894*4882a593Smuzhiyun 	info->fix.accel = FB_ACCEL_SUN_CREATOR;
895*4882a593Smuzhiyun }
896*4882a593Smuzhiyun 
ffb_probe(struct platform_device * op)897*4882a593Smuzhiyun static int ffb_probe(struct platform_device *op)
898*4882a593Smuzhiyun {
899*4882a593Smuzhiyun 	struct device_node *dp = op->dev.of_node;
900*4882a593Smuzhiyun 	struct ffb_fbc __iomem *fbc;
901*4882a593Smuzhiyun 	struct ffb_dac __iomem *dac;
902*4882a593Smuzhiyun 	struct fb_info *info;
903*4882a593Smuzhiyun 	struct ffb_par *par;
904*4882a593Smuzhiyun 	u32 dac_pnum, dac_rev, dac_mrev;
905*4882a593Smuzhiyun 	int err;
906*4882a593Smuzhiyun 
907*4882a593Smuzhiyun 	info = framebuffer_alloc(sizeof(struct ffb_par), &op->dev);
908*4882a593Smuzhiyun 
909*4882a593Smuzhiyun 	err = -ENOMEM;
910*4882a593Smuzhiyun 	if (!info)
911*4882a593Smuzhiyun 		goto out_err;
912*4882a593Smuzhiyun 
913*4882a593Smuzhiyun 	par = info->par;
914*4882a593Smuzhiyun 
915*4882a593Smuzhiyun 	spin_lock_init(&par->lock);
916*4882a593Smuzhiyun 	par->fbc = of_ioremap(&op->resource[2], 0,
917*4882a593Smuzhiyun 			      sizeof(struct ffb_fbc), "ffb fbc");
918*4882a593Smuzhiyun 	if (!par->fbc)
919*4882a593Smuzhiyun 		goto out_release_fb;
920*4882a593Smuzhiyun 
921*4882a593Smuzhiyun 	par->dac = of_ioremap(&op->resource[1], 0,
922*4882a593Smuzhiyun 			      sizeof(struct ffb_dac), "ffb dac");
923*4882a593Smuzhiyun 	if (!par->dac)
924*4882a593Smuzhiyun 		goto out_unmap_fbc;
925*4882a593Smuzhiyun 
926*4882a593Smuzhiyun 	par->rop_cache = FFB_ROP_NEW;
927*4882a593Smuzhiyun 	par->physbase = op->resource[0].start;
928*4882a593Smuzhiyun 
929*4882a593Smuzhiyun 	/* Don't mention copyarea, so SCROLL_REDRAW is always
930*4882a593Smuzhiyun 	 * used.  It is the fastest on this chip.
931*4882a593Smuzhiyun 	 */
932*4882a593Smuzhiyun 	info->flags = (FBINFO_DEFAULT |
933*4882a593Smuzhiyun 		       /* FBINFO_HWACCEL_COPYAREA | */
934*4882a593Smuzhiyun 		       FBINFO_HWACCEL_FILLRECT |
935*4882a593Smuzhiyun 		       FBINFO_HWACCEL_IMAGEBLIT);
936*4882a593Smuzhiyun 
937*4882a593Smuzhiyun 	info->fbops = &ffb_ops;
938*4882a593Smuzhiyun 
939*4882a593Smuzhiyun 	info->screen_base = (char *) par->physbase + FFB_DFB24_POFF;
940*4882a593Smuzhiyun 	info->pseudo_palette = par->pseudo_palette;
941*4882a593Smuzhiyun 
942*4882a593Smuzhiyun 	sbusfb_fill_var(&info->var, dp, 32);
943*4882a593Smuzhiyun 	par->fbsize = PAGE_ALIGN(info->var.xres * info->var.yres * 4);
944*4882a593Smuzhiyun 	ffb_fixup_var_rgb(&info->var);
945*4882a593Smuzhiyun 
946*4882a593Smuzhiyun 	info->var.accel_flags = FB_ACCELF_TEXT;
947*4882a593Smuzhiyun 
948*4882a593Smuzhiyun 	if (of_node_name_eq(dp, "SUNW,afb"))
949*4882a593Smuzhiyun 		par->flags |= FFB_FLAG_AFB;
950*4882a593Smuzhiyun 
951*4882a593Smuzhiyun 	par->board_type = of_getintprop_default(dp, "board_type", 0);
952*4882a593Smuzhiyun 
953*4882a593Smuzhiyun 	fbc = par->fbc;
954*4882a593Smuzhiyun 	if ((upa_readl(&fbc->ucsr) & FFB_UCSR_ALL_ERRORS) != 0)
955*4882a593Smuzhiyun 		upa_writel(FFB_UCSR_ALL_ERRORS, &fbc->ucsr);
956*4882a593Smuzhiyun 
957*4882a593Smuzhiyun 	dac = par->dac;
958*4882a593Smuzhiyun 	upa_writel(FFB_DAC_DID, &dac->type);
959*4882a593Smuzhiyun 	dac_pnum = upa_readl(&dac->value);
960*4882a593Smuzhiyun 	dac_rev = (dac_pnum & FFB_DAC_DID_REV) >> FFB_DAC_DID_REV_SHIFT;
961*4882a593Smuzhiyun 	dac_pnum = (dac_pnum & FFB_DAC_DID_PNUM) >> FFB_DAC_DID_PNUM_SHIFT;
962*4882a593Smuzhiyun 
963*4882a593Smuzhiyun 	upa_writel(FFB_DAC_UCTRL, &dac->type);
964*4882a593Smuzhiyun 	dac_mrev = upa_readl(&dac->value);
965*4882a593Smuzhiyun 	dac_mrev = (dac_mrev & FFB_DAC_UCTRL_MANREV) >>
966*4882a593Smuzhiyun 		FFB_DAC_UCTRL_MANREV_SHIFT;
967*4882a593Smuzhiyun 
968*4882a593Smuzhiyun 	/* Elite3D has different DAC revision numbering, and no DAC revisions
969*4882a593Smuzhiyun 	 * have the reversed meaning of cursor enable.  Otherwise, Pacifica 1
970*4882a593Smuzhiyun 	 * ramdacs with manufacturing revision less than 3 have inverted
971*4882a593Smuzhiyun 	 * cursor logic.  We identify Pacifica 1 as not Pacifica 2, the
972*4882a593Smuzhiyun 	 * latter having a part number value of 0x236e.
973*4882a593Smuzhiyun 	 */
974*4882a593Smuzhiyun 	if ((par->flags & FFB_FLAG_AFB) || dac_pnum == 0x236e) {
975*4882a593Smuzhiyun 		par->flags &= ~FFB_FLAG_INVCURSOR;
976*4882a593Smuzhiyun 	} else {
977*4882a593Smuzhiyun 		if (dac_mrev < 3)
978*4882a593Smuzhiyun 			par->flags |= FFB_FLAG_INVCURSOR;
979*4882a593Smuzhiyun 	}
980*4882a593Smuzhiyun 
981*4882a593Smuzhiyun 	ffb_switch_from_graph(par);
982*4882a593Smuzhiyun 
983*4882a593Smuzhiyun 	/* Unblank it just to be sure.  When there are multiple
984*4882a593Smuzhiyun 	 * FFB/AFB cards in the system, or it is not the OBP
985*4882a593Smuzhiyun 	 * chosen console, it will have video outputs off in
986*4882a593Smuzhiyun 	 * the DAC.
987*4882a593Smuzhiyun 	 */
988*4882a593Smuzhiyun 	ffb_blank(FB_BLANK_UNBLANK, info);
989*4882a593Smuzhiyun 
990*4882a593Smuzhiyun 	if (fb_alloc_cmap(&info->cmap, 256, 0))
991*4882a593Smuzhiyun 		goto out_unmap_dac;
992*4882a593Smuzhiyun 
993*4882a593Smuzhiyun 	ffb_init_fix(info);
994*4882a593Smuzhiyun 
995*4882a593Smuzhiyun 	err = register_framebuffer(info);
996*4882a593Smuzhiyun 	if (err < 0)
997*4882a593Smuzhiyun 		goto out_dealloc_cmap;
998*4882a593Smuzhiyun 
999*4882a593Smuzhiyun 	dev_set_drvdata(&op->dev, info);
1000*4882a593Smuzhiyun 
1001*4882a593Smuzhiyun 	printk(KERN_INFO "%pOF: %s at %016lx, type %d, "
1002*4882a593Smuzhiyun 	       "DAC pnum[%x] rev[%d] manuf_rev[%d]\n",
1003*4882a593Smuzhiyun 	       dp,
1004*4882a593Smuzhiyun 	       ((par->flags & FFB_FLAG_AFB) ? "AFB" : "FFB"),
1005*4882a593Smuzhiyun 	       par->physbase, par->board_type,
1006*4882a593Smuzhiyun 	       dac_pnum, dac_rev, dac_mrev);
1007*4882a593Smuzhiyun 
1008*4882a593Smuzhiyun 	return 0;
1009*4882a593Smuzhiyun 
1010*4882a593Smuzhiyun out_dealloc_cmap:
1011*4882a593Smuzhiyun 	fb_dealloc_cmap(&info->cmap);
1012*4882a593Smuzhiyun 
1013*4882a593Smuzhiyun out_unmap_dac:
1014*4882a593Smuzhiyun 	of_iounmap(&op->resource[1], par->dac, sizeof(struct ffb_dac));
1015*4882a593Smuzhiyun 
1016*4882a593Smuzhiyun out_unmap_fbc:
1017*4882a593Smuzhiyun 	of_iounmap(&op->resource[2], par->fbc, sizeof(struct ffb_fbc));
1018*4882a593Smuzhiyun 
1019*4882a593Smuzhiyun out_release_fb:
1020*4882a593Smuzhiyun 	framebuffer_release(info);
1021*4882a593Smuzhiyun 
1022*4882a593Smuzhiyun out_err:
1023*4882a593Smuzhiyun 	return err;
1024*4882a593Smuzhiyun }
1025*4882a593Smuzhiyun 
ffb_remove(struct platform_device * op)1026*4882a593Smuzhiyun static int ffb_remove(struct platform_device *op)
1027*4882a593Smuzhiyun {
1028*4882a593Smuzhiyun 	struct fb_info *info = dev_get_drvdata(&op->dev);
1029*4882a593Smuzhiyun 	struct ffb_par *par = info->par;
1030*4882a593Smuzhiyun 
1031*4882a593Smuzhiyun 	unregister_framebuffer(info);
1032*4882a593Smuzhiyun 	fb_dealloc_cmap(&info->cmap);
1033*4882a593Smuzhiyun 
1034*4882a593Smuzhiyun 	of_iounmap(&op->resource[2], par->fbc, sizeof(struct ffb_fbc));
1035*4882a593Smuzhiyun 	of_iounmap(&op->resource[1], par->dac, sizeof(struct ffb_dac));
1036*4882a593Smuzhiyun 
1037*4882a593Smuzhiyun 	framebuffer_release(info);
1038*4882a593Smuzhiyun 
1039*4882a593Smuzhiyun 	return 0;
1040*4882a593Smuzhiyun }
1041*4882a593Smuzhiyun 
1042*4882a593Smuzhiyun static const struct of_device_id ffb_match[] = {
1043*4882a593Smuzhiyun 	{
1044*4882a593Smuzhiyun 		.name = "SUNW,ffb",
1045*4882a593Smuzhiyun 	},
1046*4882a593Smuzhiyun 	{
1047*4882a593Smuzhiyun 		.name = "SUNW,afb",
1048*4882a593Smuzhiyun 	},
1049*4882a593Smuzhiyun 	{},
1050*4882a593Smuzhiyun };
1051*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, ffb_match);
1052*4882a593Smuzhiyun 
1053*4882a593Smuzhiyun static struct platform_driver ffb_driver = {
1054*4882a593Smuzhiyun 	.driver = {
1055*4882a593Smuzhiyun 		.name = "ffb",
1056*4882a593Smuzhiyun 		.of_match_table = ffb_match,
1057*4882a593Smuzhiyun 	},
1058*4882a593Smuzhiyun 	.probe		= ffb_probe,
1059*4882a593Smuzhiyun 	.remove		= ffb_remove,
1060*4882a593Smuzhiyun };
1061*4882a593Smuzhiyun 
ffb_init(void)1062*4882a593Smuzhiyun static int __init ffb_init(void)
1063*4882a593Smuzhiyun {
1064*4882a593Smuzhiyun 	if (fb_get_options("ffb", NULL))
1065*4882a593Smuzhiyun 		return -ENODEV;
1066*4882a593Smuzhiyun 
1067*4882a593Smuzhiyun 	return platform_driver_register(&ffb_driver);
1068*4882a593Smuzhiyun }
1069*4882a593Smuzhiyun 
ffb_exit(void)1070*4882a593Smuzhiyun static void __exit ffb_exit(void)
1071*4882a593Smuzhiyun {
1072*4882a593Smuzhiyun 	platform_driver_unregister(&ffb_driver);
1073*4882a593Smuzhiyun }
1074*4882a593Smuzhiyun 
1075*4882a593Smuzhiyun module_init(ffb_init);
1076*4882a593Smuzhiyun module_exit(ffb_exit);
1077*4882a593Smuzhiyun 
1078*4882a593Smuzhiyun MODULE_DESCRIPTION("framebuffer driver for Creator/Elite3D chipsets");
1079*4882a593Smuzhiyun MODULE_AUTHOR("David S. Miller <davem@davemloft.net>");
1080*4882a593Smuzhiyun MODULE_VERSION("2.0");
1081*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1082