xref: /OK3568_Linux_fs/kernel/drivers/video/fbdev/cyber2000fb.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *  linux/drivers/video/cyber2000fb.h
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  *  Copyright (C) 1998-2000 Russell King
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Integraphics Cyber2000 frame buffer device
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun /*
11*4882a593Smuzhiyun  * Internal CyberPro sizes and offsets.
12*4882a593Smuzhiyun  */
13*4882a593Smuzhiyun #define MMIO_OFFSET	0x00800000
14*4882a593Smuzhiyun #define MMIO_SIZE	0x000c0000
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #define NR_PALETTE	256
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #if defined(DEBUG) && defined(CONFIG_DEBUG_LL)
debug_printf(char * fmt,...)19*4882a593Smuzhiyun static void debug_printf(char *fmt, ...)
20*4882a593Smuzhiyun {
21*4882a593Smuzhiyun 	extern void printascii(const char *);
22*4882a593Smuzhiyun 	char buffer[128];
23*4882a593Smuzhiyun 	va_list ap;
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun 	va_start(ap, fmt);
26*4882a593Smuzhiyun 	vsprintf(buffer, fmt, ap);
27*4882a593Smuzhiyun 	va_end(ap);
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun 	printascii(buffer);
30*4882a593Smuzhiyun }
31*4882a593Smuzhiyun #else
32*4882a593Smuzhiyun #define debug_printf(x...) do { } while (0)
33*4882a593Smuzhiyun #endif
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #define RAMDAC_RAMPWRDN		0x01
36*4882a593Smuzhiyun #define RAMDAC_DAC8BIT		0x02
37*4882a593Smuzhiyun #define RAMDAC_VREFEN		0x04
38*4882a593Smuzhiyun #define RAMDAC_BYPASS		0x10
39*4882a593Smuzhiyun #define RAMDAC_DACPWRDN		0x40
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define EXT_CRT_VRTOFL		0x11
42*4882a593Smuzhiyun #define EXT_CRT_VRTOFL_LINECOMP10	0x10
43*4882a593Smuzhiyun #define EXT_CRT_VRTOFL_INTERLACE	0x20
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun #define EXT_CRT_IRQ		0x12
46*4882a593Smuzhiyun #define EXT_CRT_IRQ_ENABLE		0x01
47*4882a593Smuzhiyun #define EXT_CRT_IRQ_ACT_HIGH		0x04
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun #define EXT_CRT_TEST		0x13
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun #define EXT_SYNC_CTL		0x16
52*4882a593Smuzhiyun #define EXT_SYNC_CTL_HS_NORMAL		0x00
53*4882a593Smuzhiyun #define EXT_SYNC_CTL_HS_0		0x01
54*4882a593Smuzhiyun #define EXT_SYNC_CTL_HS_1		0x02
55*4882a593Smuzhiyun #define EXT_SYNC_CTL_HS_HSVS		0x03
56*4882a593Smuzhiyun #define EXT_SYNC_CTL_VS_NORMAL		0x00
57*4882a593Smuzhiyun #define EXT_SYNC_CTL_VS_0		0x04
58*4882a593Smuzhiyun #define EXT_SYNC_CTL_VS_1		0x08
59*4882a593Smuzhiyun #define EXT_SYNC_CTL_VS_COMP		0x0c
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun #define EXT_BUS_CTL		0x30
62*4882a593Smuzhiyun #define EXT_BUS_CTL_LIN_1MB		0x00
63*4882a593Smuzhiyun #define EXT_BUS_CTL_LIN_2MB		0x01
64*4882a593Smuzhiyun #define EXT_BUS_CTL_LIN_4MB		0x02
65*4882a593Smuzhiyun #define EXT_BUS_CTL_ZEROWAIT		0x04
66*4882a593Smuzhiyun #define EXT_BUS_CTL_PCIBURST_WRITE	0x20
67*4882a593Smuzhiyun #define EXT_BUS_CTL_PCIBURST_READ	0x80	/* CyberPro 5000 only */
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun #define EXT_SEG_WRITE_PTR	0x31
70*4882a593Smuzhiyun #define EXT_SEG_READ_PTR	0x32
71*4882a593Smuzhiyun #define EXT_BIU_MISC		0x33
72*4882a593Smuzhiyun #define EXT_BIU_MISC_LIN_ENABLE		0x01
73*4882a593Smuzhiyun #define EXT_BIU_MISC_COP_ENABLE		0x04
74*4882a593Smuzhiyun #define EXT_BIU_MISC_COP_BFC		0x08
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun #define EXT_FUNC_CTL		0x3c
77*4882a593Smuzhiyun #define EXT_FUNC_CTL_EXTREGENBL		0x80	/* enable access to 0xbcxxx		*/
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun #define PCI_BM_CTL		0x3e
80*4882a593Smuzhiyun #define PCI_BM_CTL_ENABLE		0x01	/* enable bus-master			*/
81*4882a593Smuzhiyun #define PCI_BM_CTL_BURST		0x02	/* enable burst				*/
82*4882a593Smuzhiyun #define PCI_BM_CTL_BACK2BACK		0x04	/* enable back to back			*/
83*4882a593Smuzhiyun #define PCI_BM_CTL_DUMMY		0x08	/* insert dummy cycle			*/
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun #define X_V2_VID_MEM_START	0x40
86*4882a593Smuzhiyun #define X_V2_VID_SRC_WIDTH	0x43
87*4882a593Smuzhiyun #define X_V2_X_START		0x45
88*4882a593Smuzhiyun #define X_V2_X_END		0x47
89*4882a593Smuzhiyun #define X_V2_Y_START		0x49
90*4882a593Smuzhiyun #define X_V2_Y_END		0x4b
91*4882a593Smuzhiyun #define X_V2_VID_SRC_WIN_WIDTH	0x4d
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun #define Y_V2_DDA_X_INC		0x43
94*4882a593Smuzhiyun #define Y_V2_DDA_Y_INC		0x47
95*4882a593Smuzhiyun #define Y_V2_VID_FIFO_CTL	0x49
96*4882a593Smuzhiyun #define Y_V2_VID_FMT		0x4b
97*4882a593Smuzhiyun #define Y_V2_VID_DISP_CTL1	0x4c
98*4882a593Smuzhiyun #define Y_V2_VID_FIFO_CTL1	0x4d
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun #define J_X2_VID_MEM_START	0x40
101*4882a593Smuzhiyun #define J_X2_VID_SRC_WIDTH	0x43
102*4882a593Smuzhiyun #define J_X2_X_START		0x47
103*4882a593Smuzhiyun #define J_X2_X_END		0x49
104*4882a593Smuzhiyun #define J_X2_Y_START		0x4b
105*4882a593Smuzhiyun #define J_X2_Y_END		0x4d
106*4882a593Smuzhiyun #define J_X2_VID_SRC_WIN_WIDTH	0x4f
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun #define K_X2_DDA_X_INIT		0x40
109*4882a593Smuzhiyun #define K_X2_DDA_X_INC		0x42
110*4882a593Smuzhiyun #define K_X2_DDA_Y_INIT		0x44
111*4882a593Smuzhiyun #define K_X2_DDA_Y_INC		0x46
112*4882a593Smuzhiyun #define K_X2_VID_FMT		0x48
113*4882a593Smuzhiyun #define K_X2_VID_DISP_CTL1	0x49
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun #define K_CAP_X2_CTL1		0x49
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun #define CURS_H_START		0x50
118*4882a593Smuzhiyun #define CURS_H_PRESET		0x52
119*4882a593Smuzhiyun #define CURS_V_START		0x53
120*4882a593Smuzhiyun #define CURS_V_PRESET		0x55
121*4882a593Smuzhiyun #define CURS_CTL		0x56
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun #define EXT_ATTRIB_CTL		0x57
124*4882a593Smuzhiyun #define EXT_ATTRIB_CTL_EXT		0x01
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun #define EXT_OVERSCAN_RED	0x58
127*4882a593Smuzhiyun #define EXT_OVERSCAN_GREEN	0x59
128*4882a593Smuzhiyun #define EXT_OVERSCAN_BLUE	0x5a
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun #define CAP_X_START		0x60
131*4882a593Smuzhiyun #define CAP_X_END		0x62
132*4882a593Smuzhiyun #define CAP_Y_START		0x64
133*4882a593Smuzhiyun #define CAP_Y_END		0x66
134*4882a593Smuzhiyun #define CAP_DDA_X_INIT		0x68
135*4882a593Smuzhiyun #define CAP_DDA_X_INC		0x6a
136*4882a593Smuzhiyun #define CAP_DDA_Y_INIT		0x6c
137*4882a593Smuzhiyun #define CAP_DDA_Y_INC		0x6e
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun #define EXT_MEM_CTL0		0x70
140*4882a593Smuzhiyun #define EXT_MEM_CTL0_7CLK		0x01
141*4882a593Smuzhiyun #define EXT_MEM_CTL0_RAS_1		0x02
142*4882a593Smuzhiyun #define EXT_MEM_CTL0_RAS2CAS_1		0x04
143*4882a593Smuzhiyun #define EXT_MEM_CTL0_MULTCAS		0x08
144*4882a593Smuzhiyun #define EXT_MEM_CTL0_ASYM		0x10
145*4882a593Smuzhiyun #define EXT_MEM_CTL0_CAS1ON		0x20
146*4882a593Smuzhiyun #define EXT_MEM_CTL0_FIFOFLUSH		0x40
147*4882a593Smuzhiyun #define EXT_MEM_CTL0_SEQRESET		0x80
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun #define EXT_MEM_CTL1		0x71
150*4882a593Smuzhiyun #define EXT_MEM_CTL1_PAR		0x00
151*4882a593Smuzhiyun #define EXT_MEM_CTL1_SERPAR		0x01
152*4882a593Smuzhiyun #define EXT_MEM_CTL1_SER		0x03
153*4882a593Smuzhiyun #define EXT_MEM_CTL1_SYNC		0x04
154*4882a593Smuzhiyun #define EXT_MEM_CTL1_VRAM		0x08
155*4882a593Smuzhiyun #define EXT_MEM_CTL1_4K_REFRESH		0x10
156*4882a593Smuzhiyun #define EXT_MEM_CTL1_256Kx4		0x00
157*4882a593Smuzhiyun #define EXT_MEM_CTL1_512Kx8		0x40
158*4882a593Smuzhiyun #define EXT_MEM_CTL1_1Mx16		0x60
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun #define EXT_MEM_CTL2		0x72
161*4882a593Smuzhiyun #define MEM_CTL2_SIZE_1MB		0x00
162*4882a593Smuzhiyun #define MEM_CTL2_SIZE_2MB		0x01
163*4882a593Smuzhiyun #define MEM_CTL2_SIZE_4MB		0x02
164*4882a593Smuzhiyun #define MEM_CTL2_SIZE_MASK		0x03
165*4882a593Smuzhiyun #define MEM_CTL2_64BIT			0x04
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun #define EXT_HIDDEN_CTL1		0x73
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun #define EXT_FIFO_CTL		0x74
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun #define EXT_SEQ_MISC		0x77
172*4882a593Smuzhiyun #define EXT_SEQ_MISC_8			0x01
173*4882a593Smuzhiyun #define EXT_SEQ_MISC_16_RGB565		0x02
174*4882a593Smuzhiyun #define EXT_SEQ_MISC_32			0x03
175*4882a593Smuzhiyun #define EXT_SEQ_MISC_24_RGB888		0x04
176*4882a593Smuzhiyun #define EXT_SEQ_MISC_16_RGB555		0x06
177*4882a593Smuzhiyun #define EXT_SEQ_MISC_8_RGB332		0x09
178*4882a593Smuzhiyun #define EXT_SEQ_MISC_16_RGB444		0x0a
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun #define EXT_HIDDEN_CTL4		0x7a
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun #define CURS_MEM_START		0x7e		/* bits 23..12 */
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun #define CAP_PIP_X_START		0x80
185*4882a593Smuzhiyun #define CAP_PIP_X_END		0x82
186*4882a593Smuzhiyun #define CAP_PIP_Y_START		0x84
187*4882a593Smuzhiyun #define CAP_PIP_Y_END		0x86
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun #define EXT_CAP_CTL1		0x88
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun #define EXT_CAP_CTL2		0x89
192*4882a593Smuzhiyun #define EXT_CAP_CTL2_ODDFRAMEIRQ	0x01
193*4882a593Smuzhiyun #define EXT_CAP_CTL2_ANYFRAMEIRQ	0x02
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun #define BM_CTRL0		0x9c
196*4882a593Smuzhiyun #define BM_CTRL1		0x9d
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun #define EXT_CAP_MODE1		0xa4
199*4882a593Smuzhiyun #define EXT_CAP_MODE1_8BIT		0x01	/* enable 8bit capture mode		*/
200*4882a593Smuzhiyun #define EXT_CAP_MODE1_CCIR656		0x02	/* CCIR656 mode				*/
201*4882a593Smuzhiyun #define EXT_CAP_MODE1_IGNOREVGT		0x04	/* ignore VGT				*/
202*4882a593Smuzhiyun #define EXT_CAP_MODE1_ALTFIFO		0x10	/* use alternate FIFO for capture	*/
203*4882a593Smuzhiyun #define EXT_CAP_MODE1_SWAPUV		0x20	/* swap UV bytes			*/
204*4882a593Smuzhiyun #define EXT_CAP_MODE1_MIRRORY		0x40	/* mirror vertically			*/
205*4882a593Smuzhiyun #define EXT_CAP_MODE1_MIRRORX		0x80	/* mirror horizontally			*/
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun #define EXT_CAP_MODE2		0xa5
208*4882a593Smuzhiyun #define EXT_CAP_MODE2_CCIRINVOE		0x01
209*4882a593Smuzhiyun #define EXT_CAP_MODE2_CCIRINVVGT	0x02
210*4882a593Smuzhiyun #define EXT_CAP_MODE2_CCIRINVHGT	0x04
211*4882a593Smuzhiyun #define EXT_CAP_MODE2_CCIRINVDG		0x08
212*4882a593Smuzhiyun #define EXT_CAP_MODE2_DATEND		0x10
213*4882a593Smuzhiyun #define EXT_CAP_MODE2_CCIRDGH		0x20
214*4882a593Smuzhiyun #define EXT_CAP_MODE2_FIXSONY		0x40
215*4882a593Smuzhiyun #define EXT_CAP_MODE2_SYNCFREEZE	0x80
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun #define EXT_TV_CTL		0xae
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun #define EXT_DCLK_MULT		0xb0
220*4882a593Smuzhiyun #define EXT_DCLK_DIV		0xb1
221*4882a593Smuzhiyun #define EXT_DCLK_DIV_VFSEL		0x20
222*4882a593Smuzhiyun #define EXT_MCLK_MULT		0xb2
223*4882a593Smuzhiyun #define EXT_MCLK_DIV		0xb3
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun #define EXT_LATCH1		0xb5
226*4882a593Smuzhiyun #define EXT_LATCH1_VAFC_EN		0x01	/* enable VAFC				*/
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun #define EXT_FEATURE		0xb7
229*4882a593Smuzhiyun #define EXT_FEATURE_BUS_MASK		0x07	/* host bus mask			*/
230*4882a593Smuzhiyun #define EXT_FEATURE_BUS_PCI		0x00
231*4882a593Smuzhiyun #define EXT_FEATURE_BUS_VL_STD		0x04
232*4882a593Smuzhiyun #define EXT_FEATURE_BUS_VL_LINEAR	0x05
233*4882a593Smuzhiyun #define EXT_FEATURE_1682		0x20	/* IGS 1682 compatibility		*/
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun #define EXT_LATCH2		0xb6
236*4882a593Smuzhiyun #define EXT_LATCH2_I2C_CLKEN		0x10
237*4882a593Smuzhiyun #define EXT_LATCH2_I2C_CLK		0x20
238*4882a593Smuzhiyun #define EXT_LATCH2_I2C_DATEN		0x40
239*4882a593Smuzhiyun #define EXT_LATCH2_I2C_DAT		0x80
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun #define EXT_XT_CTL		0xbe
242*4882a593Smuzhiyun #define EXT_XT_CAP16			0x04
243*4882a593Smuzhiyun #define EXT_XT_LINEARFB			0x08
244*4882a593Smuzhiyun #define EXT_XT_PAL			0x10
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun #define EXT_MEM_START		0xc0		/* ext start address 21 bits		*/
247*4882a593Smuzhiyun #define HOR_PHASE_SHIFT		0xc2		/* high 3 bits				*/
248*4882a593Smuzhiyun #define EXT_SRC_WIDTH		0xc3		/* ext offset phase  10 bits		*/
249*4882a593Smuzhiyun #define EXT_SRC_HEIGHT		0xc4		/* high 6 bits				*/
250*4882a593Smuzhiyun #define EXT_X_START		0xc5		/* ext->screen, 16 bits			*/
251*4882a593Smuzhiyun #define EXT_X_END		0xc7		/* ext->screen, 16 bits			*/
252*4882a593Smuzhiyun #define EXT_Y_START		0xc9		/* ext->screen, 16 bits			*/
253*4882a593Smuzhiyun #define EXT_Y_END		0xcb		/* ext->screen, 16 bits			*/
254*4882a593Smuzhiyun #define EXT_SRC_WIN_WIDTH	0xcd		/* 8 bits				*/
255*4882a593Smuzhiyun #define EXT_COLOUR_COMPARE	0xce		/* 24 bits				*/
256*4882a593Smuzhiyun #define EXT_DDA_X_INIT		0xd1		/* ext->screen 16 bits			*/
257*4882a593Smuzhiyun #define EXT_DDA_X_INC		0xd3		/* ext->screen 16 bits			*/
258*4882a593Smuzhiyun #define EXT_DDA_Y_INIT		0xd5		/* ext->screen 16 bits			*/
259*4882a593Smuzhiyun #define EXT_DDA_Y_INC		0xd7		/* ext->screen 16 bits			*/
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun #define EXT_VID_FIFO_CTL	0xd9
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun #define EXT_VID_FMT		0xdb
264*4882a593Smuzhiyun #define EXT_VID_FMT_YUV422		0x00	/* formats - does this cause conversion? */
265*4882a593Smuzhiyun #define EXT_VID_FMT_RGB555		0x01
266*4882a593Smuzhiyun #define EXT_VID_FMT_RGB565		0x02
267*4882a593Smuzhiyun #define EXT_VID_FMT_RGB888_24		0x03
268*4882a593Smuzhiyun #define EXT_VID_FMT_RGB888_32		0x04
269*4882a593Smuzhiyun #define EXT_VID_FMT_RGB8		0x05
270*4882a593Smuzhiyun #define EXT_VID_FMT_RGB4444		0x06
271*4882a593Smuzhiyun #define EXT_VID_FMT_RGB8T		0x07
272*4882a593Smuzhiyun #define EXT_VID_FMT_DUP_PIX_ZOON	0x08	/* duplicate pixel zoom			*/
273*4882a593Smuzhiyun #define EXT_VID_FMT_MOD_3RD_PIX		0x20	/* modify 3rd duplicated pixel		*/
274*4882a593Smuzhiyun #define EXT_VID_FMT_DBL_H_PIX		0x40	/* double horiz pixels			*/
275*4882a593Smuzhiyun #define EXT_VID_FMT_YUV128		0x80	/* YUV data offset by 128		*/
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun #define EXT_VID_DISP_CTL1	0xdc
278*4882a593Smuzhiyun #define EXT_VID_DISP_CTL1_INTRAM	0x01	/* video pixels go to internal RAM	*/
279*4882a593Smuzhiyun #define EXT_VID_DISP_CTL1_IGNORE_CCOMP	0x02	/* ignore colour compare registers	*/
280*4882a593Smuzhiyun #define EXT_VID_DISP_CTL1_NOCLIP	0x04	/* do not clip to 16235,16240		*/
281*4882a593Smuzhiyun #define EXT_VID_DISP_CTL1_UV_AVG	0x08	/* U/V data is averaged			*/
282*4882a593Smuzhiyun #define EXT_VID_DISP_CTL1_Y128		0x10	/* Y data offset by 128 (if YUV128 set)	*/
283*4882a593Smuzhiyun #define EXT_VID_DISP_CTL1_VINTERPOL_OFF	0x20	/* disable vertical interpolation	*/
284*4882a593Smuzhiyun #define EXT_VID_DISP_CTL1_FULL_WIN	0x40	/* video out window full		*/
285*4882a593Smuzhiyun #define EXT_VID_DISP_CTL1_ENABLE_WINDOW	0x80	/* enable video window			*/
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun #define EXT_VID_FIFO_CTL1	0xdd
288*4882a593Smuzhiyun #define EXT_VID_FIFO_CTL1_OE_HIGH	0x02
289*4882a593Smuzhiyun #define EXT_VID_FIFO_CTL1_INTERLEAVE	0x04	/* enable interleaved memory read	*/
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun #define EXT_ROM_UCB4GH		0xe5
292*4882a593Smuzhiyun #define EXT_ROM_UCB4GH_FREEZE		0x02	/* capture frozen			*/
293*4882a593Smuzhiyun #define EXT_ROM_UCB4GH_ODDFRAME		0x04	/* 1 = odd frame captured		*/
294*4882a593Smuzhiyun #define EXT_ROM_UCB4GH_1HL		0x08	/* first horizonal line after VGT falling edge */
295*4882a593Smuzhiyun #define EXT_ROM_UCB4GH_ODD		0x10	/* odd frame indicator			*/
296*4882a593Smuzhiyun #define EXT_ROM_UCB4GH_INTSTAT		0x20	/* video interrupt			*/
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun #define VFAC_CTL1		0xe8
299*4882a593Smuzhiyun #define VFAC_CTL1_CAPTURE		0x01	/* capture enable (only when VSYNC high)*/
300*4882a593Smuzhiyun #define VFAC_CTL1_VFAC_ENABLE		0x02	/* vfac enable				*/
301*4882a593Smuzhiyun #define VFAC_CTL1_FREEZE_CAPTURE	0x04	/* freeze capture			*/
302*4882a593Smuzhiyun #define VFAC_CTL1_FREEZE_CAPTURE_SYNC	0x08	/* sync freeze capture			*/
303*4882a593Smuzhiyun #define VFAC_CTL1_VALIDFRAME_SRC	0x10	/* select valid frame source		*/
304*4882a593Smuzhiyun #define VFAC_CTL1_PHILIPS		0x40	/* select Philips mode			*/
305*4882a593Smuzhiyun #define VFAC_CTL1_MODVINTERPOLCLK	0x80	/* modify vertical interpolation clocl	*/
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun #define VFAC_CTL2		0xe9
308*4882a593Smuzhiyun #define VFAC_CTL2_INVERT_VIDDATAVALID	0x01	/* invert video data valid		*/
309*4882a593Smuzhiyun #define VFAC_CTL2_INVERT_GRAPHREADY	0x02	/* invert graphic ready output sig	*/
310*4882a593Smuzhiyun #define VFAC_CTL2_INVERT_DATACLK	0x04	/* invert data clock signal		*/
311*4882a593Smuzhiyun #define VFAC_CTL2_INVERT_HSYNC		0x08	/* invert hsync input			*/
312*4882a593Smuzhiyun #define VFAC_CTL2_INVERT_VSYNC		0x10	/* invert vsync input			*/
313*4882a593Smuzhiyun #define VFAC_CTL2_INVERT_FRAME		0x20	/* invert frame odd/even input		*/
314*4882a593Smuzhiyun #define VFAC_CTL2_INVERT_BLANK		0x40	/* invert blank output			*/
315*4882a593Smuzhiyun #define VFAC_CTL2_INVERT_OVSYNC		0x80	/* invert other vsync input		*/
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun #define VFAC_CTL3		0xea
318*4882a593Smuzhiyun #define VFAC_CTL3_CAP_LARGE_FIFO	0x01	/* large capture fifo			*/
319*4882a593Smuzhiyun #define VFAC_CTL3_CAP_INTERLACE		0x02	/* capture odd and even fields		*/
320*4882a593Smuzhiyun #define VFAC_CTL3_CAP_HOLD_4NS		0x00	/* hold capture data for 4ns		*/
321*4882a593Smuzhiyun #define VFAC_CTL3_CAP_HOLD_2NS		0x04	/* hold capture data for 2ns		*/
322*4882a593Smuzhiyun #define VFAC_CTL3_CAP_HOLD_6NS		0x08	/* hold capture data for 6ns		*/
323*4882a593Smuzhiyun #define VFAC_CTL3_CAP_HOLD_0NS		0x0c	/* hold capture data for 0ns		*/
324*4882a593Smuzhiyun #define VFAC_CTL3_CHROMAKEY		0x20	/* capture data will be chromakeyed	*/
325*4882a593Smuzhiyun #define VFAC_CTL3_CAP_IRQ		0x40	/* enable capture interrupt		*/
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun #define CAP_MEM_START		0xeb		/* 18 bits				*/
328*4882a593Smuzhiyun #define CAP_MAP_WIDTH		0xed		/* high 6 bits				*/
329*4882a593Smuzhiyun #define CAP_PITCH		0xee		/* 8 bits				*/
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun #define CAP_CTL_MISC		0xef
332*4882a593Smuzhiyun #define CAP_CTL_MISC_HDIV		0x01
333*4882a593Smuzhiyun #define CAP_CTL_MISC_HDIV4		0x02
334*4882a593Smuzhiyun #define CAP_CTL_MISC_ODDEVEN		0x04
335*4882a593Smuzhiyun #define CAP_CTL_MISC_HSYNCDIV2		0x08
336*4882a593Smuzhiyun #define CAP_CTL_MISC_SYNCTZHIGH		0x10
337*4882a593Smuzhiyun #define CAP_CTL_MISC_SYNCTZOR		0x20
338*4882a593Smuzhiyun #define CAP_CTL_MISC_DISPUSED		0x80
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun #define REG_BANK		0xfa
341*4882a593Smuzhiyun #define REG_BANK_X			0x00
342*4882a593Smuzhiyun #define REG_BANK_Y			0x01
343*4882a593Smuzhiyun #define REG_BANK_W			0x02
344*4882a593Smuzhiyun #define REG_BANK_T			0x03
345*4882a593Smuzhiyun #define REG_BANK_J			0x04
346*4882a593Smuzhiyun #define REG_BANK_K			0x05
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun /*
349*4882a593Smuzhiyun  * Bus-master
350*4882a593Smuzhiyun  */
351*4882a593Smuzhiyun #define BM_VID_ADDR_LOW		0xbc040
352*4882a593Smuzhiyun #define BM_VID_ADDR_HIGH	0xbc044
353*4882a593Smuzhiyun #define BM_ADDRESS_LOW		0xbc080
354*4882a593Smuzhiyun #define BM_ADDRESS_HIGH		0xbc084
355*4882a593Smuzhiyun #define BM_LENGTH		0xbc088
356*4882a593Smuzhiyun #define BM_CONTROL		0xbc08c
357*4882a593Smuzhiyun #define BM_CONTROL_ENABLE		0x01	/* enable transfer			*/
358*4882a593Smuzhiyun #define BM_CONTROL_IRQEN		0x02	/* enable IRQ at end of transfer	*/
359*4882a593Smuzhiyun #define BM_CONTROL_INIT			0x04	/* initialise status & count		*/
360*4882a593Smuzhiyun #define BM_COUNT		0xbc090		/* read-only				*/
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun /*
363*4882a593Smuzhiyun  * TV registers
364*4882a593Smuzhiyun  */
365*4882a593Smuzhiyun #define TV_VBLANK_EVEN_START	0xbe43c
366*4882a593Smuzhiyun #define TV_VBLANK_EVEN_END	0xbe440
367*4882a593Smuzhiyun #define TV_VBLANK_ODD_START	0xbe444
368*4882a593Smuzhiyun #define TV_VBLANK_ODD_END	0xbe448
369*4882a593Smuzhiyun #define TV_SYNC_YGAIN		0xbe44c
370*4882a593Smuzhiyun #define TV_UV_GAIN		0xbe450
371*4882a593Smuzhiyun #define TV_PED_UVDET		0xbe454
372*4882a593Smuzhiyun #define TV_UV_BURST_AMP		0xbe458
373*4882a593Smuzhiyun #define TV_HSYNC_START		0xbe45c
374*4882a593Smuzhiyun #define TV_HSYNC_END		0xbe460
375*4882a593Smuzhiyun #define TV_Y_DELAY1		0xbe464
376*4882a593Smuzhiyun #define TV_Y_DELAY2		0xbe468
377*4882a593Smuzhiyun #define TV_UV_DELAY1		0xbe46c
378*4882a593Smuzhiyun #define TV_BURST_START		0xbe470
379*4882a593Smuzhiyun #define TV_BURST_END		0xbe474
380*4882a593Smuzhiyun #define TV_HBLANK_START		0xbe478
381*4882a593Smuzhiyun #define TV_HBLANK_END		0xbe47c
382*4882a593Smuzhiyun #define TV_PED_EVEN_START	0xbe480
383*4882a593Smuzhiyun #define TV_PED_EVEN_END		0xbe484
384*4882a593Smuzhiyun #define TV_PED_ODD_START	0xbe488
385*4882a593Smuzhiyun #define TV_PED_ODD_END		0xbe48c
386*4882a593Smuzhiyun #define TV_VSYNC_EVEN_START	0xbe490
387*4882a593Smuzhiyun #define TV_VSYNC_EVEN_END	0xbe494
388*4882a593Smuzhiyun #define TV_VSYNC_ODD_START	0xbe498
389*4882a593Smuzhiyun #define TV_VSYNC_ODD_END	0xbe49c
390*4882a593Smuzhiyun #define TV_SCFL			0xbe4a0
391*4882a593Smuzhiyun #define TV_SCFH			0xbe4a4
392*4882a593Smuzhiyun #define TV_SCP			0xbe4a8
393*4882a593Smuzhiyun #define TV_DELAYBYPASS		0xbe4b4
394*4882a593Smuzhiyun #define TV_EQL_END		0xbe4bc
395*4882a593Smuzhiyun #define TV_SERR_START		0xbe4c0
396*4882a593Smuzhiyun #define TV_SERR_END		0xbe4c4
397*4882a593Smuzhiyun #define TV_CTL			0xbe4dc	/* reflects a previous register- MVFCLR, MVPCLR etc P241*/
398*4882a593Smuzhiyun #define TV_VSYNC_VGA_HS		0xbe4e8
399*4882a593Smuzhiyun #define TV_FLICK_XMIN		0xbe514
400*4882a593Smuzhiyun #define TV_FLICK_XMAX		0xbe518
401*4882a593Smuzhiyun #define TV_FLICK_YMIN		0xbe51c
402*4882a593Smuzhiyun #define TV_FLICK_YMAX		0xbe520
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun /*
405*4882a593Smuzhiyun  * Graphics Co-processor
406*4882a593Smuzhiyun  */
407*4882a593Smuzhiyun #define CO_REG_CONTROL		0xbf011
408*4882a593Smuzhiyun #define CO_CTRL_BUSY			0x80
409*4882a593Smuzhiyun #define CO_CTRL_CMDFULL			0x04
410*4882a593Smuzhiyun #define CO_CTRL_FIFOEMPTY		0x02
411*4882a593Smuzhiyun #define CO_CTRL_READY			0x01
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun #define CO_REG_SRC_WIDTH	0xbf018
414*4882a593Smuzhiyun #define CO_REG_PIXFMT		0xbf01c
415*4882a593Smuzhiyun #define CO_PIXFMT_32BPP			0x03
416*4882a593Smuzhiyun #define CO_PIXFMT_24BPP			0x02
417*4882a593Smuzhiyun #define CO_PIXFMT_16BPP			0x01
418*4882a593Smuzhiyun #define CO_PIXFMT_8BPP			0x00
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun #define CO_REG_FGMIX		0xbf048
421*4882a593Smuzhiyun #define CO_FG_MIX_ZERO			0x00
422*4882a593Smuzhiyun #define CO_FG_MIX_SRC_AND_DST		0x01
423*4882a593Smuzhiyun #define CO_FG_MIX_SRC_AND_NDST		0x02
424*4882a593Smuzhiyun #define CO_FG_MIX_SRC			0x03
425*4882a593Smuzhiyun #define CO_FG_MIX_NSRC_AND_DST		0x04
426*4882a593Smuzhiyun #define CO_FG_MIX_DST			0x05
427*4882a593Smuzhiyun #define CO_FG_MIX_SRC_XOR_DST		0x06
428*4882a593Smuzhiyun #define CO_FG_MIX_SRC_OR_DST		0x07
429*4882a593Smuzhiyun #define CO_FG_MIX_NSRC_AND_NDST		0x08
430*4882a593Smuzhiyun #define CO_FG_MIX_SRC_XOR_NDST		0x09
431*4882a593Smuzhiyun #define CO_FG_MIX_NDST			0x0a
432*4882a593Smuzhiyun #define CO_FG_MIX_SRC_OR_NDST		0x0b
433*4882a593Smuzhiyun #define CO_FG_MIX_NSRC			0x0c
434*4882a593Smuzhiyun #define CO_FG_MIX_NSRC_OR_DST		0x0d
435*4882a593Smuzhiyun #define CO_FG_MIX_NSRC_OR_NDST		0x0e
436*4882a593Smuzhiyun #define CO_FG_MIX_ONES			0x0f
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun #define CO_REG_FGCOLOUR		0xbf058
439*4882a593Smuzhiyun #define CO_REG_BGCOLOUR		0xbf05c
440*4882a593Smuzhiyun #define CO_REG_PIXWIDTH		0xbf060
441*4882a593Smuzhiyun #define CO_REG_PIXHEIGHT	0xbf062
442*4882a593Smuzhiyun #define CO_REG_X_PHASE		0xbf078
443*4882a593Smuzhiyun #define CO_REG_CMD_L		0xbf07c
444*4882a593Smuzhiyun #define CO_CMD_L_PATTERN_FGCOL		0x8000
445*4882a593Smuzhiyun #define CO_CMD_L_INC_LEFT		0x0004
446*4882a593Smuzhiyun #define CO_CMD_L_INC_UP			0x0002
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun #define CO_REG_CMD_H		0xbf07e
449*4882a593Smuzhiyun #define CO_CMD_H_BGSRCMAP		0x8000	/* otherwise bg colour */
450*4882a593Smuzhiyun #define CO_CMD_H_FGSRCMAP		0x2000	/* otherwise fg colour */
451*4882a593Smuzhiyun #define CO_CMD_H_BLITTER		0x0800
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun #define CO_REG_SRC1_PTR		0xbf170
454*4882a593Smuzhiyun #define CO_REG_SRC2_PTR		0xbf174
455*4882a593Smuzhiyun #define CO_REG_DEST_PTR		0xbf178
456*4882a593Smuzhiyun #define CO_REG_DEST_WIDTH	0xbf218
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun /*
459*4882a593Smuzhiyun  * Private structure
460*4882a593Smuzhiyun  */
461*4882a593Smuzhiyun struct cfb_info;
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun struct cyberpro_info {
464*4882a593Smuzhiyun 	struct device	*dev;
465*4882a593Smuzhiyun 	struct i2c_adapter *i2c;
466*4882a593Smuzhiyun 	unsigned char	__iomem *regs;
467*4882a593Smuzhiyun 	char		__iomem *fb;
468*4882a593Smuzhiyun 	char		dev_name[32];
469*4882a593Smuzhiyun 	unsigned int	fb_size;
470*4882a593Smuzhiyun 	unsigned int	chip_id;
471*4882a593Smuzhiyun 	unsigned int	irq;
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 	/*
474*4882a593Smuzhiyun 	 * The following is a pointer to be passed into the
475*4882a593Smuzhiyun 	 * functions below.  The modules outside the main
476*4882a593Smuzhiyun 	 * cyber2000fb.c driver have no knowledge as to what
477*4882a593Smuzhiyun 	 * is within this structure.
478*4882a593Smuzhiyun 	 */
479*4882a593Smuzhiyun 	struct cfb_info *info;
480*4882a593Smuzhiyun };
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun #define ID_IGA_1682		0
483*4882a593Smuzhiyun #define ID_CYBERPRO_2000	1
484*4882a593Smuzhiyun #define ID_CYBERPRO_2010	2
485*4882a593Smuzhiyun #define ID_CYBERPRO_5000	3
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun /*
488*4882a593Smuzhiyun  * Note! Writing to the Cyber20x0 registers from an interrupt
489*4882a593Smuzhiyun  * routine is definitely a bad idea atm.
490*4882a593Smuzhiyun  */
491*4882a593Smuzhiyun int cyber2000fb_attach(struct cyberpro_info *info, int idx);
492*4882a593Smuzhiyun void cyber2000fb_detach(int idx);
493*4882a593Smuzhiyun void cyber2000fb_enable_extregs(struct cfb_info *cfb);
494*4882a593Smuzhiyun void cyber2000fb_disable_extregs(struct cfb_info *cfb);
495