xref: /OK3568_Linux_fs/kernel/drivers/video/fbdev/cyber2000fb.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *  linux/drivers/video/cyber2000fb.c
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  *  Copyright (C) 1998-2002 Russell King
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  *  MIPS and 50xx clock support
8*4882a593Smuzhiyun  *  Copyright (C) 2001 Bradley D. LaRonde <brad@ltc.com>
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  *  32 bit support, text color and panning fixes for modes != 8 bit
11*4882a593Smuzhiyun  *  Copyright (C) 2002 Denis Oliver Kropp <dok@directfb.org>
12*4882a593Smuzhiyun  *
13*4882a593Smuzhiyun  * Integraphics CyberPro 2000, 2010 and 5000 frame buffer device
14*4882a593Smuzhiyun  *
15*4882a593Smuzhiyun  * Based on cyberfb.c.
16*4882a593Smuzhiyun  *
17*4882a593Smuzhiyun  * Note that we now use the new fbcon fix, var and cmap scheme.  We do
18*4882a593Smuzhiyun  * still have to check which console is the currently displayed one
19*4882a593Smuzhiyun  * however, especially for the colourmap stuff.
20*4882a593Smuzhiyun  *
21*4882a593Smuzhiyun  * We also use the new hotplug PCI subsystem.  I'm not sure if there
22*4882a593Smuzhiyun  * are any such cards, but I'm erring on the side of caution.  We don't
23*4882a593Smuzhiyun  * want to go pop just because someone does have one.
24*4882a593Smuzhiyun  *
25*4882a593Smuzhiyun  * Note that this doesn't work fully in the case of multiple CyberPro
26*4882a593Smuzhiyun  * cards with grabbers.  We currently can only attach to the first
27*4882a593Smuzhiyun  * CyberPro card found.
28*4882a593Smuzhiyun  *
29*4882a593Smuzhiyun  * When we're in truecolour mode, we power down the LUT RAM as a power
30*4882a593Smuzhiyun  * saving feature.  Also, when we enter any of the powersaving modes
31*4882a593Smuzhiyun  * (except soft blanking) we power down the RAMDACs.  This saves about
32*4882a593Smuzhiyun  * 1W, which is roughly 8% of the power consumption of a NetWinder
33*4882a593Smuzhiyun  * (which, incidentally, is about the same saving as a 2.5in hard disk
34*4882a593Smuzhiyun  * entering standby mode.)
35*4882a593Smuzhiyun  */
36*4882a593Smuzhiyun #include <linux/module.h>
37*4882a593Smuzhiyun #include <linux/kernel.h>
38*4882a593Smuzhiyun #include <linux/errno.h>
39*4882a593Smuzhiyun #include <linux/string.h>
40*4882a593Smuzhiyun #include <linux/mm.h>
41*4882a593Smuzhiyun #include <linux/slab.h>
42*4882a593Smuzhiyun #include <linux/delay.h>
43*4882a593Smuzhiyun #include <linux/fb.h>
44*4882a593Smuzhiyun #include <linux/pci.h>
45*4882a593Smuzhiyun #include <linux/init.h>
46*4882a593Smuzhiyun #include <linux/io.h>
47*4882a593Smuzhiyun #include <linux/i2c.h>
48*4882a593Smuzhiyun #include <linux/i2c-algo-bit.h>
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun #ifdef __arm__
52*4882a593Smuzhiyun #include <asm/mach-types.h>
53*4882a593Smuzhiyun #endif
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun #include "cyber2000fb.h"
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun struct cfb_info {
58*4882a593Smuzhiyun 	struct fb_info		fb;
59*4882a593Smuzhiyun 	struct display_switch	*dispsw;
60*4882a593Smuzhiyun 	unsigned char		__iomem *region;
61*4882a593Smuzhiyun 	unsigned char		__iomem *regs;
62*4882a593Smuzhiyun 	u_int			id;
63*4882a593Smuzhiyun 	u_int			irq;
64*4882a593Smuzhiyun 	int			func_use_count;
65*4882a593Smuzhiyun 	u_long			ref_ps;
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	/*
68*4882a593Smuzhiyun 	 * Clock divisors
69*4882a593Smuzhiyun 	 */
70*4882a593Smuzhiyun 	u_int			divisors[4];
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 	struct {
73*4882a593Smuzhiyun 		u8 red, green, blue;
74*4882a593Smuzhiyun 	} palette[NR_PALETTE];
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun 	u_char			mem_ctl1;
77*4882a593Smuzhiyun 	u_char			mem_ctl2;
78*4882a593Smuzhiyun 	u_char			mclk_mult;
79*4882a593Smuzhiyun 	u_char			mclk_div;
80*4882a593Smuzhiyun 	/*
81*4882a593Smuzhiyun 	 * RAMDAC control register is both of these or'ed together
82*4882a593Smuzhiyun 	 */
83*4882a593Smuzhiyun 	u_char			ramdac_ctrl;
84*4882a593Smuzhiyun 	u_char			ramdac_powerdown;
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	u32			pseudo_palette[16];
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	spinlock_t		reg_b0_lock;
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun #ifdef CONFIG_FB_CYBER2000_DDC
91*4882a593Smuzhiyun 	bool			ddc_registered;
92*4882a593Smuzhiyun 	struct i2c_adapter	ddc_adapter;
93*4882a593Smuzhiyun 	struct i2c_algo_bit_data	ddc_algo;
94*4882a593Smuzhiyun #endif
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun #ifdef CONFIG_FB_CYBER2000_I2C
97*4882a593Smuzhiyun 	struct i2c_adapter	i2c_adapter;
98*4882a593Smuzhiyun 	struct i2c_algo_bit_data i2c_algo;
99*4882a593Smuzhiyun #endif
100*4882a593Smuzhiyun };
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun static char *default_font = "Acorn8x8";
103*4882a593Smuzhiyun module_param(default_font, charp, 0);
104*4882a593Smuzhiyun MODULE_PARM_DESC(default_font, "Default font name");
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun /*
107*4882a593Smuzhiyun  * Our access methods.
108*4882a593Smuzhiyun  */
109*4882a593Smuzhiyun #define cyber2000fb_writel(val, reg, cfb)	writel(val, (cfb)->regs + (reg))
110*4882a593Smuzhiyun #define cyber2000fb_writew(val, reg, cfb)	writew(val, (cfb)->regs + (reg))
111*4882a593Smuzhiyun #define cyber2000fb_writeb(val, reg, cfb)	writeb(val, (cfb)->regs + (reg))
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun #define cyber2000fb_readb(reg, cfb)		readb((cfb)->regs + (reg))
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun static inline void
cyber2000_crtcw(unsigned int reg,unsigned int val,struct cfb_info * cfb)116*4882a593Smuzhiyun cyber2000_crtcw(unsigned int reg, unsigned int val, struct cfb_info *cfb)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun 	cyber2000fb_writew((reg & 255) | val << 8, 0x3d4, cfb);
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun static inline void
cyber2000_grphw(unsigned int reg,unsigned int val,struct cfb_info * cfb)122*4882a593Smuzhiyun cyber2000_grphw(unsigned int reg, unsigned int val, struct cfb_info *cfb)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun 	cyber2000fb_writew((reg & 255) | val << 8, 0x3ce, cfb);
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun static inline unsigned int
cyber2000_grphr(unsigned int reg,struct cfb_info * cfb)128*4882a593Smuzhiyun cyber2000_grphr(unsigned int reg, struct cfb_info *cfb)
129*4882a593Smuzhiyun {
130*4882a593Smuzhiyun 	cyber2000fb_writeb(reg, 0x3ce, cfb);
131*4882a593Smuzhiyun 	return cyber2000fb_readb(0x3cf, cfb);
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun static inline void
cyber2000_attrw(unsigned int reg,unsigned int val,struct cfb_info * cfb)135*4882a593Smuzhiyun cyber2000_attrw(unsigned int reg, unsigned int val, struct cfb_info *cfb)
136*4882a593Smuzhiyun {
137*4882a593Smuzhiyun 	cyber2000fb_readb(0x3da, cfb);
138*4882a593Smuzhiyun 	cyber2000fb_writeb(reg, 0x3c0, cfb);
139*4882a593Smuzhiyun 	cyber2000fb_readb(0x3c1, cfb);
140*4882a593Smuzhiyun 	cyber2000fb_writeb(val, 0x3c0, cfb);
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun static inline void
cyber2000_seqw(unsigned int reg,unsigned int val,struct cfb_info * cfb)144*4882a593Smuzhiyun cyber2000_seqw(unsigned int reg, unsigned int val, struct cfb_info *cfb)
145*4882a593Smuzhiyun {
146*4882a593Smuzhiyun 	cyber2000fb_writew((reg & 255) | val << 8, 0x3c4, cfb);
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun /* -------------------- Hardware specific routines ------------------------- */
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun /*
152*4882a593Smuzhiyun  * Hardware Cyber2000 Acceleration
153*4882a593Smuzhiyun  */
154*4882a593Smuzhiyun static void
cyber2000fb_fillrect(struct fb_info * info,const struct fb_fillrect * rect)155*4882a593Smuzhiyun cyber2000fb_fillrect(struct fb_info *info, const struct fb_fillrect *rect)
156*4882a593Smuzhiyun {
157*4882a593Smuzhiyun 	struct cfb_info *cfb = container_of(info, struct cfb_info, fb);
158*4882a593Smuzhiyun 	unsigned long dst, col;
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	if (!(cfb->fb.var.accel_flags & FB_ACCELF_TEXT)) {
161*4882a593Smuzhiyun 		cfb_fillrect(info, rect);
162*4882a593Smuzhiyun 		return;
163*4882a593Smuzhiyun 	}
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	cyber2000fb_writeb(0, CO_REG_CONTROL, cfb);
166*4882a593Smuzhiyun 	cyber2000fb_writew(rect->width - 1, CO_REG_PIXWIDTH, cfb);
167*4882a593Smuzhiyun 	cyber2000fb_writew(rect->height - 1, CO_REG_PIXHEIGHT, cfb);
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	col = rect->color;
170*4882a593Smuzhiyun 	if (cfb->fb.var.bits_per_pixel > 8)
171*4882a593Smuzhiyun 		col = ((u32 *)cfb->fb.pseudo_palette)[col];
172*4882a593Smuzhiyun 	cyber2000fb_writel(col, CO_REG_FGCOLOUR, cfb);
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	dst = rect->dx + rect->dy * cfb->fb.var.xres_virtual;
175*4882a593Smuzhiyun 	if (cfb->fb.var.bits_per_pixel == 24) {
176*4882a593Smuzhiyun 		cyber2000fb_writeb(dst, CO_REG_X_PHASE, cfb);
177*4882a593Smuzhiyun 		dst *= 3;
178*4882a593Smuzhiyun 	}
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	cyber2000fb_writel(dst, CO_REG_DEST_PTR, cfb);
181*4882a593Smuzhiyun 	cyber2000fb_writeb(CO_FG_MIX_SRC, CO_REG_FGMIX, cfb);
182*4882a593Smuzhiyun 	cyber2000fb_writew(CO_CMD_L_PATTERN_FGCOL, CO_REG_CMD_L, cfb);
183*4882a593Smuzhiyun 	cyber2000fb_writew(CO_CMD_H_BLITTER, CO_REG_CMD_H, cfb);
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun static void
cyber2000fb_copyarea(struct fb_info * info,const struct fb_copyarea * region)187*4882a593Smuzhiyun cyber2000fb_copyarea(struct fb_info *info, const struct fb_copyarea *region)
188*4882a593Smuzhiyun {
189*4882a593Smuzhiyun 	struct cfb_info *cfb = container_of(info, struct cfb_info, fb);
190*4882a593Smuzhiyun 	unsigned int cmd = CO_CMD_L_PATTERN_FGCOL;
191*4882a593Smuzhiyun 	unsigned long src, dst;
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	if (!(cfb->fb.var.accel_flags & FB_ACCELF_TEXT)) {
194*4882a593Smuzhiyun 		cfb_copyarea(info, region);
195*4882a593Smuzhiyun 		return;
196*4882a593Smuzhiyun 	}
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	cyber2000fb_writeb(0, CO_REG_CONTROL, cfb);
199*4882a593Smuzhiyun 	cyber2000fb_writew(region->width - 1, CO_REG_PIXWIDTH, cfb);
200*4882a593Smuzhiyun 	cyber2000fb_writew(region->height - 1, CO_REG_PIXHEIGHT, cfb);
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	src = region->sx + region->sy * cfb->fb.var.xres_virtual;
203*4882a593Smuzhiyun 	dst = region->dx + region->dy * cfb->fb.var.xres_virtual;
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	if (region->sx < region->dx) {
206*4882a593Smuzhiyun 		src += region->width - 1;
207*4882a593Smuzhiyun 		dst += region->width - 1;
208*4882a593Smuzhiyun 		cmd |= CO_CMD_L_INC_LEFT;
209*4882a593Smuzhiyun 	}
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	if (region->sy < region->dy) {
212*4882a593Smuzhiyun 		src += (region->height - 1) * cfb->fb.var.xres_virtual;
213*4882a593Smuzhiyun 		dst += (region->height - 1) * cfb->fb.var.xres_virtual;
214*4882a593Smuzhiyun 		cmd |= CO_CMD_L_INC_UP;
215*4882a593Smuzhiyun 	}
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	if (cfb->fb.var.bits_per_pixel == 24) {
218*4882a593Smuzhiyun 		cyber2000fb_writeb(dst, CO_REG_X_PHASE, cfb);
219*4882a593Smuzhiyun 		src *= 3;
220*4882a593Smuzhiyun 		dst *= 3;
221*4882a593Smuzhiyun 	}
222*4882a593Smuzhiyun 	cyber2000fb_writel(src, CO_REG_SRC1_PTR, cfb);
223*4882a593Smuzhiyun 	cyber2000fb_writel(dst, CO_REG_DEST_PTR, cfb);
224*4882a593Smuzhiyun 	cyber2000fb_writew(CO_FG_MIX_SRC, CO_REG_FGMIX, cfb);
225*4882a593Smuzhiyun 	cyber2000fb_writew(cmd, CO_REG_CMD_L, cfb);
226*4882a593Smuzhiyun 	cyber2000fb_writew(CO_CMD_H_FGSRCMAP | CO_CMD_H_BLITTER,
227*4882a593Smuzhiyun 			   CO_REG_CMD_H, cfb);
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun static void
cyber2000fb_imageblit(struct fb_info * info,const struct fb_image * image)231*4882a593Smuzhiyun cyber2000fb_imageblit(struct fb_info *info, const struct fb_image *image)
232*4882a593Smuzhiyun {
233*4882a593Smuzhiyun 	cfb_imageblit(info, image);
234*4882a593Smuzhiyun 	return;
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun 
cyber2000fb_sync(struct fb_info * info)237*4882a593Smuzhiyun static int cyber2000fb_sync(struct fb_info *info)
238*4882a593Smuzhiyun {
239*4882a593Smuzhiyun 	struct cfb_info *cfb = container_of(info, struct cfb_info, fb);
240*4882a593Smuzhiyun 	int count = 100000;
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	if (!(cfb->fb.var.accel_flags & FB_ACCELF_TEXT))
243*4882a593Smuzhiyun 		return 0;
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	while (cyber2000fb_readb(CO_REG_CONTROL, cfb) & CO_CTRL_BUSY) {
246*4882a593Smuzhiyun 		if (!count--) {
247*4882a593Smuzhiyun 			debug_printf("accel_wait timed out\n");
248*4882a593Smuzhiyun 			cyber2000fb_writeb(0, CO_REG_CONTROL, cfb);
249*4882a593Smuzhiyun 			break;
250*4882a593Smuzhiyun 		}
251*4882a593Smuzhiyun 		udelay(1);
252*4882a593Smuzhiyun 	}
253*4882a593Smuzhiyun 	return 0;
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun /*
257*4882a593Smuzhiyun  * ===========================================================================
258*4882a593Smuzhiyun  */
259*4882a593Smuzhiyun 
convert_bitfield(u_int val,struct fb_bitfield * bf)260*4882a593Smuzhiyun static inline u32 convert_bitfield(u_int val, struct fb_bitfield *bf)
261*4882a593Smuzhiyun {
262*4882a593Smuzhiyun 	u_int mask = (1 << bf->length) - 1;
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	return (val >> (16 - bf->length) & mask) << bf->offset;
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun /*
268*4882a593Smuzhiyun  *    Set a single color register. Return != 0 for invalid regno.
269*4882a593Smuzhiyun  */
270*4882a593Smuzhiyun static int
cyber2000fb_setcolreg(u_int regno,u_int red,u_int green,u_int blue,u_int transp,struct fb_info * info)271*4882a593Smuzhiyun cyber2000fb_setcolreg(u_int regno, u_int red, u_int green, u_int blue,
272*4882a593Smuzhiyun 		      u_int transp, struct fb_info *info)
273*4882a593Smuzhiyun {
274*4882a593Smuzhiyun 	struct cfb_info *cfb = container_of(info, struct cfb_info, fb);
275*4882a593Smuzhiyun 	struct fb_var_screeninfo *var = &cfb->fb.var;
276*4882a593Smuzhiyun 	u32 pseudo_val;
277*4882a593Smuzhiyun 	int ret = 1;
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	switch (cfb->fb.fix.visual) {
280*4882a593Smuzhiyun 	default:
281*4882a593Smuzhiyun 		return 1;
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	/*
284*4882a593Smuzhiyun 	 * Pseudocolour:
285*4882a593Smuzhiyun 	 *	   8     8
286*4882a593Smuzhiyun 	 * pixel --/--+--/-->  red lut  --> red dac
287*4882a593Smuzhiyun 	 *	      |  8
288*4882a593Smuzhiyun 	 *	      +--/--> green lut --> green dac
289*4882a593Smuzhiyun 	 *	      |  8
290*4882a593Smuzhiyun 	 *	      +--/-->  blue lut --> blue dac
291*4882a593Smuzhiyun 	 */
292*4882a593Smuzhiyun 	case FB_VISUAL_PSEUDOCOLOR:
293*4882a593Smuzhiyun 		if (regno >= NR_PALETTE)
294*4882a593Smuzhiyun 			return 1;
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 		red >>= 8;
297*4882a593Smuzhiyun 		green >>= 8;
298*4882a593Smuzhiyun 		blue >>= 8;
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 		cfb->palette[regno].red = red;
301*4882a593Smuzhiyun 		cfb->palette[regno].green = green;
302*4882a593Smuzhiyun 		cfb->palette[regno].blue = blue;
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 		cyber2000fb_writeb(regno, 0x3c8, cfb);
305*4882a593Smuzhiyun 		cyber2000fb_writeb(red, 0x3c9, cfb);
306*4882a593Smuzhiyun 		cyber2000fb_writeb(green, 0x3c9, cfb);
307*4882a593Smuzhiyun 		cyber2000fb_writeb(blue, 0x3c9, cfb);
308*4882a593Smuzhiyun 		return 0;
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	/*
311*4882a593Smuzhiyun 	 * Direct colour:
312*4882a593Smuzhiyun 	 *	   n     rl
313*4882a593Smuzhiyun 	 * pixel --/--+--/-->  red lut  --> red dac
314*4882a593Smuzhiyun 	 *	      |  gl
315*4882a593Smuzhiyun 	 *	      +--/--> green lut --> green dac
316*4882a593Smuzhiyun 	 *	      |  bl
317*4882a593Smuzhiyun 	 *	      +--/-->  blue lut --> blue dac
318*4882a593Smuzhiyun 	 * n = bpp, rl = red length, gl = green length, bl = blue length
319*4882a593Smuzhiyun 	 */
320*4882a593Smuzhiyun 	case FB_VISUAL_DIRECTCOLOR:
321*4882a593Smuzhiyun 		red >>= 8;
322*4882a593Smuzhiyun 		green >>= 8;
323*4882a593Smuzhiyun 		blue >>= 8;
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 		if (var->green.length == 6 && regno < 64) {
326*4882a593Smuzhiyun 			cfb->palette[regno << 2].green = green;
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 			/*
329*4882a593Smuzhiyun 			 * The 6 bits of the green component are applied
330*4882a593Smuzhiyun 			 * to the high 6 bits of the LUT.
331*4882a593Smuzhiyun 			 */
332*4882a593Smuzhiyun 			cyber2000fb_writeb(regno << 2, 0x3c8, cfb);
333*4882a593Smuzhiyun 			cyber2000fb_writeb(cfb->palette[regno >> 1].red,
334*4882a593Smuzhiyun 					   0x3c9, cfb);
335*4882a593Smuzhiyun 			cyber2000fb_writeb(green, 0x3c9, cfb);
336*4882a593Smuzhiyun 			cyber2000fb_writeb(cfb->palette[regno >> 1].blue,
337*4882a593Smuzhiyun 					   0x3c9, cfb);
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 			green = cfb->palette[regno << 3].green;
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 			ret = 0;
342*4882a593Smuzhiyun 		}
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 		if (var->green.length >= 5 && regno < 32) {
345*4882a593Smuzhiyun 			cfb->palette[regno << 3].red = red;
346*4882a593Smuzhiyun 			cfb->palette[regno << 3].green = green;
347*4882a593Smuzhiyun 			cfb->palette[regno << 3].blue = blue;
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 			/*
350*4882a593Smuzhiyun 			 * The 5 bits of each colour component are
351*4882a593Smuzhiyun 			 * applied to the high 5 bits of the LUT.
352*4882a593Smuzhiyun 			 */
353*4882a593Smuzhiyun 			cyber2000fb_writeb(regno << 3, 0x3c8, cfb);
354*4882a593Smuzhiyun 			cyber2000fb_writeb(red, 0x3c9, cfb);
355*4882a593Smuzhiyun 			cyber2000fb_writeb(green, 0x3c9, cfb);
356*4882a593Smuzhiyun 			cyber2000fb_writeb(blue, 0x3c9, cfb);
357*4882a593Smuzhiyun 			ret = 0;
358*4882a593Smuzhiyun 		}
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 		if (var->green.length == 4 && regno < 16) {
361*4882a593Smuzhiyun 			cfb->palette[regno << 4].red = red;
362*4882a593Smuzhiyun 			cfb->palette[regno << 4].green = green;
363*4882a593Smuzhiyun 			cfb->palette[regno << 4].blue = blue;
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 			/*
366*4882a593Smuzhiyun 			 * The 5 bits of each colour component are
367*4882a593Smuzhiyun 			 * applied to the high 5 bits of the LUT.
368*4882a593Smuzhiyun 			 */
369*4882a593Smuzhiyun 			cyber2000fb_writeb(regno << 4, 0x3c8, cfb);
370*4882a593Smuzhiyun 			cyber2000fb_writeb(red, 0x3c9, cfb);
371*4882a593Smuzhiyun 			cyber2000fb_writeb(green, 0x3c9, cfb);
372*4882a593Smuzhiyun 			cyber2000fb_writeb(blue, 0x3c9, cfb);
373*4882a593Smuzhiyun 			ret = 0;
374*4882a593Smuzhiyun 		}
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 		/*
377*4882a593Smuzhiyun 		 * Since this is only used for the first 16 colours, we
378*4882a593Smuzhiyun 		 * don't have to care about overflowing for regno >= 32
379*4882a593Smuzhiyun 		 */
380*4882a593Smuzhiyun 		pseudo_val = regno << var->red.offset |
381*4882a593Smuzhiyun 			     regno << var->green.offset |
382*4882a593Smuzhiyun 			     regno << var->blue.offset;
383*4882a593Smuzhiyun 		break;
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	/*
386*4882a593Smuzhiyun 	 * True colour:
387*4882a593Smuzhiyun 	 *	   n     rl
388*4882a593Smuzhiyun 	 * pixel --/--+--/--> red dac
389*4882a593Smuzhiyun 	 *	      |  gl
390*4882a593Smuzhiyun 	 *	      +--/--> green dac
391*4882a593Smuzhiyun 	 *	      |  bl
392*4882a593Smuzhiyun 	 *	      +--/--> blue dac
393*4882a593Smuzhiyun 	 * n = bpp, rl = red length, gl = green length, bl = blue length
394*4882a593Smuzhiyun 	 */
395*4882a593Smuzhiyun 	case FB_VISUAL_TRUECOLOR:
396*4882a593Smuzhiyun 		pseudo_val = convert_bitfield(transp ^ 0xffff, &var->transp);
397*4882a593Smuzhiyun 		pseudo_val |= convert_bitfield(red, &var->red);
398*4882a593Smuzhiyun 		pseudo_val |= convert_bitfield(green, &var->green);
399*4882a593Smuzhiyun 		pseudo_val |= convert_bitfield(blue, &var->blue);
400*4882a593Smuzhiyun 		ret = 0;
401*4882a593Smuzhiyun 		break;
402*4882a593Smuzhiyun 	}
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun 	/*
405*4882a593Smuzhiyun 	 * Now set our pseudo palette for the CFB16/24/32 drivers.
406*4882a593Smuzhiyun 	 */
407*4882a593Smuzhiyun 	if (regno < 16)
408*4882a593Smuzhiyun 		((u32 *)cfb->fb.pseudo_palette)[regno] = pseudo_val;
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun 	return ret;
411*4882a593Smuzhiyun }
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun struct par_info {
414*4882a593Smuzhiyun 	/*
415*4882a593Smuzhiyun 	 * Hardware
416*4882a593Smuzhiyun 	 */
417*4882a593Smuzhiyun 	u_char	clock_mult;
418*4882a593Smuzhiyun 	u_char	clock_div;
419*4882a593Smuzhiyun 	u_char	extseqmisc;
420*4882a593Smuzhiyun 	u_char	co_pixfmt;
421*4882a593Smuzhiyun 	u_char	crtc_ofl;
422*4882a593Smuzhiyun 	u_char	crtc[19];
423*4882a593Smuzhiyun 	u_int	width;
424*4882a593Smuzhiyun 	u_int	pitch;
425*4882a593Smuzhiyun 	u_int	fetch;
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 	/*
428*4882a593Smuzhiyun 	 * Other
429*4882a593Smuzhiyun 	 */
430*4882a593Smuzhiyun 	u_char	ramdac;
431*4882a593Smuzhiyun };
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun static const u_char crtc_idx[] = {
434*4882a593Smuzhiyun 	0x00, 0x01, 0x02, 0x03, 0x04, 0x05, 0x06, 0x07,
435*4882a593Smuzhiyun 	0x08, 0x09,
436*4882a593Smuzhiyun 	0x10, 0x11, 0x12, 0x13, 0x14, 0x15, 0x16, 0x17, 0x18
437*4882a593Smuzhiyun };
438*4882a593Smuzhiyun 
cyber2000fb_write_ramdac_ctrl(struct cfb_info * cfb)439*4882a593Smuzhiyun static void cyber2000fb_write_ramdac_ctrl(struct cfb_info *cfb)
440*4882a593Smuzhiyun {
441*4882a593Smuzhiyun 	unsigned int i;
442*4882a593Smuzhiyun 	unsigned int val = cfb->ramdac_ctrl | cfb->ramdac_powerdown;
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 	cyber2000fb_writeb(0x56, 0x3ce, cfb);
445*4882a593Smuzhiyun 	i = cyber2000fb_readb(0x3cf, cfb);
446*4882a593Smuzhiyun 	cyber2000fb_writeb(i | 4, 0x3cf, cfb);
447*4882a593Smuzhiyun 	cyber2000fb_writeb(val, 0x3c6, cfb);
448*4882a593Smuzhiyun 	cyber2000fb_writeb(i, 0x3cf, cfb);
449*4882a593Smuzhiyun 	/* prevent card lock-up observed on x86 with CyberPro 2000 */
450*4882a593Smuzhiyun 	cyber2000fb_readb(0x3cf, cfb);
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun 
cyber2000fb_set_timing(struct cfb_info * cfb,struct par_info * hw)453*4882a593Smuzhiyun static void cyber2000fb_set_timing(struct cfb_info *cfb, struct par_info *hw)
454*4882a593Smuzhiyun {
455*4882a593Smuzhiyun 	u_int i;
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun 	/*
458*4882a593Smuzhiyun 	 * Blank palette
459*4882a593Smuzhiyun 	 */
460*4882a593Smuzhiyun 	for (i = 0; i < NR_PALETTE; i++) {
461*4882a593Smuzhiyun 		cyber2000fb_writeb(i, 0x3c8, cfb);
462*4882a593Smuzhiyun 		cyber2000fb_writeb(0, 0x3c9, cfb);
463*4882a593Smuzhiyun 		cyber2000fb_writeb(0, 0x3c9, cfb);
464*4882a593Smuzhiyun 		cyber2000fb_writeb(0, 0x3c9, cfb);
465*4882a593Smuzhiyun 	}
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 	cyber2000fb_writeb(0xef, 0x3c2, cfb);
468*4882a593Smuzhiyun 	cyber2000_crtcw(0x11, 0x0b, cfb);
469*4882a593Smuzhiyun 	cyber2000_attrw(0x11, 0x00, cfb);
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 	cyber2000_seqw(0x00, 0x01, cfb);
472*4882a593Smuzhiyun 	cyber2000_seqw(0x01, 0x01, cfb);
473*4882a593Smuzhiyun 	cyber2000_seqw(0x02, 0x0f, cfb);
474*4882a593Smuzhiyun 	cyber2000_seqw(0x03, 0x00, cfb);
475*4882a593Smuzhiyun 	cyber2000_seqw(0x04, 0x0e, cfb);
476*4882a593Smuzhiyun 	cyber2000_seqw(0x00, 0x03, cfb);
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun 	for (i = 0; i < sizeof(crtc_idx); i++)
479*4882a593Smuzhiyun 		cyber2000_crtcw(crtc_idx[i], hw->crtc[i], cfb);
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 	for (i = 0x0a; i < 0x10; i++)
482*4882a593Smuzhiyun 		cyber2000_crtcw(i, 0, cfb);
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun 	cyber2000_grphw(EXT_CRT_VRTOFL, hw->crtc_ofl, cfb);
485*4882a593Smuzhiyun 	cyber2000_grphw(0x00, 0x00, cfb);
486*4882a593Smuzhiyun 	cyber2000_grphw(0x01, 0x00, cfb);
487*4882a593Smuzhiyun 	cyber2000_grphw(0x02, 0x00, cfb);
488*4882a593Smuzhiyun 	cyber2000_grphw(0x03, 0x00, cfb);
489*4882a593Smuzhiyun 	cyber2000_grphw(0x04, 0x00, cfb);
490*4882a593Smuzhiyun 	cyber2000_grphw(0x05, 0x60, cfb);
491*4882a593Smuzhiyun 	cyber2000_grphw(0x06, 0x05, cfb);
492*4882a593Smuzhiyun 	cyber2000_grphw(0x07, 0x0f, cfb);
493*4882a593Smuzhiyun 	cyber2000_grphw(0x08, 0xff, cfb);
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun 	/* Attribute controller registers */
496*4882a593Smuzhiyun 	for (i = 0; i < 16; i++)
497*4882a593Smuzhiyun 		cyber2000_attrw(i, i, cfb);
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 	cyber2000_attrw(0x10, 0x01, cfb);
500*4882a593Smuzhiyun 	cyber2000_attrw(0x11, 0x00, cfb);
501*4882a593Smuzhiyun 	cyber2000_attrw(0x12, 0x0f, cfb);
502*4882a593Smuzhiyun 	cyber2000_attrw(0x13, 0x00, cfb);
503*4882a593Smuzhiyun 	cyber2000_attrw(0x14, 0x00, cfb);
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun 	/* PLL registers */
506*4882a593Smuzhiyun 	spin_lock(&cfb->reg_b0_lock);
507*4882a593Smuzhiyun 	cyber2000_grphw(EXT_DCLK_MULT, hw->clock_mult, cfb);
508*4882a593Smuzhiyun 	cyber2000_grphw(EXT_DCLK_DIV, hw->clock_div, cfb);
509*4882a593Smuzhiyun 	cyber2000_grphw(EXT_MCLK_MULT, cfb->mclk_mult, cfb);
510*4882a593Smuzhiyun 	cyber2000_grphw(EXT_MCLK_DIV, cfb->mclk_div, cfb);
511*4882a593Smuzhiyun 	cyber2000_grphw(0x90, 0x01, cfb);
512*4882a593Smuzhiyun 	cyber2000_grphw(0xb9, 0x80, cfb);
513*4882a593Smuzhiyun 	cyber2000_grphw(0xb9, 0x00, cfb);
514*4882a593Smuzhiyun 	spin_unlock(&cfb->reg_b0_lock);
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun 	cfb->ramdac_ctrl = hw->ramdac;
517*4882a593Smuzhiyun 	cyber2000fb_write_ramdac_ctrl(cfb);
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun 	cyber2000fb_writeb(0x20, 0x3c0, cfb);
520*4882a593Smuzhiyun 	cyber2000fb_writeb(0xff, 0x3c6, cfb);
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 	cyber2000_grphw(0x14, hw->fetch, cfb);
523*4882a593Smuzhiyun 	cyber2000_grphw(0x15, ((hw->fetch >> 8) & 0x03) |
524*4882a593Smuzhiyun 			      ((hw->pitch >> 4) & 0x30), cfb);
525*4882a593Smuzhiyun 	cyber2000_grphw(EXT_SEQ_MISC, hw->extseqmisc, cfb);
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun 	/*
528*4882a593Smuzhiyun 	 * Set up accelerator registers
529*4882a593Smuzhiyun 	 */
530*4882a593Smuzhiyun 	cyber2000fb_writew(hw->width, CO_REG_SRC_WIDTH, cfb);
531*4882a593Smuzhiyun 	cyber2000fb_writew(hw->width, CO_REG_DEST_WIDTH, cfb);
532*4882a593Smuzhiyun 	cyber2000fb_writeb(hw->co_pixfmt, CO_REG_PIXFMT, cfb);
533*4882a593Smuzhiyun }
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun static inline int
cyber2000fb_update_start(struct cfb_info * cfb,struct fb_var_screeninfo * var)536*4882a593Smuzhiyun cyber2000fb_update_start(struct cfb_info *cfb, struct fb_var_screeninfo *var)
537*4882a593Smuzhiyun {
538*4882a593Smuzhiyun 	u_int base = var->yoffset * var->xres_virtual + var->xoffset;
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun 	base *= var->bits_per_pixel;
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun 	/*
543*4882a593Smuzhiyun 	 * Convert to bytes and shift two extra bits because DAC
544*4882a593Smuzhiyun 	 * can only start on 4 byte aligned data.
545*4882a593Smuzhiyun 	 */
546*4882a593Smuzhiyun 	base >>= 5;
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun 	if (base >= 1 << 20)
549*4882a593Smuzhiyun 		return -EINVAL;
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun 	cyber2000_grphw(0x10, base >> 16 | 0x10, cfb);
552*4882a593Smuzhiyun 	cyber2000_crtcw(0x0c, base >> 8, cfb);
553*4882a593Smuzhiyun 	cyber2000_crtcw(0x0d, base, cfb);
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun 	return 0;
556*4882a593Smuzhiyun }
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun static int
cyber2000fb_decode_crtc(struct par_info * hw,struct cfb_info * cfb,struct fb_var_screeninfo * var)559*4882a593Smuzhiyun cyber2000fb_decode_crtc(struct par_info *hw, struct cfb_info *cfb,
560*4882a593Smuzhiyun 			struct fb_var_screeninfo *var)
561*4882a593Smuzhiyun {
562*4882a593Smuzhiyun 	u_int Htotal, Hblankend, Hsyncend;
563*4882a593Smuzhiyun 	u_int Vtotal, Vdispend, Vblankstart, Vblankend, Vsyncstart, Vsyncend;
564*4882a593Smuzhiyun #define ENCODE_BIT(v, b1, m, b2) ((((v) >> (b1)) & (m)) << (b2))
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun 	hw->crtc[13] = hw->pitch;
567*4882a593Smuzhiyun 	hw->crtc[17] = 0xe3;
568*4882a593Smuzhiyun 	hw->crtc[14] = 0;
569*4882a593Smuzhiyun 	hw->crtc[8]  = 0;
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun 	Htotal     = var->xres + var->right_margin +
572*4882a593Smuzhiyun 		     var->hsync_len + var->left_margin;
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun 	if (Htotal > 2080)
575*4882a593Smuzhiyun 		return -EINVAL;
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun 	hw->crtc[0] = (Htotal >> 3) - 5;
578*4882a593Smuzhiyun 	hw->crtc[1] = (var->xres >> 3) - 1;
579*4882a593Smuzhiyun 	hw->crtc[2] = var->xres >> 3;
580*4882a593Smuzhiyun 	hw->crtc[4] = (var->xres + var->right_margin) >> 3;
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun 	Hblankend   = (Htotal - 4 * 8) >> 3;
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun 	hw->crtc[3] = ENCODE_BIT(Hblankend,  0, 0x1f,  0) |
585*4882a593Smuzhiyun 		      ENCODE_BIT(1,          0, 0x01,  7);
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun 	Hsyncend    = (var->xres + var->right_margin + var->hsync_len) >> 3;
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun 	hw->crtc[5] = ENCODE_BIT(Hsyncend,   0, 0x1f,  0) |
590*4882a593Smuzhiyun 		      ENCODE_BIT(Hblankend,  5, 0x01,  7);
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun 	Vdispend    = var->yres - 1;
593*4882a593Smuzhiyun 	Vsyncstart  = var->yres + var->lower_margin;
594*4882a593Smuzhiyun 	Vsyncend    = var->yres + var->lower_margin + var->vsync_len;
595*4882a593Smuzhiyun 	Vtotal      = var->yres + var->lower_margin + var->vsync_len +
596*4882a593Smuzhiyun 		      var->upper_margin - 2;
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun 	if (Vtotal > 2047)
599*4882a593Smuzhiyun 		return -EINVAL;
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun 	Vblankstart = var->yres + 6;
602*4882a593Smuzhiyun 	Vblankend   = Vtotal - 10;
603*4882a593Smuzhiyun 
604*4882a593Smuzhiyun 	hw->crtc[6]  = Vtotal;
605*4882a593Smuzhiyun 	hw->crtc[7]  = ENCODE_BIT(Vtotal,     8, 0x01,  0) |
606*4882a593Smuzhiyun 			ENCODE_BIT(Vdispend,   8, 0x01,  1) |
607*4882a593Smuzhiyun 			ENCODE_BIT(Vsyncstart, 8, 0x01,  2) |
608*4882a593Smuzhiyun 			ENCODE_BIT(Vblankstart, 8, 0x01,  3) |
609*4882a593Smuzhiyun 			ENCODE_BIT(1,          0, 0x01,  4) |
610*4882a593Smuzhiyun 			ENCODE_BIT(Vtotal,     9, 0x01,  5) |
611*4882a593Smuzhiyun 			ENCODE_BIT(Vdispend,   9, 0x01,  6) |
612*4882a593Smuzhiyun 			ENCODE_BIT(Vsyncstart, 9, 0x01,  7);
613*4882a593Smuzhiyun 	hw->crtc[9]  = ENCODE_BIT(0,          0, 0x1f,  0) |
614*4882a593Smuzhiyun 			ENCODE_BIT(Vblankstart, 9, 0x01,  5) |
615*4882a593Smuzhiyun 			ENCODE_BIT(1,          0, 0x01,  6);
616*4882a593Smuzhiyun 	hw->crtc[10] = Vsyncstart;
617*4882a593Smuzhiyun 	hw->crtc[11] = ENCODE_BIT(Vsyncend,   0, 0x0f,  0) |
618*4882a593Smuzhiyun 		       ENCODE_BIT(1,          0, 0x01,  7);
619*4882a593Smuzhiyun 	hw->crtc[12] = Vdispend;
620*4882a593Smuzhiyun 	hw->crtc[15] = Vblankstart;
621*4882a593Smuzhiyun 	hw->crtc[16] = Vblankend;
622*4882a593Smuzhiyun 	hw->crtc[18] = 0xff;
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun 	/*
625*4882a593Smuzhiyun 	 * overflow - graphics reg 0x11
626*4882a593Smuzhiyun 	 * 0=VTOTAL:10 1=VDEND:10 2=VRSTART:10 3=VBSTART:10
627*4882a593Smuzhiyun 	 * 4=LINECOMP:10 5-IVIDEO 6=FIXCNT
628*4882a593Smuzhiyun 	 */
629*4882a593Smuzhiyun 	hw->crtc_ofl =
630*4882a593Smuzhiyun 		ENCODE_BIT(Vtotal, 10, 0x01, 0) |
631*4882a593Smuzhiyun 		ENCODE_BIT(Vdispend, 10, 0x01, 1) |
632*4882a593Smuzhiyun 		ENCODE_BIT(Vsyncstart, 10, 0x01, 2) |
633*4882a593Smuzhiyun 		ENCODE_BIT(Vblankstart, 10, 0x01, 3) |
634*4882a593Smuzhiyun 		EXT_CRT_VRTOFL_LINECOMP10;
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun 	/* woody: set the interlaced bit... */
637*4882a593Smuzhiyun 	/* FIXME: what about doublescan? */
638*4882a593Smuzhiyun 	if ((var->vmode & FB_VMODE_MASK) == FB_VMODE_INTERLACED)
639*4882a593Smuzhiyun 		hw->crtc_ofl |= EXT_CRT_VRTOFL_INTERLACE;
640*4882a593Smuzhiyun 
641*4882a593Smuzhiyun 	return 0;
642*4882a593Smuzhiyun }
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun /*
645*4882a593Smuzhiyun  * The following was discovered by a good monitor, bit twiddling, theorising
646*4882a593Smuzhiyun  * and but mostly luck.  Strangely, it looks like everyone elses' PLL!
647*4882a593Smuzhiyun  *
648*4882a593Smuzhiyun  * Clock registers:
649*4882a593Smuzhiyun  *   fclock = fpll / div2
650*4882a593Smuzhiyun  *   fpll   = fref * mult / div1
651*4882a593Smuzhiyun  * where:
652*4882a593Smuzhiyun  *   fref = 14.318MHz (69842ps)
653*4882a593Smuzhiyun  *   mult = reg0xb0.7:0
654*4882a593Smuzhiyun  *   div1 = (reg0xb1.5:0 + 1)
655*4882a593Smuzhiyun  *   div2 =  2^(reg0xb1.7:6)
656*4882a593Smuzhiyun  *   fpll should be between 115 and 260 MHz
657*4882a593Smuzhiyun  *  (8696ps and 3846ps)
658*4882a593Smuzhiyun  */
659*4882a593Smuzhiyun static int
cyber2000fb_decode_clock(struct par_info * hw,struct cfb_info * cfb,struct fb_var_screeninfo * var)660*4882a593Smuzhiyun cyber2000fb_decode_clock(struct par_info *hw, struct cfb_info *cfb,
661*4882a593Smuzhiyun 			 struct fb_var_screeninfo *var)
662*4882a593Smuzhiyun {
663*4882a593Smuzhiyun 	u_long pll_ps = var->pixclock;
664*4882a593Smuzhiyun 	const u_long ref_ps = cfb->ref_ps;
665*4882a593Smuzhiyun 	u_int div2, t_div1, best_div1, best_mult;
666*4882a593Smuzhiyun 	int best_diff;
667*4882a593Smuzhiyun 	int vco;
668*4882a593Smuzhiyun 
669*4882a593Smuzhiyun 	/*
670*4882a593Smuzhiyun 	 * Step 1:
671*4882a593Smuzhiyun 	 *   find div2 such that 115MHz < fpll < 260MHz
672*4882a593Smuzhiyun 	 *   and 0 <= div2 < 4
673*4882a593Smuzhiyun 	 */
674*4882a593Smuzhiyun 	for (div2 = 0; div2 < 4; div2++) {
675*4882a593Smuzhiyun 		u_long new_pll;
676*4882a593Smuzhiyun 
677*4882a593Smuzhiyun 		new_pll = pll_ps / cfb->divisors[div2];
678*4882a593Smuzhiyun 		if (8696 > new_pll && new_pll > 3846) {
679*4882a593Smuzhiyun 			pll_ps = new_pll;
680*4882a593Smuzhiyun 			break;
681*4882a593Smuzhiyun 		}
682*4882a593Smuzhiyun 	}
683*4882a593Smuzhiyun 
684*4882a593Smuzhiyun 	if (div2 == 4)
685*4882a593Smuzhiyun 		return -EINVAL;
686*4882a593Smuzhiyun 
687*4882a593Smuzhiyun 	/*
688*4882a593Smuzhiyun 	 * Step 2:
689*4882a593Smuzhiyun 	 *  Given pll_ps and ref_ps, find:
690*4882a593Smuzhiyun 	 *    pll_ps * 0.995 < pll_ps_calc < pll_ps * 1.005
691*4882a593Smuzhiyun 	 *  where { 1 < best_div1 < 32, 1 < best_mult < 256 }
692*4882a593Smuzhiyun 	 *    pll_ps_calc = best_div1 / (ref_ps * best_mult)
693*4882a593Smuzhiyun 	 */
694*4882a593Smuzhiyun 	best_diff = 0x7fffffff;
695*4882a593Smuzhiyun 	best_mult = 2;
696*4882a593Smuzhiyun 	best_div1 = 32;
697*4882a593Smuzhiyun 	for (t_div1 = 2; t_div1 < 32; t_div1 += 1) {
698*4882a593Smuzhiyun 		u_int rr, t_mult, t_pll_ps;
699*4882a593Smuzhiyun 		int diff;
700*4882a593Smuzhiyun 
701*4882a593Smuzhiyun 		/*
702*4882a593Smuzhiyun 		 * Find the multiplier for this divisor
703*4882a593Smuzhiyun 		 */
704*4882a593Smuzhiyun 		rr = ref_ps * t_div1;
705*4882a593Smuzhiyun 		t_mult = (rr + pll_ps / 2) / pll_ps;
706*4882a593Smuzhiyun 
707*4882a593Smuzhiyun 		/*
708*4882a593Smuzhiyun 		 * Is the multiplier within the correct range?
709*4882a593Smuzhiyun 		 */
710*4882a593Smuzhiyun 		if (t_mult > 256 || t_mult < 2)
711*4882a593Smuzhiyun 			continue;
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun 		/*
714*4882a593Smuzhiyun 		 * Calculate the actual clock period from this multiplier
715*4882a593Smuzhiyun 		 * and divisor, and estimate the error.
716*4882a593Smuzhiyun 		 */
717*4882a593Smuzhiyun 		t_pll_ps = (rr + t_mult / 2) / t_mult;
718*4882a593Smuzhiyun 		diff = pll_ps - t_pll_ps;
719*4882a593Smuzhiyun 		if (diff < 0)
720*4882a593Smuzhiyun 			diff = -diff;
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun 		if (diff < best_diff) {
723*4882a593Smuzhiyun 			best_diff = diff;
724*4882a593Smuzhiyun 			best_mult = t_mult;
725*4882a593Smuzhiyun 			best_div1 = t_div1;
726*4882a593Smuzhiyun 		}
727*4882a593Smuzhiyun 
728*4882a593Smuzhiyun 		/*
729*4882a593Smuzhiyun 		 * If we hit an exact value, there is no point in continuing.
730*4882a593Smuzhiyun 		 */
731*4882a593Smuzhiyun 		if (diff == 0)
732*4882a593Smuzhiyun 			break;
733*4882a593Smuzhiyun 	}
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun 	/*
736*4882a593Smuzhiyun 	 * Step 3:
737*4882a593Smuzhiyun 	 *  combine values
738*4882a593Smuzhiyun 	 */
739*4882a593Smuzhiyun 	hw->clock_mult = best_mult - 1;
740*4882a593Smuzhiyun 	hw->clock_div  = div2 << 6 | (best_div1 - 1);
741*4882a593Smuzhiyun 
742*4882a593Smuzhiyun 	vco = ref_ps * best_div1 / best_mult;
743*4882a593Smuzhiyun 	if ((ref_ps == 40690) && (vco < 5556))
744*4882a593Smuzhiyun 		/* Set VFSEL when VCO > 180MHz (5.556 ps). */
745*4882a593Smuzhiyun 		hw->clock_div |= EXT_DCLK_DIV_VFSEL;
746*4882a593Smuzhiyun 
747*4882a593Smuzhiyun 	return 0;
748*4882a593Smuzhiyun }
749*4882a593Smuzhiyun 
750*4882a593Smuzhiyun /*
751*4882a593Smuzhiyun  *    Set the User Defined Part of the Display
752*4882a593Smuzhiyun  */
753*4882a593Smuzhiyun static int
cyber2000fb_check_var(struct fb_var_screeninfo * var,struct fb_info * info)754*4882a593Smuzhiyun cyber2000fb_check_var(struct fb_var_screeninfo *var, struct fb_info *info)
755*4882a593Smuzhiyun {
756*4882a593Smuzhiyun 	struct cfb_info *cfb = container_of(info, struct cfb_info, fb);
757*4882a593Smuzhiyun 	struct par_info hw;
758*4882a593Smuzhiyun 	unsigned int mem;
759*4882a593Smuzhiyun 	int err;
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun 	var->transp.msb_right	= 0;
762*4882a593Smuzhiyun 	var->red.msb_right	= 0;
763*4882a593Smuzhiyun 	var->green.msb_right	= 0;
764*4882a593Smuzhiyun 	var->blue.msb_right	= 0;
765*4882a593Smuzhiyun 	var->transp.offset	= 0;
766*4882a593Smuzhiyun 	var->transp.length	= 0;
767*4882a593Smuzhiyun 
768*4882a593Smuzhiyun 	switch (var->bits_per_pixel) {
769*4882a593Smuzhiyun 	case 8:	/* PSEUDOCOLOUR, 256 */
770*4882a593Smuzhiyun 		var->red.offset		= 0;
771*4882a593Smuzhiyun 		var->red.length		= 8;
772*4882a593Smuzhiyun 		var->green.offset	= 0;
773*4882a593Smuzhiyun 		var->green.length	= 8;
774*4882a593Smuzhiyun 		var->blue.offset	= 0;
775*4882a593Smuzhiyun 		var->blue.length	= 8;
776*4882a593Smuzhiyun 		break;
777*4882a593Smuzhiyun 
778*4882a593Smuzhiyun 	case 16:/* DIRECTCOLOUR, 64k or 32k */
779*4882a593Smuzhiyun 		switch (var->green.length) {
780*4882a593Smuzhiyun 		case 6: /* RGB565, 64k */
781*4882a593Smuzhiyun 			var->red.offset		= 11;
782*4882a593Smuzhiyun 			var->red.length		= 5;
783*4882a593Smuzhiyun 			var->green.offset	= 5;
784*4882a593Smuzhiyun 			var->green.length	= 6;
785*4882a593Smuzhiyun 			var->blue.offset	= 0;
786*4882a593Smuzhiyun 			var->blue.length	= 5;
787*4882a593Smuzhiyun 			break;
788*4882a593Smuzhiyun 
789*4882a593Smuzhiyun 		default:
790*4882a593Smuzhiyun 		case 5: /* RGB555, 32k */
791*4882a593Smuzhiyun 			var->red.offset		= 10;
792*4882a593Smuzhiyun 			var->red.length		= 5;
793*4882a593Smuzhiyun 			var->green.offset	= 5;
794*4882a593Smuzhiyun 			var->green.length	= 5;
795*4882a593Smuzhiyun 			var->blue.offset	= 0;
796*4882a593Smuzhiyun 			var->blue.length	= 5;
797*4882a593Smuzhiyun 			break;
798*4882a593Smuzhiyun 
799*4882a593Smuzhiyun 		case 4: /* RGB444, 4k + transparency? */
800*4882a593Smuzhiyun 			var->transp.offset	= 12;
801*4882a593Smuzhiyun 			var->transp.length	= 4;
802*4882a593Smuzhiyun 			var->red.offset		= 8;
803*4882a593Smuzhiyun 			var->red.length		= 4;
804*4882a593Smuzhiyun 			var->green.offset	= 4;
805*4882a593Smuzhiyun 			var->green.length	= 4;
806*4882a593Smuzhiyun 			var->blue.offset	= 0;
807*4882a593Smuzhiyun 			var->blue.length	= 4;
808*4882a593Smuzhiyun 			break;
809*4882a593Smuzhiyun 		}
810*4882a593Smuzhiyun 		break;
811*4882a593Smuzhiyun 
812*4882a593Smuzhiyun 	case 24:/* TRUECOLOUR, 16m */
813*4882a593Smuzhiyun 		var->red.offset		= 16;
814*4882a593Smuzhiyun 		var->red.length		= 8;
815*4882a593Smuzhiyun 		var->green.offset	= 8;
816*4882a593Smuzhiyun 		var->green.length	= 8;
817*4882a593Smuzhiyun 		var->blue.offset	= 0;
818*4882a593Smuzhiyun 		var->blue.length	= 8;
819*4882a593Smuzhiyun 		break;
820*4882a593Smuzhiyun 
821*4882a593Smuzhiyun 	case 32:/* TRUECOLOUR, 16m */
822*4882a593Smuzhiyun 		var->transp.offset	= 24;
823*4882a593Smuzhiyun 		var->transp.length	= 8;
824*4882a593Smuzhiyun 		var->red.offset		= 16;
825*4882a593Smuzhiyun 		var->red.length		= 8;
826*4882a593Smuzhiyun 		var->green.offset	= 8;
827*4882a593Smuzhiyun 		var->green.length	= 8;
828*4882a593Smuzhiyun 		var->blue.offset	= 0;
829*4882a593Smuzhiyun 		var->blue.length	= 8;
830*4882a593Smuzhiyun 		break;
831*4882a593Smuzhiyun 
832*4882a593Smuzhiyun 	default:
833*4882a593Smuzhiyun 		return -EINVAL;
834*4882a593Smuzhiyun 	}
835*4882a593Smuzhiyun 
836*4882a593Smuzhiyun 	mem = var->xres_virtual * var->yres_virtual * (var->bits_per_pixel / 8);
837*4882a593Smuzhiyun 	if (mem > cfb->fb.fix.smem_len)
838*4882a593Smuzhiyun 		var->yres_virtual = cfb->fb.fix.smem_len * 8 /
839*4882a593Smuzhiyun 				    (var->bits_per_pixel * var->xres_virtual);
840*4882a593Smuzhiyun 
841*4882a593Smuzhiyun 	if (var->yres > var->yres_virtual)
842*4882a593Smuzhiyun 		var->yres = var->yres_virtual;
843*4882a593Smuzhiyun 	if (var->xres > var->xres_virtual)
844*4882a593Smuzhiyun 		var->xres = var->xres_virtual;
845*4882a593Smuzhiyun 
846*4882a593Smuzhiyun 	err = cyber2000fb_decode_clock(&hw, cfb, var);
847*4882a593Smuzhiyun 	if (err)
848*4882a593Smuzhiyun 		return err;
849*4882a593Smuzhiyun 
850*4882a593Smuzhiyun 	err = cyber2000fb_decode_crtc(&hw, cfb, var);
851*4882a593Smuzhiyun 	if (err)
852*4882a593Smuzhiyun 		return err;
853*4882a593Smuzhiyun 
854*4882a593Smuzhiyun 	return 0;
855*4882a593Smuzhiyun }
856*4882a593Smuzhiyun 
cyber2000fb_set_par(struct fb_info * info)857*4882a593Smuzhiyun static int cyber2000fb_set_par(struct fb_info *info)
858*4882a593Smuzhiyun {
859*4882a593Smuzhiyun 	struct cfb_info *cfb = container_of(info, struct cfb_info, fb);
860*4882a593Smuzhiyun 	struct fb_var_screeninfo *var = &cfb->fb.var;
861*4882a593Smuzhiyun 	struct par_info hw;
862*4882a593Smuzhiyun 	unsigned int mem;
863*4882a593Smuzhiyun 
864*4882a593Smuzhiyun 	hw.width = var->xres_virtual;
865*4882a593Smuzhiyun 	hw.ramdac = RAMDAC_VREFEN | RAMDAC_DAC8BIT;
866*4882a593Smuzhiyun 
867*4882a593Smuzhiyun 	switch (var->bits_per_pixel) {
868*4882a593Smuzhiyun 	case 8:
869*4882a593Smuzhiyun 		hw.co_pixfmt		= CO_PIXFMT_8BPP;
870*4882a593Smuzhiyun 		hw.pitch		= hw.width >> 3;
871*4882a593Smuzhiyun 		hw.extseqmisc		= EXT_SEQ_MISC_8;
872*4882a593Smuzhiyun 		break;
873*4882a593Smuzhiyun 
874*4882a593Smuzhiyun 	case 16:
875*4882a593Smuzhiyun 		hw.co_pixfmt		= CO_PIXFMT_16BPP;
876*4882a593Smuzhiyun 		hw.pitch		= hw.width >> 2;
877*4882a593Smuzhiyun 
878*4882a593Smuzhiyun 		switch (var->green.length) {
879*4882a593Smuzhiyun 		case 6: /* RGB565, 64k */
880*4882a593Smuzhiyun 			hw.extseqmisc	= EXT_SEQ_MISC_16_RGB565;
881*4882a593Smuzhiyun 			break;
882*4882a593Smuzhiyun 		case 5: /* RGB555, 32k */
883*4882a593Smuzhiyun 			hw.extseqmisc	= EXT_SEQ_MISC_16_RGB555;
884*4882a593Smuzhiyun 			break;
885*4882a593Smuzhiyun 		case 4: /* RGB444, 4k + transparency? */
886*4882a593Smuzhiyun 			hw.extseqmisc	= EXT_SEQ_MISC_16_RGB444;
887*4882a593Smuzhiyun 			break;
888*4882a593Smuzhiyun 		default:
889*4882a593Smuzhiyun 			BUG();
890*4882a593Smuzhiyun 		}
891*4882a593Smuzhiyun 		break;
892*4882a593Smuzhiyun 
893*4882a593Smuzhiyun 	case 24:/* TRUECOLOUR, 16m */
894*4882a593Smuzhiyun 		hw.co_pixfmt		= CO_PIXFMT_24BPP;
895*4882a593Smuzhiyun 		hw.width		*= 3;
896*4882a593Smuzhiyun 		hw.pitch		= hw.width >> 3;
897*4882a593Smuzhiyun 		hw.ramdac		|= (RAMDAC_BYPASS | RAMDAC_RAMPWRDN);
898*4882a593Smuzhiyun 		hw.extseqmisc		= EXT_SEQ_MISC_24_RGB888;
899*4882a593Smuzhiyun 		break;
900*4882a593Smuzhiyun 
901*4882a593Smuzhiyun 	case 32:/* TRUECOLOUR, 16m */
902*4882a593Smuzhiyun 		hw.co_pixfmt		= CO_PIXFMT_32BPP;
903*4882a593Smuzhiyun 		hw.pitch		= hw.width >> 1;
904*4882a593Smuzhiyun 		hw.ramdac		|= (RAMDAC_BYPASS | RAMDAC_RAMPWRDN);
905*4882a593Smuzhiyun 		hw.extseqmisc		= EXT_SEQ_MISC_32;
906*4882a593Smuzhiyun 		break;
907*4882a593Smuzhiyun 
908*4882a593Smuzhiyun 	default:
909*4882a593Smuzhiyun 		BUG();
910*4882a593Smuzhiyun 	}
911*4882a593Smuzhiyun 
912*4882a593Smuzhiyun 	/*
913*4882a593Smuzhiyun 	 * Sigh, this is absolutely disgusting, but caused by
914*4882a593Smuzhiyun 	 * the way the fbcon developers want to separate out
915*4882a593Smuzhiyun 	 * the "checking" and the "setting" of the video mode.
916*4882a593Smuzhiyun 	 *
917*4882a593Smuzhiyun 	 * If the mode is not suitable for the hardware here,
918*4882a593Smuzhiyun 	 * we can't prevent it being set by returning an error.
919*4882a593Smuzhiyun 	 *
920*4882a593Smuzhiyun 	 * In theory, since NetWinders contain just one VGA card,
921*4882a593Smuzhiyun 	 * we should never end up hitting this problem.
922*4882a593Smuzhiyun 	 */
923*4882a593Smuzhiyun 	BUG_ON(cyber2000fb_decode_clock(&hw, cfb, var) != 0);
924*4882a593Smuzhiyun 	BUG_ON(cyber2000fb_decode_crtc(&hw, cfb, var) != 0);
925*4882a593Smuzhiyun 
926*4882a593Smuzhiyun 	hw.width -= 1;
927*4882a593Smuzhiyun 	hw.fetch = hw.pitch;
928*4882a593Smuzhiyun 	if (!(cfb->mem_ctl2 & MEM_CTL2_64BIT))
929*4882a593Smuzhiyun 		hw.fetch <<= 1;
930*4882a593Smuzhiyun 	hw.fetch += 1;
931*4882a593Smuzhiyun 
932*4882a593Smuzhiyun 	cfb->fb.fix.line_length = var->xres_virtual * var->bits_per_pixel / 8;
933*4882a593Smuzhiyun 
934*4882a593Smuzhiyun 	/*
935*4882a593Smuzhiyun 	 * Same here - if the size of the video mode exceeds the
936*4882a593Smuzhiyun 	 * available RAM, we can't prevent this mode being set.
937*4882a593Smuzhiyun 	 *
938*4882a593Smuzhiyun 	 * In theory, since NetWinders contain just one VGA card,
939*4882a593Smuzhiyun 	 * we should never end up hitting this problem.
940*4882a593Smuzhiyun 	 */
941*4882a593Smuzhiyun 	mem = cfb->fb.fix.line_length * var->yres_virtual;
942*4882a593Smuzhiyun 	BUG_ON(mem > cfb->fb.fix.smem_len);
943*4882a593Smuzhiyun 
944*4882a593Smuzhiyun 	/*
945*4882a593Smuzhiyun 	 * 8bpp displays are always pseudo colour.  16bpp and above
946*4882a593Smuzhiyun 	 * are direct colour or true colour, depending on whether
947*4882a593Smuzhiyun 	 * the RAMDAC palettes are bypassed.  (Direct colour has
948*4882a593Smuzhiyun 	 * palettes, true colour does not.)
949*4882a593Smuzhiyun 	 */
950*4882a593Smuzhiyun 	if (var->bits_per_pixel == 8)
951*4882a593Smuzhiyun 		cfb->fb.fix.visual = FB_VISUAL_PSEUDOCOLOR;
952*4882a593Smuzhiyun 	else if (hw.ramdac & RAMDAC_BYPASS)
953*4882a593Smuzhiyun 		cfb->fb.fix.visual = FB_VISUAL_TRUECOLOR;
954*4882a593Smuzhiyun 	else
955*4882a593Smuzhiyun 		cfb->fb.fix.visual = FB_VISUAL_DIRECTCOLOR;
956*4882a593Smuzhiyun 
957*4882a593Smuzhiyun 	cyber2000fb_set_timing(cfb, &hw);
958*4882a593Smuzhiyun 	cyber2000fb_update_start(cfb, var);
959*4882a593Smuzhiyun 
960*4882a593Smuzhiyun 	return 0;
961*4882a593Smuzhiyun }
962*4882a593Smuzhiyun 
963*4882a593Smuzhiyun /*
964*4882a593Smuzhiyun  *    Pan or Wrap the Display
965*4882a593Smuzhiyun  */
966*4882a593Smuzhiyun static int
cyber2000fb_pan_display(struct fb_var_screeninfo * var,struct fb_info * info)967*4882a593Smuzhiyun cyber2000fb_pan_display(struct fb_var_screeninfo *var, struct fb_info *info)
968*4882a593Smuzhiyun {
969*4882a593Smuzhiyun 	struct cfb_info *cfb = container_of(info, struct cfb_info, fb);
970*4882a593Smuzhiyun 
971*4882a593Smuzhiyun 	if (cyber2000fb_update_start(cfb, var))
972*4882a593Smuzhiyun 		return -EINVAL;
973*4882a593Smuzhiyun 
974*4882a593Smuzhiyun 	cfb->fb.var.xoffset = var->xoffset;
975*4882a593Smuzhiyun 	cfb->fb.var.yoffset = var->yoffset;
976*4882a593Smuzhiyun 
977*4882a593Smuzhiyun 	if (var->vmode & FB_VMODE_YWRAP) {
978*4882a593Smuzhiyun 		cfb->fb.var.vmode |= FB_VMODE_YWRAP;
979*4882a593Smuzhiyun 	} else {
980*4882a593Smuzhiyun 		cfb->fb.var.vmode &= ~FB_VMODE_YWRAP;
981*4882a593Smuzhiyun 	}
982*4882a593Smuzhiyun 
983*4882a593Smuzhiyun 	return 0;
984*4882a593Smuzhiyun }
985*4882a593Smuzhiyun 
986*4882a593Smuzhiyun /*
987*4882a593Smuzhiyun  *    (Un)Blank the display.
988*4882a593Smuzhiyun  *
989*4882a593Smuzhiyun  *  Blank the screen if blank_mode != 0, else unblank. If
990*4882a593Smuzhiyun  *  blank == NULL then the caller blanks by setting the CLUT
991*4882a593Smuzhiyun  *  (Color Look Up Table) to all black. Return 0 if blanking
992*4882a593Smuzhiyun  *  succeeded, != 0 if un-/blanking failed due to e.g. a
993*4882a593Smuzhiyun  *  video mode which doesn't support it. Implements VESA
994*4882a593Smuzhiyun  *  suspend and powerdown modes on hardware that supports
995*4882a593Smuzhiyun  *  disabling hsync/vsync:
996*4882a593Smuzhiyun  *    blank_mode == 2: suspend vsync
997*4882a593Smuzhiyun  *    blank_mode == 3: suspend hsync
998*4882a593Smuzhiyun  *    blank_mode == 4: powerdown
999*4882a593Smuzhiyun  *
1000*4882a593Smuzhiyun  *  wms...Enable VESA DMPS compatible powerdown mode
1001*4882a593Smuzhiyun  *  run "setterm -powersave powerdown" to take advantage
1002*4882a593Smuzhiyun  */
cyber2000fb_blank(int blank,struct fb_info * info)1003*4882a593Smuzhiyun static int cyber2000fb_blank(int blank, struct fb_info *info)
1004*4882a593Smuzhiyun {
1005*4882a593Smuzhiyun 	struct cfb_info *cfb = container_of(info, struct cfb_info, fb);
1006*4882a593Smuzhiyun 	unsigned int sync = 0;
1007*4882a593Smuzhiyun 	int i;
1008*4882a593Smuzhiyun 
1009*4882a593Smuzhiyun 	switch (blank) {
1010*4882a593Smuzhiyun 	case FB_BLANK_POWERDOWN:	/* powerdown - both sync lines down */
1011*4882a593Smuzhiyun 		sync = EXT_SYNC_CTL_VS_0 | EXT_SYNC_CTL_HS_0;
1012*4882a593Smuzhiyun 		break;
1013*4882a593Smuzhiyun 	case FB_BLANK_HSYNC_SUSPEND:	/* hsync off */
1014*4882a593Smuzhiyun 		sync = EXT_SYNC_CTL_VS_NORMAL | EXT_SYNC_CTL_HS_0;
1015*4882a593Smuzhiyun 		break;
1016*4882a593Smuzhiyun 	case FB_BLANK_VSYNC_SUSPEND:	/* vsync off */
1017*4882a593Smuzhiyun 		sync = EXT_SYNC_CTL_VS_0 | EXT_SYNC_CTL_HS_NORMAL;
1018*4882a593Smuzhiyun 		break;
1019*4882a593Smuzhiyun 	case FB_BLANK_NORMAL:		/* soft blank */
1020*4882a593Smuzhiyun 	default:			/* unblank */
1021*4882a593Smuzhiyun 		break;
1022*4882a593Smuzhiyun 	}
1023*4882a593Smuzhiyun 
1024*4882a593Smuzhiyun 	cyber2000_grphw(EXT_SYNC_CTL, sync, cfb);
1025*4882a593Smuzhiyun 
1026*4882a593Smuzhiyun 	if (blank <= 1) {
1027*4882a593Smuzhiyun 		/* turn on ramdacs */
1028*4882a593Smuzhiyun 		cfb->ramdac_powerdown &= ~(RAMDAC_DACPWRDN | RAMDAC_BYPASS |
1029*4882a593Smuzhiyun 					   RAMDAC_RAMPWRDN);
1030*4882a593Smuzhiyun 		cyber2000fb_write_ramdac_ctrl(cfb);
1031*4882a593Smuzhiyun 	}
1032*4882a593Smuzhiyun 
1033*4882a593Smuzhiyun 	/*
1034*4882a593Smuzhiyun 	 * Soft blank/unblank the display.
1035*4882a593Smuzhiyun 	 */
1036*4882a593Smuzhiyun 	if (blank) {	/* soft blank */
1037*4882a593Smuzhiyun 		for (i = 0; i < NR_PALETTE; i++) {
1038*4882a593Smuzhiyun 			cyber2000fb_writeb(i, 0x3c8, cfb);
1039*4882a593Smuzhiyun 			cyber2000fb_writeb(0, 0x3c9, cfb);
1040*4882a593Smuzhiyun 			cyber2000fb_writeb(0, 0x3c9, cfb);
1041*4882a593Smuzhiyun 			cyber2000fb_writeb(0, 0x3c9, cfb);
1042*4882a593Smuzhiyun 		}
1043*4882a593Smuzhiyun 	} else {	/* unblank */
1044*4882a593Smuzhiyun 		for (i = 0; i < NR_PALETTE; i++) {
1045*4882a593Smuzhiyun 			cyber2000fb_writeb(i, 0x3c8, cfb);
1046*4882a593Smuzhiyun 			cyber2000fb_writeb(cfb->palette[i].red, 0x3c9, cfb);
1047*4882a593Smuzhiyun 			cyber2000fb_writeb(cfb->palette[i].green, 0x3c9, cfb);
1048*4882a593Smuzhiyun 			cyber2000fb_writeb(cfb->palette[i].blue, 0x3c9, cfb);
1049*4882a593Smuzhiyun 		}
1050*4882a593Smuzhiyun 	}
1051*4882a593Smuzhiyun 
1052*4882a593Smuzhiyun 	if (blank >= 2) {
1053*4882a593Smuzhiyun 		/* turn off ramdacs */
1054*4882a593Smuzhiyun 		cfb->ramdac_powerdown |= RAMDAC_DACPWRDN | RAMDAC_BYPASS |
1055*4882a593Smuzhiyun 					 RAMDAC_RAMPWRDN;
1056*4882a593Smuzhiyun 		cyber2000fb_write_ramdac_ctrl(cfb);
1057*4882a593Smuzhiyun 	}
1058*4882a593Smuzhiyun 
1059*4882a593Smuzhiyun 	return 0;
1060*4882a593Smuzhiyun }
1061*4882a593Smuzhiyun 
1062*4882a593Smuzhiyun static const struct fb_ops cyber2000fb_ops = {
1063*4882a593Smuzhiyun 	.owner		= THIS_MODULE,
1064*4882a593Smuzhiyun 	.fb_check_var	= cyber2000fb_check_var,
1065*4882a593Smuzhiyun 	.fb_set_par	= cyber2000fb_set_par,
1066*4882a593Smuzhiyun 	.fb_setcolreg	= cyber2000fb_setcolreg,
1067*4882a593Smuzhiyun 	.fb_blank	= cyber2000fb_blank,
1068*4882a593Smuzhiyun 	.fb_pan_display	= cyber2000fb_pan_display,
1069*4882a593Smuzhiyun 	.fb_fillrect	= cyber2000fb_fillrect,
1070*4882a593Smuzhiyun 	.fb_copyarea	= cyber2000fb_copyarea,
1071*4882a593Smuzhiyun 	.fb_imageblit	= cyber2000fb_imageblit,
1072*4882a593Smuzhiyun 	.fb_sync	= cyber2000fb_sync,
1073*4882a593Smuzhiyun };
1074*4882a593Smuzhiyun 
1075*4882a593Smuzhiyun /*
1076*4882a593Smuzhiyun  * This is the only "static" reference to the internal data structures
1077*4882a593Smuzhiyun  * of this driver.  It is here solely at the moment to support the other
1078*4882a593Smuzhiyun  * CyberPro modules external to this driver.
1079*4882a593Smuzhiyun  */
1080*4882a593Smuzhiyun static struct cfb_info *int_cfb_info;
1081*4882a593Smuzhiyun 
1082*4882a593Smuzhiyun /*
1083*4882a593Smuzhiyun  * Enable access to the extended registers
1084*4882a593Smuzhiyun  */
cyber2000fb_enable_extregs(struct cfb_info * cfb)1085*4882a593Smuzhiyun void cyber2000fb_enable_extregs(struct cfb_info *cfb)
1086*4882a593Smuzhiyun {
1087*4882a593Smuzhiyun 	cfb->func_use_count += 1;
1088*4882a593Smuzhiyun 
1089*4882a593Smuzhiyun 	if (cfb->func_use_count == 1) {
1090*4882a593Smuzhiyun 		int old;
1091*4882a593Smuzhiyun 
1092*4882a593Smuzhiyun 		old = cyber2000_grphr(EXT_FUNC_CTL, cfb);
1093*4882a593Smuzhiyun 		old |= EXT_FUNC_CTL_EXTREGENBL;
1094*4882a593Smuzhiyun 		cyber2000_grphw(EXT_FUNC_CTL, old, cfb);
1095*4882a593Smuzhiyun 	}
1096*4882a593Smuzhiyun }
1097*4882a593Smuzhiyun EXPORT_SYMBOL(cyber2000fb_enable_extregs);
1098*4882a593Smuzhiyun 
1099*4882a593Smuzhiyun /*
1100*4882a593Smuzhiyun  * Disable access to the extended registers
1101*4882a593Smuzhiyun  */
cyber2000fb_disable_extregs(struct cfb_info * cfb)1102*4882a593Smuzhiyun void cyber2000fb_disable_extregs(struct cfb_info *cfb)
1103*4882a593Smuzhiyun {
1104*4882a593Smuzhiyun 	if (cfb->func_use_count == 1) {
1105*4882a593Smuzhiyun 		int old;
1106*4882a593Smuzhiyun 
1107*4882a593Smuzhiyun 		old = cyber2000_grphr(EXT_FUNC_CTL, cfb);
1108*4882a593Smuzhiyun 		old &= ~EXT_FUNC_CTL_EXTREGENBL;
1109*4882a593Smuzhiyun 		cyber2000_grphw(EXT_FUNC_CTL, old, cfb);
1110*4882a593Smuzhiyun 	}
1111*4882a593Smuzhiyun 
1112*4882a593Smuzhiyun 	if (cfb->func_use_count == 0)
1113*4882a593Smuzhiyun 		printk(KERN_ERR "disable_extregs: count = 0\n");
1114*4882a593Smuzhiyun 	else
1115*4882a593Smuzhiyun 		cfb->func_use_count -= 1;
1116*4882a593Smuzhiyun }
1117*4882a593Smuzhiyun EXPORT_SYMBOL(cyber2000fb_disable_extregs);
1118*4882a593Smuzhiyun 
1119*4882a593Smuzhiyun /*
1120*4882a593Smuzhiyun  * Attach a capture/tv driver to the core CyberX0X0 driver.
1121*4882a593Smuzhiyun  */
cyber2000fb_attach(struct cyberpro_info * info,int idx)1122*4882a593Smuzhiyun int cyber2000fb_attach(struct cyberpro_info *info, int idx)
1123*4882a593Smuzhiyun {
1124*4882a593Smuzhiyun 	if (int_cfb_info != NULL) {
1125*4882a593Smuzhiyun 		info->dev	      = int_cfb_info->fb.device;
1126*4882a593Smuzhiyun #ifdef CONFIG_FB_CYBER2000_I2C
1127*4882a593Smuzhiyun 		info->i2c	      = &int_cfb_info->i2c_adapter;
1128*4882a593Smuzhiyun #else
1129*4882a593Smuzhiyun 		info->i2c	      = NULL;
1130*4882a593Smuzhiyun #endif
1131*4882a593Smuzhiyun 		info->regs	      = int_cfb_info->regs;
1132*4882a593Smuzhiyun 		info->irq             = int_cfb_info->irq;
1133*4882a593Smuzhiyun 		info->fb	      = int_cfb_info->fb.screen_base;
1134*4882a593Smuzhiyun 		info->fb_size	      = int_cfb_info->fb.fix.smem_len;
1135*4882a593Smuzhiyun 		info->info	      = int_cfb_info;
1136*4882a593Smuzhiyun 
1137*4882a593Smuzhiyun 		strlcpy(info->dev_name, int_cfb_info->fb.fix.id,
1138*4882a593Smuzhiyun 			sizeof(info->dev_name));
1139*4882a593Smuzhiyun 	}
1140*4882a593Smuzhiyun 
1141*4882a593Smuzhiyun 	return int_cfb_info != NULL;
1142*4882a593Smuzhiyun }
1143*4882a593Smuzhiyun EXPORT_SYMBOL(cyber2000fb_attach);
1144*4882a593Smuzhiyun 
1145*4882a593Smuzhiyun /*
1146*4882a593Smuzhiyun  * Detach a capture/tv driver from the core CyberX0X0 driver.
1147*4882a593Smuzhiyun  */
cyber2000fb_detach(int idx)1148*4882a593Smuzhiyun void cyber2000fb_detach(int idx)
1149*4882a593Smuzhiyun {
1150*4882a593Smuzhiyun }
1151*4882a593Smuzhiyun EXPORT_SYMBOL(cyber2000fb_detach);
1152*4882a593Smuzhiyun 
1153*4882a593Smuzhiyun #ifdef CONFIG_FB_CYBER2000_DDC
1154*4882a593Smuzhiyun 
1155*4882a593Smuzhiyun #define DDC_REG		0xb0
1156*4882a593Smuzhiyun #define DDC_SCL_OUT	(1 << 0)
1157*4882a593Smuzhiyun #define DDC_SDA_OUT	(1 << 4)
1158*4882a593Smuzhiyun #define DDC_SCL_IN	(1 << 2)
1159*4882a593Smuzhiyun #define DDC_SDA_IN	(1 << 6)
1160*4882a593Smuzhiyun 
cyber2000fb_enable_ddc(struct cfb_info * cfb)1161*4882a593Smuzhiyun static void cyber2000fb_enable_ddc(struct cfb_info *cfb)
1162*4882a593Smuzhiyun 	__acquires(&cfb->reg_b0_lock)
1163*4882a593Smuzhiyun {
1164*4882a593Smuzhiyun 	spin_lock(&cfb->reg_b0_lock);
1165*4882a593Smuzhiyun 	cyber2000fb_writew(0x1bf, 0x3ce, cfb);
1166*4882a593Smuzhiyun }
1167*4882a593Smuzhiyun 
cyber2000fb_disable_ddc(struct cfb_info * cfb)1168*4882a593Smuzhiyun static void cyber2000fb_disable_ddc(struct cfb_info *cfb)
1169*4882a593Smuzhiyun 	__releases(&cfb->reg_b0_lock)
1170*4882a593Smuzhiyun {
1171*4882a593Smuzhiyun 	cyber2000fb_writew(0x0bf, 0x3ce, cfb);
1172*4882a593Smuzhiyun 	spin_unlock(&cfb->reg_b0_lock);
1173*4882a593Smuzhiyun }
1174*4882a593Smuzhiyun 
1175*4882a593Smuzhiyun 
cyber2000fb_ddc_setscl(void * data,int val)1176*4882a593Smuzhiyun static void cyber2000fb_ddc_setscl(void *data, int val)
1177*4882a593Smuzhiyun {
1178*4882a593Smuzhiyun 	struct cfb_info *cfb = data;
1179*4882a593Smuzhiyun 	unsigned char reg;
1180*4882a593Smuzhiyun 
1181*4882a593Smuzhiyun 	cyber2000fb_enable_ddc(cfb);
1182*4882a593Smuzhiyun 	reg = cyber2000_grphr(DDC_REG, cfb);
1183*4882a593Smuzhiyun 	if (!val)	/* bit is inverted */
1184*4882a593Smuzhiyun 		reg |= DDC_SCL_OUT;
1185*4882a593Smuzhiyun 	else
1186*4882a593Smuzhiyun 		reg &= ~DDC_SCL_OUT;
1187*4882a593Smuzhiyun 	cyber2000_grphw(DDC_REG, reg, cfb);
1188*4882a593Smuzhiyun 	cyber2000fb_disable_ddc(cfb);
1189*4882a593Smuzhiyun }
1190*4882a593Smuzhiyun 
cyber2000fb_ddc_setsda(void * data,int val)1191*4882a593Smuzhiyun static void cyber2000fb_ddc_setsda(void *data, int val)
1192*4882a593Smuzhiyun {
1193*4882a593Smuzhiyun 	struct cfb_info *cfb = data;
1194*4882a593Smuzhiyun 	unsigned char reg;
1195*4882a593Smuzhiyun 
1196*4882a593Smuzhiyun 	cyber2000fb_enable_ddc(cfb);
1197*4882a593Smuzhiyun 	reg = cyber2000_grphr(DDC_REG, cfb);
1198*4882a593Smuzhiyun 	if (!val)	/* bit is inverted */
1199*4882a593Smuzhiyun 		reg |= DDC_SDA_OUT;
1200*4882a593Smuzhiyun 	else
1201*4882a593Smuzhiyun 		reg &= ~DDC_SDA_OUT;
1202*4882a593Smuzhiyun 	cyber2000_grphw(DDC_REG, reg, cfb);
1203*4882a593Smuzhiyun 	cyber2000fb_disable_ddc(cfb);
1204*4882a593Smuzhiyun }
1205*4882a593Smuzhiyun 
cyber2000fb_ddc_getscl(void * data)1206*4882a593Smuzhiyun static int cyber2000fb_ddc_getscl(void *data)
1207*4882a593Smuzhiyun {
1208*4882a593Smuzhiyun 	struct cfb_info *cfb = data;
1209*4882a593Smuzhiyun 	int retval;
1210*4882a593Smuzhiyun 
1211*4882a593Smuzhiyun 	cyber2000fb_enable_ddc(cfb);
1212*4882a593Smuzhiyun 	retval = !!(cyber2000_grphr(DDC_REG, cfb) & DDC_SCL_IN);
1213*4882a593Smuzhiyun 	cyber2000fb_disable_ddc(cfb);
1214*4882a593Smuzhiyun 
1215*4882a593Smuzhiyun 	return retval;
1216*4882a593Smuzhiyun }
1217*4882a593Smuzhiyun 
cyber2000fb_ddc_getsda(void * data)1218*4882a593Smuzhiyun static int cyber2000fb_ddc_getsda(void *data)
1219*4882a593Smuzhiyun {
1220*4882a593Smuzhiyun 	struct cfb_info *cfb = data;
1221*4882a593Smuzhiyun 	int retval;
1222*4882a593Smuzhiyun 
1223*4882a593Smuzhiyun 	cyber2000fb_enable_ddc(cfb);
1224*4882a593Smuzhiyun 	retval = !!(cyber2000_grphr(DDC_REG, cfb) & DDC_SDA_IN);
1225*4882a593Smuzhiyun 	cyber2000fb_disable_ddc(cfb);
1226*4882a593Smuzhiyun 
1227*4882a593Smuzhiyun 	return retval;
1228*4882a593Smuzhiyun }
1229*4882a593Smuzhiyun 
cyber2000fb_setup_ddc_bus(struct cfb_info * cfb)1230*4882a593Smuzhiyun static int cyber2000fb_setup_ddc_bus(struct cfb_info *cfb)
1231*4882a593Smuzhiyun {
1232*4882a593Smuzhiyun 	strlcpy(cfb->ddc_adapter.name, cfb->fb.fix.id,
1233*4882a593Smuzhiyun 		sizeof(cfb->ddc_adapter.name));
1234*4882a593Smuzhiyun 	cfb->ddc_adapter.owner		= THIS_MODULE;
1235*4882a593Smuzhiyun 	cfb->ddc_adapter.class		= I2C_CLASS_DDC;
1236*4882a593Smuzhiyun 	cfb->ddc_adapter.algo_data	= &cfb->ddc_algo;
1237*4882a593Smuzhiyun 	cfb->ddc_adapter.dev.parent	= cfb->fb.device;
1238*4882a593Smuzhiyun 	cfb->ddc_algo.setsda		= cyber2000fb_ddc_setsda;
1239*4882a593Smuzhiyun 	cfb->ddc_algo.setscl		= cyber2000fb_ddc_setscl;
1240*4882a593Smuzhiyun 	cfb->ddc_algo.getsda		= cyber2000fb_ddc_getsda;
1241*4882a593Smuzhiyun 	cfb->ddc_algo.getscl		= cyber2000fb_ddc_getscl;
1242*4882a593Smuzhiyun 	cfb->ddc_algo.udelay		= 10;
1243*4882a593Smuzhiyun 	cfb->ddc_algo.timeout		= 20;
1244*4882a593Smuzhiyun 	cfb->ddc_algo.data		= cfb;
1245*4882a593Smuzhiyun 
1246*4882a593Smuzhiyun 	i2c_set_adapdata(&cfb->ddc_adapter, cfb);
1247*4882a593Smuzhiyun 
1248*4882a593Smuzhiyun 	return i2c_bit_add_bus(&cfb->ddc_adapter);
1249*4882a593Smuzhiyun }
1250*4882a593Smuzhiyun #endif /* CONFIG_FB_CYBER2000_DDC */
1251*4882a593Smuzhiyun 
1252*4882a593Smuzhiyun #ifdef CONFIG_FB_CYBER2000_I2C
cyber2000fb_i2c_setsda(void * data,int state)1253*4882a593Smuzhiyun static void cyber2000fb_i2c_setsda(void *data, int state)
1254*4882a593Smuzhiyun {
1255*4882a593Smuzhiyun 	struct cfb_info *cfb = data;
1256*4882a593Smuzhiyun 	unsigned int latch2;
1257*4882a593Smuzhiyun 
1258*4882a593Smuzhiyun 	spin_lock(&cfb->reg_b0_lock);
1259*4882a593Smuzhiyun 	latch2 = cyber2000_grphr(EXT_LATCH2, cfb);
1260*4882a593Smuzhiyun 	latch2 &= EXT_LATCH2_I2C_CLKEN;
1261*4882a593Smuzhiyun 	if (state)
1262*4882a593Smuzhiyun 		latch2 |= EXT_LATCH2_I2C_DATEN;
1263*4882a593Smuzhiyun 	cyber2000_grphw(EXT_LATCH2, latch2, cfb);
1264*4882a593Smuzhiyun 	spin_unlock(&cfb->reg_b0_lock);
1265*4882a593Smuzhiyun }
1266*4882a593Smuzhiyun 
cyber2000fb_i2c_setscl(void * data,int state)1267*4882a593Smuzhiyun static void cyber2000fb_i2c_setscl(void *data, int state)
1268*4882a593Smuzhiyun {
1269*4882a593Smuzhiyun 	struct cfb_info *cfb = data;
1270*4882a593Smuzhiyun 	unsigned int latch2;
1271*4882a593Smuzhiyun 
1272*4882a593Smuzhiyun 	spin_lock(&cfb->reg_b0_lock);
1273*4882a593Smuzhiyun 	latch2 = cyber2000_grphr(EXT_LATCH2, cfb);
1274*4882a593Smuzhiyun 	latch2 &= EXT_LATCH2_I2C_DATEN;
1275*4882a593Smuzhiyun 	if (state)
1276*4882a593Smuzhiyun 		latch2 |= EXT_LATCH2_I2C_CLKEN;
1277*4882a593Smuzhiyun 	cyber2000_grphw(EXT_LATCH2, latch2, cfb);
1278*4882a593Smuzhiyun 	spin_unlock(&cfb->reg_b0_lock);
1279*4882a593Smuzhiyun }
1280*4882a593Smuzhiyun 
cyber2000fb_i2c_getsda(void * data)1281*4882a593Smuzhiyun static int cyber2000fb_i2c_getsda(void *data)
1282*4882a593Smuzhiyun {
1283*4882a593Smuzhiyun 	struct cfb_info *cfb = data;
1284*4882a593Smuzhiyun 	int ret;
1285*4882a593Smuzhiyun 
1286*4882a593Smuzhiyun 	spin_lock(&cfb->reg_b0_lock);
1287*4882a593Smuzhiyun 	ret = !!(cyber2000_grphr(EXT_LATCH2, cfb) & EXT_LATCH2_I2C_DAT);
1288*4882a593Smuzhiyun 	spin_unlock(&cfb->reg_b0_lock);
1289*4882a593Smuzhiyun 
1290*4882a593Smuzhiyun 	return ret;
1291*4882a593Smuzhiyun }
1292*4882a593Smuzhiyun 
cyber2000fb_i2c_getscl(void * data)1293*4882a593Smuzhiyun static int cyber2000fb_i2c_getscl(void *data)
1294*4882a593Smuzhiyun {
1295*4882a593Smuzhiyun 	struct cfb_info *cfb = data;
1296*4882a593Smuzhiyun 	int ret;
1297*4882a593Smuzhiyun 
1298*4882a593Smuzhiyun 	spin_lock(&cfb->reg_b0_lock);
1299*4882a593Smuzhiyun 	ret = !!(cyber2000_grphr(EXT_LATCH2, cfb) & EXT_LATCH2_I2C_CLK);
1300*4882a593Smuzhiyun 	spin_unlock(&cfb->reg_b0_lock);
1301*4882a593Smuzhiyun 
1302*4882a593Smuzhiyun 	return ret;
1303*4882a593Smuzhiyun }
1304*4882a593Smuzhiyun 
cyber2000fb_i2c_register(struct cfb_info * cfb)1305*4882a593Smuzhiyun static int cyber2000fb_i2c_register(struct cfb_info *cfb)
1306*4882a593Smuzhiyun {
1307*4882a593Smuzhiyun 	strlcpy(cfb->i2c_adapter.name, cfb->fb.fix.id,
1308*4882a593Smuzhiyun 		sizeof(cfb->i2c_adapter.name));
1309*4882a593Smuzhiyun 	cfb->i2c_adapter.owner = THIS_MODULE;
1310*4882a593Smuzhiyun 	cfb->i2c_adapter.algo_data = &cfb->i2c_algo;
1311*4882a593Smuzhiyun 	cfb->i2c_adapter.dev.parent = cfb->fb.device;
1312*4882a593Smuzhiyun 	cfb->i2c_algo.setsda = cyber2000fb_i2c_setsda;
1313*4882a593Smuzhiyun 	cfb->i2c_algo.setscl = cyber2000fb_i2c_setscl;
1314*4882a593Smuzhiyun 	cfb->i2c_algo.getsda = cyber2000fb_i2c_getsda;
1315*4882a593Smuzhiyun 	cfb->i2c_algo.getscl = cyber2000fb_i2c_getscl;
1316*4882a593Smuzhiyun 	cfb->i2c_algo.udelay = 5;
1317*4882a593Smuzhiyun 	cfb->i2c_algo.timeout = msecs_to_jiffies(100);
1318*4882a593Smuzhiyun 	cfb->i2c_algo.data = cfb;
1319*4882a593Smuzhiyun 
1320*4882a593Smuzhiyun 	return i2c_bit_add_bus(&cfb->i2c_adapter);
1321*4882a593Smuzhiyun }
1322*4882a593Smuzhiyun 
cyber2000fb_i2c_unregister(struct cfb_info * cfb)1323*4882a593Smuzhiyun static void cyber2000fb_i2c_unregister(struct cfb_info *cfb)
1324*4882a593Smuzhiyun {
1325*4882a593Smuzhiyun 	i2c_del_adapter(&cfb->i2c_adapter);
1326*4882a593Smuzhiyun }
1327*4882a593Smuzhiyun #else
1328*4882a593Smuzhiyun #define cyber2000fb_i2c_register(cfb)	(0)
1329*4882a593Smuzhiyun #define cyber2000fb_i2c_unregister(cfb)	do { } while (0)
1330*4882a593Smuzhiyun #endif
1331*4882a593Smuzhiyun 
1332*4882a593Smuzhiyun /*
1333*4882a593Smuzhiyun  * These parameters give
1334*4882a593Smuzhiyun  * 640x480, hsync 31.5kHz, vsync 60Hz
1335*4882a593Smuzhiyun  */
1336*4882a593Smuzhiyun static const struct fb_videomode cyber2000fb_default_mode = {
1337*4882a593Smuzhiyun 	.refresh	= 60,
1338*4882a593Smuzhiyun 	.xres		= 640,
1339*4882a593Smuzhiyun 	.yres		= 480,
1340*4882a593Smuzhiyun 	.pixclock	= 39722,
1341*4882a593Smuzhiyun 	.left_margin	= 56,
1342*4882a593Smuzhiyun 	.right_margin	= 16,
1343*4882a593Smuzhiyun 	.upper_margin	= 34,
1344*4882a593Smuzhiyun 	.lower_margin	= 9,
1345*4882a593Smuzhiyun 	.hsync_len	= 88,
1346*4882a593Smuzhiyun 	.vsync_len	= 2,
1347*4882a593Smuzhiyun 	.sync		= FB_SYNC_COMP_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
1348*4882a593Smuzhiyun 	.vmode		= FB_VMODE_NONINTERLACED
1349*4882a593Smuzhiyun };
1350*4882a593Smuzhiyun 
1351*4882a593Smuzhiyun static char igs_regs[] = {
1352*4882a593Smuzhiyun 	EXT_CRT_IRQ,		0,
1353*4882a593Smuzhiyun 	EXT_CRT_TEST,		0,
1354*4882a593Smuzhiyun 	EXT_SYNC_CTL,		0,
1355*4882a593Smuzhiyun 	EXT_SEG_WRITE_PTR,	0,
1356*4882a593Smuzhiyun 	EXT_SEG_READ_PTR,	0,
1357*4882a593Smuzhiyun 	EXT_BIU_MISC,		EXT_BIU_MISC_LIN_ENABLE |
1358*4882a593Smuzhiyun 				EXT_BIU_MISC_COP_ENABLE |
1359*4882a593Smuzhiyun 				EXT_BIU_MISC_COP_BFC,
1360*4882a593Smuzhiyun 	EXT_FUNC_CTL,		0,
1361*4882a593Smuzhiyun 	CURS_H_START,		0,
1362*4882a593Smuzhiyun 	CURS_H_START + 1,	0,
1363*4882a593Smuzhiyun 	CURS_H_PRESET,		0,
1364*4882a593Smuzhiyun 	CURS_V_START,		0,
1365*4882a593Smuzhiyun 	CURS_V_START + 1,	0,
1366*4882a593Smuzhiyun 	CURS_V_PRESET,		0,
1367*4882a593Smuzhiyun 	CURS_CTL,		0,
1368*4882a593Smuzhiyun 	EXT_ATTRIB_CTL,		EXT_ATTRIB_CTL_EXT,
1369*4882a593Smuzhiyun 	EXT_OVERSCAN_RED,	0,
1370*4882a593Smuzhiyun 	EXT_OVERSCAN_GREEN,	0,
1371*4882a593Smuzhiyun 	EXT_OVERSCAN_BLUE,	0,
1372*4882a593Smuzhiyun 
1373*4882a593Smuzhiyun 	/* some of these are questionable when we have a BIOS */
1374*4882a593Smuzhiyun 	EXT_MEM_CTL0,		EXT_MEM_CTL0_7CLK |
1375*4882a593Smuzhiyun 				EXT_MEM_CTL0_RAS_1 |
1376*4882a593Smuzhiyun 				EXT_MEM_CTL0_MULTCAS,
1377*4882a593Smuzhiyun 	EXT_HIDDEN_CTL1,	0x30,
1378*4882a593Smuzhiyun 	EXT_FIFO_CTL,		0x0b,
1379*4882a593Smuzhiyun 	EXT_FIFO_CTL + 1,	0x17,
1380*4882a593Smuzhiyun 	0x76,			0x00,
1381*4882a593Smuzhiyun 	EXT_HIDDEN_CTL4,	0xc8
1382*4882a593Smuzhiyun };
1383*4882a593Smuzhiyun 
1384*4882a593Smuzhiyun /*
1385*4882a593Smuzhiyun  * Initialise the CyberPro hardware.  On the CyberPro5XXXX,
1386*4882a593Smuzhiyun  * ensure that we're using the correct PLL (5XXX's may be
1387*4882a593Smuzhiyun  * programmed to use an additional set of PLLs.)
1388*4882a593Smuzhiyun  */
cyberpro_init_hw(struct cfb_info * cfb)1389*4882a593Smuzhiyun static void cyberpro_init_hw(struct cfb_info *cfb)
1390*4882a593Smuzhiyun {
1391*4882a593Smuzhiyun 	int i;
1392*4882a593Smuzhiyun 
1393*4882a593Smuzhiyun 	for (i = 0; i < sizeof(igs_regs); i += 2)
1394*4882a593Smuzhiyun 		cyber2000_grphw(igs_regs[i], igs_regs[i + 1], cfb);
1395*4882a593Smuzhiyun 
1396*4882a593Smuzhiyun 	if (cfb->id == ID_CYBERPRO_5000) {
1397*4882a593Smuzhiyun 		unsigned char val;
1398*4882a593Smuzhiyun 		cyber2000fb_writeb(0xba, 0x3ce, cfb);
1399*4882a593Smuzhiyun 		val = cyber2000fb_readb(0x3cf, cfb) & 0x80;
1400*4882a593Smuzhiyun 		cyber2000fb_writeb(val, 0x3cf, cfb);
1401*4882a593Smuzhiyun 	}
1402*4882a593Smuzhiyun }
1403*4882a593Smuzhiyun 
cyberpro_alloc_fb_info(unsigned int id,char * name)1404*4882a593Smuzhiyun static struct cfb_info *cyberpro_alloc_fb_info(unsigned int id, char *name)
1405*4882a593Smuzhiyun {
1406*4882a593Smuzhiyun 	struct cfb_info *cfb;
1407*4882a593Smuzhiyun 
1408*4882a593Smuzhiyun 	cfb = kzalloc(sizeof(struct cfb_info), GFP_KERNEL);
1409*4882a593Smuzhiyun 	if (!cfb)
1410*4882a593Smuzhiyun 		return NULL;
1411*4882a593Smuzhiyun 
1412*4882a593Smuzhiyun 
1413*4882a593Smuzhiyun 	cfb->id			= id;
1414*4882a593Smuzhiyun 
1415*4882a593Smuzhiyun 	if (id == ID_CYBERPRO_5000)
1416*4882a593Smuzhiyun 		cfb->ref_ps	= 40690; /* 24.576 MHz */
1417*4882a593Smuzhiyun 	else
1418*4882a593Smuzhiyun 		cfb->ref_ps	= 69842; /* 14.31818 MHz (69841?) */
1419*4882a593Smuzhiyun 
1420*4882a593Smuzhiyun 	cfb->divisors[0]	= 1;
1421*4882a593Smuzhiyun 	cfb->divisors[1]	= 2;
1422*4882a593Smuzhiyun 	cfb->divisors[2]	= 4;
1423*4882a593Smuzhiyun 
1424*4882a593Smuzhiyun 	if (id == ID_CYBERPRO_2000)
1425*4882a593Smuzhiyun 		cfb->divisors[3] = 8;
1426*4882a593Smuzhiyun 	else
1427*4882a593Smuzhiyun 		cfb->divisors[3] = 6;
1428*4882a593Smuzhiyun 
1429*4882a593Smuzhiyun 	strcpy(cfb->fb.fix.id, name);
1430*4882a593Smuzhiyun 
1431*4882a593Smuzhiyun 	cfb->fb.fix.type	= FB_TYPE_PACKED_PIXELS;
1432*4882a593Smuzhiyun 	cfb->fb.fix.type_aux	= 0;
1433*4882a593Smuzhiyun 	cfb->fb.fix.xpanstep	= 0;
1434*4882a593Smuzhiyun 	cfb->fb.fix.ypanstep	= 1;
1435*4882a593Smuzhiyun 	cfb->fb.fix.ywrapstep	= 0;
1436*4882a593Smuzhiyun 
1437*4882a593Smuzhiyun 	switch (id) {
1438*4882a593Smuzhiyun 	case ID_IGA_1682:
1439*4882a593Smuzhiyun 		cfb->fb.fix.accel = 0;
1440*4882a593Smuzhiyun 		break;
1441*4882a593Smuzhiyun 
1442*4882a593Smuzhiyun 	case ID_CYBERPRO_2000:
1443*4882a593Smuzhiyun 		cfb->fb.fix.accel = FB_ACCEL_IGS_CYBER2000;
1444*4882a593Smuzhiyun 		break;
1445*4882a593Smuzhiyun 
1446*4882a593Smuzhiyun 	case ID_CYBERPRO_2010:
1447*4882a593Smuzhiyun 		cfb->fb.fix.accel = FB_ACCEL_IGS_CYBER2010;
1448*4882a593Smuzhiyun 		break;
1449*4882a593Smuzhiyun 
1450*4882a593Smuzhiyun 	case ID_CYBERPRO_5000:
1451*4882a593Smuzhiyun 		cfb->fb.fix.accel = FB_ACCEL_IGS_CYBER5000;
1452*4882a593Smuzhiyun 		break;
1453*4882a593Smuzhiyun 	}
1454*4882a593Smuzhiyun 
1455*4882a593Smuzhiyun 	cfb->fb.var.nonstd	= 0;
1456*4882a593Smuzhiyun 	cfb->fb.var.activate	= FB_ACTIVATE_NOW;
1457*4882a593Smuzhiyun 	cfb->fb.var.height	= -1;
1458*4882a593Smuzhiyun 	cfb->fb.var.width	= -1;
1459*4882a593Smuzhiyun 	cfb->fb.var.accel_flags	= FB_ACCELF_TEXT;
1460*4882a593Smuzhiyun 
1461*4882a593Smuzhiyun 	cfb->fb.fbops		= &cyber2000fb_ops;
1462*4882a593Smuzhiyun 	cfb->fb.flags		= FBINFO_DEFAULT | FBINFO_HWACCEL_YPAN;
1463*4882a593Smuzhiyun 	cfb->fb.pseudo_palette	= cfb->pseudo_palette;
1464*4882a593Smuzhiyun 
1465*4882a593Smuzhiyun 	spin_lock_init(&cfb->reg_b0_lock);
1466*4882a593Smuzhiyun 
1467*4882a593Smuzhiyun 	fb_alloc_cmap(&cfb->fb.cmap, NR_PALETTE, 0);
1468*4882a593Smuzhiyun 
1469*4882a593Smuzhiyun 	return cfb;
1470*4882a593Smuzhiyun }
1471*4882a593Smuzhiyun 
cyberpro_free_fb_info(struct cfb_info * cfb)1472*4882a593Smuzhiyun static void cyberpro_free_fb_info(struct cfb_info *cfb)
1473*4882a593Smuzhiyun {
1474*4882a593Smuzhiyun 	if (cfb) {
1475*4882a593Smuzhiyun 		/*
1476*4882a593Smuzhiyun 		 * Free the colourmap
1477*4882a593Smuzhiyun 		 */
1478*4882a593Smuzhiyun 		fb_alloc_cmap(&cfb->fb.cmap, 0, 0);
1479*4882a593Smuzhiyun 
1480*4882a593Smuzhiyun 		kfree(cfb);
1481*4882a593Smuzhiyun 	}
1482*4882a593Smuzhiyun }
1483*4882a593Smuzhiyun 
1484*4882a593Smuzhiyun /*
1485*4882a593Smuzhiyun  * Parse Cyber2000fb options.  Usage:
1486*4882a593Smuzhiyun  *  video=cyber2000:font:fontname
1487*4882a593Smuzhiyun  */
1488*4882a593Smuzhiyun #ifndef MODULE
cyber2000fb_setup(char * options)1489*4882a593Smuzhiyun static int cyber2000fb_setup(char *options)
1490*4882a593Smuzhiyun {
1491*4882a593Smuzhiyun 	char *opt;
1492*4882a593Smuzhiyun 
1493*4882a593Smuzhiyun 	if (!options || !*options)
1494*4882a593Smuzhiyun 		return 0;
1495*4882a593Smuzhiyun 
1496*4882a593Smuzhiyun 	while ((opt = strsep(&options, ",")) != NULL) {
1497*4882a593Smuzhiyun 		if (!*opt)
1498*4882a593Smuzhiyun 			continue;
1499*4882a593Smuzhiyun 
1500*4882a593Smuzhiyun 		if (strncmp(opt, "font:", 5) == 0) {
1501*4882a593Smuzhiyun 			static char default_font_storage[40];
1502*4882a593Smuzhiyun 
1503*4882a593Smuzhiyun 			strlcpy(default_font_storage, opt + 5,
1504*4882a593Smuzhiyun 				sizeof(default_font_storage));
1505*4882a593Smuzhiyun 			default_font = default_font_storage;
1506*4882a593Smuzhiyun 			continue;
1507*4882a593Smuzhiyun 		}
1508*4882a593Smuzhiyun 
1509*4882a593Smuzhiyun 		printk(KERN_ERR "CyberPro20x0: unknown parameter: %s\n", opt);
1510*4882a593Smuzhiyun 	}
1511*4882a593Smuzhiyun 	return 0;
1512*4882a593Smuzhiyun }
1513*4882a593Smuzhiyun #endif  /*  MODULE  */
1514*4882a593Smuzhiyun 
1515*4882a593Smuzhiyun /*
1516*4882a593Smuzhiyun  * The CyberPro chips can be placed on many different bus types.
1517*4882a593Smuzhiyun  * This probe function is common to all bus types.  The bus-specific
1518*4882a593Smuzhiyun  * probe function is expected to have:
1519*4882a593Smuzhiyun  *  - enabled access to the linear memory region
1520*4882a593Smuzhiyun  *  - memory mapped access to the registers
1521*4882a593Smuzhiyun  *  - initialised mem_ctl1 and mem_ctl2 appropriately.
1522*4882a593Smuzhiyun  */
cyberpro_common_probe(struct cfb_info * cfb)1523*4882a593Smuzhiyun static int cyberpro_common_probe(struct cfb_info *cfb)
1524*4882a593Smuzhiyun {
1525*4882a593Smuzhiyun 	u_long smem_size;
1526*4882a593Smuzhiyun 	u_int h_sync, v_sync;
1527*4882a593Smuzhiyun 	int err;
1528*4882a593Smuzhiyun 
1529*4882a593Smuzhiyun 	cyberpro_init_hw(cfb);
1530*4882a593Smuzhiyun 
1531*4882a593Smuzhiyun 	/*
1532*4882a593Smuzhiyun 	 * Get the video RAM size and width from the VGA register.
1533*4882a593Smuzhiyun 	 * This should have been already initialised by the BIOS,
1534*4882a593Smuzhiyun 	 * but if it's garbage, claim default 1MB VRAM (woody)
1535*4882a593Smuzhiyun 	 */
1536*4882a593Smuzhiyun 	cfb->mem_ctl1 = cyber2000_grphr(EXT_MEM_CTL1, cfb);
1537*4882a593Smuzhiyun 	cfb->mem_ctl2 = cyber2000_grphr(EXT_MEM_CTL2, cfb);
1538*4882a593Smuzhiyun 
1539*4882a593Smuzhiyun 	/*
1540*4882a593Smuzhiyun 	 * Determine the size of the memory.
1541*4882a593Smuzhiyun 	 */
1542*4882a593Smuzhiyun 	switch (cfb->mem_ctl2 & MEM_CTL2_SIZE_MASK) {
1543*4882a593Smuzhiyun 	case MEM_CTL2_SIZE_4MB:
1544*4882a593Smuzhiyun 		smem_size = 0x00400000;
1545*4882a593Smuzhiyun 		break;
1546*4882a593Smuzhiyun 	case MEM_CTL2_SIZE_2MB:
1547*4882a593Smuzhiyun 		smem_size = 0x00200000;
1548*4882a593Smuzhiyun 		break;
1549*4882a593Smuzhiyun 	case MEM_CTL2_SIZE_1MB:
1550*4882a593Smuzhiyun 		smem_size = 0x00100000;
1551*4882a593Smuzhiyun 		break;
1552*4882a593Smuzhiyun 	default:
1553*4882a593Smuzhiyun 		smem_size = 0x00100000;
1554*4882a593Smuzhiyun 		break;
1555*4882a593Smuzhiyun 	}
1556*4882a593Smuzhiyun 
1557*4882a593Smuzhiyun 	cfb->fb.fix.smem_len   = smem_size;
1558*4882a593Smuzhiyun 	cfb->fb.fix.mmio_len   = MMIO_SIZE;
1559*4882a593Smuzhiyun 	cfb->fb.screen_base    = cfb->region;
1560*4882a593Smuzhiyun 
1561*4882a593Smuzhiyun #ifdef CONFIG_FB_CYBER2000_DDC
1562*4882a593Smuzhiyun 	if (cyber2000fb_setup_ddc_bus(cfb) == 0)
1563*4882a593Smuzhiyun 		cfb->ddc_registered = true;
1564*4882a593Smuzhiyun #endif
1565*4882a593Smuzhiyun 
1566*4882a593Smuzhiyun 	err = -EINVAL;
1567*4882a593Smuzhiyun 	if (!fb_find_mode(&cfb->fb.var, &cfb->fb, NULL, NULL, 0,
1568*4882a593Smuzhiyun 			  &cyber2000fb_default_mode, 8)) {
1569*4882a593Smuzhiyun 		printk(KERN_ERR "%s: no valid mode found\n", cfb->fb.fix.id);
1570*4882a593Smuzhiyun 		goto failed;
1571*4882a593Smuzhiyun 	}
1572*4882a593Smuzhiyun 
1573*4882a593Smuzhiyun 	cfb->fb.var.yres_virtual = cfb->fb.fix.smem_len * 8 /
1574*4882a593Smuzhiyun 			(cfb->fb.var.bits_per_pixel * cfb->fb.var.xres_virtual);
1575*4882a593Smuzhiyun 
1576*4882a593Smuzhiyun 	if (cfb->fb.var.yres_virtual < cfb->fb.var.yres)
1577*4882a593Smuzhiyun 		cfb->fb.var.yres_virtual = cfb->fb.var.yres;
1578*4882a593Smuzhiyun 
1579*4882a593Smuzhiyun /*	fb_set_var(&cfb->fb.var, -1, &cfb->fb); */
1580*4882a593Smuzhiyun 
1581*4882a593Smuzhiyun 	/*
1582*4882a593Smuzhiyun 	 * Calculate the hsync and vsync frequencies.  Note that
1583*4882a593Smuzhiyun 	 * we split the 1e12 constant up so that we can preserve
1584*4882a593Smuzhiyun 	 * the precision and fit the results into 32-bit registers.
1585*4882a593Smuzhiyun 	 *  (1953125000 * 512 = 1e12)
1586*4882a593Smuzhiyun 	 */
1587*4882a593Smuzhiyun 	h_sync = 1953125000 / cfb->fb.var.pixclock;
1588*4882a593Smuzhiyun 	h_sync = h_sync * 512 / (cfb->fb.var.xres + cfb->fb.var.left_margin +
1589*4882a593Smuzhiyun 		 cfb->fb.var.right_margin + cfb->fb.var.hsync_len);
1590*4882a593Smuzhiyun 	v_sync = h_sync / (cfb->fb.var.yres + cfb->fb.var.upper_margin +
1591*4882a593Smuzhiyun 		 cfb->fb.var.lower_margin + cfb->fb.var.vsync_len);
1592*4882a593Smuzhiyun 
1593*4882a593Smuzhiyun 	printk(KERN_INFO "%s: %dKiB VRAM, using %dx%d, %d.%03dkHz, %dHz\n",
1594*4882a593Smuzhiyun 		cfb->fb.fix.id, cfb->fb.fix.smem_len >> 10,
1595*4882a593Smuzhiyun 		cfb->fb.var.xres, cfb->fb.var.yres,
1596*4882a593Smuzhiyun 		h_sync / 1000, h_sync % 1000, v_sync);
1597*4882a593Smuzhiyun 
1598*4882a593Smuzhiyun 	err = cyber2000fb_i2c_register(cfb);
1599*4882a593Smuzhiyun 	if (err)
1600*4882a593Smuzhiyun 		goto failed;
1601*4882a593Smuzhiyun 
1602*4882a593Smuzhiyun 	err = register_framebuffer(&cfb->fb);
1603*4882a593Smuzhiyun 	if (err)
1604*4882a593Smuzhiyun 		cyber2000fb_i2c_unregister(cfb);
1605*4882a593Smuzhiyun 
1606*4882a593Smuzhiyun failed:
1607*4882a593Smuzhiyun #ifdef CONFIG_FB_CYBER2000_DDC
1608*4882a593Smuzhiyun 	if (err && cfb->ddc_registered)
1609*4882a593Smuzhiyun 		i2c_del_adapter(&cfb->ddc_adapter);
1610*4882a593Smuzhiyun #endif
1611*4882a593Smuzhiyun 	return err;
1612*4882a593Smuzhiyun }
1613*4882a593Smuzhiyun 
cyberpro_common_remove(struct cfb_info * cfb)1614*4882a593Smuzhiyun static void cyberpro_common_remove(struct cfb_info *cfb)
1615*4882a593Smuzhiyun {
1616*4882a593Smuzhiyun 	unregister_framebuffer(&cfb->fb);
1617*4882a593Smuzhiyun #ifdef CONFIG_FB_CYBER2000_DDC
1618*4882a593Smuzhiyun 	if (cfb->ddc_registered)
1619*4882a593Smuzhiyun 		i2c_del_adapter(&cfb->ddc_adapter);
1620*4882a593Smuzhiyun #endif
1621*4882a593Smuzhiyun 	cyber2000fb_i2c_unregister(cfb);
1622*4882a593Smuzhiyun }
1623*4882a593Smuzhiyun 
cyberpro_common_resume(struct cfb_info * cfb)1624*4882a593Smuzhiyun static void cyberpro_common_resume(struct cfb_info *cfb)
1625*4882a593Smuzhiyun {
1626*4882a593Smuzhiyun 	cyberpro_init_hw(cfb);
1627*4882a593Smuzhiyun 
1628*4882a593Smuzhiyun 	/*
1629*4882a593Smuzhiyun 	 * Reprogram the MEM_CTL1 and MEM_CTL2 registers
1630*4882a593Smuzhiyun 	 */
1631*4882a593Smuzhiyun 	cyber2000_grphw(EXT_MEM_CTL1, cfb->mem_ctl1, cfb);
1632*4882a593Smuzhiyun 	cyber2000_grphw(EXT_MEM_CTL2, cfb->mem_ctl2, cfb);
1633*4882a593Smuzhiyun 
1634*4882a593Smuzhiyun 	/*
1635*4882a593Smuzhiyun 	 * Restore the old video mode and the palette.
1636*4882a593Smuzhiyun 	 * We also need to tell fbcon to redraw the console.
1637*4882a593Smuzhiyun 	 */
1638*4882a593Smuzhiyun 	cyber2000fb_set_par(&cfb->fb);
1639*4882a593Smuzhiyun }
1640*4882a593Smuzhiyun 
1641*4882a593Smuzhiyun /*
1642*4882a593Smuzhiyun  * We need to wake up the CyberPro, and make sure its in linear memory
1643*4882a593Smuzhiyun  * mode.  Unfortunately, this is specific to the platform and card that
1644*4882a593Smuzhiyun  * we are running on.
1645*4882a593Smuzhiyun  *
1646*4882a593Smuzhiyun  * On x86 and ARM, should we be initialising the CyberPro first via the
1647*4882a593Smuzhiyun  * IO registers, and then the MMIO registers to catch all cases?  Can we
1648*4882a593Smuzhiyun  * end up in the situation where the chip is in MMIO mode, but not awake
1649*4882a593Smuzhiyun  * on an x86 system?
1650*4882a593Smuzhiyun  */
cyberpro_pci_enable_mmio(struct cfb_info * cfb)1651*4882a593Smuzhiyun static int cyberpro_pci_enable_mmio(struct cfb_info *cfb)
1652*4882a593Smuzhiyun {
1653*4882a593Smuzhiyun 	unsigned char val;
1654*4882a593Smuzhiyun 
1655*4882a593Smuzhiyun #if defined(__sparc_v9__)
1656*4882a593Smuzhiyun #error "You lose, consult DaveM."
1657*4882a593Smuzhiyun #elif defined(__sparc__)
1658*4882a593Smuzhiyun 	/*
1659*4882a593Smuzhiyun 	 * SPARC does not have an "outb" instruction, so we generate
1660*4882a593Smuzhiyun 	 * I/O cycles storing into a reserved memory space at
1661*4882a593Smuzhiyun 	 * physical address 0x3000000
1662*4882a593Smuzhiyun 	 */
1663*4882a593Smuzhiyun 	unsigned char __iomem *iop;
1664*4882a593Smuzhiyun 
1665*4882a593Smuzhiyun 	iop = ioremap(0x3000000, 0x5000);
1666*4882a593Smuzhiyun 	if (iop == NULL) {
1667*4882a593Smuzhiyun 		printk(KERN_ERR "iga5000: cannot map I/O\n");
1668*4882a593Smuzhiyun 		return -ENOMEM;
1669*4882a593Smuzhiyun 	}
1670*4882a593Smuzhiyun 
1671*4882a593Smuzhiyun 	writeb(0x18, iop + 0x46e8);
1672*4882a593Smuzhiyun 	writeb(0x01, iop + 0x102);
1673*4882a593Smuzhiyun 	writeb(0x08, iop + 0x46e8);
1674*4882a593Smuzhiyun 	writeb(EXT_BIU_MISC, iop + 0x3ce);
1675*4882a593Smuzhiyun 	writeb(EXT_BIU_MISC_LIN_ENABLE, iop + 0x3cf);
1676*4882a593Smuzhiyun 
1677*4882a593Smuzhiyun 	iounmap(iop);
1678*4882a593Smuzhiyun #else
1679*4882a593Smuzhiyun 	/*
1680*4882a593Smuzhiyun 	 * Most other machine types are "normal", so
1681*4882a593Smuzhiyun 	 * we use the standard IO-based wakeup.
1682*4882a593Smuzhiyun 	 */
1683*4882a593Smuzhiyun 	outb(0x18, 0x46e8);
1684*4882a593Smuzhiyun 	outb(0x01, 0x102);
1685*4882a593Smuzhiyun 	outb(0x08, 0x46e8);
1686*4882a593Smuzhiyun 	outb(EXT_BIU_MISC, 0x3ce);
1687*4882a593Smuzhiyun 	outb(EXT_BIU_MISC_LIN_ENABLE, 0x3cf);
1688*4882a593Smuzhiyun #endif
1689*4882a593Smuzhiyun 
1690*4882a593Smuzhiyun 	/*
1691*4882a593Smuzhiyun 	 * Allow the CyberPro to accept PCI burst accesses
1692*4882a593Smuzhiyun 	 */
1693*4882a593Smuzhiyun 	if (cfb->id == ID_CYBERPRO_2010) {
1694*4882a593Smuzhiyun 		printk(KERN_INFO "%s: NOT enabling PCI bursts\n",
1695*4882a593Smuzhiyun 		       cfb->fb.fix.id);
1696*4882a593Smuzhiyun 	} else {
1697*4882a593Smuzhiyun 		val = cyber2000_grphr(EXT_BUS_CTL, cfb);
1698*4882a593Smuzhiyun 		if (!(val & EXT_BUS_CTL_PCIBURST_WRITE)) {
1699*4882a593Smuzhiyun 			printk(KERN_INFO "%s: enabling PCI bursts\n",
1700*4882a593Smuzhiyun 				cfb->fb.fix.id);
1701*4882a593Smuzhiyun 
1702*4882a593Smuzhiyun 			val |= EXT_BUS_CTL_PCIBURST_WRITE;
1703*4882a593Smuzhiyun 
1704*4882a593Smuzhiyun 			if (cfb->id == ID_CYBERPRO_5000)
1705*4882a593Smuzhiyun 				val |= EXT_BUS_CTL_PCIBURST_READ;
1706*4882a593Smuzhiyun 
1707*4882a593Smuzhiyun 			cyber2000_grphw(EXT_BUS_CTL, val, cfb);
1708*4882a593Smuzhiyun 		}
1709*4882a593Smuzhiyun 	}
1710*4882a593Smuzhiyun 
1711*4882a593Smuzhiyun 	return 0;
1712*4882a593Smuzhiyun }
1713*4882a593Smuzhiyun 
cyberpro_pci_probe(struct pci_dev * dev,const struct pci_device_id * id)1714*4882a593Smuzhiyun static int cyberpro_pci_probe(struct pci_dev *dev,
1715*4882a593Smuzhiyun 			      const struct pci_device_id *id)
1716*4882a593Smuzhiyun {
1717*4882a593Smuzhiyun 	struct cfb_info *cfb;
1718*4882a593Smuzhiyun 	char name[16];
1719*4882a593Smuzhiyun 	int err;
1720*4882a593Smuzhiyun 
1721*4882a593Smuzhiyun 	sprintf(name, "CyberPro%4X", id->device);
1722*4882a593Smuzhiyun 
1723*4882a593Smuzhiyun 	err = pci_enable_device(dev);
1724*4882a593Smuzhiyun 	if (err)
1725*4882a593Smuzhiyun 		return err;
1726*4882a593Smuzhiyun 
1727*4882a593Smuzhiyun 	err = -ENOMEM;
1728*4882a593Smuzhiyun 	cfb = cyberpro_alloc_fb_info(id->driver_data, name);
1729*4882a593Smuzhiyun 	if (!cfb)
1730*4882a593Smuzhiyun 		goto failed_release;
1731*4882a593Smuzhiyun 
1732*4882a593Smuzhiyun 	err = pci_request_regions(dev, cfb->fb.fix.id);
1733*4882a593Smuzhiyun 	if (err)
1734*4882a593Smuzhiyun 		goto failed_regions;
1735*4882a593Smuzhiyun 
1736*4882a593Smuzhiyun 	cfb->irq = dev->irq;
1737*4882a593Smuzhiyun 	cfb->region = pci_ioremap_bar(dev, 0);
1738*4882a593Smuzhiyun 	if (!cfb->region) {
1739*4882a593Smuzhiyun 		err = -ENOMEM;
1740*4882a593Smuzhiyun 		goto failed_ioremap;
1741*4882a593Smuzhiyun 	}
1742*4882a593Smuzhiyun 
1743*4882a593Smuzhiyun 	cfb->regs = cfb->region + MMIO_OFFSET;
1744*4882a593Smuzhiyun 	cfb->fb.device = &dev->dev;
1745*4882a593Smuzhiyun 	cfb->fb.fix.mmio_start = pci_resource_start(dev, 0) + MMIO_OFFSET;
1746*4882a593Smuzhiyun 	cfb->fb.fix.smem_start = pci_resource_start(dev, 0);
1747*4882a593Smuzhiyun 
1748*4882a593Smuzhiyun 	/*
1749*4882a593Smuzhiyun 	 * Bring up the hardware.  This is expected to enable access
1750*4882a593Smuzhiyun 	 * to the linear memory region, and allow access to the memory
1751*4882a593Smuzhiyun 	 * mapped registers.  Also, mem_ctl1 and mem_ctl2 must be
1752*4882a593Smuzhiyun 	 * initialised.
1753*4882a593Smuzhiyun 	 */
1754*4882a593Smuzhiyun 	err = cyberpro_pci_enable_mmio(cfb);
1755*4882a593Smuzhiyun 	if (err)
1756*4882a593Smuzhiyun 		goto failed;
1757*4882a593Smuzhiyun 
1758*4882a593Smuzhiyun 	/*
1759*4882a593Smuzhiyun 	 * Use MCLK from BIOS. FIXME: what about hotplug?
1760*4882a593Smuzhiyun 	 */
1761*4882a593Smuzhiyun 	cfb->mclk_mult = cyber2000_grphr(EXT_MCLK_MULT, cfb);
1762*4882a593Smuzhiyun 	cfb->mclk_div  = cyber2000_grphr(EXT_MCLK_DIV, cfb);
1763*4882a593Smuzhiyun 
1764*4882a593Smuzhiyun #ifdef __arm__
1765*4882a593Smuzhiyun 	/*
1766*4882a593Smuzhiyun 	 * MCLK on the NetWinder and the Shark is fixed at 75MHz
1767*4882a593Smuzhiyun 	 */
1768*4882a593Smuzhiyun 	if (machine_is_netwinder()) {
1769*4882a593Smuzhiyun 		cfb->mclk_mult = 0xdb;
1770*4882a593Smuzhiyun 		cfb->mclk_div  = 0x54;
1771*4882a593Smuzhiyun 	}
1772*4882a593Smuzhiyun #endif
1773*4882a593Smuzhiyun 
1774*4882a593Smuzhiyun 	err = cyberpro_common_probe(cfb);
1775*4882a593Smuzhiyun 	if (err)
1776*4882a593Smuzhiyun 		goto failed;
1777*4882a593Smuzhiyun 
1778*4882a593Smuzhiyun 	/*
1779*4882a593Smuzhiyun 	 * Our driver data
1780*4882a593Smuzhiyun 	 */
1781*4882a593Smuzhiyun 	pci_set_drvdata(dev, cfb);
1782*4882a593Smuzhiyun 	if (int_cfb_info == NULL)
1783*4882a593Smuzhiyun 		int_cfb_info = cfb;
1784*4882a593Smuzhiyun 
1785*4882a593Smuzhiyun 	return 0;
1786*4882a593Smuzhiyun 
1787*4882a593Smuzhiyun failed:
1788*4882a593Smuzhiyun 	iounmap(cfb->region);
1789*4882a593Smuzhiyun failed_ioremap:
1790*4882a593Smuzhiyun 	pci_release_regions(dev);
1791*4882a593Smuzhiyun failed_regions:
1792*4882a593Smuzhiyun 	cyberpro_free_fb_info(cfb);
1793*4882a593Smuzhiyun failed_release:
1794*4882a593Smuzhiyun 	return err;
1795*4882a593Smuzhiyun }
1796*4882a593Smuzhiyun 
cyberpro_pci_remove(struct pci_dev * dev)1797*4882a593Smuzhiyun static void cyberpro_pci_remove(struct pci_dev *dev)
1798*4882a593Smuzhiyun {
1799*4882a593Smuzhiyun 	struct cfb_info *cfb = pci_get_drvdata(dev);
1800*4882a593Smuzhiyun 
1801*4882a593Smuzhiyun 	if (cfb) {
1802*4882a593Smuzhiyun 		cyberpro_common_remove(cfb);
1803*4882a593Smuzhiyun 		iounmap(cfb->region);
1804*4882a593Smuzhiyun 		cyberpro_free_fb_info(cfb);
1805*4882a593Smuzhiyun 
1806*4882a593Smuzhiyun 		if (cfb == int_cfb_info)
1807*4882a593Smuzhiyun 			int_cfb_info = NULL;
1808*4882a593Smuzhiyun 
1809*4882a593Smuzhiyun 		pci_release_regions(dev);
1810*4882a593Smuzhiyun 	}
1811*4882a593Smuzhiyun }
1812*4882a593Smuzhiyun 
cyberpro_pci_suspend(struct device * dev)1813*4882a593Smuzhiyun static int __maybe_unused cyberpro_pci_suspend(struct device *dev)
1814*4882a593Smuzhiyun {
1815*4882a593Smuzhiyun 	return 0;
1816*4882a593Smuzhiyun }
1817*4882a593Smuzhiyun 
1818*4882a593Smuzhiyun /*
1819*4882a593Smuzhiyun  * Re-initialise the CyberPro hardware
1820*4882a593Smuzhiyun  */
cyberpro_pci_resume(struct device * dev)1821*4882a593Smuzhiyun static int __maybe_unused cyberpro_pci_resume(struct device *dev)
1822*4882a593Smuzhiyun {
1823*4882a593Smuzhiyun 	struct cfb_info *cfb = dev_get_drvdata(dev);
1824*4882a593Smuzhiyun 
1825*4882a593Smuzhiyun 	if (cfb) {
1826*4882a593Smuzhiyun 		cyberpro_pci_enable_mmio(cfb);
1827*4882a593Smuzhiyun 		cyberpro_common_resume(cfb);
1828*4882a593Smuzhiyun 	}
1829*4882a593Smuzhiyun 
1830*4882a593Smuzhiyun 	return 0;
1831*4882a593Smuzhiyun }
1832*4882a593Smuzhiyun 
1833*4882a593Smuzhiyun static struct pci_device_id cyberpro_pci_table[] = {
1834*4882a593Smuzhiyun /*	Not yet
1835*4882a593Smuzhiyun  *	{ PCI_VENDOR_ID_INTERG, PCI_DEVICE_ID_INTERG_1682,
1836*4882a593Smuzhiyun  *		PCI_ANY_ID, PCI_ANY_ID, 0, 0, ID_IGA_1682 },
1837*4882a593Smuzhiyun  */
1838*4882a593Smuzhiyun 	{ PCI_VENDOR_ID_INTERG, PCI_DEVICE_ID_INTERG_2000,
1839*4882a593Smuzhiyun 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, ID_CYBERPRO_2000 },
1840*4882a593Smuzhiyun 	{ PCI_VENDOR_ID_INTERG, PCI_DEVICE_ID_INTERG_2010,
1841*4882a593Smuzhiyun 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, ID_CYBERPRO_2010 },
1842*4882a593Smuzhiyun 	{ PCI_VENDOR_ID_INTERG, PCI_DEVICE_ID_INTERG_5000,
1843*4882a593Smuzhiyun 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, ID_CYBERPRO_5000 },
1844*4882a593Smuzhiyun 	{ 0, }
1845*4882a593Smuzhiyun };
1846*4882a593Smuzhiyun 
1847*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, cyberpro_pci_table);
1848*4882a593Smuzhiyun 
1849*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(cyberpro_pci_pm_ops,
1850*4882a593Smuzhiyun 			 cyberpro_pci_suspend,
1851*4882a593Smuzhiyun 			 cyberpro_pci_resume);
1852*4882a593Smuzhiyun 
1853*4882a593Smuzhiyun static struct pci_driver cyberpro_driver = {
1854*4882a593Smuzhiyun 	.name		= "CyberPro",
1855*4882a593Smuzhiyun 	.probe		= cyberpro_pci_probe,
1856*4882a593Smuzhiyun 	.remove		= cyberpro_pci_remove,
1857*4882a593Smuzhiyun 	.driver.pm	= &cyberpro_pci_pm_ops,
1858*4882a593Smuzhiyun 	.id_table	= cyberpro_pci_table
1859*4882a593Smuzhiyun };
1860*4882a593Smuzhiyun 
1861*4882a593Smuzhiyun /*
1862*4882a593Smuzhiyun  * I don't think we can use the "module_init" stuff here because
1863*4882a593Smuzhiyun  * the fbcon stuff may not be initialised yet.  Hence the #ifdef
1864*4882a593Smuzhiyun  * around module_init.
1865*4882a593Smuzhiyun  *
1866*4882a593Smuzhiyun  * Tony: "module_init" is now required
1867*4882a593Smuzhiyun  */
cyber2000fb_init(void)1868*4882a593Smuzhiyun static int __init cyber2000fb_init(void)
1869*4882a593Smuzhiyun {
1870*4882a593Smuzhiyun 	int ret = -1, err;
1871*4882a593Smuzhiyun 
1872*4882a593Smuzhiyun #ifndef MODULE
1873*4882a593Smuzhiyun 	char *option = NULL;
1874*4882a593Smuzhiyun 
1875*4882a593Smuzhiyun 	if (fb_get_options("cyber2000fb", &option))
1876*4882a593Smuzhiyun 		return -ENODEV;
1877*4882a593Smuzhiyun 	cyber2000fb_setup(option);
1878*4882a593Smuzhiyun #endif
1879*4882a593Smuzhiyun 
1880*4882a593Smuzhiyun 	err = pci_register_driver(&cyberpro_driver);
1881*4882a593Smuzhiyun 	if (!err)
1882*4882a593Smuzhiyun 		ret = 0;
1883*4882a593Smuzhiyun 
1884*4882a593Smuzhiyun 	return ret ? err : 0;
1885*4882a593Smuzhiyun }
1886*4882a593Smuzhiyun module_init(cyber2000fb_init);
1887*4882a593Smuzhiyun 
cyberpro_exit(void)1888*4882a593Smuzhiyun static void __exit cyberpro_exit(void)
1889*4882a593Smuzhiyun {
1890*4882a593Smuzhiyun 	pci_unregister_driver(&cyberpro_driver);
1891*4882a593Smuzhiyun }
1892*4882a593Smuzhiyun module_exit(cyberpro_exit);
1893*4882a593Smuzhiyun 
1894*4882a593Smuzhiyun MODULE_AUTHOR("Russell King");
1895*4882a593Smuzhiyun MODULE_DESCRIPTION("CyberPro 2000, 2010 and 5000 framebuffer driver");
1896*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1897