1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /* cg6.c: CGSIX (GX, GXplus, TGX) frame buffer driver
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2003, 2006 David S. Miller (davem@davemloft.net)
5*4882a593Smuzhiyun * Copyright (C) 1996,1998 Jakub Jelinek (jj@ultra.linux.cz)
6*4882a593Smuzhiyun * Copyright (C) 1996 Miguel de Icaza (miguel@nuclecu.unam.mx)
7*4882a593Smuzhiyun * Copyright (C) 1996 Eddie C. Dost (ecd@skynet.be)
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * Driver layout based loosely on tgafb.c, see that file for credits.
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/kernel.h>
14*4882a593Smuzhiyun #include <linux/errno.h>
15*4882a593Smuzhiyun #include <linux/string.h>
16*4882a593Smuzhiyun #include <linux/delay.h>
17*4882a593Smuzhiyun #include <linux/init.h>
18*4882a593Smuzhiyun #include <linux/fb.h>
19*4882a593Smuzhiyun #include <linux/mm.h>
20*4882a593Smuzhiyun #include <linux/of_device.h>
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #include <asm/io.h>
23*4882a593Smuzhiyun #include <asm/fbio.h>
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #include "sbuslib.h"
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun /*
28*4882a593Smuzhiyun * Local functions.
29*4882a593Smuzhiyun */
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun static int cg6_setcolreg(unsigned, unsigned, unsigned, unsigned,
32*4882a593Smuzhiyun unsigned, struct fb_info *);
33*4882a593Smuzhiyun static int cg6_blank(int, struct fb_info *);
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun static void cg6_imageblit(struct fb_info *, const struct fb_image *);
36*4882a593Smuzhiyun static void cg6_fillrect(struct fb_info *, const struct fb_fillrect *);
37*4882a593Smuzhiyun static void cg6_copyarea(struct fb_info *info, const struct fb_copyarea *area);
38*4882a593Smuzhiyun static int cg6_sync(struct fb_info *);
39*4882a593Smuzhiyun static int cg6_mmap(struct fb_info *, struct vm_area_struct *);
40*4882a593Smuzhiyun static int cg6_ioctl(struct fb_info *, unsigned int, unsigned long);
41*4882a593Smuzhiyun static int cg6_pan_display(struct fb_var_screeninfo *, struct fb_info *);
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun /*
44*4882a593Smuzhiyun * Frame buffer operations
45*4882a593Smuzhiyun */
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun static const struct fb_ops cg6_ops = {
48*4882a593Smuzhiyun .owner = THIS_MODULE,
49*4882a593Smuzhiyun .fb_setcolreg = cg6_setcolreg,
50*4882a593Smuzhiyun .fb_blank = cg6_blank,
51*4882a593Smuzhiyun .fb_pan_display = cg6_pan_display,
52*4882a593Smuzhiyun .fb_fillrect = cg6_fillrect,
53*4882a593Smuzhiyun .fb_copyarea = cg6_copyarea,
54*4882a593Smuzhiyun .fb_imageblit = cg6_imageblit,
55*4882a593Smuzhiyun .fb_sync = cg6_sync,
56*4882a593Smuzhiyun .fb_mmap = cg6_mmap,
57*4882a593Smuzhiyun .fb_ioctl = cg6_ioctl,
58*4882a593Smuzhiyun #ifdef CONFIG_COMPAT
59*4882a593Smuzhiyun .fb_compat_ioctl = sbusfb_compat_ioctl,
60*4882a593Smuzhiyun #endif
61*4882a593Smuzhiyun };
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun /* Offset of interesting structures in the OBIO space */
64*4882a593Smuzhiyun /*
65*4882a593Smuzhiyun * Brooktree is the video dac and is funny to program on the cg6.
66*4882a593Smuzhiyun * (it's even funnier on the cg3)
67*4882a593Smuzhiyun * The FBC could be the frame buffer control
68*4882a593Smuzhiyun * The FHC could is the frame buffer hardware control.
69*4882a593Smuzhiyun */
70*4882a593Smuzhiyun #define CG6_ROM_OFFSET 0x0UL
71*4882a593Smuzhiyun #define CG6_BROOKTREE_OFFSET 0x200000UL
72*4882a593Smuzhiyun #define CG6_DHC_OFFSET 0x240000UL
73*4882a593Smuzhiyun #define CG6_ALT_OFFSET 0x280000UL
74*4882a593Smuzhiyun #define CG6_FHC_OFFSET 0x300000UL
75*4882a593Smuzhiyun #define CG6_THC_OFFSET 0x301000UL
76*4882a593Smuzhiyun #define CG6_FBC_OFFSET 0x700000UL
77*4882a593Smuzhiyun #define CG6_TEC_OFFSET 0x701000UL
78*4882a593Smuzhiyun #define CG6_RAM_OFFSET 0x800000UL
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun /* FHC definitions */
81*4882a593Smuzhiyun #define CG6_FHC_FBID_SHIFT 24
82*4882a593Smuzhiyun #define CG6_FHC_FBID_MASK 255
83*4882a593Smuzhiyun #define CG6_FHC_REV_SHIFT 20
84*4882a593Smuzhiyun #define CG6_FHC_REV_MASK 15
85*4882a593Smuzhiyun #define CG6_FHC_FROP_DISABLE (1 << 19)
86*4882a593Smuzhiyun #define CG6_FHC_ROW_DISABLE (1 << 18)
87*4882a593Smuzhiyun #define CG6_FHC_SRC_DISABLE (1 << 17)
88*4882a593Smuzhiyun #define CG6_FHC_DST_DISABLE (1 << 16)
89*4882a593Smuzhiyun #define CG6_FHC_RESET (1 << 15)
90*4882a593Smuzhiyun #define CG6_FHC_LITTLE_ENDIAN (1 << 13)
91*4882a593Smuzhiyun #define CG6_FHC_RES_MASK (3 << 11)
92*4882a593Smuzhiyun #define CG6_FHC_1024 (0 << 11)
93*4882a593Smuzhiyun #define CG6_FHC_1152 (1 << 11)
94*4882a593Smuzhiyun #define CG6_FHC_1280 (2 << 11)
95*4882a593Smuzhiyun #define CG6_FHC_1600 (3 << 11)
96*4882a593Smuzhiyun #define CG6_FHC_CPU_MASK (3 << 9)
97*4882a593Smuzhiyun #define CG6_FHC_CPU_SPARC (0 << 9)
98*4882a593Smuzhiyun #define CG6_FHC_CPU_68020 (1 << 9)
99*4882a593Smuzhiyun #define CG6_FHC_CPU_386 (2 << 9)
100*4882a593Smuzhiyun #define CG6_FHC_TEST (1 << 8)
101*4882a593Smuzhiyun #define CG6_FHC_TEST_X_SHIFT 4
102*4882a593Smuzhiyun #define CG6_FHC_TEST_X_MASK 15
103*4882a593Smuzhiyun #define CG6_FHC_TEST_Y_SHIFT 0
104*4882a593Smuzhiyun #define CG6_FHC_TEST_Y_MASK 15
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun /* FBC mode definitions */
107*4882a593Smuzhiyun #define CG6_FBC_BLIT_IGNORE 0x00000000
108*4882a593Smuzhiyun #define CG6_FBC_BLIT_NOSRC 0x00100000
109*4882a593Smuzhiyun #define CG6_FBC_BLIT_SRC 0x00200000
110*4882a593Smuzhiyun #define CG6_FBC_BLIT_ILLEGAL 0x00300000
111*4882a593Smuzhiyun #define CG6_FBC_BLIT_MASK 0x00300000
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun #define CG6_FBC_VBLANK 0x00080000
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun #define CG6_FBC_MODE_IGNORE 0x00000000
116*4882a593Smuzhiyun #define CG6_FBC_MODE_COLOR8 0x00020000
117*4882a593Smuzhiyun #define CG6_FBC_MODE_COLOR1 0x00040000
118*4882a593Smuzhiyun #define CG6_FBC_MODE_HRMONO 0x00060000
119*4882a593Smuzhiyun #define CG6_FBC_MODE_MASK 0x00060000
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun #define CG6_FBC_DRAW_IGNORE 0x00000000
122*4882a593Smuzhiyun #define CG6_FBC_DRAW_RENDER 0x00008000
123*4882a593Smuzhiyun #define CG6_FBC_DRAW_PICK 0x00010000
124*4882a593Smuzhiyun #define CG6_FBC_DRAW_ILLEGAL 0x00018000
125*4882a593Smuzhiyun #define CG6_FBC_DRAW_MASK 0x00018000
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun #define CG6_FBC_BWRITE0_IGNORE 0x00000000
128*4882a593Smuzhiyun #define CG6_FBC_BWRITE0_ENABLE 0x00002000
129*4882a593Smuzhiyun #define CG6_FBC_BWRITE0_DISABLE 0x00004000
130*4882a593Smuzhiyun #define CG6_FBC_BWRITE0_ILLEGAL 0x00006000
131*4882a593Smuzhiyun #define CG6_FBC_BWRITE0_MASK 0x00006000
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun #define CG6_FBC_BWRITE1_IGNORE 0x00000000
134*4882a593Smuzhiyun #define CG6_FBC_BWRITE1_ENABLE 0x00000800
135*4882a593Smuzhiyun #define CG6_FBC_BWRITE1_DISABLE 0x00001000
136*4882a593Smuzhiyun #define CG6_FBC_BWRITE1_ILLEGAL 0x00001800
137*4882a593Smuzhiyun #define CG6_FBC_BWRITE1_MASK 0x00001800
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun #define CG6_FBC_BREAD_IGNORE 0x00000000
140*4882a593Smuzhiyun #define CG6_FBC_BREAD_0 0x00000200
141*4882a593Smuzhiyun #define CG6_FBC_BREAD_1 0x00000400
142*4882a593Smuzhiyun #define CG6_FBC_BREAD_ILLEGAL 0x00000600
143*4882a593Smuzhiyun #define CG6_FBC_BREAD_MASK 0x00000600
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun #define CG6_FBC_BDISP_IGNORE 0x00000000
146*4882a593Smuzhiyun #define CG6_FBC_BDISP_0 0x00000080
147*4882a593Smuzhiyun #define CG6_FBC_BDISP_1 0x00000100
148*4882a593Smuzhiyun #define CG6_FBC_BDISP_ILLEGAL 0x00000180
149*4882a593Smuzhiyun #define CG6_FBC_BDISP_MASK 0x00000180
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun #define CG6_FBC_INDEX_MOD 0x00000040
152*4882a593Smuzhiyun #define CG6_FBC_INDEX_MASK 0x00000030
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun /* THC definitions */
155*4882a593Smuzhiyun #define CG6_THC_MISC_REV_SHIFT 16
156*4882a593Smuzhiyun #define CG6_THC_MISC_REV_MASK 15
157*4882a593Smuzhiyun #define CG6_THC_MISC_RESET (1 << 12)
158*4882a593Smuzhiyun #define CG6_THC_MISC_VIDEO (1 << 10)
159*4882a593Smuzhiyun #define CG6_THC_MISC_SYNC (1 << 9)
160*4882a593Smuzhiyun #define CG6_THC_MISC_VSYNC (1 << 8)
161*4882a593Smuzhiyun #define CG6_THC_MISC_SYNC_ENAB (1 << 7)
162*4882a593Smuzhiyun #define CG6_THC_MISC_CURS_RES (1 << 6)
163*4882a593Smuzhiyun #define CG6_THC_MISC_INT_ENAB (1 << 5)
164*4882a593Smuzhiyun #define CG6_THC_MISC_INT (1 << 4)
165*4882a593Smuzhiyun #define CG6_THC_MISC_INIT 0x9f
166*4882a593Smuzhiyun #define CG6_THC_CURSOFF ((65536-32) | ((65536-32) << 16))
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun /* The contents are unknown */
169*4882a593Smuzhiyun struct cg6_tec {
170*4882a593Smuzhiyun int tec_matrix;
171*4882a593Smuzhiyun int tec_clip;
172*4882a593Smuzhiyun int tec_vdc;
173*4882a593Smuzhiyun };
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun struct cg6_thc {
176*4882a593Smuzhiyun u32 thc_pad0[512];
177*4882a593Smuzhiyun u32 thc_hs; /* hsync timing */
178*4882a593Smuzhiyun u32 thc_hsdvs;
179*4882a593Smuzhiyun u32 thc_hd;
180*4882a593Smuzhiyun u32 thc_vs; /* vsync timing */
181*4882a593Smuzhiyun u32 thc_vd;
182*4882a593Smuzhiyun u32 thc_refresh;
183*4882a593Smuzhiyun u32 thc_misc;
184*4882a593Smuzhiyun u32 thc_pad1[56];
185*4882a593Smuzhiyun u32 thc_cursxy; /* cursor x,y position (16 bits each) */
186*4882a593Smuzhiyun u32 thc_cursmask[32]; /* cursor mask bits */
187*4882a593Smuzhiyun u32 thc_cursbits[32]; /* what to show where mask enabled */
188*4882a593Smuzhiyun };
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun struct cg6_fbc {
191*4882a593Smuzhiyun u32 xxx0[1];
192*4882a593Smuzhiyun u32 mode;
193*4882a593Smuzhiyun u32 clip;
194*4882a593Smuzhiyun u32 xxx1[1];
195*4882a593Smuzhiyun u32 s;
196*4882a593Smuzhiyun u32 draw;
197*4882a593Smuzhiyun u32 blit;
198*4882a593Smuzhiyun u32 font;
199*4882a593Smuzhiyun u32 xxx2[24];
200*4882a593Smuzhiyun u32 x0, y0, z0, color0;
201*4882a593Smuzhiyun u32 x1, y1, z1, color1;
202*4882a593Smuzhiyun u32 x2, y2, z2, color2;
203*4882a593Smuzhiyun u32 x3, y3, z3, color3;
204*4882a593Smuzhiyun u32 offx, offy;
205*4882a593Smuzhiyun u32 xxx3[2];
206*4882a593Smuzhiyun u32 incx, incy;
207*4882a593Smuzhiyun u32 xxx4[2];
208*4882a593Smuzhiyun u32 clipminx, clipminy;
209*4882a593Smuzhiyun u32 xxx5[2];
210*4882a593Smuzhiyun u32 clipmaxx, clipmaxy;
211*4882a593Smuzhiyun u32 xxx6[2];
212*4882a593Smuzhiyun u32 fg;
213*4882a593Smuzhiyun u32 bg;
214*4882a593Smuzhiyun u32 alu;
215*4882a593Smuzhiyun u32 pm;
216*4882a593Smuzhiyun u32 pixelm;
217*4882a593Smuzhiyun u32 xxx7[2];
218*4882a593Smuzhiyun u32 patalign;
219*4882a593Smuzhiyun u32 pattern[8];
220*4882a593Smuzhiyun u32 xxx8[432];
221*4882a593Smuzhiyun u32 apointx, apointy, apointz;
222*4882a593Smuzhiyun u32 xxx9[1];
223*4882a593Smuzhiyun u32 rpointx, rpointy, rpointz;
224*4882a593Smuzhiyun u32 xxx10[5];
225*4882a593Smuzhiyun u32 pointr, pointg, pointb, pointa;
226*4882a593Smuzhiyun u32 alinex, aliney, alinez;
227*4882a593Smuzhiyun u32 xxx11[1];
228*4882a593Smuzhiyun u32 rlinex, rliney, rlinez;
229*4882a593Smuzhiyun u32 xxx12[5];
230*4882a593Smuzhiyun u32 liner, lineg, lineb, linea;
231*4882a593Smuzhiyun u32 atrix, atriy, atriz;
232*4882a593Smuzhiyun u32 xxx13[1];
233*4882a593Smuzhiyun u32 rtrix, rtriy, rtriz;
234*4882a593Smuzhiyun u32 xxx14[5];
235*4882a593Smuzhiyun u32 trir, trig, trib, tria;
236*4882a593Smuzhiyun u32 aquadx, aquady, aquadz;
237*4882a593Smuzhiyun u32 xxx15[1];
238*4882a593Smuzhiyun u32 rquadx, rquady, rquadz;
239*4882a593Smuzhiyun u32 xxx16[5];
240*4882a593Smuzhiyun u32 quadr, quadg, quadb, quada;
241*4882a593Smuzhiyun u32 arectx, arecty, arectz;
242*4882a593Smuzhiyun u32 xxx17[1];
243*4882a593Smuzhiyun u32 rrectx, rrecty, rrectz;
244*4882a593Smuzhiyun u32 xxx18[5];
245*4882a593Smuzhiyun u32 rectr, rectg, rectb, recta;
246*4882a593Smuzhiyun };
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun struct bt_regs {
249*4882a593Smuzhiyun u32 addr;
250*4882a593Smuzhiyun u32 color_map;
251*4882a593Smuzhiyun u32 control;
252*4882a593Smuzhiyun u32 cursor;
253*4882a593Smuzhiyun };
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun struct cg6_par {
256*4882a593Smuzhiyun spinlock_t lock;
257*4882a593Smuzhiyun struct bt_regs __iomem *bt;
258*4882a593Smuzhiyun struct cg6_fbc __iomem *fbc;
259*4882a593Smuzhiyun struct cg6_thc __iomem *thc;
260*4882a593Smuzhiyun struct cg6_tec __iomem *tec;
261*4882a593Smuzhiyun u32 __iomem *fhc;
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun u32 flags;
264*4882a593Smuzhiyun #define CG6_FLAG_BLANKED 0x00000001
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun unsigned long which_io;
267*4882a593Smuzhiyun };
268*4882a593Smuzhiyun
cg6_sync(struct fb_info * info)269*4882a593Smuzhiyun static int cg6_sync(struct fb_info *info)
270*4882a593Smuzhiyun {
271*4882a593Smuzhiyun struct cg6_par *par = (struct cg6_par *)info->par;
272*4882a593Smuzhiyun struct cg6_fbc __iomem *fbc = par->fbc;
273*4882a593Smuzhiyun int limit = 10000;
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun do {
276*4882a593Smuzhiyun if (!(sbus_readl(&fbc->s) & 0x10000000))
277*4882a593Smuzhiyun break;
278*4882a593Smuzhiyun udelay(10);
279*4882a593Smuzhiyun } while (--limit > 0);
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun return 0;
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun
cg6_switch_from_graph(struct cg6_par * par)284*4882a593Smuzhiyun static void cg6_switch_from_graph(struct cg6_par *par)
285*4882a593Smuzhiyun {
286*4882a593Smuzhiyun struct cg6_thc __iomem *thc = par->thc;
287*4882a593Smuzhiyun unsigned long flags;
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun spin_lock_irqsave(&par->lock, flags);
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun /* Hide the cursor. */
292*4882a593Smuzhiyun sbus_writel(CG6_THC_CURSOFF, &thc->thc_cursxy);
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun spin_unlock_irqrestore(&par->lock, flags);
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun
cg6_pan_display(struct fb_var_screeninfo * var,struct fb_info * info)297*4882a593Smuzhiyun static int cg6_pan_display(struct fb_var_screeninfo *var, struct fb_info *info)
298*4882a593Smuzhiyun {
299*4882a593Smuzhiyun struct cg6_par *par = (struct cg6_par *)info->par;
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun /* We just use this to catch switches out of
302*4882a593Smuzhiyun * graphics mode.
303*4882a593Smuzhiyun */
304*4882a593Smuzhiyun cg6_switch_from_graph(par);
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun if (var->xoffset || var->yoffset || var->vmode)
307*4882a593Smuzhiyun return -EINVAL;
308*4882a593Smuzhiyun return 0;
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun /**
312*4882a593Smuzhiyun * cg6_fillrect - Draws a rectangle on the screen.
313*4882a593Smuzhiyun *
314*4882a593Smuzhiyun * @info: frame buffer structure that represents a single frame buffer
315*4882a593Smuzhiyun * @rect: structure defining the rectagle and operation.
316*4882a593Smuzhiyun */
cg6_fillrect(struct fb_info * info,const struct fb_fillrect * rect)317*4882a593Smuzhiyun static void cg6_fillrect(struct fb_info *info, const struct fb_fillrect *rect)
318*4882a593Smuzhiyun {
319*4882a593Smuzhiyun struct cg6_par *par = (struct cg6_par *)info->par;
320*4882a593Smuzhiyun struct cg6_fbc __iomem *fbc = par->fbc;
321*4882a593Smuzhiyun unsigned long flags;
322*4882a593Smuzhiyun s32 val;
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun /* CG6 doesn't handle ROP_XOR */
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun spin_lock_irqsave(&par->lock, flags);
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun cg6_sync(info);
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun sbus_writel(rect->color, &fbc->fg);
331*4882a593Smuzhiyun sbus_writel(~(u32)0, &fbc->pixelm);
332*4882a593Smuzhiyun sbus_writel(0xea80ff00, &fbc->alu);
333*4882a593Smuzhiyun sbus_writel(0, &fbc->s);
334*4882a593Smuzhiyun sbus_writel(0, &fbc->clip);
335*4882a593Smuzhiyun sbus_writel(~(u32)0, &fbc->pm);
336*4882a593Smuzhiyun sbus_writel(rect->dy, &fbc->arecty);
337*4882a593Smuzhiyun sbus_writel(rect->dx, &fbc->arectx);
338*4882a593Smuzhiyun sbus_writel(rect->dy + rect->height, &fbc->arecty);
339*4882a593Smuzhiyun sbus_writel(rect->dx + rect->width, &fbc->arectx);
340*4882a593Smuzhiyun do {
341*4882a593Smuzhiyun val = sbus_readl(&fbc->draw);
342*4882a593Smuzhiyun } while (val < 0 && (val & 0x20000000));
343*4882a593Smuzhiyun spin_unlock_irqrestore(&par->lock, flags);
344*4882a593Smuzhiyun }
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun /**
347*4882a593Smuzhiyun * cg6_copyarea - Copies one area of the screen to another area.
348*4882a593Smuzhiyun *
349*4882a593Smuzhiyun * @info: frame buffer structure that represents a single frame buffer
350*4882a593Smuzhiyun * @area: Structure providing the data to copy the framebuffer contents
351*4882a593Smuzhiyun * from one region to another.
352*4882a593Smuzhiyun *
353*4882a593Smuzhiyun * This drawing operation copies a rectangular area from one area of the
354*4882a593Smuzhiyun * screen to another area.
355*4882a593Smuzhiyun */
cg6_copyarea(struct fb_info * info,const struct fb_copyarea * area)356*4882a593Smuzhiyun static void cg6_copyarea(struct fb_info *info, const struct fb_copyarea *area)
357*4882a593Smuzhiyun {
358*4882a593Smuzhiyun struct cg6_par *par = (struct cg6_par *)info->par;
359*4882a593Smuzhiyun struct cg6_fbc __iomem *fbc = par->fbc;
360*4882a593Smuzhiyun unsigned long flags;
361*4882a593Smuzhiyun int i;
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun spin_lock_irqsave(&par->lock, flags);
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun cg6_sync(info);
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun sbus_writel(0xff, &fbc->fg);
368*4882a593Smuzhiyun sbus_writel(0x00, &fbc->bg);
369*4882a593Smuzhiyun sbus_writel(~0, &fbc->pixelm);
370*4882a593Smuzhiyun sbus_writel(0xe880cccc, &fbc->alu);
371*4882a593Smuzhiyun sbus_writel(0, &fbc->s);
372*4882a593Smuzhiyun sbus_writel(0, &fbc->clip);
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun sbus_writel(area->sy, &fbc->y0);
375*4882a593Smuzhiyun sbus_writel(area->sx, &fbc->x0);
376*4882a593Smuzhiyun sbus_writel(area->sy + area->height - 1, &fbc->y1);
377*4882a593Smuzhiyun sbus_writel(area->sx + area->width - 1, &fbc->x1);
378*4882a593Smuzhiyun sbus_writel(area->dy, &fbc->y2);
379*4882a593Smuzhiyun sbus_writel(area->dx, &fbc->x2);
380*4882a593Smuzhiyun sbus_writel(area->dy + area->height - 1, &fbc->y3);
381*4882a593Smuzhiyun sbus_writel(area->dx + area->width - 1, &fbc->x3);
382*4882a593Smuzhiyun do {
383*4882a593Smuzhiyun i = sbus_readl(&fbc->blit);
384*4882a593Smuzhiyun } while (i < 0 && (i & 0x20000000));
385*4882a593Smuzhiyun spin_unlock_irqrestore(&par->lock, flags);
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun /**
389*4882a593Smuzhiyun * cg6_imageblit - Copies a image from system memory to the screen.
390*4882a593Smuzhiyun *
391*4882a593Smuzhiyun * @info: frame buffer structure that represents a single frame buffer
392*4882a593Smuzhiyun * @image: structure defining the image.
393*4882a593Smuzhiyun */
cg6_imageblit(struct fb_info * info,const struct fb_image * image)394*4882a593Smuzhiyun static void cg6_imageblit(struct fb_info *info, const struct fb_image *image)
395*4882a593Smuzhiyun {
396*4882a593Smuzhiyun struct cg6_par *par = (struct cg6_par *)info->par;
397*4882a593Smuzhiyun struct cg6_fbc __iomem *fbc = par->fbc;
398*4882a593Smuzhiyun const u8 *data = image->data;
399*4882a593Smuzhiyun unsigned long flags;
400*4882a593Smuzhiyun u32 x, y;
401*4882a593Smuzhiyun int i, width;
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun if (image->depth > 1) {
404*4882a593Smuzhiyun cfb_imageblit(info, image);
405*4882a593Smuzhiyun return;
406*4882a593Smuzhiyun }
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun spin_lock_irqsave(&par->lock, flags);
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun cg6_sync(info);
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun sbus_writel(image->fg_color, &fbc->fg);
413*4882a593Smuzhiyun sbus_writel(image->bg_color, &fbc->bg);
414*4882a593Smuzhiyun sbus_writel(0x140000, &fbc->mode);
415*4882a593Smuzhiyun sbus_writel(0xe880fc30, &fbc->alu);
416*4882a593Smuzhiyun sbus_writel(~(u32)0, &fbc->pixelm);
417*4882a593Smuzhiyun sbus_writel(0, &fbc->s);
418*4882a593Smuzhiyun sbus_writel(0, &fbc->clip);
419*4882a593Smuzhiyun sbus_writel(0xff, &fbc->pm);
420*4882a593Smuzhiyun sbus_writel(32, &fbc->incx);
421*4882a593Smuzhiyun sbus_writel(0, &fbc->incy);
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun x = image->dx;
424*4882a593Smuzhiyun y = image->dy;
425*4882a593Smuzhiyun for (i = 0; i < image->height; i++) {
426*4882a593Smuzhiyun width = image->width;
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun while (width >= 32) {
429*4882a593Smuzhiyun u32 val;
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun sbus_writel(y, &fbc->y0);
432*4882a593Smuzhiyun sbus_writel(x, &fbc->x0);
433*4882a593Smuzhiyun sbus_writel(x + 32 - 1, &fbc->x1);
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun val = ((u32)data[0] << 24) |
436*4882a593Smuzhiyun ((u32)data[1] << 16) |
437*4882a593Smuzhiyun ((u32)data[2] << 8) |
438*4882a593Smuzhiyun ((u32)data[3] << 0);
439*4882a593Smuzhiyun sbus_writel(val, &fbc->font);
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun data += 4;
442*4882a593Smuzhiyun x += 32;
443*4882a593Smuzhiyun width -= 32;
444*4882a593Smuzhiyun }
445*4882a593Smuzhiyun if (width) {
446*4882a593Smuzhiyun u32 val;
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun sbus_writel(y, &fbc->y0);
449*4882a593Smuzhiyun sbus_writel(x, &fbc->x0);
450*4882a593Smuzhiyun sbus_writel(x + width - 1, &fbc->x1);
451*4882a593Smuzhiyun if (width <= 8) {
452*4882a593Smuzhiyun val = (u32) data[0] << 24;
453*4882a593Smuzhiyun data += 1;
454*4882a593Smuzhiyun } else if (width <= 16) {
455*4882a593Smuzhiyun val = ((u32) data[0] << 24) |
456*4882a593Smuzhiyun ((u32) data[1] << 16);
457*4882a593Smuzhiyun data += 2;
458*4882a593Smuzhiyun } else {
459*4882a593Smuzhiyun val = ((u32) data[0] << 24) |
460*4882a593Smuzhiyun ((u32) data[1] << 16) |
461*4882a593Smuzhiyun ((u32) data[2] << 8);
462*4882a593Smuzhiyun data += 3;
463*4882a593Smuzhiyun }
464*4882a593Smuzhiyun sbus_writel(val, &fbc->font);
465*4882a593Smuzhiyun }
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun y += 1;
468*4882a593Smuzhiyun x = image->dx;
469*4882a593Smuzhiyun }
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun spin_unlock_irqrestore(&par->lock, flags);
472*4882a593Smuzhiyun }
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun /**
475*4882a593Smuzhiyun * cg6_setcolreg - Sets a color register.
476*4882a593Smuzhiyun *
477*4882a593Smuzhiyun * @regno: boolean, 0 copy local, 1 get_user() function
478*4882a593Smuzhiyun * @red: frame buffer colormap structure
479*4882a593Smuzhiyun * @green: The green value which can be up to 16 bits wide
480*4882a593Smuzhiyun * @blue: The blue value which can be up to 16 bits wide.
481*4882a593Smuzhiyun * @transp: If supported the alpha value which can be up to 16 bits wide.
482*4882a593Smuzhiyun * @info: frame buffer info structure
483*4882a593Smuzhiyun */
cg6_setcolreg(unsigned regno,unsigned red,unsigned green,unsigned blue,unsigned transp,struct fb_info * info)484*4882a593Smuzhiyun static int cg6_setcolreg(unsigned regno,
485*4882a593Smuzhiyun unsigned red, unsigned green, unsigned blue,
486*4882a593Smuzhiyun unsigned transp, struct fb_info *info)
487*4882a593Smuzhiyun {
488*4882a593Smuzhiyun struct cg6_par *par = (struct cg6_par *)info->par;
489*4882a593Smuzhiyun struct bt_regs __iomem *bt = par->bt;
490*4882a593Smuzhiyun unsigned long flags;
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun if (regno >= 256)
493*4882a593Smuzhiyun return 1;
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun red >>= 8;
496*4882a593Smuzhiyun green >>= 8;
497*4882a593Smuzhiyun blue >>= 8;
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun spin_lock_irqsave(&par->lock, flags);
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun sbus_writel((u32)regno << 24, &bt->addr);
502*4882a593Smuzhiyun sbus_writel((u32)red << 24, &bt->color_map);
503*4882a593Smuzhiyun sbus_writel((u32)green << 24, &bt->color_map);
504*4882a593Smuzhiyun sbus_writel((u32)blue << 24, &bt->color_map);
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun spin_unlock_irqrestore(&par->lock, flags);
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun return 0;
509*4882a593Smuzhiyun }
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun /**
512*4882a593Smuzhiyun * cg6_blank - Blanks the display.
513*4882a593Smuzhiyun *
514*4882a593Smuzhiyun * @blank_mode: the blank mode we want.
515*4882a593Smuzhiyun * @info: frame buffer structure that represents a single frame buffer
516*4882a593Smuzhiyun */
cg6_blank(int blank,struct fb_info * info)517*4882a593Smuzhiyun static int cg6_blank(int blank, struct fb_info *info)
518*4882a593Smuzhiyun {
519*4882a593Smuzhiyun struct cg6_par *par = (struct cg6_par *)info->par;
520*4882a593Smuzhiyun struct cg6_thc __iomem *thc = par->thc;
521*4882a593Smuzhiyun unsigned long flags;
522*4882a593Smuzhiyun u32 val;
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun spin_lock_irqsave(&par->lock, flags);
525*4882a593Smuzhiyun val = sbus_readl(&thc->thc_misc);
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun switch (blank) {
528*4882a593Smuzhiyun case FB_BLANK_UNBLANK: /* Unblanking */
529*4882a593Smuzhiyun val |= CG6_THC_MISC_VIDEO;
530*4882a593Smuzhiyun par->flags &= ~CG6_FLAG_BLANKED;
531*4882a593Smuzhiyun break;
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun case FB_BLANK_NORMAL: /* Normal blanking */
534*4882a593Smuzhiyun case FB_BLANK_VSYNC_SUSPEND: /* VESA blank (vsync off) */
535*4882a593Smuzhiyun case FB_BLANK_HSYNC_SUSPEND: /* VESA blank (hsync off) */
536*4882a593Smuzhiyun case FB_BLANK_POWERDOWN: /* Poweroff */
537*4882a593Smuzhiyun val &= ~CG6_THC_MISC_VIDEO;
538*4882a593Smuzhiyun par->flags |= CG6_FLAG_BLANKED;
539*4882a593Smuzhiyun break;
540*4882a593Smuzhiyun }
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun sbus_writel(val, &thc->thc_misc);
543*4882a593Smuzhiyun spin_unlock_irqrestore(&par->lock, flags);
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun return 0;
546*4882a593Smuzhiyun }
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun static struct sbus_mmap_map cg6_mmap_map[] = {
549*4882a593Smuzhiyun {
550*4882a593Smuzhiyun .voff = CG6_FBC,
551*4882a593Smuzhiyun .poff = CG6_FBC_OFFSET,
552*4882a593Smuzhiyun .size = PAGE_SIZE
553*4882a593Smuzhiyun },
554*4882a593Smuzhiyun {
555*4882a593Smuzhiyun .voff = CG6_TEC,
556*4882a593Smuzhiyun .poff = CG6_TEC_OFFSET,
557*4882a593Smuzhiyun .size = PAGE_SIZE
558*4882a593Smuzhiyun },
559*4882a593Smuzhiyun {
560*4882a593Smuzhiyun .voff = CG6_BTREGS,
561*4882a593Smuzhiyun .poff = CG6_BROOKTREE_OFFSET,
562*4882a593Smuzhiyun .size = PAGE_SIZE
563*4882a593Smuzhiyun },
564*4882a593Smuzhiyun {
565*4882a593Smuzhiyun .voff = CG6_FHC,
566*4882a593Smuzhiyun .poff = CG6_FHC_OFFSET,
567*4882a593Smuzhiyun .size = PAGE_SIZE
568*4882a593Smuzhiyun },
569*4882a593Smuzhiyun {
570*4882a593Smuzhiyun .voff = CG6_THC,
571*4882a593Smuzhiyun .poff = CG6_THC_OFFSET,
572*4882a593Smuzhiyun .size = PAGE_SIZE
573*4882a593Smuzhiyun },
574*4882a593Smuzhiyun {
575*4882a593Smuzhiyun .voff = CG6_ROM,
576*4882a593Smuzhiyun .poff = CG6_ROM_OFFSET,
577*4882a593Smuzhiyun .size = 0x10000
578*4882a593Smuzhiyun },
579*4882a593Smuzhiyun {
580*4882a593Smuzhiyun .voff = CG6_RAM,
581*4882a593Smuzhiyun .poff = CG6_RAM_OFFSET,
582*4882a593Smuzhiyun .size = SBUS_MMAP_FBSIZE(1)
583*4882a593Smuzhiyun },
584*4882a593Smuzhiyun {
585*4882a593Smuzhiyun .voff = CG6_DHC,
586*4882a593Smuzhiyun .poff = CG6_DHC_OFFSET,
587*4882a593Smuzhiyun .size = 0x40000
588*4882a593Smuzhiyun },
589*4882a593Smuzhiyun { .size = 0 }
590*4882a593Smuzhiyun };
591*4882a593Smuzhiyun
cg6_mmap(struct fb_info * info,struct vm_area_struct * vma)592*4882a593Smuzhiyun static int cg6_mmap(struct fb_info *info, struct vm_area_struct *vma)
593*4882a593Smuzhiyun {
594*4882a593Smuzhiyun struct cg6_par *par = (struct cg6_par *)info->par;
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun return sbusfb_mmap_helper(cg6_mmap_map,
597*4882a593Smuzhiyun info->fix.smem_start, info->fix.smem_len,
598*4882a593Smuzhiyun par->which_io, vma);
599*4882a593Smuzhiyun }
600*4882a593Smuzhiyun
cg6_ioctl(struct fb_info * info,unsigned int cmd,unsigned long arg)601*4882a593Smuzhiyun static int cg6_ioctl(struct fb_info *info, unsigned int cmd, unsigned long arg)
602*4882a593Smuzhiyun {
603*4882a593Smuzhiyun return sbusfb_ioctl_helper(cmd, arg, info,
604*4882a593Smuzhiyun FBTYPE_SUNFAST_COLOR, 8, info->fix.smem_len);
605*4882a593Smuzhiyun }
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun /*
608*4882a593Smuzhiyun * Initialisation
609*4882a593Smuzhiyun */
610*4882a593Smuzhiyun
cg6_init_fix(struct fb_info * info,int linebytes)611*4882a593Smuzhiyun static void cg6_init_fix(struct fb_info *info, int linebytes)
612*4882a593Smuzhiyun {
613*4882a593Smuzhiyun struct cg6_par *par = (struct cg6_par *)info->par;
614*4882a593Smuzhiyun const char *cg6_cpu_name, *cg6_card_name;
615*4882a593Smuzhiyun u32 conf;
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun conf = sbus_readl(par->fhc);
618*4882a593Smuzhiyun switch (conf & CG6_FHC_CPU_MASK) {
619*4882a593Smuzhiyun case CG6_FHC_CPU_SPARC:
620*4882a593Smuzhiyun cg6_cpu_name = "sparc";
621*4882a593Smuzhiyun break;
622*4882a593Smuzhiyun case CG6_FHC_CPU_68020:
623*4882a593Smuzhiyun cg6_cpu_name = "68020";
624*4882a593Smuzhiyun break;
625*4882a593Smuzhiyun default:
626*4882a593Smuzhiyun cg6_cpu_name = "i386";
627*4882a593Smuzhiyun break;
628*4882a593Smuzhiyun }
629*4882a593Smuzhiyun if (((conf >> CG6_FHC_REV_SHIFT) & CG6_FHC_REV_MASK) >= 11) {
630*4882a593Smuzhiyun if (info->fix.smem_len <= 0x100000)
631*4882a593Smuzhiyun cg6_card_name = "TGX";
632*4882a593Smuzhiyun else
633*4882a593Smuzhiyun cg6_card_name = "TGX+";
634*4882a593Smuzhiyun } else {
635*4882a593Smuzhiyun if (info->fix.smem_len <= 0x100000)
636*4882a593Smuzhiyun cg6_card_name = "GX";
637*4882a593Smuzhiyun else
638*4882a593Smuzhiyun cg6_card_name = "GX+";
639*4882a593Smuzhiyun }
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun sprintf(info->fix.id, "%s %s", cg6_card_name, cg6_cpu_name);
642*4882a593Smuzhiyun info->fix.id[sizeof(info->fix.id) - 1] = 0;
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun info->fix.type = FB_TYPE_PACKED_PIXELS;
645*4882a593Smuzhiyun info->fix.visual = FB_VISUAL_PSEUDOCOLOR;
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun info->fix.line_length = linebytes;
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun info->fix.accel = FB_ACCEL_SUN_CGSIX;
650*4882a593Smuzhiyun }
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun /* Initialize Brooktree DAC */
cg6_bt_init(struct cg6_par * par)653*4882a593Smuzhiyun static void cg6_bt_init(struct cg6_par *par)
654*4882a593Smuzhiyun {
655*4882a593Smuzhiyun struct bt_regs __iomem *bt = par->bt;
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun sbus_writel(0x04 << 24, &bt->addr); /* color planes */
658*4882a593Smuzhiyun sbus_writel(0xff << 24, &bt->control);
659*4882a593Smuzhiyun sbus_writel(0x05 << 24, &bt->addr);
660*4882a593Smuzhiyun sbus_writel(0x00 << 24, &bt->control);
661*4882a593Smuzhiyun sbus_writel(0x06 << 24, &bt->addr); /* overlay plane */
662*4882a593Smuzhiyun sbus_writel(0x73 << 24, &bt->control);
663*4882a593Smuzhiyun sbus_writel(0x07 << 24, &bt->addr);
664*4882a593Smuzhiyun sbus_writel(0x00 << 24, &bt->control);
665*4882a593Smuzhiyun }
666*4882a593Smuzhiyun
cg6_chip_init(struct fb_info * info)667*4882a593Smuzhiyun static void cg6_chip_init(struct fb_info *info)
668*4882a593Smuzhiyun {
669*4882a593Smuzhiyun struct cg6_par *par = (struct cg6_par *)info->par;
670*4882a593Smuzhiyun struct cg6_tec __iomem *tec = par->tec;
671*4882a593Smuzhiyun struct cg6_fbc __iomem *fbc = par->fbc;
672*4882a593Smuzhiyun struct cg6_thc __iomem *thc = par->thc;
673*4882a593Smuzhiyun u32 rev, conf, mode;
674*4882a593Smuzhiyun int i;
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun /* Hide the cursor. */
677*4882a593Smuzhiyun sbus_writel(CG6_THC_CURSOFF, &thc->thc_cursxy);
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun /* Turn off stuff in the Transform Engine. */
680*4882a593Smuzhiyun sbus_writel(0, &tec->tec_matrix);
681*4882a593Smuzhiyun sbus_writel(0, &tec->tec_clip);
682*4882a593Smuzhiyun sbus_writel(0, &tec->tec_vdc);
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun /* Take care of bugs in old revisions. */
685*4882a593Smuzhiyun rev = (sbus_readl(par->fhc) >> CG6_FHC_REV_SHIFT) & CG6_FHC_REV_MASK;
686*4882a593Smuzhiyun if (rev < 5) {
687*4882a593Smuzhiyun conf = (sbus_readl(par->fhc) & CG6_FHC_RES_MASK) |
688*4882a593Smuzhiyun CG6_FHC_CPU_68020 | CG6_FHC_TEST |
689*4882a593Smuzhiyun (11 << CG6_FHC_TEST_X_SHIFT) |
690*4882a593Smuzhiyun (11 << CG6_FHC_TEST_Y_SHIFT);
691*4882a593Smuzhiyun if (rev < 2)
692*4882a593Smuzhiyun conf |= CG6_FHC_DST_DISABLE;
693*4882a593Smuzhiyun sbus_writel(conf, par->fhc);
694*4882a593Smuzhiyun }
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun /* Set things in the FBC. Bad things appear to happen if we do
697*4882a593Smuzhiyun * back to back store/loads on the mode register, so copy it
698*4882a593Smuzhiyun * out instead. */
699*4882a593Smuzhiyun mode = sbus_readl(&fbc->mode);
700*4882a593Smuzhiyun do {
701*4882a593Smuzhiyun i = sbus_readl(&fbc->s);
702*4882a593Smuzhiyun } while (i & 0x10000000);
703*4882a593Smuzhiyun mode &= ~(CG6_FBC_BLIT_MASK | CG6_FBC_MODE_MASK |
704*4882a593Smuzhiyun CG6_FBC_DRAW_MASK | CG6_FBC_BWRITE0_MASK |
705*4882a593Smuzhiyun CG6_FBC_BWRITE1_MASK | CG6_FBC_BREAD_MASK |
706*4882a593Smuzhiyun CG6_FBC_BDISP_MASK);
707*4882a593Smuzhiyun mode |= (CG6_FBC_BLIT_SRC | CG6_FBC_MODE_COLOR8 |
708*4882a593Smuzhiyun CG6_FBC_DRAW_RENDER | CG6_FBC_BWRITE0_ENABLE |
709*4882a593Smuzhiyun CG6_FBC_BWRITE1_DISABLE | CG6_FBC_BREAD_0 |
710*4882a593Smuzhiyun CG6_FBC_BDISP_0);
711*4882a593Smuzhiyun sbus_writel(mode, &fbc->mode);
712*4882a593Smuzhiyun
713*4882a593Smuzhiyun sbus_writel(0, &fbc->clip);
714*4882a593Smuzhiyun sbus_writel(0, &fbc->offx);
715*4882a593Smuzhiyun sbus_writel(0, &fbc->offy);
716*4882a593Smuzhiyun sbus_writel(0, &fbc->clipminx);
717*4882a593Smuzhiyun sbus_writel(0, &fbc->clipminy);
718*4882a593Smuzhiyun sbus_writel(info->var.xres - 1, &fbc->clipmaxx);
719*4882a593Smuzhiyun sbus_writel(info->var.yres - 1, &fbc->clipmaxy);
720*4882a593Smuzhiyun }
721*4882a593Smuzhiyun
cg6_unmap_regs(struct platform_device * op,struct fb_info * info,struct cg6_par * par)722*4882a593Smuzhiyun static void cg6_unmap_regs(struct platform_device *op, struct fb_info *info,
723*4882a593Smuzhiyun struct cg6_par *par)
724*4882a593Smuzhiyun {
725*4882a593Smuzhiyun if (par->fbc)
726*4882a593Smuzhiyun of_iounmap(&op->resource[0], par->fbc, 4096);
727*4882a593Smuzhiyun if (par->tec)
728*4882a593Smuzhiyun of_iounmap(&op->resource[0], par->tec, sizeof(struct cg6_tec));
729*4882a593Smuzhiyun if (par->thc)
730*4882a593Smuzhiyun of_iounmap(&op->resource[0], par->thc, sizeof(struct cg6_thc));
731*4882a593Smuzhiyun if (par->bt)
732*4882a593Smuzhiyun of_iounmap(&op->resource[0], par->bt, sizeof(struct bt_regs));
733*4882a593Smuzhiyun if (par->fhc)
734*4882a593Smuzhiyun of_iounmap(&op->resource[0], par->fhc, sizeof(u32));
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun if (info->screen_base)
737*4882a593Smuzhiyun of_iounmap(&op->resource[0], info->screen_base,
738*4882a593Smuzhiyun info->fix.smem_len);
739*4882a593Smuzhiyun }
740*4882a593Smuzhiyun
cg6_probe(struct platform_device * op)741*4882a593Smuzhiyun static int cg6_probe(struct platform_device *op)
742*4882a593Smuzhiyun {
743*4882a593Smuzhiyun struct device_node *dp = op->dev.of_node;
744*4882a593Smuzhiyun struct fb_info *info;
745*4882a593Smuzhiyun struct cg6_par *par;
746*4882a593Smuzhiyun int linebytes, err;
747*4882a593Smuzhiyun int dblbuf;
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun info = framebuffer_alloc(sizeof(struct cg6_par), &op->dev);
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun err = -ENOMEM;
752*4882a593Smuzhiyun if (!info)
753*4882a593Smuzhiyun goto out_err;
754*4882a593Smuzhiyun par = info->par;
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun spin_lock_init(&par->lock);
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun info->fix.smem_start = op->resource[0].start;
759*4882a593Smuzhiyun par->which_io = op->resource[0].flags & IORESOURCE_BITS;
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun sbusfb_fill_var(&info->var, dp, 8);
762*4882a593Smuzhiyun info->var.red.length = 8;
763*4882a593Smuzhiyun info->var.green.length = 8;
764*4882a593Smuzhiyun info->var.blue.length = 8;
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun linebytes = of_getintprop_default(dp, "linebytes",
767*4882a593Smuzhiyun info->var.xres);
768*4882a593Smuzhiyun info->fix.smem_len = PAGE_ALIGN(linebytes * info->var.yres);
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun dblbuf = of_getintprop_default(dp, "dblbuf", 0);
771*4882a593Smuzhiyun if (dblbuf)
772*4882a593Smuzhiyun info->fix.smem_len *= 4;
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun par->fbc = of_ioremap(&op->resource[0], CG6_FBC_OFFSET,
775*4882a593Smuzhiyun 4096, "cgsix fbc");
776*4882a593Smuzhiyun par->tec = of_ioremap(&op->resource[0], CG6_TEC_OFFSET,
777*4882a593Smuzhiyun sizeof(struct cg6_tec), "cgsix tec");
778*4882a593Smuzhiyun par->thc = of_ioremap(&op->resource[0], CG6_THC_OFFSET,
779*4882a593Smuzhiyun sizeof(struct cg6_thc), "cgsix thc");
780*4882a593Smuzhiyun par->bt = of_ioremap(&op->resource[0], CG6_BROOKTREE_OFFSET,
781*4882a593Smuzhiyun sizeof(struct bt_regs), "cgsix dac");
782*4882a593Smuzhiyun par->fhc = of_ioremap(&op->resource[0], CG6_FHC_OFFSET,
783*4882a593Smuzhiyun sizeof(u32), "cgsix fhc");
784*4882a593Smuzhiyun
785*4882a593Smuzhiyun info->flags = FBINFO_DEFAULT | FBINFO_HWACCEL_IMAGEBLIT |
786*4882a593Smuzhiyun FBINFO_HWACCEL_COPYAREA | FBINFO_HWACCEL_FILLRECT |
787*4882a593Smuzhiyun FBINFO_READS_FAST;
788*4882a593Smuzhiyun info->fbops = &cg6_ops;
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun info->screen_base = of_ioremap(&op->resource[0], CG6_RAM_OFFSET,
791*4882a593Smuzhiyun info->fix.smem_len, "cgsix ram");
792*4882a593Smuzhiyun if (!par->fbc || !par->tec || !par->thc ||
793*4882a593Smuzhiyun !par->bt || !par->fhc || !info->screen_base)
794*4882a593Smuzhiyun goto out_unmap_regs;
795*4882a593Smuzhiyun
796*4882a593Smuzhiyun info->var.accel_flags = FB_ACCELF_TEXT;
797*4882a593Smuzhiyun
798*4882a593Smuzhiyun cg6_bt_init(par);
799*4882a593Smuzhiyun cg6_chip_init(info);
800*4882a593Smuzhiyun cg6_blank(FB_BLANK_UNBLANK, info);
801*4882a593Smuzhiyun
802*4882a593Smuzhiyun if (fb_alloc_cmap(&info->cmap, 256, 0))
803*4882a593Smuzhiyun goto out_unmap_regs;
804*4882a593Smuzhiyun
805*4882a593Smuzhiyun fb_set_cmap(&info->cmap, info);
806*4882a593Smuzhiyun cg6_init_fix(info, linebytes);
807*4882a593Smuzhiyun
808*4882a593Smuzhiyun err = register_framebuffer(info);
809*4882a593Smuzhiyun if (err < 0)
810*4882a593Smuzhiyun goto out_dealloc_cmap;
811*4882a593Smuzhiyun
812*4882a593Smuzhiyun dev_set_drvdata(&op->dev, info);
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun printk(KERN_INFO "%pOF: CGsix [%s] at %lx:%lx\n",
815*4882a593Smuzhiyun dp, info->fix.id,
816*4882a593Smuzhiyun par->which_io, info->fix.smem_start);
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun return 0;
819*4882a593Smuzhiyun
820*4882a593Smuzhiyun out_dealloc_cmap:
821*4882a593Smuzhiyun fb_dealloc_cmap(&info->cmap);
822*4882a593Smuzhiyun
823*4882a593Smuzhiyun out_unmap_regs:
824*4882a593Smuzhiyun cg6_unmap_regs(op, info, par);
825*4882a593Smuzhiyun framebuffer_release(info);
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun out_err:
828*4882a593Smuzhiyun return err;
829*4882a593Smuzhiyun }
830*4882a593Smuzhiyun
cg6_remove(struct platform_device * op)831*4882a593Smuzhiyun static int cg6_remove(struct platform_device *op)
832*4882a593Smuzhiyun {
833*4882a593Smuzhiyun struct fb_info *info = dev_get_drvdata(&op->dev);
834*4882a593Smuzhiyun struct cg6_par *par = info->par;
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun unregister_framebuffer(info);
837*4882a593Smuzhiyun fb_dealloc_cmap(&info->cmap);
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun cg6_unmap_regs(op, info, par);
840*4882a593Smuzhiyun
841*4882a593Smuzhiyun framebuffer_release(info);
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun return 0;
844*4882a593Smuzhiyun }
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun static const struct of_device_id cg6_match[] = {
847*4882a593Smuzhiyun {
848*4882a593Smuzhiyun .name = "cgsix",
849*4882a593Smuzhiyun },
850*4882a593Smuzhiyun {
851*4882a593Smuzhiyun .name = "cgthree+",
852*4882a593Smuzhiyun },
853*4882a593Smuzhiyun {},
854*4882a593Smuzhiyun };
855*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, cg6_match);
856*4882a593Smuzhiyun
857*4882a593Smuzhiyun static struct platform_driver cg6_driver = {
858*4882a593Smuzhiyun .driver = {
859*4882a593Smuzhiyun .name = "cg6",
860*4882a593Smuzhiyun .of_match_table = cg6_match,
861*4882a593Smuzhiyun },
862*4882a593Smuzhiyun .probe = cg6_probe,
863*4882a593Smuzhiyun .remove = cg6_remove,
864*4882a593Smuzhiyun };
865*4882a593Smuzhiyun
cg6_init(void)866*4882a593Smuzhiyun static int __init cg6_init(void)
867*4882a593Smuzhiyun {
868*4882a593Smuzhiyun if (fb_get_options("cg6fb", NULL))
869*4882a593Smuzhiyun return -ENODEV;
870*4882a593Smuzhiyun
871*4882a593Smuzhiyun return platform_driver_register(&cg6_driver);
872*4882a593Smuzhiyun }
873*4882a593Smuzhiyun
cg6_exit(void)874*4882a593Smuzhiyun static void __exit cg6_exit(void)
875*4882a593Smuzhiyun {
876*4882a593Smuzhiyun platform_driver_unregister(&cg6_driver);
877*4882a593Smuzhiyun }
878*4882a593Smuzhiyun
879*4882a593Smuzhiyun module_init(cg6_init);
880*4882a593Smuzhiyun module_exit(cg6_exit);
881*4882a593Smuzhiyun
882*4882a593Smuzhiyun MODULE_DESCRIPTION("framebuffer driver for CGsix chipsets");
883*4882a593Smuzhiyun MODULE_AUTHOR("David S. Miller <davem@davemloft.net>");
884*4882a593Smuzhiyun MODULE_VERSION("2.0");
885*4882a593Smuzhiyun MODULE_LICENSE("GPL");
886