xref: /OK3568_Linux_fs/kernel/drivers/video/fbdev/cg3.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /* cg3.c: CGTHREE frame buffer driver
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (C) 2003, 2006 David S. Miller (davem@davemloft.net)
5*4882a593Smuzhiyun  * Copyright (C) 1996,1998 Jakub Jelinek (jj@ultra.linux.cz)
6*4882a593Smuzhiyun  * Copyright (C) 1996 Miguel de Icaza (miguel@nuclecu.unam.mx)
7*4882a593Smuzhiyun  * Copyright (C) 1997 Eddie C. Dost (ecd@skynet.be)
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * Driver layout based loosely on tgafb.c, see that file for credits.
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/kernel.h>
14*4882a593Smuzhiyun #include <linux/errno.h>
15*4882a593Smuzhiyun #include <linux/string.h>
16*4882a593Smuzhiyun #include <linux/delay.h>
17*4882a593Smuzhiyun #include <linux/init.h>
18*4882a593Smuzhiyun #include <linux/fb.h>
19*4882a593Smuzhiyun #include <linux/mm.h>
20*4882a593Smuzhiyun #include <linux/of_device.h>
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #include <asm/io.h>
23*4882a593Smuzhiyun #include <asm/fbio.h>
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #include "sbuslib.h"
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun /*
28*4882a593Smuzhiyun  * Local functions.
29*4882a593Smuzhiyun  */
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun static int cg3_setcolreg(unsigned, unsigned, unsigned, unsigned,
32*4882a593Smuzhiyun 			 unsigned, struct fb_info *);
33*4882a593Smuzhiyun static int cg3_blank(int, struct fb_info *);
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun static int cg3_mmap(struct fb_info *, struct vm_area_struct *);
36*4882a593Smuzhiyun static int cg3_ioctl(struct fb_info *, unsigned int, unsigned long);
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun /*
39*4882a593Smuzhiyun  *  Frame buffer operations
40*4882a593Smuzhiyun  */
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun static const struct fb_ops cg3_ops = {
43*4882a593Smuzhiyun 	.owner			= THIS_MODULE,
44*4882a593Smuzhiyun 	.fb_setcolreg		= cg3_setcolreg,
45*4882a593Smuzhiyun 	.fb_blank		= cg3_blank,
46*4882a593Smuzhiyun 	.fb_fillrect		= cfb_fillrect,
47*4882a593Smuzhiyun 	.fb_copyarea		= cfb_copyarea,
48*4882a593Smuzhiyun 	.fb_imageblit		= cfb_imageblit,
49*4882a593Smuzhiyun 	.fb_mmap		= cg3_mmap,
50*4882a593Smuzhiyun 	.fb_ioctl		= cg3_ioctl,
51*4882a593Smuzhiyun #ifdef CONFIG_COMPAT
52*4882a593Smuzhiyun 	.fb_compat_ioctl	= sbusfb_compat_ioctl,
53*4882a593Smuzhiyun #endif
54*4882a593Smuzhiyun };
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun /* Control Register Constants */
58*4882a593Smuzhiyun #define CG3_CR_ENABLE_INTS      0x80
59*4882a593Smuzhiyun #define CG3_CR_ENABLE_VIDEO     0x40
60*4882a593Smuzhiyun #define CG3_CR_ENABLE_TIMING    0x20
61*4882a593Smuzhiyun #define CG3_CR_ENABLE_CURCMP    0x10
62*4882a593Smuzhiyun #define CG3_CR_XTAL_MASK        0x0c
63*4882a593Smuzhiyun #define CG3_CR_DIVISOR_MASK     0x03
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun /* Status Register Constants */
66*4882a593Smuzhiyun #define CG3_SR_PENDING_INT      0x80
67*4882a593Smuzhiyun #define CG3_SR_RES_MASK         0x70
68*4882a593Smuzhiyun #define CG3_SR_1152_900_76_A    0x40
69*4882a593Smuzhiyun #define CG3_SR_1152_900_76_B    0x60
70*4882a593Smuzhiyun #define CG3_SR_ID_MASK          0x0f
71*4882a593Smuzhiyun #define CG3_SR_ID_COLOR         0x01
72*4882a593Smuzhiyun #define CG3_SR_ID_MONO          0x02
73*4882a593Smuzhiyun #define CG3_SR_ID_MONO_ECL      0x03
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun enum cg3_type {
76*4882a593Smuzhiyun 	CG3_AT_66HZ = 0,
77*4882a593Smuzhiyun 	CG3_AT_76HZ,
78*4882a593Smuzhiyun 	CG3_RDI
79*4882a593Smuzhiyun };
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun struct bt_regs {
82*4882a593Smuzhiyun 	u32 addr;
83*4882a593Smuzhiyun 	u32 color_map;
84*4882a593Smuzhiyun 	u32 control;
85*4882a593Smuzhiyun 	u32 cursor;
86*4882a593Smuzhiyun };
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun struct cg3_regs {
89*4882a593Smuzhiyun 	struct bt_regs	cmap;
90*4882a593Smuzhiyun 	u8	control;
91*4882a593Smuzhiyun 	u8	status;
92*4882a593Smuzhiyun 	u8	cursor_start;
93*4882a593Smuzhiyun 	u8	cursor_end;
94*4882a593Smuzhiyun 	u8	h_blank_start;
95*4882a593Smuzhiyun 	u8	h_blank_end;
96*4882a593Smuzhiyun 	u8	h_sync_start;
97*4882a593Smuzhiyun 	u8	h_sync_end;
98*4882a593Smuzhiyun 	u8	comp_sync_end;
99*4882a593Smuzhiyun 	u8	v_blank_start_high;
100*4882a593Smuzhiyun 	u8	v_blank_start_low;
101*4882a593Smuzhiyun 	u8	v_blank_end;
102*4882a593Smuzhiyun 	u8	v_sync_start;
103*4882a593Smuzhiyun 	u8	v_sync_end;
104*4882a593Smuzhiyun 	u8	xfer_holdoff_start;
105*4882a593Smuzhiyun 	u8	xfer_holdoff_end;
106*4882a593Smuzhiyun };
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun /* Offset of interesting structures in the OBIO space */
109*4882a593Smuzhiyun #define CG3_REGS_OFFSET	     0x400000UL
110*4882a593Smuzhiyun #define CG3_RAM_OFFSET	     0x800000UL
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun struct cg3_par {
113*4882a593Smuzhiyun 	spinlock_t		lock;
114*4882a593Smuzhiyun 	struct cg3_regs		__iomem *regs;
115*4882a593Smuzhiyun 	u32			sw_cmap[((256 * 3) + 3) / 4];
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	u32			flags;
118*4882a593Smuzhiyun #define CG3_FLAG_BLANKED	0x00000001
119*4882a593Smuzhiyun #define CG3_FLAG_RDI		0x00000002
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	unsigned long		which_io;
122*4882a593Smuzhiyun };
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun /**
125*4882a593Smuzhiyun  *      cg3_setcolreg - Optional function. Sets a color register.
126*4882a593Smuzhiyun  *      @regno: boolean, 0 copy local, 1 get_user() function
127*4882a593Smuzhiyun  *      @red: frame buffer colormap structure
128*4882a593Smuzhiyun  *      @green: The green value which can be up to 16 bits wide
129*4882a593Smuzhiyun  *      @blue:  The blue value which can be up to 16 bits wide.
130*4882a593Smuzhiyun  *      @transp: If supported the alpha value which can be up to 16 bits wide.
131*4882a593Smuzhiyun  *      @info: frame buffer info structure
132*4882a593Smuzhiyun  *
133*4882a593Smuzhiyun  * The cg3 palette is loaded with 4 color values at each time
134*4882a593Smuzhiyun  * so you end up with: (rgb)(r), (gb)(rg), (b)(rgb), and so on.
135*4882a593Smuzhiyun  * We keep a sw copy of the hw cmap to assist us in this esoteric
136*4882a593Smuzhiyun  * loading procedure.
137*4882a593Smuzhiyun  */
cg3_setcolreg(unsigned regno,unsigned red,unsigned green,unsigned blue,unsigned transp,struct fb_info * info)138*4882a593Smuzhiyun static int cg3_setcolreg(unsigned regno,
139*4882a593Smuzhiyun 			 unsigned red, unsigned green, unsigned blue,
140*4882a593Smuzhiyun 			 unsigned transp, struct fb_info *info)
141*4882a593Smuzhiyun {
142*4882a593Smuzhiyun 	struct cg3_par *par = (struct cg3_par *) info->par;
143*4882a593Smuzhiyun 	struct bt_regs __iomem *bt = &par->regs->cmap;
144*4882a593Smuzhiyun 	unsigned long flags;
145*4882a593Smuzhiyun 	u32 *p32;
146*4882a593Smuzhiyun 	u8 *p8;
147*4882a593Smuzhiyun 	int count;
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	if (regno >= 256)
150*4882a593Smuzhiyun 		return 1;
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	red >>= 8;
153*4882a593Smuzhiyun 	green >>= 8;
154*4882a593Smuzhiyun 	blue >>= 8;
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	spin_lock_irqsave(&par->lock, flags);
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	p8 = (u8 *)par->sw_cmap + (regno * 3);
159*4882a593Smuzhiyun 	p8[0] = red;
160*4882a593Smuzhiyun 	p8[1] = green;
161*4882a593Smuzhiyun 	p8[2] = blue;
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun #define D4M3(x) ((((x)>>2)<<1) + ((x)>>2))      /* (x/4)*3 */
164*4882a593Smuzhiyun #define D4M4(x) ((x)&~0x3)                      /* (x/4)*4 */
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	count = 3;
167*4882a593Smuzhiyun 	p32 = &par->sw_cmap[D4M3(regno)];
168*4882a593Smuzhiyun 	sbus_writel(D4M4(regno), &bt->addr);
169*4882a593Smuzhiyun 	while (count--)
170*4882a593Smuzhiyun 		sbus_writel(*p32++, &bt->color_map);
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun #undef D4M3
173*4882a593Smuzhiyun #undef D4M4
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	spin_unlock_irqrestore(&par->lock, flags);
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	return 0;
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun /**
181*4882a593Smuzhiyun  *      cg3_blank - Optional function.  Blanks the display.
182*4882a593Smuzhiyun  *      @blank_mode: the blank mode we want.
183*4882a593Smuzhiyun  *      @info: frame buffer structure that represents a single frame buffer
184*4882a593Smuzhiyun  */
cg3_blank(int blank,struct fb_info * info)185*4882a593Smuzhiyun static int cg3_blank(int blank, struct fb_info *info)
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun 	struct cg3_par *par = (struct cg3_par *) info->par;
188*4882a593Smuzhiyun 	struct cg3_regs __iomem *regs = par->regs;
189*4882a593Smuzhiyun 	unsigned long flags;
190*4882a593Smuzhiyun 	u8 val;
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	spin_lock_irqsave(&par->lock, flags);
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	switch (blank) {
195*4882a593Smuzhiyun 	case FB_BLANK_UNBLANK: /* Unblanking */
196*4882a593Smuzhiyun 		val = sbus_readb(&regs->control);
197*4882a593Smuzhiyun 		val |= CG3_CR_ENABLE_VIDEO;
198*4882a593Smuzhiyun 		sbus_writeb(val, &regs->control);
199*4882a593Smuzhiyun 		par->flags &= ~CG3_FLAG_BLANKED;
200*4882a593Smuzhiyun 		break;
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	case FB_BLANK_NORMAL: /* Normal blanking */
203*4882a593Smuzhiyun 	case FB_BLANK_VSYNC_SUSPEND: /* VESA blank (vsync off) */
204*4882a593Smuzhiyun 	case FB_BLANK_HSYNC_SUSPEND: /* VESA blank (hsync off) */
205*4882a593Smuzhiyun 	case FB_BLANK_POWERDOWN: /* Poweroff */
206*4882a593Smuzhiyun 		val = sbus_readb(&regs->control);
207*4882a593Smuzhiyun 		val &= ~CG3_CR_ENABLE_VIDEO;
208*4882a593Smuzhiyun 		sbus_writeb(val, &regs->control);
209*4882a593Smuzhiyun 		par->flags |= CG3_FLAG_BLANKED;
210*4882a593Smuzhiyun 		break;
211*4882a593Smuzhiyun 	}
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	spin_unlock_irqrestore(&par->lock, flags);
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	return 0;
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun static struct sbus_mmap_map cg3_mmap_map[] = {
219*4882a593Smuzhiyun 	{
220*4882a593Smuzhiyun 		.voff	= CG3_MMAP_OFFSET,
221*4882a593Smuzhiyun 		.poff	= CG3_RAM_OFFSET,
222*4882a593Smuzhiyun 		.size	= SBUS_MMAP_FBSIZE(1)
223*4882a593Smuzhiyun 	},
224*4882a593Smuzhiyun 	{ .size = 0 }
225*4882a593Smuzhiyun };
226*4882a593Smuzhiyun 
cg3_mmap(struct fb_info * info,struct vm_area_struct * vma)227*4882a593Smuzhiyun static int cg3_mmap(struct fb_info *info, struct vm_area_struct *vma)
228*4882a593Smuzhiyun {
229*4882a593Smuzhiyun 	struct cg3_par *par = (struct cg3_par *)info->par;
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	return sbusfb_mmap_helper(cg3_mmap_map,
232*4882a593Smuzhiyun 				  info->fix.smem_start, info->fix.smem_len,
233*4882a593Smuzhiyun 				  par->which_io,
234*4882a593Smuzhiyun 				  vma);
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun 
cg3_ioctl(struct fb_info * info,unsigned int cmd,unsigned long arg)237*4882a593Smuzhiyun static int cg3_ioctl(struct fb_info *info, unsigned int cmd, unsigned long arg)
238*4882a593Smuzhiyun {
239*4882a593Smuzhiyun 	return sbusfb_ioctl_helper(cmd, arg, info,
240*4882a593Smuzhiyun 				   FBTYPE_SUN3COLOR, 8, info->fix.smem_len);
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun /*
244*4882a593Smuzhiyun  *  Initialisation
245*4882a593Smuzhiyun  */
246*4882a593Smuzhiyun 
cg3_init_fix(struct fb_info * info,int linebytes,struct device_node * dp)247*4882a593Smuzhiyun static void cg3_init_fix(struct fb_info *info, int linebytes,
248*4882a593Smuzhiyun 			 struct device_node *dp)
249*4882a593Smuzhiyun {
250*4882a593Smuzhiyun 	snprintf(info->fix.id, sizeof(info->fix.id), "%pOFn", dp);
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	info->fix.type = FB_TYPE_PACKED_PIXELS;
253*4882a593Smuzhiyun 	info->fix.visual = FB_VISUAL_PSEUDOCOLOR;
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	info->fix.line_length = linebytes;
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	info->fix.accel = FB_ACCEL_SUN_CGTHREE;
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun 
cg3_rdi_maybe_fixup_var(struct fb_var_screeninfo * var,struct device_node * dp)260*4882a593Smuzhiyun static void cg3_rdi_maybe_fixup_var(struct fb_var_screeninfo *var,
261*4882a593Smuzhiyun 				    struct device_node *dp)
262*4882a593Smuzhiyun {
263*4882a593Smuzhiyun 	const char *params;
264*4882a593Smuzhiyun 	char *p;
265*4882a593Smuzhiyun 	int ww, hh;
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	params = of_get_property(dp, "params", NULL);
268*4882a593Smuzhiyun 	if (params) {
269*4882a593Smuzhiyun 		ww = simple_strtoul(params, &p, 10);
270*4882a593Smuzhiyun 		if (ww && *p == 'x') {
271*4882a593Smuzhiyun 			hh = simple_strtoul(p + 1, &p, 10);
272*4882a593Smuzhiyun 			if (hh && *p == '-') {
273*4882a593Smuzhiyun 				if (var->xres != ww ||
274*4882a593Smuzhiyun 				    var->yres != hh) {
275*4882a593Smuzhiyun 					var->xres = var->xres_virtual = ww;
276*4882a593Smuzhiyun 					var->yres = var->yres_virtual = hh;
277*4882a593Smuzhiyun 				}
278*4882a593Smuzhiyun 			}
279*4882a593Smuzhiyun 		}
280*4882a593Smuzhiyun 	}
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun static u8 cg3regvals_66hz[] = {	/* 1152 x 900, 66 Hz */
284*4882a593Smuzhiyun 	0x14, 0xbb,	0x15, 0x2b,	0x16, 0x04,	0x17, 0x14,
285*4882a593Smuzhiyun 	0x18, 0xae,	0x19, 0x03,	0x1a, 0xa8,	0x1b, 0x24,
286*4882a593Smuzhiyun 	0x1c, 0x01,	0x1d, 0x05,	0x1e, 0xff,	0x1f, 0x01,
287*4882a593Smuzhiyun 	0x10, 0x20,	0
288*4882a593Smuzhiyun };
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun static u8 cg3regvals_76hz[] = {	/* 1152 x 900, 76 Hz */
291*4882a593Smuzhiyun 	0x14, 0xb7,	0x15, 0x27,	0x16, 0x03,	0x17, 0x0f,
292*4882a593Smuzhiyun 	0x18, 0xae,	0x19, 0x03,	0x1a, 0xae,	0x1b, 0x2a,
293*4882a593Smuzhiyun 	0x1c, 0x01,	0x1d, 0x09,	0x1e, 0xff,	0x1f, 0x01,
294*4882a593Smuzhiyun 	0x10, 0x24,	0
295*4882a593Smuzhiyun };
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun static u8 cg3regvals_rdi[] = {	/* 640 x 480, cgRDI */
298*4882a593Smuzhiyun 	0x14, 0x70,	0x15, 0x20,	0x16, 0x08,	0x17, 0x10,
299*4882a593Smuzhiyun 	0x18, 0x06,	0x19, 0x02,	0x1a, 0x31,	0x1b, 0x51,
300*4882a593Smuzhiyun 	0x1c, 0x06,	0x1d, 0x0c,	0x1e, 0xff,	0x1f, 0x01,
301*4882a593Smuzhiyun 	0x10, 0x22,	0
302*4882a593Smuzhiyun };
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun static u8 *cg3_regvals[] = {
305*4882a593Smuzhiyun 	cg3regvals_66hz, cg3regvals_76hz, cg3regvals_rdi
306*4882a593Smuzhiyun };
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun static u_char cg3_dacvals[] = {
309*4882a593Smuzhiyun 	4, 0xff,	5, 0x00,	6, 0x70,	7, 0x00,	0
310*4882a593Smuzhiyun };
311*4882a593Smuzhiyun 
cg3_do_default_mode(struct cg3_par * par)312*4882a593Smuzhiyun static int cg3_do_default_mode(struct cg3_par *par)
313*4882a593Smuzhiyun {
314*4882a593Smuzhiyun 	enum cg3_type type;
315*4882a593Smuzhiyun 	u8 *p;
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 	if (par->flags & CG3_FLAG_RDI)
318*4882a593Smuzhiyun 		type = CG3_RDI;
319*4882a593Smuzhiyun 	else {
320*4882a593Smuzhiyun 		u8 status = sbus_readb(&par->regs->status), mon;
321*4882a593Smuzhiyun 		if ((status & CG3_SR_ID_MASK) == CG3_SR_ID_COLOR) {
322*4882a593Smuzhiyun 			mon = status & CG3_SR_RES_MASK;
323*4882a593Smuzhiyun 			if (mon == CG3_SR_1152_900_76_A ||
324*4882a593Smuzhiyun 			    mon == CG3_SR_1152_900_76_B)
325*4882a593Smuzhiyun 				type = CG3_AT_76HZ;
326*4882a593Smuzhiyun 			else
327*4882a593Smuzhiyun 				type = CG3_AT_66HZ;
328*4882a593Smuzhiyun 		} else {
329*4882a593Smuzhiyun 			printk(KERN_ERR "cgthree: can't handle SR %02x\n",
330*4882a593Smuzhiyun 			       status);
331*4882a593Smuzhiyun 			return -EINVAL;
332*4882a593Smuzhiyun 		}
333*4882a593Smuzhiyun 	}
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	for (p = cg3_regvals[type]; *p; p += 2) {
336*4882a593Smuzhiyun 		u8 __iomem *regp = &((u8 __iomem *)par->regs)[p[0]];
337*4882a593Smuzhiyun 		sbus_writeb(p[1], regp);
338*4882a593Smuzhiyun 	}
339*4882a593Smuzhiyun 	for (p = cg3_dacvals; *p; p += 2) {
340*4882a593Smuzhiyun 		u8 __iomem *regp;
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 		regp = (u8 __iomem *)&par->regs->cmap.addr;
343*4882a593Smuzhiyun 		sbus_writeb(p[0], regp);
344*4882a593Smuzhiyun 		regp = (u8 __iomem *)&par->regs->cmap.control;
345*4882a593Smuzhiyun 		sbus_writeb(p[1], regp);
346*4882a593Smuzhiyun 	}
347*4882a593Smuzhiyun 	return 0;
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun 
cg3_probe(struct platform_device * op)350*4882a593Smuzhiyun static int cg3_probe(struct platform_device *op)
351*4882a593Smuzhiyun {
352*4882a593Smuzhiyun 	struct device_node *dp = op->dev.of_node;
353*4882a593Smuzhiyun 	struct fb_info *info;
354*4882a593Smuzhiyun 	struct cg3_par *par;
355*4882a593Smuzhiyun 	int linebytes, err;
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 	info = framebuffer_alloc(sizeof(struct cg3_par), &op->dev);
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 	err = -ENOMEM;
360*4882a593Smuzhiyun 	if (!info)
361*4882a593Smuzhiyun 		goto out_err;
362*4882a593Smuzhiyun 	par = info->par;
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 	spin_lock_init(&par->lock);
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	info->fix.smem_start = op->resource[0].start;
367*4882a593Smuzhiyun 	par->which_io = op->resource[0].flags & IORESOURCE_BITS;
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	sbusfb_fill_var(&info->var, dp, 8);
370*4882a593Smuzhiyun 	info->var.red.length = 8;
371*4882a593Smuzhiyun 	info->var.green.length = 8;
372*4882a593Smuzhiyun 	info->var.blue.length = 8;
373*4882a593Smuzhiyun 	if (of_node_name_eq(dp, "cgRDI"))
374*4882a593Smuzhiyun 		par->flags |= CG3_FLAG_RDI;
375*4882a593Smuzhiyun 	if (par->flags & CG3_FLAG_RDI)
376*4882a593Smuzhiyun 		cg3_rdi_maybe_fixup_var(&info->var, dp);
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 	linebytes = of_getintprop_default(dp, "linebytes",
379*4882a593Smuzhiyun 					  info->var.xres);
380*4882a593Smuzhiyun 	info->fix.smem_len = PAGE_ALIGN(linebytes * info->var.yres);
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	par->regs = of_ioremap(&op->resource[0], CG3_REGS_OFFSET,
383*4882a593Smuzhiyun 			       sizeof(struct cg3_regs), "cg3 regs");
384*4882a593Smuzhiyun 	if (!par->regs)
385*4882a593Smuzhiyun 		goto out_release_fb;
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 	info->flags = FBINFO_DEFAULT;
388*4882a593Smuzhiyun 	info->fbops = &cg3_ops;
389*4882a593Smuzhiyun 	info->screen_base = of_ioremap(&op->resource[0], CG3_RAM_OFFSET,
390*4882a593Smuzhiyun 				       info->fix.smem_len, "cg3 ram");
391*4882a593Smuzhiyun 	if (!info->screen_base)
392*4882a593Smuzhiyun 		goto out_unmap_regs;
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	cg3_blank(FB_BLANK_UNBLANK, info);
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 	if (!of_find_property(dp, "width", NULL)) {
397*4882a593Smuzhiyun 		err = cg3_do_default_mode(par);
398*4882a593Smuzhiyun 		if (err)
399*4882a593Smuzhiyun 			goto out_unmap_screen;
400*4882a593Smuzhiyun 	}
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	err = fb_alloc_cmap(&info->cmap, 256, 0);
403*4882a593Smuzhiyun 	if (err)
404*4882a593Smuzhiyun 		goto out_unmap_screen;
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	fb_set_cmap(&info->cmap, info);
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 	cg3_init_fix(info, linebytes, dp);
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun 	err = register_framebuffer(info);
411*4882a593Smuzhiyun 	if (err < 0)
412*4882a593Smuzhiyun 		goto out_dealloc_cmap;
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 	dev_set_drvdata(&op->dev, info);
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 	printk(KERN_INFO "%pOF: cg3 at %lx:%lx\n",
417*4882a593Smuzhiyun 	       dp, par->which_io, info->fix.smem_start);
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	return 0;
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun out_dealloc_cmap:
422*4882a593Smuzhiyun 	fb_dealloc_cmap(&info->cmap);
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun out_unmap_screen:
425*4882a593Smuzhiyun 	of_iounmap(&op->resource[0], info->screen_base, info->fix.smem_len);
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun out_unmap_regs:
428*4882a593Smuzhiyun 	of_iounmap(&op->resource[0], par->regs, sizeof(struct cg3_regs));
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun out_release_fb:
431*4882a593Smuzhiyun 	framebuffer_release(info);
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun out_err:
434*4882a593Smuzhiyun 	return err;
435*4882a593Smuzhiyun }
436*4882a593Smuzhiyun 
cg3_remove(struct platform_device * op)437*4882a593Smuzhiyun static int cg3_remove(struct platform_device *op)
438*4882a593Smuzhiyun {
439*4882a593Smuzhiyun 	struct fb_info *info = dev_get_drvdata(&op->dev);
440*4882a593Smuzhiyun 	struct cg3_par *par = info->par;
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 	unregister_framebuffer(info);
443*4882a593Smuzhiyun 	fb_dealloc_cmap(&info->cmap);
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 	of_iounmap(&op->resource[0], par->regs, sizeof(struct cg3_regs));
446*4882a593Smuzhiyun 	of_iounmap(&op->resource[0], info->screen_base, info->fix.smem_len);
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 	framebuffer_release(info);
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 	return 0;
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun static const struct of_device_id cg3_match[] = {
454*4882a593Smuzhiyun 	{
455*4882a593Smuzhiyun 		.name = "cgthree",
456*4882a593Smuzhiyun 	},
457*4882a593Smuzhiyun 	{
458*4882a593Smuzhiyun 		.name = "cgRDI",
459*4882a593Smuzhiyun 	},
460*4882a593Smuzhiyun 	{},
461*4882a593Smuzhiyun };
462*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, cg3_match);
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun static struct platform_driver cg3_driver = {
465*4882a593Smuzhiyun 	.driver = {
466*4882a593Smuzhiyun 		.name = "cg3",
467*4882a593Smuzhiyun 		.of_match_table = cg3_match,
468*4882a593Smuzhiyun 	},
469*4882a593Smuzhiyun 	.probe		= cg3_probe,
470*4882a593Smuzhiyun 	.remove		= cg3_remove,
471*4882a593Smuzhiyun };
472*4882a593Smuzhiyun 
cg3_init(void)473*4882a593Smuzhiyun static int __init cg3_init(void)
474*4882a593Smuzhiyun {
475*4882a593Smuzhiyun 	if (fb_get_options("cg3fb", NULL))
476*4882a593Smuzhiyun 		return -ENODEV;
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun 	return platform_driver_register(&cg3_driver);
479*4882a593Smuzhiyun }
480*4882a593Smuzhiyun 
cg3_exit(void)481*4882a593Smuzhiyun static void __exit cg3_exit(void)
482*4882a593Smuzhiyun {
483*4882a593Smuzhiyun 	platform_driver_unregister(&cg3_driver);
484*4882a593Smuzhiyun }
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun module_init(cg3_init);
487*4882a593Smuzhiyun module_exit(cg3_exit);
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun MODULE_DESCRIPTION("framebuffer driver for CGthree chipsets");
490*4882a593Smuzhiyun MODULE_AUTHOR("David S. Miller <davem@davemloft.net>");
491*4882a593Smuzhiyun MODULE_VERSION("2.0");
492*4882a593Smuzhiyun MODULE_LICENSE("GPL");
493