xref: /OK3568_Linux_fs/kernel/drivers/video/fbdev/bt431.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  *	linux/drivers/video/bt431.h
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  *	Copyright 2003  Thiemo Seufer <seufer@csv.ica.uni-stuttgart.de>
5*4882a593Smuzhiyun  *	Copyright 2016  Maciej W. Rozycki <macro@linux-mips.org>
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  *	This file is subject to the terms and conditions of the GNU General
8*4882a593Smuzhiyun  *	Public License. See the file COPYING in the main directory of this
9*4882a593Smuzhiyun  *	archive for more details.
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun #include <linux/types.h>
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #define BT431_CURSOR_SIZE	64
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun /*
16*4882a593Smuzhiyun  * Bt431 cursor generator registers, 32-bit aligned.
17*4882a593Smuzhiyun  * Two twin Bt431 are used on the DECstation's PMAG-AA.
18*4882a593Smuzhiyun  */
19*4882a593Smuzhiyun struct bt431_regs {
20*4882a593Smuzhiyun 	volatile u16 addr_lo;
21*4882a593Smuzhiyun 	u16 pad0;
22*4882a593Smuzhiyun 	volatile u16 addr_hi;
23*4882a593Smuzhiyun 	u16 pad1;
24*4882a593Smuzhiyun 	volatile u16 addr_cmap;
25*4882a593Smuzhiyun 	u16 pad2;
26*4882a593Smuzhiyun 	volatile u16 addr_reg;
27*4882a593Smuzhiyun 	u16 pad3;
28*4882a593Smuzhiyun };
29*4882a593Smuzhiyun 
bt431_set_value(u8 val)30*4882a593Smuzhiyun static inline u16 bt431_set_value(u8 val)
31*4882a593Smuzhiyun {
32*4882a593Smuzhiyun 	return ((val << 8) | (val & 0xff)) & 0xffff;
33*4882a593Smuzhiyun }
34*4882a593Smuzhiyun 
bt431_get_value(u16 val)35*4882a593Smuzhiyun static inline u8 bt431_get_value(u16 val)
36*4882a593Smuzhiyun {
37*4882a593Smuzhiyun 	return val & 0xff;
38*4882a593Smuzhiyun }
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun /*
41*4882a593Smuzhiyun  * Additional registers addressed indirectly.
42*4882a593Smuzhiyun  */
43*4882a593Smuzhiyun #define BT431_REG_CMD		0x0000
44*4882a593Smuzhiyun #define BT431_REG_CXLO		0x0001
45*4882a593Smuzhiyun #define BT431_REG_CXHI		0x0002
46*4882a593Smuzhiyun #define BT431_REG_CYLO		0x0003
47*4882a593Smuzhiyun #define BT431_REG_CYHI		0x0004
48*4882a593Smuzhiyun #define BT431_REG_WXLO		0x0005
49*4882a593Smuzhiyun #define BT431_REG_WXHI		0x0006
50*4882a593Smuzhiyun #define BT431_REG_WYLO		0x0007
51*4882a593Smuzhiyun #define BT431_REG_WYHI		0x0008
52*4882a593Smuzhiyun #define BT431_REG_WWLO		0x0009
53*4882a593Smuzhiyun #define BT431_REG_WWHI		0x000a
54*4882a593Smuzhiyun #define BT431_REG_WHLO		0x000b
55*4882a593Smuzhiyun #define BT431_REG_WHHI		0x000c
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun #define BT431_REG_CRAM_BASE	0x0000
58*4882a593Smuzhiyun #define BT431_REG_CRAM_END	0x01ff
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun /*
61*4882a593Smuzhiyun  * Command register.
62*4882a593Smuzhiyun  */
63*4882a593Smuzhiyun #define BT431_CMD_CURS_ENABLE	0x40
64*4882a593Smuzhiyun #define BT431_CMD_XHAIR_ENABLE	0x20
65*4882a593Smuzhiyun #define BT431_CMD_OR_CURSORS	0x10
66*4882a593Smuzhiyun #define BT431_CMD_XOR_CURSORS	0x00
67*4882a593Smuzhiyun #define BT431_CMD_1_1_MUX	0x00
68*4882a593Smuzhiyun #define BT431_CMD_4_1_MUX	0x04
69*4882a593Smuzhiyun #define BT431_CMD_5_1_MUX	0x08
70*4882a593Smuzhiyun #define BT431_CMD_xxx_MUX	0x0c
71*4882a593Smuzhiyun #define BT431_CMD_THICK_1	0x00
72*4882a593Smuzhiyun #define BT431_CMD_THICK_3	0x01
73*4882a593Smuzhiyun #define BT431_CMD_THICK_5	0x02
74*4882a593Smuzhiyun #define BT431_CMD_THICK_7	0x03
75*4882a593Smuzhiyun 
bt431_select_reg(struct bt431_regs * regs,int ir)76*4882a593Smuzhiyun static inline void bt431_select_reg(struct bt431_regs *regs, int ir)
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun 	/*
79*4882a593Smuzhiyun 	 * The compiler splits the write in two bytes without these
80*4882a593Smuzhiyun 	 * helper variables.
81*4882a593Smuzhiyun 	 */
82*4882a593Smuzhiyun 	volatile u16 *lo = &(regs->addr_lo);
83*4882a593Smuzhiyun 	volatile u16 *hi = &(regs->addr_hi);
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	mb();
86*4882a593Smuzhiyun 	*lo = bt431_set_value(ir & 0xff);
87*4882a593Smuzhiyun 	wmb();
88*4882a593Smuzhiyun 	*hi = bt431_set_value((ir >> 8) & 0xff);
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun /* Autoincrement read/write. */
bt431_read_reg_inc(struct bt431_regs * regs)92*4882a593Smuzhiyun static inline u8 bt431_read_reg_inc(struct bt431_regs *regs)
93*4882a593Smuzhiyun {
94*4882a593Smuzhiyun 	/*
95*4882a593Smuzhiyun 	 * The compiler splits the write in two bytes without the
96*4882a593Smuzhiyun 	 * helper variable.
97*4882a593Smuzhiyun 	 */
98*4882a593Smuzhiyun 	volatile u16 *r = &(regs->addr_reg);
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	mb();
101*4882a593Smuzhiyun 	return bt431_get_value(*r);
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun 
bt431_write_reg_inc(struct bt431_regs * regs,u8 value)104*4882a593Smuzhiyun static inline void bt431_write_reg_inc(struct bt431_regs *regs, u8 value)
105*4882a593Smuzhiyun {
106*4882a593Smuzhiyun 	/*
107*4882a593Smuzhiyun 	 * The compiler splits the write in two bytes without the
108*4882a593Smuzhiyun 	 * helper variable.
109*4882a593Smuzhiyun 	 */
110*4882a593Smuzhiyun 	volatile u16 *r = &(regs->addr_reg);
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	mb();
113*4882a593Smuzhiyun 	*r = bt431_set_value(value);
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun 
bt431_read_reg(struct bt431_regs * regs,int ir)116*4882a593Smuzhiyun static inline u8 bt431_read_reg(struct bt431_regs *regs, int ir)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun 	bt431_select_reg(regs, ir);
119*4882a593Smuzhiyun 	return bt431_read_reg_inc(regs);
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun 
bt431_write_reg(struct bt431_regs * regs,int ir,u8 value)122*4882a593Smuzhiyun static inline void bt431_write_reg(struct bt431_regs *regs, int ir, u8 value)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun 	bt431_select_reg(regs, ir);
125*4882a593Smuzhiyun 	bt431_write_reg_inc(regs, value);
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun /* Autoincremented read/write for the cursor map. */
bt431_read_cmap_inc(struct bt431_regs * regs)129*4882a593Smuzhiyun static inline u16 bt431_read_cmap_inc(struct bt431_regs *regs)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun 	/*
132*4882a593Smuzhiyun 	 * The compiler splits the write in two bytes without the
133*4882a593Smuzhiyun 	 * helper variable.
134*4882a593Smuzhiyun 	 */
135*4882a593Smuzhiyun 	volatile u16 *r = &(regs->addr_cmap);
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	mb();
138*4882a593Smuzhiyun 	return *r;
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun 
bt431_write_cmap_inc(struct bt431_regs * regs,u16 value)141*4882a593Smuzhiyun static inline void bt431_write_cmap_inc(struct bt431_regs *regs, u16 value)
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun 	/*
144*4882a593Smuzhiyun 	 * The compiler splits the write in two bytes without the
145*4882a593Smuzhiyun 	 * helper variable.
146*4882a593Smuzhiyun 	 */
147*4882a593Smuzhiyun 	volatile u16 *r = &(regs->addr_cmap);
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	mb();
150*4882a593Smuzhiyun 	*r = value;
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun 
bt431_read_cmap(struct bt431_regs * regs,int cr)153*4882a593Smuzhiyun static inline u16 bt431_read_cmap(struct bt431_regs *regs, int cr)
154*4882a593Smuzhiyun {
155*4882a593Smuzhiyun 	bt431_select_reg(regs, cr);
156*4882a593Smuzhiyun 	return bt431_read_cmap_inc(regs);
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun 
bt431_write_cmap(struct bt431_regs * regs,int cr,u16 value)159*4882a593Smuzhiyun static inline void bt431_write_cmap(struct bt431_regs *regs, int cr, u16 value)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun 	bt431_select_reg(regs, cr);
162*4882a593Smuzhiyun 	bt431_write_cmap_inc(regs, value);
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun 
bt431_enable_cursor(struct bt431_regs * regs)165*4882a593Smuzhiyun static inline void bt431_enable_cursor(struct bt431_regs *regs)
166*4882a593Smuzhiyun {
167*4882a593Smuzhiyun 	bt431_write_reg(regs, BT431_REG_CMD,
168*4882a593Smuzhiyun 			BT431_CMD_CURS_ENABLE | BT431_CMD_OR_CURSORS
169*4882a593Smuzhiyun 			| BT431_CMD_4_1_MUX | BT431_CMD_THICK_1);
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun 
bt431_erase_cursor(struct bt431_regs * regs)172*4882a593Smuzhiyun static inline void bt431_erase_cursor(struct bt431_regs *regs)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun 	bt431_write_reg(regs, BT431_REG_CMD, BT431_CMD_4_1_MUX);
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun 
bt431_position_cursor(struct bt431_regs * regs,u16 x,u16 y)177*4882a593Smuzhiyun static inline void bt431_position_cursor(struct bt431_regs *regs, u16 x, u16 y)
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun 	/*
180*4882a593Smuzhiyun 	 * Magic from the MACH sources.
181*4882a593Smuzhiyun 	 *
182*4882a593Smuzhiyun 	 * Cx = x + D + H - P
183*4882a593Smuzhiyun 	 *  P = 37 if 1:1, 52 if 4:1, 57 if 5:1
184*4882a593Smuzhiyun 	 *  D = pixel skew between outdata and external data
185*4882a593Smuzhiyun 	 *  H = pixels between HSYNCH falling and active video
186*4882a593Smuzhiyun 	 *
187*4882a593Smuzhiyun 	 * Cy = y + V - 32
188*4882a593Smuzhiyun 	 *  V = scanlines between HSYNCH falling, two or more
189*4882a593Smuzhiyun 	 *      clocks after VSYNCH falling, and active video
190*4882a593Smuzhiyun 	 */
191*4882a593Smuzhiyun 	x += 412 - 52;
192*4882a593Smuzhiyun 	y += 68 - 32;
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	/* Use autoincrement. */
195*4882a593Smuzhiyun 	bt431_select_reg(regs, BT431_REG_CXLO);
196*4882a593Smuzhiyun 	bt431_write_reg_inc(regs, x & 0xff); /* BT431_REG_CXLO */
197*4882a593Smuzhiyun 	bt431_write_reg_inc(regs, (x >> 8) & 0x0f); /* BT431_REG_CXHI */
198*4882a593Smuzhiyun 	bt431_write_reg_inc(regs, y & 0xff); /* BT431_REG_CYLO */
199*4882a593Smuzhiyun 	bt431_write_reg_inc(regs, (y >> 8) & 0x0f); /* BT431_REG_CYHI */
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun 
bt431_set_cursor(struct bt431_regs * regs,const char * data,const char * mask,u16 rop,u16 width,u16 height)202*4882a593Smuzhiyun static inline void bt431_set_cursor(struct bt431_regs *regs,
203*4882a593Smuzhiyun 				    const char *data, const char *mask,
204*4882a593Smuzhiyun 				    u16 rop, u16 width, u16 height)
205*4882a593Smuzhiyun {
206*4882a593Smuzhiyun 	u16 x, y;
207*4882a593Smuzhiyun 	int i;
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	i = 0;
210*4882a593Smuzhiyun 	width = DIV_ROUND_UP(width, 8);
211*4882a593Smuzhiyun 	bt431_select_reg(regs, BT431_REG_CRAM_BASE);
212*4882a593Smuzhiyun 	for (y = 0; y < BT431_CURSOR_SIZE; y++)
213*4882a593Smuzhiyun 		for (x = 0; x < BT431_CURSOR_SIZE / 8; x++) {
214*4882a593Smuzhiyun 			u16 val = 0;
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 			if (y < height && x < width) {
217*4882a593Smuzhiyun 				val = mask[i];
218*4882a593Smuzhiyun 				if (rop == ROP_XOR)
219*4882a593Smuzhiyun 					val = (val << 8) | (val ^ data[i]);
220*4882a593Smuzhiyun 				else
221*4882a593Smuzhiyun 					val = (val << 8) | (val & data[i]);
222*4882a593Smuzhiyun 				i++;
223*4882a593Smuzhiyun 			}
224*4882a593Smuzhiyun 			bt431_write_cmap_inc(regs, val);
225*4882a593Smuzhiyun 		}
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun 
bt431_init_cursor(struct bt431_regs * regs)228*4882a593Smuzhiyun static inline void bt431_init_cursor(struct bt431_regs *regs)
229*4882a593Smuzhiyun {
230*4882a593Smuzhiyun 	/* no crosshair window */
231*4882a593Smuzhiyun 	bt431_select_reg(regs, BT431_REG_WXLO);
232*4882a593Smuzhiyun 	bt431_write_reg_inc(regs, 0x00); /* BT431_REG_WXLO */
233*4882a593Smuzhiyun 	bt431_write_reg_inc(regs, 0x00); /* BT431_REG_WXHI */
234*4882a593Smuzhiyun 	bt431_write_reg_inc(regs, 0x00); /* BT431_REG_WYLO */
235*4882a593Smuzhiyun 	bt431_write_reg_inc(regs, 0x00); /* BT431_REG_WYHI */
236*4882a593Smuzhiyun 	bt431_write_reg_inc(regs, 0x00); /* BT431_REG_WWLO */
237*4882a593Smuzhiyun 	bt431_write_reg_inc(regs, 0x00); /* BT431_REG_WWHI */
238*4882a593Smuzhiyun 	bt431_write_reg_inc(regs, 0x00); /* BT431_REG_WHLO */
239*4882a593Smuzhiyun 	bt431_write_reg_inc(regs, 0x00); /* BT431_REG_WHHI */
240*4882a593Smuzhiyun }
241