xref: /OK3568_Linux_fs/kernel/drivers/video/fbdev/aty/radeonfb.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun #ifndef __RADEONFB_H__
3*4882a593Smuzhiyun #define __RADEONFB_H__
4*4882a593Smuzhiyun 
5*4882a593Smuzhiyun #ifdef CONFIG_FB_RADEON_DEBUG
6*4882a593Smuzhiyun #define DEBUG		1
7*4882a593Smuzhiyun #endif
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/module.h>
10*4882a593Smuzhiyun #include <linux/kernel.h>
11*4882a593Smuzhiyun #include <linux/sched.h>
12*4882a593Smuzhiyun #include <linux/delay.h>
13*4882a593Smuzhiyun #include <linux/pci.h>
14*4882a593Smuzhiyun #include <linux/fb.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #ifdef CONFIG_FB_RADEON_I2C
18*4882a593Smuzhiyun #include <linux/i2c.h>
19*4882a593Smuzhiyun #include <linux/i2c-algo-bit.h>
20*4882a593Smuzhiyun #endif
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #include <asm/io.h>
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #if defined(CONFIG_PPC) || defined(CONFIG_SPARC)
25*4882a593Smuzhiyun #include <asm/prom.h>
26*4882a593Smuzhiyun #endif
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #include <video/radeon.h>
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun /***************************************************************
31*4882a593Smuzhiyun  * Most of the definitions here are adapted right from XFree86 *
32*4882a593Smuzhiyun  ***************************************************************/
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun /*
36*4882a593Smuzhiyun  * Chip families. Must fit in the low 16 bits of a long word
37*4882a593Smuzhiyun  */
38*4882a593Smuzhiyun enum radeon_family {
39*4882a593Smuzhiyun 	CHIP_FAMILY_UNKNOW,
40*4882a593Smuzhiyun 	CHIP_FAMILY_LEGACY,
41*4882a593Smuzhiyun 	CHIP_FAMILY_RADEON,
42*4882a593Smuzhiyun 	CHIP_FAMILY_RV100,
43*4882a593Smuzhiyun 	CHIP_FAMILY_RS100,    /* U1 (IGP320M) or A3 (IGP320)*/
44*4882a593Smuzhiyun 	CHIP_FAMILY_RV200,
45*4882a593Smuzhiyun 	CHIP_FAMILY_RS200,    /* U2 (IGP330M/340M/350M) or A4 (IGP330/340/345/350),
46*4882a593Smuzhiyun 				 RS250 (IGP 7000) */
47*4882a593Smuzhiyun 	CHIP_FAMILY_R200,
48*4882a593Smuzhiyun 	CHIP_FAMILY_RV250,
49*4882a593Smuzhiyun 	CHIP_FAMILY_RS300,    /* Radeon 9000 IGP */
50*4882a593Smuzhiyun 	CHIP_FAMILY_RV280,
51*4882a593Smuzhiyun 	CHIP_FAMILY_R300,
52*4882a593Smuzhiyun 	CHIP_FAMILY_R350,
53*4882a593Smuzhiyun 	CHIP_FAMILY_RV350,
54*4882a593Smuzhiyun 	CHIP_FAMILY_RV380,    /* RV370/RV380/M22/M24 */
55*4882a593Smuzhiyun 	CHIP_FAMILY_R420,     /* R420/R423/M18 */
56*4882a593Smuzhiyun 	CHIP_FAMILY_RC410,
57*4882a593Smuzhiyun 	CHIP_FAMILY_RS400,
58*4882a593Smuzhiyun 	CHIP_FAMILY_RS480,
59*4882a593Smuzhiyun 	CHIP_FAMILY_LAST,
60*4882a593Smuzhiyun };
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun #define IS_RV100_VARIANT(rinfo) (((rinfo)->family == CHIP_FAMILY_RV100)  || \
63*4882a593Smuzhiyun 				 ((rinfo)->family == CHIP_FAMILY_RV200)  || \
64*4882a593Smuzhiyun 				 ((rinfo)->family == CHIP_FAMILY_RS100)  || \
65*4882a593Smuzhiyun 				 ((rinfo)->family == CHIP_FAMILY_RS200)  || \
66*4882a593Smuzhiyun 				 ((rinfo)->family == CHIP_FAMILY_RV250)  || \
67*4882a593Smuzhiyun 				 ((rinfo)->family == CHIP_FAMILY_RV280)  || \
68*4882a593Smuzhiyun 				 ((rinfo)->family == CHIP_FAMILY_RS300))
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun #define IS_R300_VARIANT(rinfo) (((rinfo)->family == CHIP_FAMILY_R300)  || \
72*4882a593Smuzhiyun 				((rinfo)->family == CHIP_FAMILY_RV350) || \
73*4882a593Smuzhiyun 				((rinfo)->family == CHIP_FAMILY_R350)  || \
74*4882a593Smuzhiyun 				((rinfo)->family == CHIP_FAMILY_RV380) || \
75*4882a593Smuzhiyun 				((rinfo)->family == CHIP_FAMILY_R420)  || \
76*4882a593Smuzhiyun                                ((rinfo)->family == CHIP_FAMILY_RC410) || \
77*4882a593Smuzhiyun                                ((rinfo)->family == CHIP_FAMILY_RS480))
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun /*
80*4882a593Smuzhiyun  * Chip flags
81*4882a593Smuzhiyun  */
82*4882a593Smuzhiyun enum radeon_chip_flags {
83*4882a593Smuzhiyun 	CHIP_FAMILY_MASK	= 0x0000ffffUL,
84*4882a593Smuzhiyun 	CHIP_FLAGS_MASK		= 0xffff0000UL,
85*4882a593Smuzhiyun 	CHIP_IS_MOBILITY	= 0x00010000UL,
86*4882a593Smuzhiyun 	CHIP_IS_IGP		= 0x00020000UL,
87*4882a593Smuzhiyun 	CHIP_HAS_CRTC2		= 0x00040000UL,
88*4882a593Smuzhiyun };
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun /*
91*4882a593Smuzhiyun  * Errata workarounds
92*4882a593Smuzhiyun  */
93*4882a593Smuzhiyun enum radeon_errata {
94*4882a593Smuzhiyun 	CHIP_ERRATA_R300_CG		= 0x00000001,
95*4882a593Smuzhiyun 	CHIP_ERRATA_PLL_DUMMYREADS	= 0x00000002,
96*4882a593Smuzhiyun 	CHIP_ERRATA_PLL_DELAY		= 0x00000004,
97*4882a593Smuzhiyun };
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun /*
101*4882a593Smuzhiyun  * Monitor types
102*4882a593Smuzhiyun  */
103*4882a593Smuzhiyun enum radeon_montype {
104*4882a593Smuzhiyun 	MT_NONE = 0,
105*4882a593Smuzhiyun 	MT_CRT,		/* CRT */
106*4882a593Smuzhiyun 	MT_LCD,		/* LCD */
107*4882a593Smuzhiyun 	MT_DFP,		/* DVI */
108*4882a593Smuzhiyun 	MT_CTV,		/* composite TV */
109*4882a593Smuzhiyun 	MT_STV		/* S-Video out */
110*4882a593Smuzhiyun };
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun /*
113*4882a593Smuzhiyun  * DDC i2c ports
114*4882a593Smuzhiyun  */
115*4882a593Smuzhiyun enum ddc_type {
116*4882a593Smuzhiyun 	ddc_none,
117*4882a593Smuzhiyun 	ddc_monid,
118*4882a593Smuzhiyun 	ddc_dvi,
119*4882a593Smuzhiyun 	ddc_vga,
120*4882a593Smuzhiyun 	ddc_crt2,
121*4882a593Smuzhiyun };
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun /*
124*4882a593Smuzhiyun  * Connector types
125*4882a593Smuzhiyun  */
126*4882a593Smuzhiyun enum conn_type {
127*4882a593Smuzhiyun 	conn_none,
128*4882a593Smuzhiyun 	conn_proprietary,
129*4882a593Smuzhiyun 	conn_crt,
130*4882a593Smuzhiyun 	conn_DVI_I,
131*4882a593Smuzhiyun 	conn_DVI_D,
132*4882a593Smuzhiyun };
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun /*
136*4882a593Smuzhiyun  * PLL infos
137*4882a593Smuzhiyun  */
138*4882a593Smuzhiyun struct pll_info {
139*4882a593Smuzhiyun 	int ppll_max;
140*4882a593Smuzhiyun 	int ppll_min;
141*4882a593Smuzhiyun 	int sclk, mclk;
142*4882a593Smuzhiyun 	int ref_div;
143*4882a593Smuzhiyun 	int ref_clk;
144*4882a593Smuzhiyun };
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun /*
148*4882a593Smuzhiyun  * This structure contains the various registers manipulated by this
149*4882a593Smuzhiyun  * driver for setting or restoring a mode. It's mostly copied from
150*4882a593Smuzhiyun  * XFree's RADEONSaveRec structure. A few chip settings might still be
151*4882a593Smuzhiyun  * tweaked without beeing reflected or saved in these registers though
152*4882a593Smuzhiyun  */
153*4882a593Smuzhiyun struct radeon_regs {
154*4882a593Smuzhiyun 	/* Common registers */
155*4882a593Smuzhiyun 	u32		ovr_clr;
156*4882a593Smuzhiyun 	u32		ovr_wid_left_right;
157*4882a593Smuzhiyun 	u32		ovr_wid_top_bottom;
158*4882a593Smuzhiyun 	u32		ov0_scale_cntl;
159*4882a593Smuzhiyun 	u32		mpp_tb_config;
160*4882a593Smuzhiyun 	u32		mpp_gp_config;
161*4882a593Smuzhiyun 	u32		subpic_cntl;
162*4882a593Smuzhiyun 	u32		viph_control;
163*4882a593Smuzhiyun 	u32		i2c_cntl_1;
164*4882a593Smuzhiyun 	u32		gen_int_cntl;
165*4882a593Smuzhiyun 	u32		cap0_trig_cntl;
166*4882a593Smuzhiyun 	u32		cap1_trig_cntl;
167*4882a593Smuzhiyun 	u32		bus_cntl;
168*4882a593Smuzhiyun 	u32		surface_cntl;
169*4882a593Smuzhiyun 	u32		bios_5_scratch;
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	/* Other registers to save for VT switches or driver load/unload */
172*4882a593Smuzhiyun 	u32		dp_datatype;
173*4882a593Smuzhiyun 	u32		rbbm_soft_reset;
174*4882a593Smuzhiyun 	u32		clock_cntl_index;
175*4882a593Smuzhiyun 	u32		amcgpio_en_reg;
176*4882a593Smuzhiyun 	u32		amcgpio_mask;
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	/* Surface/tiling registers */
179*4882a593Smuzhiyun 	u32		surf_lower_bound[8];
180*4882a593Smuzhiyun 	u32		surf_upper_bound[8];
181*4882a593Smuzhiyun 	u32		surf_info[8];
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	/* CRTC registers */
184*4882a593Smuzhiyun 	u32		crtc_gen_cntl;
185*4882a593Smuzhiyun 	u32		crtc_ext_cntl;
186*4882a593Smuzhiyun 	u32		dac_cntl;
187*4882a593Smuzhiyun 	u32		crtc_h_total_disp;
188*4882a593Smuzhiyun 	u32		crtc_h_sync_strt_wid;
189*4882a593Smuzhiyun 	u32		crtc_v_total_disp;
190*4882a593Smuzhiyun 	u32		crtc_v_sync_strt_wid;
191*4882a593Smuzhiyun 	u32		crtc_offset;
192*4882a593Smuzhiyun 	u32		crtc_offset_cntl;
193*4882a593Smuzhiyun 	u32		crtc_pitch;
194*4882a593Smuzhiyun 	u32		disp_merge_cntl;
195*4882a593Smuzhiyun 	u32		grph_buffer_cntl;
196*4882a593Smuzhiyun 	u32		crtc_more_cntl;
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	/* CRTC2 registers */
199*4882a593Smuzhiyun 	u32		crtc2_gen_cntl;
200*4882a593Smuzhiyun 	u32		dac2_cntl;
201*4882a593Smuzhiyun 	u32		disp_output_cntl;
202*4882a593Smuzhiyun 	u32		disp_hw_debug;
203*4882a593Smuzhiyun 	u32		disp2_merge_cntl;
204*4882a593Smuzhiyun 	u32		grph2_buffer_cntl;
205*4882a593Smuzhiyun 	u32		crtc2_h_total_disp;
206*4882a593Smuzhiyun 	u32		crtc2_h_sync_strt_wid;
207*4882a593Smuzhiyun 	u32		crtc2_v_total_disp;
208*4882a593Smuzhiyun 	u32		crtc2_v_sync_strt_wid;
209*4882a593Smuzhiyun 	u32		crtc2_offset;
210*4882a593Smuzhiyun 	u32		crtc2_offset_cntl;
211*4882a593Smuzhiyun 	u32		crtc2_pitch;
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	/* Flat panel regs */
214*4882a593Smuzhiyun 	u32 		fp_crtc_h_total_disp;
215*4882a593Smuzhiyun 	u32		fp_crtc_v_total_disp;
216*4882a593Smuzhiyun 	u32		fp_gen_cntl;
217*4882a593Smuzhiyun 	u32		fp2_gen_cntl;
218*4882a593Smuzhiyun 	u32		fp_h_sync_strt_wid;
219*4882a593Smuzhiyun 	u32		fp2_h_sync_strt_wid;
220*4882a593Smuzhiyun 	u32		fp_horz_stretch;
221*4882a593Smuzhiyun 	u32		fp_panel_cntl;
222*4882a593Smuzhiyun 	u32		fp_v_sync_strt_wid;
223*4882a593Smuzhiyun 	u32		fp2_v_sync_strt_wid;
224*4882a593Smuzhiyun 	u32		fp_vert_stretch;
225*4882a593Smuzhiyun 	u32		lvds_gen_cntl;
226*4882a593Smuzhiyun 	u32		lvds_pll_cntl;
227*4882a593Smuzhiyun 	u32		tmds_crc;
228*4882a593Smuzhiyun 	u32		tmds_transmitter_cntl;
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	/* Computed values for PLL */
231*4882a593Smuzhiyun 	u32		dot_clock_freq;
232*4882a593Smuzhiyun 	int		feedback_div;
233*4882a593Smuzhiyun 	int		post_div;
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	/* PLL registers */
236*4882a593Smuzhiyun 	u32		ppll_div_3;
237*4882a593Smuzhiyun 	u32		ppll_ref_div;
238*4882a593Smuzhiyun 	u32		vclk_ecp_cntl;
239*4882a593Smuzhiyun 	u32		clk_cntl_index;
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	/* Computed values for PLL2 */
242*4882a593Smuzhiyun 	u32		dot_clock_freq_2;
243*4882a593Smuzhiyun 	int		feedback_div_2;
244*4882a593Smuzhiyun 	int		post_div_2;
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	/* PLL2 registers */
247*4882a593Smuzhiyun 	u32		p2pll_ref_div;
248*4882a593Smuzhiyun 	u32		p2pll_div_0;
249*4882a593Smuzhiyun 	u32		htotal_cntl2;
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun        	/* Palette */
252*4882a593Smuzhiyun 	int		palette_valid;
253*4882a593Smuzhiyun };
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun struct panel_info {
256*4882a593Smuzhiyun 	int xres, yres;
257*4882a593Smuzhiyun 	int valid;
258*4882a593Smuzhiyun 	int clock;
259*4882a593Smuzhiyun 	int hOver_plus, hSync_width, hblank;
260*4882a593Smuzhiyun 	int vOver_plus, vSync_width, vblank;
261*4882a593Smuzhiyun 	int hAct_high, vAct_high, interlaced;
262*4882a593Smuzhiyun 	int pwr_delay;
263*4882a593Smuzhiyun 	int use_bios_dividers;
264*4882a593Smuzhiyun 	int ref_divider;
265*4882a593Smuzhiyun 	int post_divider;
266*4882a593Smuzhiyun 	int fbk_divider;
267*4882a593Smuzhiyun };
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun struct radeonfb_info;
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun #ifdef CONFIG_FB_RADEON_I2C
272*4882a593Smuzhiyun struct radeon_i2c_chan {
273*4882a593Smuzhiyun 	struct radeonfb_info		*rinfo;
274*4882a593Smuzhiyun 	u32		 		ddc_reg;
275*4882a593Smuzhiyun 	struct i2c_adapter		adapter;
276*4882a593Smuzhiyun 	struct i2c_algo_bit_data	algo;
277*4882a593Smuzhiyun };
278*4882a593Smuzhiyun #endif
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun enum radeon_pm_mode {
281*4882a593Smuzhiyun 	radeon_pm_none	= 0,		/* Nothing supported */
282*4882a593Smuzhiyun 	radeon_pm_d2	= 0x00000001,	/* Can do D2 state */
283*4882a593Smuzhiyun 	radeon_pm_off	= 0x00000002,	/* Can resume from D3 cold */
284*4882a593Smuzhiyun };
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun typedef void (*reinit_function_ptr)(struct radeonfb_info *rinfo);
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun struct radeonfb_info {
289*4882a593Smuzhiyun 	struct fb_info		*info;
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	struct radeon_regs 	state;
292*4882a593Smuzhiyun 	struct radeon_regs	init_state;
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	char			name[50];
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	unsigned long		mmio_base_phys;
297*4882a593Smuzhiyun 	unsigned long		fb_base_phys;
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	void __iomem		*mmio_base;
300*4882a593Smuzhiyun 	void __iomem		*fb_base;
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	unsigned long		fb_local_base;
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	struct pci_dev		*pdev;
305*4882a593Smuzhiyun #if defined(CONFIG_PPC) || defined(CONFIG_SPARC)
306*4882a593Smuzhiyun 	struct device_node	*of_node;
307*4882a593Smuzhiyun #endif
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 	void __iomem		*bios_seg;
310*4882a593Smuzhiyun 	int			fp_bios_start;
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	u32			pseudo_palette[16];
313*4882a593Smuzhiyun 	struct { u8 red, green, blue, pad; }
314*4882a593Smuzhiyun 				palette[256];
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	int			chipset;
317*4882a593Smuzhiyun 	u8			family;
318*4882a593Smuzhiyun 	u8			rev;
319*4882a593Smuzhiyun 	unsigned int		errata;
320*4882a593Smuzhiyun 	unsigned long		video_ram;
321*4882a593Smuzhiyun 	unsigned long		mapped_vram;
322*4882a593Smuzhiyun 	int			vram_width;
323*4882a593Smuzhiyun 	int			vram_ddr;
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	int			pitch, bpp, depth;
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	int			has_CRTC2;
328*4882a593Smuzhiyun 	int			is_mobility;
329*4882a593Smuzhiyun 	int			is_IGP;
330*4882a593Smuzhiyun 	int			reversed_DAC;
331*4882a593Smuzhiyun 	int			reversed_TMDS;
332*4882a593Smuzhiyun 	struct panel_info	panel_info;
333*4882a593Smuzhiyun 	int			mon1_type;
334*4882a593Smuzhiyun 	u8			*mon1_EDID;
335*4882a593Smuzhiyun 	struct fb_videomode	*mon1_modedb;
336*4882a593Smuzhiyun 	int			mon1_dbsize;
337*4882a593Smuzhiyun 	int			mon2_type;
338*4882a593Smuzhiyun 	u8		        *mon2_EDID;
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	u32			dp_gui_master_cntl;
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 	struct pll_info		pll;
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	int			wc_cookie;
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 	u32			save_regs[100];
347*4882a593Smuzhiyun 	int			asleep;
348*4882a593Smuzhiyun 	int			lock_blank;
349*4882a593Smuzhiyun 	int			dynclk;
350*4882a593Smuzhiyun 	int			no_schedule;
351*4882a593Smuzhiyun 	enum radeon_pm_mode	pm_mode;
352*4882a593Smuzhiyun 	reinit_function_ptr     reinit_func;
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	/* Lock on register access */
355*4882a593Smuzhiyun 	spinlock_t		reg_lock;
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 	/* Timer used for delayed LVDS operations */
358*4882a593Smuzhiyun 	struct timer_list	lvds_timer;
359*4882a593Smuzhiyun 	u32			pending_lvds_gen_cntl;
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun #ifdef CONFIG_FB_RADEON_I2C
362*4882a593Smuzhiyun 	struct radeon_i2c_chan 	i2c[4];
363*4882a593Smuzhiyun #endif
364*4882a593Smuzhiyun };
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun #define PRIMARY_MONITOR(rinfo)	(rinfo->mon1_type)
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun /*
371*4882a593Smuzhiyun  * IO macros
372*4882a593Smuzhiyun  */
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun void _radeon_msleep(struct radeonfb_info *rinfo, unsigned long ms);
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun #define INREG8(addr)		readb((rinfo->mmio_base)+addr)
377*4882a593Smuzhiyun #define OUTREG8(addr,val)	writeb(val, (rinfo->mmio_base)+addr)
378*4882a593Smuzhiyun #define INREG16(addr)		readw((rinfo->mmio_base)+addr)
379*4882a593Smuzhiyun #define OUTREG16(addr,val)	writew(val, (rinfo->mmio_base)+addr)
380*4882a593Smuzhiyun #define INREG(addr)		readl((rinfo->mmio_base)+addr)
381*4882a593Smuzhiyun #define OUTREG(addr,val)	writel(val, (rinfo->mmio_base)+addr)
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun void _OUTREGP(struct radeonfb_info *rinfo, u32 addr, u32 val, u32 mask);
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun #define OUTREGP(addr,val,mask)	_OUTREGP(rinfo, addr, val,mask)
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun /*
388*4882a593Smuzhiyun  * Note about PLL register accesses:
389*4882a593Smuzhiyun  *
390*4882a593Smuzhiyun  * I have removed the spinlock on them on purpose. The driver now
391*4882a593Smuzhiyun  * expects that it will only manipulate the PLL registers in normal
392*4882a593Smuzhiyun  * task environment, where radeon_msleep() will be called, protected
393*4882a593Smuzhiyun  * by a semaphore (currently the console semaphore) so that no conflict
394*4882a593Smuzhiyun  * will happen on the PLL register index.
395*4882a593Smuzhiyun  *
396*4882a593Smuzhiyun  * With the latest changes to the VT layer, this is guaranteed for all
397*4882a593Smuzhiyun  * calls except the actual drawing/blits which aren't supposed to use
398*4882a593Smuzhiyun  * the PLL registers anyway
399*4882a593Smuzhiyun  *
400*4882a593Smuzhiyun  * This is very important for the workarounds to work properly. The only
401*4882a593Smuzhiyun  * possible exception to this rule is the call to unblank(), which may
402*4882a593Smuzhiyun  * be done at irq time if an oops is in progress.
403*4882a593Smuzhiyun  */
404*4882a593Smuzhiyun void radeon_pll_errata_after_index_slow(struct radeonfb_info *rinfo);
radeon_pll_errata_after_index(struct radeonfb_info * rinfo)405*4882a593Smuzhiyun static inline void radeon_pll_errata_after_index(struct radeonfb_info *rinfo)
406*4882a593Smuzhiyun {
407*4882a593Smuzhiyun 	if (rinfo->errata & CHIP_ERRATA_PLL_DUMMYREADS)
408*4882a593Smuzhiyun 		radeon_pll_errata_after_index_slow(rinfo);
409*4882a593Smuzhiyun }
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun void radeon_pll_errata_after_data_slow(struct radeonfb_info *rinfo);
radeon_pll_errata_after_data(struct radeonfb_info * rinfo)412*4882a593Smuzhiyun static inline void radeon_pll_errata_after_data(struct radeonfb_info *rinfo)
413*4882a593Smuzhiyun {
414*4882a593Smuzhiyun 	if (rinfo->errata & (CHIP_ERRATA_PLL_DELAY|CHIP_ERRATA_R300_CG))
415*4882a593Smuzhiyun 		radeon_pll_errata_after_data_slow(rinfo);
416*4882a593Smuzhiyun }
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun u32 __INPLL(struct radeonfb_info *rinfo, u32 addr);
419*4882a593Smuzhiyun void __OUTPLL(struct radeonfb_info *rinfo, unsigned int index, u32 val);
420*4882a593Smuzhiyun void __OUTPLLP(struct radeonfb_info *rinfo, unsigned int index,
421*4882a593Smuzhiyun 			     u32 val, u32 mask);
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun #define INPLL(addr)			__INPLL(rinfo, addr)
424*4882a593Smuzhiyun #define OUTPLL(index, val)		__OUTPLL(rinfo, index, val)
425*4882a593Smuzhiyun #define OUTPLLP(index, val, mask)	__OUTPLLP(rinfo, index, val, mask)
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun #define BIOS_IN8(v)  	(readb(rinfo->bios_seg + (v)))
429*4882a593Smuzhiyun #define BIOS_IN16(v) 	(readb(rinfo->bios_seg + (v)) | \
430*4882a593Smuzhiyun 			  (readb(rinfo->bios_seg + (v) + 1) << 8))
431*4882a593Smuzhiyun #define BIOS_IN32(v) 	(readb(rinfo->bios_seg + (v)) | \
432*4882a593Smuzhiyun 			  (readb(rinfo->bios_seg + (v) + 1) << 8) | \
433*4882a593Smuzhiyun 			  (readb(rinfo->bios_seg + (v) + 2) << 16) | \
434*4882a593Smuzhiyun 			  (readb(rinfo->bios_seg + (v) + 3) << 24))
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun /*
437*4882a593Smuzhiyun  * Inline utilities
438*4882a593Smuzhiyun  */
round_div(int num,int den)439*4882a593Smuzhiyun static inline int round_div(int num, int den)
440*4882a593Smuzhiyun {
441*4882a593Smuzhiyun         return (num + (den / 2)) / den;
442*4882a593Smuzhiyun }
443*4882a593Smuzhiyun 
var_to_depth(const struct fb_var_screeninfo * var)444*4882a593Smuzhiyun static inline int var_to_depth(const struct fb_var_screeninfo *var)
445*4882a593Smuzhiyun {
446*4882a593Smuzhiyun 	if (var->bits_per_pixel != 16)
447*4882a593Smuzhiyun 		return var->bits_per_pixel;
448*4882a593Smuzhiyun 	return (var->green.length == 5) ? 15 : 16;
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun 
radeon_get_dstbpp(u16 depth)451*4882a593Smuzhiyun static inline u32 radeon_get_dstbpp(u16 depth)
452*4882a593Smuzhiyun {
453*4882a593Smuzhiyun 	switch (depth) {
454*4882a593Smuzhiyun        	case 8:
455*4882a593Smuzhiyun        		return DST_8BPP;
456*4882a593Smuzhiyun        	case 15:
457*4882a593Smuzhiyun        		return DST_15BPP;
458*4882a593Smuzhiyun        	case 16:
459*4882a593Smuzhiyun        		return DST_16BPP;
460*4882a593Smuzhiyun        	case 32:
461*4882a593Smuzhiyun        		return DST_32BPP;
462*4882a593Smuzhiyun        	default:
463*4882a593Smuzhiyun        		return 0;
464*4882a593Smuzhiyun 	}
465*4882a593Smuzhiyun }
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun /*
468*4882a593Smuzhiyun  * 2D Engine helper routines
469*4882a593Smuzhiyun  */
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun void _radeon_fifo_wait(struct radeonfb_info *rinfo, int entries);
472*4882a593Smuzhiyun void radeon_engine_flush(struct radeonfb_info *rinfo);
473*4882a593Smuzhiyun void _radeon_engine_idle(struct radeonfb_info *rinfo);
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun #define radeon_engine_idle()		_radeon_engine_idle(rinfo)
476*4882a593Smuzhiyun #define radeon_fifo_wait(entries)	_radeon_fifo_wait(rinfo,entries)
477*4882a593Smuzhiyun #define radeon_msleep(ms)		_radeon_msleep(rinfo,ms)
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun /* I2C Functions */
481*4882a593Smuzhiyun extern void radeon_create_i2c_busses(struct radeonfb_info *rinfo);
482*4882a593Smuzhiyun extern void radeon_delete_i2c_busses(struct radeonfb_info *rinfo);
483*4882a593Smuzhiyun extern int radeon_probe_i2c_connector(struct radeonfb_info *rinfo, int conn, u8 **out_edid);
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun /* PM Functions */
486*4882a593Smuzhiyun extern const struct dev_pm_ops radeonfb_pci_pm_ops;
487*4882a593Smuzhiyun extern void radeonfb_pm_init(struct radeonfb_info *rinfo, int dynclk, int ignore_devlist, int force_sleep);
488*4882a593Smuzhiyun extern void radeonfb_pm_exit(struct radeonfb_info *rinfo);
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun /* Monitor probe functions */
491*4882a593Smuzhiyun extern void radeon_probe_screens(struct radeonfb_info *rinfo,
492*4882a593Smuzhiyun 				 const char *monitor_layout, int ignore_edid);
493*4882a593Smuzhiyun extern void radeon_check_modes(struct radeonfb_info *rinfo, const char *mode_option);
494*4882a593Smuzhiyun extern int radeon_match_mode(struct radeonfb_info *rinfo,
495*4882a593Smuzhiyun 			     struct fb_var_screeninfo *dest,
496*4882a593Smuzhiyun 			     const struct fb_var_screeninfo *src);
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun /* Accel functions */
499*4882a593Smuzhiyun extern void radeonfb_fillrect(struct fb_info *info, const struct fb_fillrect *region);
500*4882a593Smuzhiyun extern void radeonfb_copyarea(struct fb_info *info, const struct fb_copyarea *area);
501*4882a593Smuzhiyun extern void radeonfb_imageblit(struct fb_info *p, const struct fb_image *image);
502*4882a593Smuzhiyun extern int radeonfb_sync(struct fb_info *info);
503*4882a593Smuzhiyun extern void radeonfb_engine_init (struct radeonfb_info *rinfo);
504*4882a593Smuzhiyun extern void radeonfb_engine_reset(struct radeonfb_info *rinfo);
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun /* Other functions */
507*4882a593Smuzhiyun extern int radeon_screen_blank(struct radeonfb_info *rinfo, int blank, int mode_switch);
508*4882a593Smuzhiyun extern void radeon_write_mode (struct radeonfb_info *rinfo, struct radeon_regs *mode,
509*4882a593Smuzhiyun 			       int reg_only);
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun /* Backlight functions */
512*4882a593Smuzhiyun #ifdef CONFIG_FB_RADEON_BACKLIGHT
513*4882a593Smuzhiyun extern void radeonfb_bl_init(struct radeonfb_info *rinfo);
514*4882a593Smuzhiyun extern void radeonfb_bl_exit(struct radeonfb_info *rinfo);
515*4882a593Smuzhiyun #else
radeonfb_bl_init(struct radeonfb_info * rinfo)516*4882a593Smuzhiyun static inline void radeonfb_bl_init(struct radeonfb_info *rinfo) {}
radeonfb_bl_exit(struct radeonfb_info * rinfo)517*4882a593Smuzhiyun static inline void radeonfb_bl_exit(struct radeonfb_info *rinfo) {}
518*4882a593Smuzhiyun #endif
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun #endif /* __RADEONFB_H__ */
521