1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * ATI Frame Buffer Device Driver Core Definitions
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/spinlock.h>
7*4882a593Smuzhiyun #include <linux/wait.h>
8*4882a593Smuzhiyun /*
9*4882a593Smuzhiyun * Elements of the hardware specific atyfb_par structure
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun struct crtc {
13*4882a593Smuzhiyun u32 vxres;
14*4882a593Smuzhiyun u32 vyres;
15*4882a593Smuzhiyun u32 xoffset;
16*4882a593Smuzhiyun u32 yoffset;
17*4882a593Smuzhiyun u32 bpp;
18*4882a593Smuzhiyun u32 h_tot_disp;
19*4882a593Smuzhiyun u32 h_sync_strt_wid;
20*4882a593Smuzhiyun u32 v_tot_disp;
21*4882a593Smuzhiyun u32 v_sync_strt_wid;
22*4882a593Smuzhiyun u32 vline_crnt_vline;
23*4882a593Smuzhiyun u32 off_pitch;
24*4882a593Smuzhiyun u32 gen_cntl;
25*4882a593Smuzhiyun u32 dp_pix_width; /* acceleration */
26*4882a593Smuzhiyun u32 dp_chain_mask; /* acceleration */
27*4882a593Smuzhiyun #ifdef CONFIG_FB_ATY_GENERIC_LCD
28*4882a593Smuzhiyun u32 horz_stretching;
29*4882a593Smuzhiyun u32 vert_stretching;
30*4882a593Smuzhiyun u32 ext_vert_stretch;
31*4882a593Smuzhiyun u32 shadow_h_tot_disp;
32*4882a593Smuzhiyun u32 shadow_h_sync_strt_wid;
33*4882a593Smuzhiyun u32 shadow_v_tot_disp;
34*4882a593Smuzhiyun u32 shadow_v_sync_strt_wid;
35*4882a593Smuzhiyun u32 lcd_gen_cntl;
36*4882a593Smuzhiyun u32 lcd_config_panel;
37*4882a593Smuzhiyun u32 lcd_index;
38*4882a593Smuzhiyun #endif
39*4882a593Smuzhiyun };
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun struct aty_interrupt {
42*4882a593Smuzhiyun wait_queue_head_t wait;
43*4882a593Smuzhiyun unsigned int count;
44*4882a593Smuzhiyun int pan_display;
45*4882a593Smuzhiyun };
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun struct pll_info {
48*4882a593Smuzhiyun int pll_max;
49*4882a593Smuzhiyun int pll_min;
50*4882a593Smuzhiyun int sclk, mclk, mclk_pm, xclk;
51*4882a593Smuzhiyun int ref_div;
52*4882a593Smuzhiyun int ref_clk;
53*4882a593Smuzhiyun int ecp_max;
54*4882a593Smuzhiyun };
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun typedef struct {
57*4882a593Smuzhiyun u16 unknown1;
58*4882a593Smuzhiyun u16 PCLK_min_freq;
59*4882a593Smuzhiyun u16 PCLK_max_freq;
60*4882a593Smuzhiyun u16 unknown2;
61*4882a593Smuzhiyun u16 ref_freq;
62*4882a593Smuzhiyun u16 ref_divider;
63*4882a593Smuzhiyun u16 unknown3;
64*4882a593Smuzhiyun u16 MCLK_pwd;
65*4882a593Smuzhiyun u16 MCLK_max_freq;
66*4882a593Smuzhiyun u16 XCLK_max_freq;
67*4882a593Smuzhiyun u16 SCLK_freq;
68*4882a593Smuzhiyun } __attribute__ ((packed)) PLL_BLOCK_MACH64;
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun struct pll_514 {
71*4882a593Smuzhiyun u8 m;
72*4882a593Smuzhiyun u8 n;
73*4882a593Smuzhiyun };
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun struct pll_18818 {
76*4882a593Smuzhiyun u32 program_bits;
77*4882a593Smuzhiyun u32 locationAddr;
78*4882a593Smuzhiyun u32 period_in_ps;
79*4882a593Smuzhiyun u32 post_divider;
80*4882a593Smuzhiyun };
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun struct pll_ct {
83*4882a593Smuzhiyun u8 pll_ref_div;
84*4882a593Smuzhiyun u8 pll_gen_cntl;
85*4882a593Smuzhiyun u8 mclk_fb_div;
86*4882a593Smuzhiyun u8 mclk_fb_mult; /* 2 ro 4 */
87*4882a593Smuzhiyun u8 sclk_fb_div;
88*4882a593Smuzhiyun u8 pll_vclk_cntl;
89*4882a593Smuzhiyun u8 vclk_post_div;
90*4882a593Smuzhiyun u8 vclk_fb_div;
91*4882a593Smuzhiyun u8 pll_ext_cntl;
92*4882a593Smuzhiyun u8 ext_vpll_cntl;
93*4882a593Smuzhiyun u8 spll_cntl2;
94*4882a593Smuzhiyun u32 dsp_config; /* Mach64 GTB DSP */
95*4882a593Smuzhiyun u32 dsp_on_off; /* Mach64 GTB DSP */
96*4882a593Smuzhiyun u32 dsp_loop_latency;
97*4882a593Smuzhiyun u32 fifo_size;
98*4882a593Smuzhiyun u32 xclkpagefaultdelay;
99*4882a593Smuzhiyun u32 xclkmaxrasdelay;
100*4882a593Smuzhiyun u8 xclk_ref_div;
101*4882a593Smuzhiyun u8 xclk_post_div;
102*4882a593Smuzhiyun u8 mclk_post_div_real;
103*4882a593Smuzhiyun u8 xclk_post_div_real;
104*4882a593Smuzhiyun u8 vclk_post_div_real;
105*4882a593Smuzhiyun u8 features;
106*4882a593Smuzhiyun #ifdef CONFIG_FB_ATY_GENERIC_LCD
107*4882a593Smuzhiyun u32 xres; /* use for LCD stretching/scaling */
108*4882a593Smuzhiyun #endif
109*4882a593Smuzhiyun };
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun /*
112*4882a593Smuzhiyun for pll_ct.features
113*4882a593Smuzhiyun */
114*4882a593Smuzhiyun #define DONT_USE_SPLL 0x1
115*4882a593Smuzhiyun #define DONT_USE_XDLL 0x2
116*4882a593Smuzhiyun #define USE_CPUCLK 0x4
117*4882a593Smuzhiyun #define POWERDOWN_PLL 0x8
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun union aty_pll {
120*4882a593Smuzhiyun struct pll_ct ct;
121*4882a593Smuzhiyun struct pll_514 ibm514;
122*4882a593Smuzhiyun struct pll_18818 ics2595;
123*4882a593Smuzhiyun };
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun /*
126*4882a593Smuzhiyun * The hardware parameters for each card
127*4882a593Smuzhiyun */
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun struct atyfb_par {
130*4882a593Smuzhiyun u32 pseudo_palette[16];
131*4882a593Smuzhiyun struct { u8 red, green, blue; } palette[256];
132*4882a593Smuzhiyun const struct aty_dac_ops *dac_ops;
133*4882a593Smuzhiyun const struct aty_pll_ops *pll_ops;
134*4882a593Smuzhiyun void __iomem *ati_regbase;
135*4882a593Smuzhiyun unsigned long clk_wr_offset; /* meaning overloaded, clock id by CT */
136*4882a593Smuzhiyun struct crtc crtc;
137*4882a593Smuzhiyun union aty_pll pll;
138*4882a593Smuzhiyun struct pll_info pll_limits;
139*4882a593Smuzhiyun u32 features;
140*4882a593Smuzhiyun u32 ref_clk_per;
141*4882a593Smuzhiyun u32 pll_per;
142*4882a593Smuzhiyun u32 mclk_per;
143*4882a593Smuzhiyun u32 xclk_per;
144*4882a593Smuzhiyun u8 bus_type;
145*4882a593Smuzhiyun u8 ram_type;
146*4882a593Smuzhiyun u8 mem_refresh_rate;
147*4882a593Smuzhiyun u16 pci_id;
148*4882a593Smuzhiyun u32 accel_flags;
149*4882a593Smuzhiyun int blitter_may_be_busy;
150*4882a593Smuzhiyun unsigned fifo_space;
151*4882a593Smuzhiyun int asleep;
152*4882a593Smuzhiyun int lock_blank;
153*4882a593Smuzhiyun unsigned long res_start;
154*4882a593Smuzhiyun unsigned long res_size;
155*4882a593Smuzhiyun struct pci_dev *pdev;
156*4882a593Smuzhiyun #ifdef __sparc__
157*4882a593Smuzhiyun struct pci_mmap_map *mmap_map;
158*4882a593Smuzhiyun u8 mmaped;
159*4882a593Smuzhiyun #endif
160*4882a593Smuzhiyun int open;
161*4882a593Smuzhiyun #ifdef CONFIG_FB_ATY_GENERIC_LCD
162*4882a593Smuzhiyun unsigned long bios_base_phys;
163*4882a593Smuzhiyun unsigned long bios_base;
164*4882a593Smuzhiyun unsigned long lcd_table;
165*4882a593Smuzhiyun u16 lcd_width;
166*4882a593Smuzhiyun u16 lcd_height;
167*4882a593Smuzhiyun u32 lcd_pixclock;
168*4882a593Smuzhiyun u16 lcd_refreshrate;
169*4882a593Smuzhiyun u16 lcd_htotal;
170*4882a593Smuzhiyun u16 lcd_hdisp;
171*4882a593Smuzhiyun u16 lcd_hsync_dly;
172*4882a593Smuzhiyun u16 lcd_hsync_len;
173*4882a593Smuzhiyun u16 lcd_vtotal;
174*4882a593Smuzhiyun u16 lcd_vdisp;
175*4882a593Smuzhiyun u16 lcd_vsync_len;
176*4882a593Smuzhiyun u16 lcd_right_margin;
177*4882a593Smuzhiyun u16 lcd_lower_margin;
178*4882a593Smuzhiyun u16 lcd_hblank_len;
179*4882a593Smuzhiyun u16 lcd_vblank_len;
180*4882a593Smuzhiyun #endif
181*4882a593Smuzhiyun unsigned long aux_start; /* auxiliary aperture */
182*4882a593Smuzhiyun unsigned long aux_size;
183*4882a593Smuzhiyun struct aty_interrupt vblank;
184*4882a593Smuzhiyun unsigned long irq_flags;
185*4882a593Smuzhiyun unsigned int irq;
186*4882a593Smuzhiyun spinlock_t int_lock;
187*4882a593Smuzhiyun int wc_cookie;
188*4882a593Smuzhiyun u32 mem_cntl;
189*4882a593Smuzhiyun struct crtc saved_crtc;
190*4882a593Smuzhiyun union aty_pll saved_pll;
191*4882a593Smuzhiyun };
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun /*
194*4882a593Smuzhiyun * ATI Mach64 features
195*4882a593Smuzhiyun */
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun #define M64_HAS(feature) ((par)->features & (M64F_##feature))
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun #define M64F_RESET_3D 0x00000001
200*4882a593Smuzhiyun #define M64F_MAGIC_FIFO 0x00000002
201*4882a593Smuzhiyun #define M64F_GTB_DSP 0x00000004
202*4882a593Smuzhiyun #define M64F_FIFO_32 0x00000008
203*4882a593Smuzhiyun #define M64F_SDRAM_MAGIC_PLL 0x00000010
204*4882a593Smuzhiyun #define M64F_MAGIC_POSTDIV 0x00000020
205*4882a593Smuzhiyun #define M64F_INTEGRATED 0x00000040
206*4882a593Smuzhiyun #define M64F_CT_BUS 0x00000080
207*4882a593Smuzhiyun #define M64F_VT_BUS 0x00000100
208*4882a593Smuzhiyun #define M64F_MOBIL_BUS 0x00000200
209*4882a593Smuzhiyun #define M64F_GX 0x00000400
210*4882a593Smuzhiyun #define M64F_CT 0x00000800
211*4882a593Smuzhiyun #define M64F_VT 0x00001000
212*4882a593Smuzhiyun #define M64F_GT 0x00002000
213*4882a593Smuzhiyun #define M64F_MAGIC_VRAM_SIZE 0x00004000
214*4882a593Smuzhiyun #define M64F_G3_PB_1_1 0x00008000
215*4882a593Smuzhiyun #define M64F_G3_PB_1024x768 0x00010000
216*4882a593Smuzhiyun #define M64F_EXTRA_BRIGHT 0x00020000
217*4882a593Smuzhiyun #define M64F_LT_LCD_REGS 0x00040000
218*4882a593Smuzhiyun #define M64F_XL_DLL 0x00080000
219*4882a593Smuzhiyun #define M64F_MFB_FORCE_4 0x00100000
220*4882a593Smuzhiyun #define M64F_HW_TRIPLE 0x00200000
221*4882a593Smuzhiyun #define M64F_XL_MEM 0x00400000
222*4882a593Smuzhiyun /*
223*4882a593Smuzhiyun * Register access
224*4882a593Smuzhiyun */
225*4882a593Smuzhiyun
aty_ld_le32(int regindex,const struct atyfb_par * par)226*4882a593Smuzhiyun static inline u32 aty_ld_le32(int regindex, const struct atyfb_par *par)
227*4882a593Smuzhiyun {
228*4882a593Smuzhiyun /* Hack for bloc 1, should be cleanly optimized by compiler */
229*4882a593Smuzhiyun if (regindex >= 0x400)
230*4882a593Smuzhiyun regindex -= 0x800;
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun #ifdef CONFIG_ATARI
233*4882a593Smuzhiyun return in_le32(par->ati_regbase + regindex);
234*4882a593Smuzhiyun #else
235*4882a593Smuzhiyun return readl(par->ati_regbase + regindex);
236*4882a593Smuzhiyun #endif
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun
aty_st_le32(int regindex,u32 val,const struct atyfb_par * par)239*4882a593Smuzhiyun static inline void aty_st_le32(int regindex, u32 val, const struct atyfb_par *par)
240*4882a593Smuzhiyun {
241*4882a593Smuzhiyun /* Hack for bloc 1, should be cleanly optimized by compiler */
242*4882a593Smuzhiyun if (regindex >= 0x400)
243*4882a593Smuzhiyun regindex -= 0x800;
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun #ifdef CONFIG_ATARI
246*4882a593Smuzhiyun out_le32(par->ati_regbase + regindex, val);
247*4882a593Smuzhiyun #else
248*4882a593Smuzhiyun writel(val, par->ati_regbase + regindex);
249*4882a593Smuzhiyun #endif
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun
aty_st_le16(int regindex,u16 val,const struct atyfb_par * par)252*4882a593Smuzhiyun static inline void aty_st_le16(int regindex, u16 val,
253*4882a593Smuzhiyun const struct atyfb_par *par)
254*4882a593Smuzhiyun {
255*4882a593Smuzhiyun /* Hack for bloc 1, should be cleanly optimized by compiler */
256*4882a593Smuzhiyun if (regindex >= 0x400)
257*4882a593Smuzhiyun regindex -= 0x800;
258*4882a593Smuzhiyun #ifdef CONFIG_ATARI
259*4882a593Smuzhiyun out_le16(par->ati_regbase + regindex, val);
260*4882a593Smuzhiyun #else
261*4882a593Smuzhiyun writel(val, par->ati_regbase + regindex);
262*4882a593Smuzhiyun #endif
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun
aty_ld_8(int regindex,const struct atyfb_par * par)265*4882a593Smuzhiyun static inline u8 aty_ld_8(int regindex, const struct atyfb_par *par)
266*4882a593Smuzhiyun {
267*4882a593Smuzhiyun /* Hack for bloc 1, should be cleanly optimized by compiler */
268*4882a593Smuzhiyun if (regindex >= 0x400)
269*4882a593Smuzhiyun regindex -= 0x800;
270*4882a593Smuzhiyun #ifdef CONFIG_ATARI
271*4882a593Smuzhiyun return in_8(par->ati_regbase + regindex);
272*4882a593Smuzhiyun #else
273*4882a593Smuzhiyun return readb(par->ati_regbase + regindex);
274*4882a593Smuzhiyun #endif
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun
aty_st_8(int regindex,u8 val,const struct atyfb_par * par)277*4882a593Smuzhiyun static inline void aty_st_8(int regindex, u8 val, const struct atyfb_par *par)
278*4882a593Smuzhiyun {
279*4882a593Smuzhiyun /* Hack for bloc 1, should be cleanly optimized by compiler */
280*4882a593Smuzhiyun if (regindex >= 0x400)
281*4882a593Smuzhiyun regindex -= 0x800;
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun #ifdef CONFIG_ATARI
284*4882a593Smuzhiyun out_8(par->ati_regbase + regindex, val);
285*4882a593Smuzhiyun #else
286*4882a593Smuzhiyun writeb(val, par->ati_regbase + regindex);
287*4882a593Smuzhiyun #endif
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun #if defined(CONFIG_PMAC_BACKLIGHT) || defined (CONFIG_FB_ATY_GENERIC_LCD) || \
291*4882a593Smuzhiyun defined (CONFIG_FB_ATY_BACKLIGHT)
292*4882a593Smuzhiyun extern void aty_st_lcd(int index, u32 val, const struct atyfb_par *par);
293*4882a593Smuzhiyun extern u32 aty_ld_lcd(int index, const struct atyfb_par *par);
294*4882a593Smuzhiyun #endif
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun /*
297*4882a593Smuzhiyun * DAC operations
298*4882a593Smuzhiyun */
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun struct aty_dac_ops {
301*4882a593Smuzhiyun int (*set_dac) (const struct fb_info * info,
302*4882a593Smuzhiyun const union aty_pll * pll, u32 bpp, u32 accel);
303*4882a593Smuzhiyun };
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun extern const struct aty_dac_ops aty_dac_ibm514; /* IBM RGB514 */
306*4882a593Smuzhiyun extern const struct aty_dac_ops aty_dac_ati68860b; /* ATI 68860-B */
307*4882a593Smuzhiyun extern const struct aty_dac_ops aty_dac_att21c498; /* AT&T 21C498 */
308*4882a593Smuzhiyun extern const struct aty_dac_ops aty_dac_unsupported; /* unsupported */
309*4882a593Smuzhiyun extern const struct aty_dac_ops aty_dac_ct; /* Integrated */
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun /*
313*4882a593Smuzhiyun * Clock operations
314*4882a593Smuzhiyun */
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun struct aty_pll_ops {
317*4882a593Smuzhiyun int (*var_to_pll) (const struct fb_info * info, u32 vclk_per, u32 bpp, union aty_pll * pll);
318*4882a593Smuzhiyun u32 (*pll_to_var) (const struct fb_info * info, const union aty_pll * pll);
319*4882a593Smuzhiyun void (*set_pll) (const struct fb_info * info, const union aty_pll * pll);
320*4882a593Smuzhiyun void (*get_pll) (const struct fb_info *info, union aty_pll * pll);
321*4882a593Smuzhiyun int (*init_pll) (const struct fb_info * info, union aty_pll * pll);
322*4882a593Smuzhiyun void (*resume_pll)(const struct fb_info *info, union aty_pll *pll);
323*4882a593Smuzhiyun };
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun extern const struct aty_pll_ops aty_pll_ati18818_1; /* ATI 18818 */
326*4882a593Smuzhiyun extern const struct aty_pll_ops aty_pll_stg1703; /* STG 1703 */
327*4882a593Smuzhiyun extern const struct aty_pll_ops aty_pll_ch8398; /* Chrontel 8398 */
328*4882a593Smuzhiyun extern const struct aty_pll_ops aty_pll_att20c408; /* AT&T 20C408 */
329*4882a593Smuzhiyun extern const struct aty_pll_ops aty_pll_ibm514; /* IBM RGB514 */
330*4882a593Smuzhiyun extern const struct aty_pll_ops aty_pll_unsupported; /* unsupported */
331*4882a593Smuzhiyun extern const struct aty_pll_ops aty_pll_ct; /* Integrated */
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun extern void aty_set_pll_ct(const struct fb_info *info, const union aty_pll *pll);
335*4882a593Smuzhiyun extern u8 aty_ld_pll_ct(int offset, const struct atyfb_par *par);
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun extern const u8 aty_postdividers[8];
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun /*
341*4882a593Smuzhiyun * Hardware cursor support
342*4882a593Smuzhiyun */
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun extern int aty_init_cursor(struct fb_info *info, struct fb_ops *atyfb_ops);
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun /*
347*4882a593Smuzhiyun * Hardware acceleration
348*4882a593Smuzhiyun */
349*4882a593Smuzhiyun
wait_for_fifo(u16 entries,struct atyfb_par * par)350*4882a593Smuzhiyun static inline void wait_for_fifo(u16 entries, struct atyfb_par *par)
351*4882a593Smuzhiyun {
352*4882a593Smuzhiyun unsigned fifo_space = par->fifo_space;
353*4882a593Smuzhiyun while (entries > fifo_space) {
354*4882a593Smuzhiyun fifo_space = 16 - fls(aty_ld_le32(FIFO_STAT, par) & 0xffff);
355*4882a593Smuzhiyun }
356*4882a593Smuzhiyun par->fifo_space = fifo_space - entries;
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun
wait_for_idle(struct atyfb_par * par)359*4882a593Smuzhiyun static inline void wait_for_idle(struct atyfb_par *par)
360*4882a593Smuzhiyun {
361*4882a593Smuzhiyun wait_for_fifo(16, par);
362*4882a593Smuzhiyun while ((aty_ld_le32(GUI_STAT, par) & 1) != 0);
363*4882a593Smuzhiyun par->blitter_may_be_busy = 0;
364*4882a593Smuzhiyun }
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun extern void aty_reset_engine(struct atyfb_par *par);
367*4882a593Smuzhiyun extern void aty_init_engine(struct atyfb_par *par, struct fb_info *info);
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun void atyfb_copyarea(struct fb_info *info, const struct fb_copyarea *area);
370*4882a593Smuzhiyun void atyfb_fillrect(struct fb_info *info, const struct fb_fillrect *rect);
371*4882a593Smuzhiyun void atyfb_imageblit(struct fb_info *info, const struct fb_image *image);
372*4882a593Smuzhiyun
373