1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * linux/drivers/video/arkfb.c -- Frame buffer device driver for ARK 2000PV
3*4882a593Smuzhiyun * with ICS 5342 dac (it is easy to add support for different dacs).
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (c) 2007 Ondrej Zajicek <santiago@crfreenet.org>
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * This file is subject to the terms and conditions of the GNU General Public
8*4882a593Smuzhiyun * License. See the file COPYING in the main directory of this archive for
9*4882a593Smuzhiyun * more details.
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * Code is based on s3fb
12*4882a593Smuzhiyun */
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/kernel.h>
16*4882a593Smuzhiyun #include <linux/errno.h>
17*4882a593Smuzhiyun #include <linux/string.h>
18*4882a593Smuzhiyun #include <linux/mm.h>
19*4882a593Smuzhiyun #include <linux/tty.h>
20*4882a593Smuzhiyun #include <linux/slab.h>
21*4882a593Smuzhiyun #include <linux/delay.h>
22*4882a593Smuzhiyun #include <linux/fb.h>
23*4882a593Smuzhiyun #include <linux/svga.h>
24*4882a593Smuzhiyun #include <linux/init.h>
25*4882a593Smuzhiyun #include <linux/pci.h>
26*4882a593Smuzhiyun #include <linux/console.h> /* Why should fb driver call console functions? because console_lock() */
27*4882a593Smuzhiyun #include <video/vga.h>
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun struct arkfb_info {
30*4882a593Smuzhiyun int mclk_freq;
31*4882a593Smuzhiyun int wc_cookie;
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun struct dac_info *dac;
34*4882a593Smuzhiyun struct vgastate state;
35*4882a593Smuzhiyun struct mutex open_lock;
36*4882a593Smuzhiyun unsigned int ref_count;
37*4882a593Smuzhiyun u32 pseudo_palette[16];
38*4882a593Smuzhiyun };
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun /* ------------------------------------------------------------------------- */
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun static const struct svga_fb_format arkfb_formats[] = {
45*4882a593Smuzhiyun { 0, {0, 6, 0}, {0, 6, 0}, {0, 6, 0}, {0, 0, 0}, 0,
46*4882a593Smuzhiyun FB_TYPE_TEXT, FB_AUX_TEXT_SVGA_STEP4, FB_VISUAL_PSEUDOCOLOR, 8, 8},
47*4882a593Smuzhiyun { 4, {0, 6, 0}, {0, 6, 0}, {0, 6, 0}, {0, 0, 0}, 0,
48*4882a593Smuzhiyun FB_TYPE_PACKED_PIXELS, 0, FB_VISUAL_PSEUDOCOLOR, 8, 16},
49*4882a593Smuzhiyun { 4, {0, 6, 0}, {0, 6, 0}, {0, 6, 0}, {0, 0, 0}, 1,
50*4882a593Smuzhiyun FB_TYPE_INTERLEAVED_PLANES, 1, FB_VISUAL_PSEUDOCOLOR, 8, 16},
51*4882a593Smuzhiyun { 8, {0, 6, 0}, {0, 6, 0}, {0, 6, 0}, {0, 0, 0}, 0,
52*4882a593Smuzhiyun FB_TYPE_PACKED_PIXELS, 0, FB_VISUAL_PSEUDOCOLOR, 8, 8},
53*4882a593Smuzhiyun {16, {10, 5, 0}, {5, 5, 0}, {0, 5, 0}, {0, 0, 0}, 0,
54*4882a593Smuzhiyun FB_TYPE_PACKED_PIXELS, 0, FB_VISUAL_TRUECOLOR, 4, 4},
55*4882a593Smuzhiyun {16, {11, 5, 0}, {5, 6, 0}, {0, 5, 0}, {0, 0, 0}, 0,
56*4882a593Smuzhiyun FB_TYPE_PACKED_PIXELS, 0, FB_VISUAL_TRUECOLOR, 4, 4},
57*4882a593Smuzhiyun {24, {16, 8, 0}, {8, 8, 0}, {0, 8, 0}, {0, 0, 0}, 0,
58*4882a593Smuzhiyun FB_TYPE_PACKED_PIXELS, 0, FB_VISUAL_TRUECOLOR, 8, 8},
59*4882a593Smuzhiyun {32, {16, 8, 0}, {8, 8, 0}, {0, 8, 0}, {0, 0, 0}, 0,
60*4882a593Smuzhiyun FB_TYPE_PACKED_PIXELS, 0, FB_VISUAL_TRUECOLOR, 2, 2},
61*4882a593Smuzhiyun SVGA_FORMAT_END
62*4882a593Smuzhiyun };
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun /* CRT timing register sets */
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun static const struct vga_regset ark_h_total_regs[] = {{0x00, 0, 7}, {0x41, 7, 7}, VGA_REGSET_END};
68*4882a593Smuzhiyun static const struct vga_regset ark_h_display_regs[] = {{0x01, 0, 7}, {0x41, 6, 6}, VGA_REGSET_END};
69*4882a593Smuzhiyun static const struct vga_regset ark_h_blank_start_regs[] = {{0x02, 0, 7}, {0x41, 5, 5}, VGA_REGSET_END};
70*4882a593Smuzhiyun static const struct vga_regset ark_h_blank_end_regs[] = {{0x03, 0, 4}, {0x05, 7, 7 }, VGA_REGSET_END};
71*4882a593Smuzhiyun static const struct vga_regset ark_h_sync_start_regs[] = {{0x04, 0, 7}, {0x41, 4, 4}, VGA_REGSET_END};
72*4882a593Smuzhiyun static const struct vga_regset ark_h_sync_end_regs[] = {{0x05, 0, 4}, VGA_REGSET_END};
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun static const struct vga_regset ark_v_total_regs[] = {{0x06, 0, 7}, {0x07, 0, 0}, {0x07, 5, 5}, {0x40, 7, 7}, VGA_REGSET_END};
75*4882a593Smuzhiyun static const struct vga_regset ark_v_display_regs[] = {{0x12, 0, 7}, {0x07, 1, 1}, {0x07, 6, 6}, {0x40, 6, 6}, VGA_REGSET_END};
76*4882a593Smuzhiyun static const struct vga_regset ark_v_blank_start_regs[] = {{0x15, 0, 7}, {0x07, 3, 3}, {0x09, 5, 5}, {0x40, 5, 5}, VGA_REGSET_END};
77*4882a593Smuzhiyun // const struct vga_regset ark_v_blank_end_regs[] = {{0x16, 0, 6}, VGA_REGSET_END};
78*4882a593Smuzhiyun static const struct vga_regset ark_v_blank_end_regs[] = {{0x16, 0, 7}, VGA_REGSET_END};
79*4882a593Smuzhiyun static const struct vga_regset ark_v_sync_start_regs[] = {{0x10, 0, 7}, {0x07, 2, 2}, {0x07, 7, 7}, {0x40, 4, 4}, VGA_REGSET_END};
80*4882a593Smuzhiyun static const struct vga_regset ark_v_sync_end_regs[] = {{0x11, 0, 3}, VGA_REGSET_END};
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun static const struct vga_regset ark_line_compare_regs[] = {{0x18, 0, 7}, {0x07, 4, 4}, {0x09, 6, 6}, VGA_REGSET_END};
83*4882a593Smuzhiyun static const struct vga_regset ark_start_address_regs[] = {{0x0d, 0, 7}, {0x0c, 0, 7}, {0x40, 0, 2}, VGA_REGSET_END};
84*4882a593Smuzhiyun static const struct vga_regset ark_offset_regs[] = {{0x13, 0, 7}, {0x41, 3, 3}, VGA_REGSET_END};
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun static const struct svga_timing_regs ark_timing_regs = {
87*4882a593Smuzhiyun ark_h_total_regs, ark_h_display_regs, ark_h_blank_start_regs,
88*4882a593Smuzhiyun ark_h_blank_end_regs, ark_h_sync_start_regs, ark_h_sync_end_regs,
89*4882a593Smuzhiyun ark_v_total_regs, ark_v_display_regs, ark_v_blank_start_regs,
90*4882a593Smuzhiyun ark_v_blank_end_regs, ark_v_sync_start_regs, ark_v_sync_end_regs,
91*4882a593Smuzhiyun };
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun /* ------------------------------------------------------------------------- */
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun /* Module parameters */
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun static char *mode_option = "640x480-8@60";
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun MODULE_AUTHOR("(c) 2007 Ondrej Zajicek <santiago@crfreenet.org>");
102*4882a593Smuzhiyun MODULE_LICENSE("GPL");
103*4882a593Smuzhiyun MODULE_DESCRIPTION("fbdev driver for ARK 2000PV");
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun module_param(mode_option, charp, 0444);
106*4882a593Smuzhiyun MODULE_PARM_DESC(mode_option, "Default video mode ('640x480-8@60', etc)");
107*4882a593Smuzhiyun module_param_named(mode, mode_option, charp, 0444);
108*4882a593Smuzhiyun MODULE_PARM_DESC(mode, "Default video mode ('640x480-8@60', etc) (deprecated)");
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun static int threshold = 4;
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun module_param(threshold, int, 0644);
113*4882a593Smuzhiyun MODULE_PARM_DESC(threshold, "FIFO threshold");
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun /* ------------------------------------------------------------------------- */
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun
arkfb_settile(struct fb_info * info,struct fb_tilemap * map)119*4882a593Smuzhiyun static void arkfb_settile(struct fb_info *info, struct fb_tilemap *map)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun const u8 *font = map->data;
122*4882a593Smuzhiyun u8 __iomem *fb = (u8 __iomem *)info->screen_base;
123*4882a593Smuzhiyun int i, c;
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun if ((map->width != 8) || (map->height != 16) ||
126*4882a593Smuzhiyun (map->depth != 1) || (map->length != 256)) {
127*4882a593Smuzhiyun fb_err(info, "unsupported font parameters: width %d, height %d, depth %d, length %d\n",
128*4882a593Smuzhiyun map->width, map->height, map->depth, map->length);
129*4882a593Smuzhiyun return;
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun fb += 2;
133*4882a593Smuzhiyun for (c = 0; c < map->length; c++) {
134*4882a593Smuzhiyun for (i = 0; i < map->height; i++) {
135*4882a593Smuzhiyun fb_writeb(font[i], &fb[i * 4]);
136*4882a593Smuzhiyun fb_writeb(font[i], &fb[i * 4 + (128 * 8)]);
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun fb += 128;
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun if ((c % 8) == 7)
141*4882a593Smuzhiyun fb += 128*8;
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun font += map->height;
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun
arkfb_tilecursor(struct fb_info * info,struct fb_tilecursor * cursor)147*4882a593Smuzhiyun static void arkfb_tilecursor(struct fb_info *info, struct fb_tilecursor *cursor)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun struct arkfb_info *par = info->par;
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun svga_tilecursor(par->state.vgabase, info, cursor);
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun static struct fb_tile_ops arkfb_tile_ops = {
155*4882a593Smuzhiyun .fb_settile = arkfb_settile,
156*4882a593Smuzhiyun .fb_tilecopy = svga_tilecopy,
157*4882a593Smuzhiyun .fb_tilefill = svga_tilefill,
158*4882a593Smuzhiyun .fb_tileblit = svga_tileblit,
159*4882a593Smuzhiyun .fb_tilecursor = arkfb_tilecursor,
160*4882a593Smuzhiyun .fb_get_tilemax = svga_get_tilemax,
161*4882a593Smuzhiyun };
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun /* ------------------------------------------------------------------------- */
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun /* image data is MSB-first, fb structure is MSB-first too */
expand_color(u32 c)168*4882a593Smuzhiyun static inline u32 expand_color(u32 c)
169*4882a593Smuzhiyun {
170*4882a593Smuzhiyun return ((c & 1) | ((c & 2) << 7) | ((c & 4) << 14) | ((c & 8) << 21)) * 0xFF;
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun /* arkfb_iplan_imageblit silently assumes that almost everything is 8-pixel aligned */
arkfb_iplan_imageblit(struct fb_info * info,const struct fb_image * image)174*4882a593Smuzhiyun static void arkfb_iplan_imageblit(struct fb_info *info, const struct fb_image *image)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun u32 fg = expand_color(image->fg_color);
177*4882a593Smuzhiyun u32 bg = expand_color(image->bg_color);
178*4882a593Smuzhiyun const u8 *src1, *src;
179*4882a593Smuzhiyun u8 __iomem *dst1;
180*4882a593Smuzhiyun u32 __iomem *dst;
181*4882a593Smuzhiyun u32 val;
182*4882a593Smuzhiyun int x, y;
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun src1 = image->data;
185*4882a593Smuzhiyun dst1 = info->screen_base + (image->dy * info->fix.line_length)
186*4882a593Smuzhiyun + ((image->dx / 8) * 4);
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun for (y = 0; y < image->height; y++) {
189*4882a593Smuzhiyun src = src1;
190*4882a593Smuzhiyun dst = (u32 __iomem *) dst1;
191*4882a593Smuzhiyun for (x = 0; x < image->width; x += 8) {
192*4882a593Smuzhiyun val = *(src++) * 0x01010101;
193*4882a593Smuzhiyun val = (val & fg) | (~val & bg);
194*4882a593Smuzhiyun fb_writel(val, dst++);
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun src1 += image->width / 8;
197*4882a593Smuzhiyun dst1 += info->fix.line_length;
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun /* arkfb_iplan_fillrect silently assumes that almost everything is 8-pixel aligned */
arkfb_iplan_fillrect(struct fb_info * info,const struct fb_fillrect * rect)203*4882a593Smuzhiyun static void arkfb_iplan_fillrect(struct fb_info *info, const struct fb_fillrect *rect)
204*4882a593Smuzhiyun {
205*4882a593Smuzhiyun u32 fg = expand_color(rect->color);
206*4882a593Smuzhiyun u8 __iomem *dst1;
207*4882a593Smuzhiyun u32 __iomem *dst;
208*4882a593Smuzhiyun int x, y;
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun dst1 = info->screen_base + (rect->dy * info->fix.line_length)
211*4882a593Smuzhiyun + ((rect->dx / 8) * 4);
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun for (y = 0; y < rect->height; y++) {
214*4882a593Smuzhiyun dst = (u32 __iomem *) dst1;
215*4882a593Smuzhiyun for (x = 0; x < rect->width; x += 8) {
216*4882a593Smuzhiyun fb_writel(fg, dst++);
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun dst1 += info->fix.line_length;
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun /* image data is MSB-first, fb structure is high-nibble-in-low-byte-first */
expand_pixel(u32 c)225*4882a593Smuzhiyun static inline u32 expand_pixel(u32 c)
226*4882a593Smuzhiyun {
227*4882a593Smuzhiyun return (((c & 1) << 24) | ((c & 2) << 27) | ((c & 4) << 14) | ((c & 8) << 17) |
228*4882a593Smuzhiyun ((c & 16) << 4) | ((c & 32) << 7) | ((c & 64) >> 6) | ((c & 128) >> 3)) * 0xF;
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun /* arkfb_cfb4_imageblit silently assumes that almost everything is 8-pixel aligned */
arkfb_cfb4_imageblit(struct fb_info * info,const struct fb_image * image)232*4882a593Smuzhiyun static void arkfb_cfb4_imageblit(struct fb_info *info, const struct fb_image *image)
233*4882a593Smuzhiyun {
234*4882a593Smuzhiyun u32 fg = image->fg_color * 0x11111111;
235*4882a593Smuzhiyun u32 bg = image->bg_color * 0x11111111;
236*4882a593Smuzhiyun const u8 *src1, *src;
237*4882a593Smuzhiyun u8 __iomem *dst1;
238*4882a593Smuzhiyun u32 __iomem *dst;
239*4882a593Smuzhiyun u32 val;
240*4882a593Smuzhiyun int x, y;
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun src1 = image->data;
243*4882a593Smuzhiyun dst1 = info->screen_base + (image->dy * info->fix.line_length)
244*4882a593Smuzhiyun + ((image->dx / 8) * 4);
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun for (y = 0; y < image->height; y++) {
247*4882a593Smuzhiyun src = src1;
248*4882a593Smuzhiyun dst = (u32 __iomem *) dst1;
249*4882a593Smuzhiyun for (x = 0; x < image->width; x += 8) {
250*4882a593Smuzhiyun val = expand_pixel(*(src++));
251*4882a593Smuzhiyun val = (val & fg) | (~val & bg);
252*4882a593Smuzhiyun fb_writel(val, dst++);
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun src1 += image->width / 8;
255*4882a593Smuzhiyun dst1 += info->fix.line_length;
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun
arkfb_imageblit(struct fb_info * info,const struct fb_image * image)260*4882a593Smuzhiyun static void arkfb_imageblit(struct fb_info *info, const struct fb_image *image)
261*4882a593Smuzhiyun {
262*4882a593Smuzhiyun if ((info->var.bits_per_pixel == 4) && (image->depth == 1)
263*4882a593Smuzhiyun && ((image->width % 8) == 0) && ((image->dx % 8) == 0)) {
264*4882a593Smuzhiyun if (info->fix.type == FB_TYPE_INTERLEAVED_PLANES)
265*4882a593Smuzhiyun arkfb_iplan_imageblit(info, image);
266*4882a593Smuzhiyun else
267*4882a593Smuzhiyun arkfb_cfb4_imageblit(info, image);
268*4882a593Smuzhiyun } else
269*4882a593Smuzhiyun cfb_imageblit(info, image);
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun
arkfb_fillrect(struct fb_info * info,const struct fb_fillrect * rect)272*4882a593Smuzhiyun static void arkfb_fillrect(struct fb_info *info, const struct fb_fillrect *rect)
273*4882a593Smuzhiyun {
274*4882a593Smuzhiyun if ((info->var.bits_per_pixel == 4)
275*4882a593Smuzhiyun && ((rect->width % 8) == 0) && ((rect->dx % 8) == 0)
276*4882a593Smuzhiyun && (info->fix.type == FB_TYPE_INTERLEAVED_PLANES))
277*4882a593Smuzhiyun arkfb_iplan_fillrect(info, rect);
278*4882a593Smuzhiyun else
279*4882a593Smuzhiyun cfb_fillrect(info, rect);
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun /* ------------------------------------------------------------------------- */
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun enum
287*4882a593Smuzhiyun {
288*4882a593Smuzhiyun DAC_PSEUDO8_8,
289*4882a593Smuzhiyun DAC_RGB1555_8,
290*4882a593Smuzhiyun DAC_RGB0565_8,
291*4882a593Smuzhiyun DAC_RGB0888_8,
292*4882a593Smuzhiyun DAC_RGB8888_8,
293*4882a593Smuzhiyun DAC_PSEUDO8_16,
294*4882a593Smuzhiyun DAC_RGB1555_16,
295*4882a593Smuzhiyun DAC_RGB0565_16,
296*4882a593Smuzhiyun DAC_RGB0888_16,
297*4882a593Smuzhiyun DAC_RGB8888_16,
298*4882a593Smuzhiyun DAC_MAX
299*4882a593Smuzhiyun };
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun struct dac_ops {
302*4882a593Smuzhiyun int (*dac_get_mode)(struct dac_info *info);
303*4882a593Smuzhiyun int (*dac_set_mode)(struct dac_info *info, int mode);
304*4882a593Smuzhiyun int (*dac_get_freq)(struct dac_info *info, int channel);
305*4882a593Smuzhiyun int (*dac_set_freq)(struct dac_info *info, int channel, u32 freq);
306*4882a593Smuzhiyun void (*dac_release)(struct dac_info *info);
307*4882a593Smuzhiyun };
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun typedef void (*dac_read_regs_t)(void *data, u8 *code, int count);
310*4882a593Smuzhiyun typedef void (*dac_write_regs_t)(void *data, u8 *code, int count);
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun struct dac_info
313*4882a593Smuzhiyun {
314*4882a593Smuzhiyun struct dac_ops *dacops;
315*4882a593Smuzhiyun dac_read_regs_t dac_read_regs;
316*4882a593Smuzhiyun dac_write_regs_t dac_write_regs;
317*4882a593Smuzhiyun void *data;
318*4882a593Smuzhiyun };
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun
dac_read_reg(struct dac_info * info,u8 reg)321*4882a593Smuzhiyun static inline u8 dac_read_reg(struct dac_info *info, u8 reg)
322*4882a593Smuzhiyun {
323*4882a593Smuzhiyun u8 code[2] = {reg, 0};
324*4882a593Smuzhiyun info->dac_read_regs(info->data, code, 1);
325*4882a593Smuzhiyun return code[1];
326*4882a593Smuzhiyun }
327*4882a593Smuzhiyun
dac_read_regs(struct dac_info * info,u8 * code,int count)328*4882a593Smuzhiyun static inline void dac_read_regs(struct dac_info *info, u8 *code, int count)
329*4882a593Smuzhiyun {
330*4882a593Smuzhiyun info->dac_read_regs(info->data, code, count);
331*4882a593Smuzhiyun }
332*4882a593Smuzhiyun
dac_write_reg(struct dac_info * info,u8 reg,u8 val)333*4882a593Smuzhiyun static inline void dac_write_reg(struct dac_info *info, u8 reg, u8 val)
334*4882a593Smuzhiyun {
335*4882a593Smuzhiyun u8 code[2] = {reg, val};
336*4882a593Smuzhiyun info->dac_write_regs(info->data, code, 1);
337*4882a593Smuzhiyun }
338*4882a593Smuzhiyun
dac_write_regs(struct dac_info * info,u8 * code,int count)339*4882a593Smuzhiyun static inline void dac_write_regs(struct dac_info *info, u8 *code, int count)
340*4882a593Smuzhiyun {
341*4882a593Smuzhiyun info->dac_write_regs(info->data, code, count);
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun
dac_set_mode(struct dac_info * info,int mode)344*4882a593Smuzhiyun static inline int dac_set_mode(struct dac_info *info, int mode)
345*4882a593Smuzhiyun {
346*4882a593Smuzhiyun return info->dacops->dac_set_mode(info, mode);
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun
dac_set_freq(struct dac_info * info,int channel,u32 freq)349*4882a593Smuzhiyun static inline int dac_set_freq(struct dac_info *info, int channel, u32 freq)
350*4882a593Smuzhiyun {
351*4882a593Smuzhiyun return info->dacops->dac_set_freq(info, channel, freq);
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun
dac_release(struct dac_info * info)354*4882a593Smuzhiyun static inline void dac_release(struct dac_info *info)
355*4882a593Smuzhiyun {
356*4882a593Smuzhiyun info->dacops->dac_release(info);
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun /* ------------------------------------------------------------------------- */
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun /* ICS5342 DAC */
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun struct ics5342_info
366*4882a593Smuzhiyun {
367*4882a593Smuzhiyun struct dac_info dac;
368*4882a593Smuzhiyun u8 mode;
369*4882a593Smuzhiyun };
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun #define DAC_PAR(info) ((struct ics5342_info *) info)
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun /* LSB is set to distinguish unused slots */
374*4882a593Smuzhiyun static const u8 ics5342_mode_table[DAC_MAX] = {
375*4882a593Smuzhiyun [DAC_PSEUDO8_8] = 0x01, [DAC_RGB1555_8] = 0x21, [DAC_RGB0565_8] = 0x61,
376*4882a593Smuzhiyun [DAC_RGB0888_8] = 0x41, [DAC_PSEUDO8_16] = 0x11, [DAC_RGB1555_16] = 0x31,
377*4882a593Smuzhiyun [DAC_RGB0565_16] = 0x51, [DAC_RGB0888_16] = 0x91, [DAC_RGB8888_16] = 0x71
378*4882a593Smuzhiyun };
379*4882a593Smuzhiyun
ics5342_set_mode(struct dac_info * info,int mode)380*4882a593Smuzhiyun static int ics5342_set_mode(struct dac_info *info, int mode)
381*4882a593Smuzhiyun {
382*4882a593Smuzhiyun u8 code;
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun if (mode >= DAC_MAX)
385*4882a593Smuzhiyun return -EINVAL;
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun code = ics5342_mode_table[mode];
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun if (! code)
390*4882a593Smuzhiyun return -EINVAL;
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun dac_write_reg(info, 6, code & 0xF0);
393*4882a593Smuzhiyun DAC_PAR(info)->mode = mode;
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun return 0;
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun static const struct svga_pll ics5342_pll = {3, 129, 3, 33, 0, 3,
399*4882a593Smuzhiyun 60000, 250000, 14318};
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun /* pd4 - allow only posdivider 4 (r=2) */
402*4882a593Smuzhiyun static const struct svga_pll ics5342_pll_pd4 = {3, 129, 3, 33, 2, 2,
403*4882a593Smuzhiyun 60000, 335000, 14318};
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun /* 270 MHz should be upper bound for VCO clock according to specs,
406*4882a593Smuzhiyun but that is too restrictive in pd4 case */
407*4882a593Smuzhiyun
ics5342_set_freq(struct dac_info * info,int channel,u32 freq)408*4882a593Smuzhiyun static int ics5342_set_freq(struct dac_info *info, int channel, u32 freq)
409*4882a593Smuzhiyun {
410*4882a593Smuzhiyun u16 m, n, r;
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun /* only postdivider 4 (r=2) is valid in mode DAC_PSEUDO8_16 */
413*4882a593Smuzhiyun int rv = svga_compute_pll((DAC_PAR(info)->mode == DAC_PSEUDO8_16)
414*4882a593Smuzhiyun ? &ics5342_pll_pd4 : &ics5342_pll,
415*4882a593Smuzhiyun freq, &m, &n, &r, 0);
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun if (rv < 0) {
418*4882a593Smuzhiyun return -EINVAL;
419*4882a593Smuzhiyun } else {
420*4882a593Smuzhiyun u8 code[6] = {4, 3, 5, m-2, 5, (n-2) | (r << 5)};
421*4882a593Smuzhiyun dac_write_regs(info, code, 3);
422*4882a593Smuzhiyun return 0;
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun
ics5342_release(struct dac_info * info)426*4882a593Smuzhiyun static void ics5342_release(struct dac_info *info)
427*4882a593Smuzhiyun {
428*4882a593Smuzhiyun ics5342_set_mode(info, DAC_PSEUDO8_8);
429*4882a593Smuzhiyun kfree(info);
430*4882a593Smuzhiyun }
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun static struct dac_ops ics5342_ops = {
433*4882a593Smuzhiyun .dac_set_mode = ics5342_set_mode,
434*4882a593Smuzhiyun .dac_set_freq = ics5342_set_freq,
435*4882a593Smuzhiyun .dac_release = ics5342_release
436*4882a593Smuzhiyun };
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun
ics5342_init(dac_read_regs_t drr,dac_write_regs_t dwr,void * data)439*4882a593Smuzhiyun static struct dac_info * ics5342_init(dac_read_regs_t drr, dac_write_regs_t dwr, void *data)
440*4882a593Smuzhiyun {
441*4882a593Smuzhiyun struct dac_info *info = kzalloc(sizeof(struct ics5342_info), GFP_KERNEL);
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun if (! info)
444*4882a593Smuzhiyun return NULL;
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun info->dacops = &ics5342_ops;
447*4882a593Smuzhiyun info->dac_read_regs = drr;
448*4882a593Smuzhiyun info->dac_write_regs = dwr;
449*4882a593Smuzhiyun info->data = data;
450*4882a593Smuzhiyun DAC_PAR(info)->mode = DAC_PSEUDO8_8; /* estimation */
451*4882a593Smuzhiyun return info;
452*4882a593Smuzhiyun }
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun /* ------------------------------------------------------------------------- */
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun static unsigned short dac_regs[4] = {0x3c8, 0x3c9, 0x3c6, 0x3c7};
459*4882a593Smuzhiyun
ark_dac_read_regs(void * data,u8 * code,int count)460*4882a593Smuzhiyun static void ark_dac_read_regs(void *data, u8 *code, int count)
461*4882a593Smuzhiyun {
462*4882a593Smuzhiyun struct fb_info *info = data;
463*4882a593Smuzhiyun struct arkfb_info *par;
464*4882a593Smuzhiyun u8 regval;
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun par = info->par;
467*4882a593Smuzhiyun regval = vga_rseq(par->state.vgabase, 0x1C);
468*4882a593Smuzhiyun while (count != 0)
469*4882a593Smuzhiyun {
470*4882a593Smuzhiyun vga_wseq(par->state.vgabase, 0x1C, regval | (code[0] & 4 ? 0x80 : 0));
471*4882a593Smuzhiyun code[1] = vga_r(par->state.vgabase, dac_regs[code[0] & 3]);
472*4882a593Smuzhiyun count--;
473*4882a593Smuzhiyun code += 2;
474*4882a593Smuzhiyun }
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun vga_wseq(par->state.vgabase, 0x1C, regval);
477*4882a593Smuzhiyun }
478*4882a593Smuzhiyun
ark_dac_write_regs(void * data,u8 * code,int count)479*4882a593Smuzhiyun static void ark_dac_write_regs(void *data, u8 *code, int count)
480*4882a593Smuzhiyun {
481*4882a593Smuzhiyun struct fb_info *info = data;
482*4882a593Smuzhiyun struct arkfb_info *par;
483*4882a593Smuzhiyun u8 regval;
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun par = info->par;
486*4882a593Smuzhiyun regval = vga_rseq(par->state.vgabase, 0x1C);
487*4882a593Smuzhiyun while (count != 0)
488*4882a593Smuzhiyun {
489*4882a593Smuzhiyun vga_wseq(par->state.vgabase, 0x1C, regval | (code[0] & 4 ? 0x80 : 0));
490*4882a593Smuzhiyun vga_w(par->state.vgabase, dac_regs[code[0] & 3], code[1]);
491*4882a593Smuzhiyun count--;
492*4882a593Smuzhiyun code += 2;
493*4882a593Smuzhiyun }
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun vga_wseq(par->state.vgabase, 0x1C, regval);
496*4882a593Smuzhiyun }
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun
ark_set_pixclock(struct fb_info * info,u32 pixclock)499*4882a593Smuzhiyun static void ark_set_pixclock(struct fb_info *info, u32 pixclock)
500*4882a593Smuzhiyun {
501*4882a593Smuzhiyun struct arkfb_info *par = info->par;
502*4882a593Smuzhiyun u8 regval;
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun int rv = dac_set_freq(par->dac, 0, 1000000000 / pixclock);
505*4882a593Smuzhiyun if (rv < 0) {
506*4882a593Smuzhiyun fb_err(info, "cannot set requested pixclock, keeping old value\n");
507*4882a593Smuzhiyun return;
508*4882a593Smuzhiyun }
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun /* Set VGA misc register */
511*4882a593Smuzhiyun regval = vga_r(par->state.vgabase, VGA_MIS_R);
512*4882a593Smuzhiyun vga_w(par->state.vgabase, VGA_MIS_W, regval | VGA_MIS_ENB_PLL_LOAD);
513*4882a593Smuzhiyun }
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun /* Open framebuffer */
517*4882a593Smuzhiyun
arkfb_open(struct fb_info * info,int user)518*4882a593Smuzhiyun static int arkfb_open(struct fb_info *info, int user)
519*4882a593Smuzhiyun {
520*4882a593Smuzhiyun struct arkfb_info *par = info->par;
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun mutex_lock(&(par->open_lock));
523*4882a593Smuzhiyun if (par->ref_count == 0) {
524*4882a593Smuzhiyun void __iomem *vgabase = par->state.vgabase;
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun memset(&(par->state), 0, sizeof(struct vgastate));
527*4882a593Smuzhiyun par->state.vgabase = vgabase;
528*4882a593Smuzhiyun par->state.flags = VGA_SAVE_MODE | VGA_SAVE_FONTS | VGA_SAVE_CMAP;
529*4882a593Smuzhiyun par->state.num_crtc = 0x60;
530*4882a593Smuzhiyun par->state.num_seq = 0x30;
531*4882a593Smuzhiyun save_vga(&(par->state));
532*4882a593Smuzhiyun }
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun par->ref_count++;
535*4882a593Smuzhiyun mutex_unlock(&(par->open_lock));
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun return 0;
538*4882a593Smuzhiyun }
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun /* Close framebuffer */
541*4882a593Smuzhiyun
arkfb_release(struct fb_info * info,int user)542*4882a593Smuzhiyun static int arkfb_release(struct fb_info *info, int user)
543*4882a593Smuzhiyun {
544*4882a593Smuzhiyun struct arkfb_info *par = info->par;
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun mutex_lock(&(par->open_lock));
547*4882a593Smuzhiyun if (par->ref_count == 0) {
548*4882a593Smuzhiyun mutex_unlock(&(par->open_lock));
549*4882a593Smuzhiyun return -EINVAL;
550*4882a593Smuzhiyun }
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun if (par->ref_count == 1) {
553*4882a593Smuzhiyun restore_vga(&(par->state));
554*4882a593Smuzhiyun dac_set_mode(par->dac, DAC_PSEUDO8_8);
555*4882a593Smuzhiyun }
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun par->ref_count--;
558*4882a593Smuzhiyun mutex_unlock(&(par->open_lock));
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun return 0;
561*4882a593Smuzhiyun }
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun /* Validate passed in var */
564*4882a593Smuzhiyun
arkfb_check_var(struct fb_var_screeninfo * var,struct fb_info * info)565*4882a593Smuzhiyun static int arkfb_check_var(struct fb_var_screeninfo *var, struct fb_info *info)
566*4882a593Smuzhiyun {
567*4882a593Smuzhiyun int rv, mem, step;
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun /* Find appropriate format */
570*4882a593Smuzhiyun rv = svga_match_format (arkfb_formats, var, NULL);
571*4882a593Smuzhiyun if (rv < 0)
572*4882a593Smuzhiyun {
573*4882a593Smuzhiyun fb_err(info, "unsupported mode requested\n");
574*4882a593Smuzhiyun return rv;
575*4882a593Smuzhiyun }
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun /* Do not allow to have real resoulution larger than virtual */
578*4882a593Smuzhiyun if (var->xres > var->xres_virtual)
579*4882a593Smuzhiyun var->xres_virtual = var->xres;
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun if (var->yres > var->yres_virtual)
582*4882a593Smuzhiyun var->yres_virtual = var->yres;
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun /* Round up xres_virtual to have proper alignment of lines */
585*4882a593Smuzhiyun step = arkfb_formats[rv].xresstep - 1;
586*4882a593Smuzhiyun var->xres_virtual = (var->xres_virtual+step) & ~step;
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun /* Check whether have enough memory */
590*4882a593Smuzhiyun mem = ((var->bits_per_pixel * var->xres_virtual) >> 3) * var->yres_virtual;
591*4882a593Smuzhiyun if (mem > info->screen_size)
592*4882a593Smuzhiyun {
593*4882a593Smuzhiyun fb_err(info, "not enough framebuffer memory (%d kB requested, %d kB available)\n",
594*4882a593Smuzhiyun mem >> 10, (unsigned int) (info->screen_size >> 10));
595*4882a593Smuzhiyun return -EINVAL;
596*4882a593Smuzhiyun }
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun rv = svga_check_timings (&ark_timing_regs, var, info->node);
599*4882a593Smuzhiyun if (rv < 0)
600*4882a593Smuzhiyun {
601*4882a593Smuzhiyun fb_err(info, "invalid timings requested\n");
602*4882a593Smuzhiyun return rv;
603*4882a593Smuzhiyun }
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun /* Interlaced mode is broken */
606*4882a593Smuzhiyun if (var->vmode & FB_VMODE_INTERLACED)
607*4882a593Smuzhiyun return -EINVAL;
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun return 0;
610*4882a593Smuzhiyun }
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun /* Set video mode from par */
613*4882a593Smuzhiyun
arkfb_set_par(struct fb_info * info)614*4882a593Smuzhiyun static int arkfb_set_par(struct fb_info *info)
615*4882a593Smuzhiyun {
616*4882a593Smuzhiyun struct arkfb_info *par = info->par;
617*4882a593Smuzhiyun u32 value, mode, hmul, hdiv, offset_value, screen_size;
618*4882a593Smuzhiyun u32 bpp = info->var.bits_per_pixel;
619*4882a593Smuzhiyun u8 regval;
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun if (bpp != 0) {
622*4882a593Smuzhiyun info->fix.ypanstep = 1;
623*4882a593Smuzhiyun info->fix.line_length = (info->var.xres_virtual * bpp) / 8;
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun info->flags &= ~FBINFO_MISC_TILEBLITTING;
626*4882a593Smuzhiyun info->tileops = NULL;
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun /* in 4bpp supports 8p wide tiles only, any tiles otherwise */
629*4882a593Smuzhiyun info->pixmap.blit_x = (bpp == 4) ? (1 << (8 - 1)) : (~(u32)0);
630*4882a593Smuzhiyun info->pixmap.blit_y = ~(u32)0;
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun offset_value = (info->var.xres_virtual * bpp) / 64;
633*4882a593Smuzhiyun screen_size = info->var.yres_virtual * info->fix.line_length;
634*4882a593Smuzhiyun } else {
635*4882a593Smuzhiyun info->fix.ypanstep = 16;
636*4882a593Smuzhiyun info->fix.line_length = 0;
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun info->flags |= FBINFO_MISC_TILEBLITTING;
639*4882a593Smuzhiyun info->tileops = &arkfb_tile_ops;
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun /* supports 8x16 tiles only */
642*4882a593Smuzhiyun info->pixmap.blit_x = 1 << (8 - 1);
643*4882a593Smuzhiyun info->pixmap.blit_y = 1 << (16 - 1);
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun offset_value = info->var.xres_virtual / 16;
646*4882a593Smuzhiyun screen_size = (info->var.xres_virtual * info->var.yres_virtual) / 64;
647*4882a593Smuzhiyun }
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun info->var.xoffset = 0;
650*4882a593Smuzhiyun info->var.yoffset = 0;
651*4882a593Smuzhiyun info->var.activate = FB_ACTIVATE_NOW;
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun /* Unlock registers */
654*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x11, 0x00, 0x80);
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun /* Blank screen and turn off sync */
657*4882a593Smuzhiyun svga_wseq_mask(par->state.vgabase, 0x01, 0x20, 0x20);
658*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x17, 0x00, 0x80);
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun /* Set default values */
661*4882a593Smuzhiyun svga_set_default_gfx_regs(par->state.vgabase);
662*4882a593Smuzhiyun svga_set_default_atc_regs(par->state.vgabase);
663*4882a593Smuzhiyun svga_set_default_seq_regs(par->state.vgabase);
664*4882a593Smuzhiyun svga_set_default_crt_regs(par->state.vgabase);
665*4882a593Smuzhiyun svga_wcrt_multi(par->state.vgabase, ark_line_compare_regs, 0xFFFFFFFF);
666*4882a593Smuzhiyun svga_wcrt_multi(par->state.vgabase, ark_start_address_regs, 0);
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun /* ARK specific initialization */
669*4882a593Smuzhiyun svga_wseq_mask(par->state.vgabase, 0x10, 0x1F, 0x1F); /* enable linear framebuffer and full memory access */
670*4882a593Smuzhiyun svga_wseq_mask(par->state.vgabase, 0x12, 0x03, 0x03); /* 4 MB linear framebuffer size */
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun vga_wseq(par->state.vgabase, 0x13, info->fix.smem_start >> 16);
673*4882a593Smuzhiyun vga_wseq(par->state.vgabase, 0x14, info->fix.smem_start >> 24);
674*4882a593Smuzhiyun vga_wseq(par->state.vgabase, 0x15, 0);
675*4882a593Smuzhiyun vga_wseq(par->state.vgabase, 0x16, 0);
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun /* Set the FIFO threshold register */
678*4882a593Smuzhiyun /* It is fascinating way to store 5-bit value in 8-bit register */
679*4882a593Smuzhiyun regval = 0x10 | ((threshold & 0x0E) >> 1) | (threshold & 0x01) << 7 | (threshold & 0x10) << 1;
680*4882a593Smuzhiyun vga_wseq(par->state.vgabase, 0x18, regval);
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun /* Set the offset register */
683*4882a593Smuzhiyun fb_dbg(info, "offset register : %d\n", offset_value);
684*4882a593Smuzhiyun svga_wcrt_multi(par->state.vgabase, ark_offset_regs, offset_value);
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun /* fix for hi-res textmode */
687*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x40, 0x08, 0x08);
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun if (info->var.vmode & FB_VMODE_DOUBLE)
690*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x09, 0x80, 0x80);
691*4882a593Smuzhiyun else
692*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x09, 0x00, 0x80);
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun if (info->var.vmode & FB_VMODE_INTERLACED)
695*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x44, 0x04, 0x04);
696*4882a593Smuzhiyun else
697*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x44, 0x00, 0x04);
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun hmul = 1;
700*4882a593Smuzhiyun hdiv = 1;
701*4882a593Smuzhiyun mode = svga_match_format(arkfb_formats, &(info->var), &(info->fix));
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun /* Set mode-specific register values */
704*4882a593Smuzhiyun switch (mode) {
705*4882a593Smuzhiyun case 0:
706*4882a593Smuzhiyun fb_dbg(info, "text mode\n");
707*4882a593Smuzhiyun svga_set_textmode_vga_regs(par->state.vgabase);
708*4882a593Smuzhiyun
709*4882a593Smuzhiyun vga_wseq(par->state.vgabase, 0x11, 0x10); /* basic VGA mode */
710*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x46, 0x00, 0x04); /* 8bit pixel path */
711*4882a593Smuzhiyun dac_set_mode(par->dac, DAC_PSEUDO8_8);
712*4882a593Smuzhiyun
713*4882a593Smuzhiyun break;
714*4882a593Smuzhiyun case 1:
715*4882a593Smuzhiyun fb_dbg(info, "4 bit pseudocolor\n");
716*4882a593Smuzhiyun vga_wgfx(par->state.vgabase, VGA_GFX_MODE, 0x40);
717*4882a593Smuzhiyun
718*4882a593Smuzhiyun vga_wseq(par->state.vgabase, 0x11, 0x10); /* basic VGA mode */
719*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x46, 0x00, 0x04); /* 8bit pixel path */
720*4882a593Smuzhiyun dac_set_mode(par->dac, DAC_PSEUDO8_8);
721*4882a593Smuzhiyun break;
722*4882a593Smuzhiyun case 2:
723*4882a593Smuzhiyun fb_dbg(info, "4 bit pseudocolor, planar\n");
724*4882a593Smuzhiyun
725*4882a593Smuzhiyun vga_wseq(par->state.vgabase, 0x11, 0x10); /* basic VGA mode */
726*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x46, 0x00, 0x04); /* 8bit pixel path */
727*4882a593Smuzhiyun dac_set_mode(par->dac, DAC_PSEUDO8_8);
728*4882a593Smuzhiyun break;
729*4882a593Smuzhiyun case 3:
730*4882a593Smuzhiyun fb_dbg(info, "8 bit pseudocolor\n");
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun vga_wseq(par->state.vgabase, 0x11, 0x16); /* 8bpp accel mode */
733*4882a593Smuzhiyun
734*4882a593Smuzhiyun if (info->var.pixclock > 20000) {
735*4882a593Smuzhiyun fb_dbg(info, "not using multiplex\n");
736*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x46, 0x00, 0x04); /* 8bit pixel path */
737*4882a593Smuzhiyun dac_set_mode(par->dac, DAC_PSEUDO8_8);
738*4882a593Smuzhiyun } else {
739*4882a593Smuzhiyun fb_dbg(info, "using multiplex\n");
740*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x46, 0x04, 0x04); /* 16bit pixel path */
741*4882a593Smuzhiyun dac_set_mode(par->dac, DAC_PSEUDO8_16);
742*4882a593Smuzhiyun hdiv = 2;
743*4882a593Smuzhiyun }
744*4882a593Smuzhiyun break;
745*4882a593Smuzhiyun case 4:
746*4882a593Smuzhiyun fb_dbg(info, "5/5/5 truecolor\n");
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun vga_wseq(par->state.vgabase, 0x11, 0x1A); /* 16bpp accel mode */
749*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x46, 0x04, 0x04); /* 16bit pixel path */
750*4882a593Smuzhiyun dac_set_mode(par->dac, DAC_RGB1555_16);
751*4882a593Smuzhiyun break;
752*4882a593Smuzhiyun case 5:
753*4882a593Smuzhiyun fb_dbg(info, "5/6/5 truecolor\n");
754*4882a593Smuzhiyun
755*4882a593Smuzhiyun vga_wseq(par->state.vgabase, 0x11, 0x1A); /* 16bpp accel mode */
756*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x46, 0x04, 0x04); /* 16bit pixel path */
757*4882a593Smuzhiyun dac_set_mode(par->dac, DAC_RGB0565_16);
758*4882a593Smuzhiyun break;
759*4882a593Smuzhiyun case 6:
760*4882a593Smuzhiyun fb_dbg(info, "8/8/8 truecolor\n");
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun vga_wseq(par->state.vgabase, 0x11, 0x16); /* 8bpp accel mode ??? */
763*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x46, 0x04, 0x04); /* 16bit pixel path */
764*4882a593Smuzhiyun dac_set_mode(par->dac, DAC_RGB0888_16);
765*4882a593Smuzhiyun hmul = 3;
766*4882a593Smuzhiyun hdiv = 2;
767*4882a593Smuzhiyun break;
768*4882a593Smuzhiyun case 7:
769*4882a593Smuzhiyun fb_dbg(info, "8/8/8/8 truecolor\n");
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun vga_wseq(par->state.vgabase, 0x11, 0x1E); /* 32bpp accel mode */
772*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x46, 0x04, 0x04); /* 16bit pixel path */
773*4882a593Smuzhiyun dac_set_mode(par->dac, DAC_RGB8888_16);
774*4882a593Smuzhiyun hmul = 2;
775*4882a593Smuzhiyun break;
776*4882a593Smuzhiyun default:
777*4882a593Smuzhiyun fb_err(info, "unsupported mode - bug\n");
778*4882a593Smuzhiyun return -EINVAL;
779*4882a593Smuzhiyun }
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun value = (hdiv * info->var.pixclock) / hmul;
782*4882a593Smuzhiyun if (!value) {
783*4882a593Smuzhiyun fb_dbg(info, "invalid pixclock\n");
784*4882a593Smuzhiyun value = 1;
785*4882a593Smuzhiyun }
786*4882a593Smuzhiyun ark_set_pixclock(info, value);
787*4882a593Smuzhiyun svga_set_timings(par->state.vgabase, &ark_timing_regs, &(info->var), hmul, hdiv,
788*4882a593Smuzhiyun (info->var.vmode & FB_VMODE_DOUBLE) ? 2 : 1,
789*4882a593Smuzhiyun (info->var.vmode & FB_VMODE_INTERLACED) ? 2 : 1,
790*4882a593Smuzhiyun hmul, info->node);
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun /* Set interlaced mode start/end register */
793*4882a593Smuzhiyun value = info->var.xres + info->var.left_margin + info->var.right_margin + info->var.hsync_len;
794*4882a593Smuzhiyun value = ((value * hmul / hdiv) / 8) - 5;
795*4882a593Smuzhiyun vga_wcrt(par->state.vgabase, 0x42, (value + 1) / 2);
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun if (screen_size > info->screen_size)
798*4882a593Smuzhiyun screen_size = info->screen_size;
799*4882a593Smuzhiyun memset_io(info->screen_base, 0x00, screen_size);
800*4882a593Smuzhiyun /* Device and screen back on */
801*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x17, 0x80, 0x80);
802*4882a593Smuzhiyun svga_wseq_mask(par->state.vgabase, 0x01, 0x00, 0x20);
803*4882a593Smuzhiyun
804*4882a593Smuzhiyun return 0;
805*4882a593Smuzhiyun }
806*4882a593Smuzhiyun
807*4882a593Smuzhiyun /* Set a colour register */
808*4882a593Smuzhiyun
arkfb_setcolreg(u_int regno,u_int red,u_int green,u_int blue,u_int transp,struct fb_info * fb)809*4882a593Smuzhiyun static int arkfb_setcolreg(u_int regno, u_int red, u_int green, u_int blue,
810*4882a593Smuzhiyun u_int transp, struct fb_info *fb)
811*4882a593Smuzhiyun {
812*4882a593Smuzhiyun switch (fb->var.bits_per_pixel) {
813*4882a593Smuzhiyun case 0:
814*4882a593Smuzhiyun case 4:
815*4882a593Smuzhiyun if (regno >= 16)
816*4882a593Smuzhiyun return -EINVAL;
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun if ((fb->var.bits_per_pixel == 4) &&
819*4882a593Smuzhiyun (fb->var.nonstd == 0)) {
820*4882a593Smuzhiyun outb(0xF0, VGA_PEL_MSK);
821*4882a593Smuzhiyun outb(regno*16, VGA_PEL_IW);
822*4882a593Smuzhiyun } else {
823*4882a593Smuzhiyun outb(0x0F, VGA_PEL_MSK);
824*4882a593Smuzhiyun outb(regno, VGA_PEL_IW);
825*4882a593Smuzhiyun }
826*4882a593Smuzhiyun outb(red >> 10, VGA_PEL_D);
827*4882a593Smuzhiyun outb(green >> 10, VGA_PEL_D);
828*4882a593Smuzhiyun outb(blue >> 10, VGA_PEL_D);
829*4882a593Smuzhiyun break;
830*4882a593Smuzhiyun case 8:
831*4882a593Smuzhiyun if (regno >= 256)
832*4882a593Smuzhiyun return -EINVAL;
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun outb(0xFF, VGA_PEL_MSK);
835*4882a593Smuzhiyun outb(regno, VGA_PEL_IW);
836*4882a593Smuzhiyun outb(red >> 10, VGA_PEL_D);
837*4882a593Smuzhiyun outb(green >> 10, VGA_PEL_D);
838*4882a593Smuzhiyun outb(blue >> 10, VGA_PEL_D);
839*4882a593Smuzhiyun break;
840*4882a593Smuzhiyun case 16:
841*4882a593Smuzhiyun if (regno >= 16)
842*4882a593Smuzhiyun return 0;
843*4882a593Smuzhiyun
844*4882a593Smuzhiyun if (fb->var.green.length == 5)
845*4882a593Smuzhiyun ((u32*)fb->pseudo_palette)[regno] = ((red & 0xF800) >> 1) |
846*4882a593Smuzhiyun ((green & 0xF800) >> 6) | ((blue & 0xF800) >> 11);
847*4882a593Smuzhiyun else if (fb->var.green.length == 6)
848*4882a593Smuzhiyun ((u32*)fb->pseudo_palette)[regno] = (red & 0xF800) |
849*4882a593Smuzhiyun ((green & 0xFC00) >> 5) | ((blue & 0xF800) >> 11);
850*4882a593Smuzhiyun else
851*4882a593Smuzhiyun return -EINVAL;
852*4882a593Smuzhiyun break;
853*4882a593Smuzhiyun case 24:
854*4882a593Smuzhiyun case 32:
855*4882a593Smuzhiyun if (regno >= 16)
856*4882a593Smuzhiyun return 0;
857*4882a593Smuzhiyun
858*4882a593Smuzhiyun ((u32*)fb->pseudo_palette)[regno] = ((red & 0xFF00) << 8) |
859*4882a593Smuzhiyun (green & 0xFF00) | ((blue & 0xFF00) >> 8);
860*4882a593Smuzhiyun break;
861*4882a593Smuzhiyun default:
862*4882a593Smuzhiyun return -EINVAL;
863*4882a593Smuzhiyun }
864*4882a593Smuzhiyun
865*4882a593Smuzhiyun return 0;
866*4882a593Smuzhiyun }
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun /* Set the display blanking state */
869*4882a593Smuzhiyun
arkfb_blank(int blank_mode,struct fb_info * info)870*4882a593Smuzhiyun static int arkfb_blank(int blank_mode, struct fb_info *info)
871*4882a593Smuzhiyun {
872*4882a593Smuzhiyun struct arkfb_info *par = info->par;
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun switch (blank_mode) {
875*4882a593Smuzhiyun case FB_BLANK_UNBLANK:
876*4882a593Smuzhiyun fb_dbg(info, "unblank\n");
877*4882a593Smuzhiyun svga_wseq_mask(par->state.vgabase, 0x01, 0x00, 0x20);
878*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x17, 0x80, 0x80);
879*4882a593Smuzhiyun break;
880*4882a593Smuzhiyun case FB_BLANK_NORMAL:
881*4882a593Smuzhiyun fb_dbg(info, "blank\n");
882*4882a593Smuzhiyun svga_wseq_mask(par->state.vgabase, 0x01, 0x20, 0x20);
883*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x17, 0x80, 0x80);
884*4882a593Smuzhiyun break;
885*4882a593Smuzhiyun case FB_BLANK_POWERDOWN:
886*4882a593Smuzhiyun case FB_BLANK_HSYNC_SUSPEND:
887*4882a593Smuzhiyun case FB_BLANK_VSYNC_SUSPEND:
888*4882a593Smuzhiyun fb_dbg(info, "sync down\n");
889*4882a593Smuzhiyun svga_wseq_mask(par->state.vgabase, 0x01, 0x20, 0x20);
890*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x17, 0x00, 0x80);
891*4882a593Smuzhiyun break;
892*4882a593Smuzhiyun }
893*4882a593Smuzhiyun return 0;
894*4882a593Smuzhiyun }
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun
897*4882a593Smuzhiyun /* Pan the display */
898*4882a593Smuzhiyun
arkfb_pan_display(struct fb_var_screeninfo * var,struct fb_info * info)899*4882a593Smuzhiyun static int arkfb_pan_display(struct fb_var_screeninfo *var, struct fb_info *info)
900*4882a593Smuzhiyun {
901*4882a593Smuzhiyun struct arkfb_info *par = info->par;
902*4882a593Smuzhiyun unsigned int offset;
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun /* Calculate the offset */
905*4882a593Smuzhiyun if (info->var.bits_per_pixel == 0) {
906*4882a593Smuzhiyun offset = (var->yoffset / 16) * (info->var.xres_virtual / 2)
907*4882a593Smuzhiyun + (var->xoffset / 2);
908*4882a593Smuzhiyun offset = offset >> 2;
909*4882a593Smuzhiyun } else {
910*4882a593Smuzhiyun offset = (var->yoffset * info->fix.line_length) +
911*4882a593Smuzhiyun (var->xoffset * info->var.bits_per_pixel / 8);
912*4882a593Smuzhiyun offset = offset >> ((info->var.bits_per_pixel == 4) ? 2 : 3);
913*4882a593Smuzhiyun }
914*4882a593Smuzhiyun
915*4882a593Smuzhiyun /* Set the offset */
916*4882a593Smuzhiyun svga_wcrt_multi(par->state.vgabase, ark_start_address_regs, offset);
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun return 0;
919*4882a593Smuzhiyun }
920*4882a593Smuzhiyun
921*4882a593Smuzhiyun
922*4882a593Smuzhiyun /* ------------------------------------------------------------------------- */
923*4882a593Smuzhiyun
924*4882a593Smuzhiyun
925*4882a593Smuzhiyun /* Frame buffer operations */
926*4882a593Smuzhiyun
927*4882a593Smuzhiyun static const struct fb_ops arkfb_ops = {
928*4882a593Smuzhiyun .owner = THIS_MODULE,
929*4882a593Smuzhiyun .fb_open = arkfb_open,
930*4882a593Smuzhiyun .fb_release = arkfb_release,
931*4882a593Smuzhiyun .fb_check_var = arkfb_check_var,
932*4882a593Smuzhiyun .fb_set_par = arkfb_set_par,
933*4882a593Smuzhiyun .fb_setcolreg = arkfb_setcolreg,
934*4882a593Smuzhiyun .fb_blank = arkfb_blank,
935*4882a593Smuzhiyun .fb_pan_display = arkfb_pan_display,
936*4882a593Smuzhiyun .fb_fillrect = arkfb_fillrect,
937*4882a593Smuzhiyun .fb_copyarea = cfb_copyarea,
938*4882a593Smuzhiyun .fb_imageblit = arkfb_imageblit,
939*4882a593Smuzhiyun .fb_get_caps = svga_get_caps,
940*4882a593Smuzhiyun };
941*4882a593Smuzhiyun
942*4882a593Smuzhiyun
943*4882a593Smuzhiyun /* ------------------------------------------------------------------------- */
944*4882a593Smuzhiyun
945*4882a593Smuzhiyun
946*4882a593Smuzhiyun /* PCI probe */
ark_pci_probe(struct pci_dev * dev,const struct pci_device_id * id)947*4882a593Smuzhiyun static int ark_pci_probe(struct pci_dev *dev, const struct pci_device_id *id)
948*4882a593Smuzhiyun {
949*4882a593Smuzhiyun struct pci_bus_region bus_reg;
950*4882a593Smuzhiyun struct resource vga_res;
951*4882a593Smuzhiyun struct fb_info *info;
952*4882a593Smuzhiyun struct arkfb_info *par;
953*4882a593Smuzhiyun int rc;
954*4882a593Smuzhiyun u8 regval;
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun /* Ignore secondary VGA device because there is no VGA arbitration */
957*4882a593Smuzhiyun if (! svga_primary_device(dev)) {
958*4882a593Smuzhiyun dev_info(&(dev->dev), "ignoring secondary device\n");
959*4882a593Smuzhiyun return -ENODEV;
960*4882a593Smuzhiyun }
961*4882a593Smuzhiyun
962*4882a593Smuzhiyun /* Allocate and fill driver data structure */
963*4882a593Smuzhiyun info = framebuffer_alloc(sizeof(struct arkfb_info), &(dev->dev));
964*4882a593Smuzhiyun if (!info)
965*4882a593Smuzhiyun return -ENOMEM;
966*4882a593Smuzhiyun
967*4882a593Smuzhiyun par = info->par;
968*4882a593Smuzhiyun mutex_init(&par->open_lock);
969*4882a593Smuzhiyun
970*4882a593Smuzhiyun info->flags = FBINFO_PARTIAL_PAN_OK | FBINFO_HWACCEL_YPAN;
971*4882a593Smuzhiyun info->fbops = &arkfb_ops;
972*4882a593Smuzhiyun
973*4882a593Smuzhiyun /* Prepare PCI device */
974*4882a593Smuzhiyun rc = pci_enable_device(dev);
975*4882a593Smuzhiyun if (rc < 0) {
976*4882a593Smuzhiyun dev_err(info->device, "cannot enable PCI device\n");
977*4882a593Smuzhiyun goto err_enable_device;
978*4882a593Smuzhiyun }
979*4882a593Smuzhiyun
980*4882a593Smuzhiyun rc = pci_request_regions(dev, "arkfb");
981*4882a593Smuzhiyun if (rc < 0) {
982*4882a593Smuzhiyun dev_err(info->device, "cannot reserve framebuffer region\n");
983*4882a593Smuzhiyun goto err_request_regions;
984*4882a593Smuzhiyun }
985*4882a593Smuzhiyun
986*4882a593Smuzhiyun par->dac = ics5342_init(ark_dac_read_regs, ark_dac_write_regs, info);
987*4882a593Smuzhiyun if (! par->dac) {
988*4882a593Smuzhiyun rc = -ENOMEM;
989*4882a593Smuzhiyun dev_err(info->device, "RAMDAC initialization failed\n");
990*4882a593Smuzhiyun goto err_dac;
991*4882a593Smuzhiyun }
992*4882a593Smuzhiyun
993*4882a593Smuzhiyun info->fix.smem_start = pci_resource_start(dev, 0);
994*4882a593Smuzhiyun info->fix.smem_len = pci_resource_len(dev, 0);
995*4882a593Smuzhiyun
996*4882a593Smuzhiyun /* Map physical IO memory address into kernel space */
997*4882a593Smuzhiyun info->screen_base = pci_iomap_wc(dev, 0, 0);
998*4882a593Smuzhiyun if (! info->screen_base) {
999*4882a593Smuzhiyun rc = -ENOMEM;
1000*4882a593Smuzhiyun dev_err(info->device, "iomap for framebuffer failed\n");
1001*4882a593Smuzhiyun goto err_iomap;
1002*4882a593Smuzhiyun }
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun bus_reg.start = 0;
1005*4882a593Smuzhiyun bus_reg.end = 64 * 1024;
1006*4882a593Smuzhiyun
1007*4882a593Smuzhiyun vga_res.flags = IORESOURCE_IO;
1008*4882a593Smuzhiyun
1009*4882a593Smuzhiyun pcibios_bus_to_resource(dev->bus, &vga_res, &bus_reg);
1010*4882a593Smuzhiyun
1011*4882a593Smuzhiyun par->state.vgabase = (void __iomem *) (unsigned long) vga_res.start;
1012*4882a593Smuzhiyun
1013*4882a593Smuzhiyun /* FIXME get memsize */
1014*4882a593Smuzhiyun regval = vga_rseq(par->state.vgabase, 0x10);
1015*4882a593Smuzhiyun info->screen_size = (1 << (regval >> 6)) << 20;
1016*4882a593Smuzhiyun info->fix.smem_len = info->screen_size;
1017*4882a593Smuzhiyun
1018*4882a593Smuzhiyun strcpy(info->fix.id, "ARK 2000PV");
1019*4882a593Smuzhiyun info->fix.mmio_start = 0;
1020*4882a593Smuzhiyun info->fix.mmio_len = 0;
1021*4882a593Smuzhiyun info->fix.type = FB_TYPE_PACKED_PIXELS;
1022*4882a593Smuzhiyun info->fix.visual = FB_VISUAL_PSEUDOCOLOR;
1023*4882a593Smuzhiyun info->fix.ypanstep = 0;
1024*4882a593Smuzhiyun info->fix.accel = FB_ACCEL_NONE;
1025*4882a593Smuzhiyun info->pseudo_palette = (void*) (par->pseudo_palette);
1026*4882a593Smuzhiyun
1027*4882a593Smuzhiyun /* Prepare startup mode */
1028*4882a593Smuzhiyun rc = fb_find_mode(&(info->var), info, mode_option, NULL, 0, NULL, 8);
1029*4882a593Smuzhiyun if (! ((rc == 1) || (rc == 2))) {
1030*4882a593Smuzhiyun rc = -EINVAL;
1031*4882a593Smuzhiyun dev_err(info->device, "mode %s not found\n", mode_option);
1032*4882a593Smuzhiyun goto err_find_mode;
1033*4882a593Smuzhiyun }
1034*4882a593Smuzhiyun
1035*4882a593Smuzhiyun rc = fb_alloc_cmap(&info->cmap, 256, 0);
1036*4882a593Smuzhiyun if (rc < 0) {
1037*4882a593Smuzhiyun dev_err(info->device, "cannot allocate colormap\n");
1038*4882a593Smuzhiyun goto err_alloc_cmap;
1039*4882a593Smuzhiyun }
1040*4882a593Smuzhiyun
1041*4882a593Smuzhiyun rc = register_framebuffer(info);
1042*4882a593Smuzhiyun if (rc < 0) {
1043*4882a593Smuzhiyun dev_err(info->device, "cannot register framebuffer\n");
1044*4882a593Smuzhiyun goto err_reg_fb;
1045*4882a593Smuzhiyun }
1046*4882a593Smuzhiyun
1047*4882a593Smuzhiyun fb_info(info, "%s on %s, %d MB RAM\n",
1048*4882a593Smuzhiyun info->fix.id, pci_name(dev), info->fix.smem_len >> 20);
1049*4882a593Smuzhiyun
1050*4882a593Smuzhiyun /* Record a reference to the driver data */
1051*4882a593Smuzhiyun pci_set_drvdata(dev, info);
1052*4882a593Smuzhiyun par->wc_cookie = arch_phys_wc_add(info->fix.smem_start,
1053*4882a593Smuzhiyun info->fix.smem_len);
1054*4882a593Smuzhiyun return 0;
1055*4882a593Smuzhiyun
1056*4882a593Smuzhiyun /* Error handling */
1057*4882a593Smuzhiyun err_reg_fb:
1058*4882a593Smuzhiyun fb_dealloc_cmap(&info->cmap);
1059*4882a593Smuzhiyun err_alloc_cmap:
1060*4882a593Smuzhiyun err_find_mode:
1061*4882a593Smuzhiyun pci_iounmap(dev, info->screen_base);
1062*4882a593Smuzhiyun err_iomap:
1063*4882a593Smuzhiyun dac_release(par->dac);
1064*4882a593Smuzhiyun err_dac:
1065*4882a593Smuzhiyun pci_release_regions(dev);
1066*4882a593Smuzhiyun err_request_regions:
1067*4882a593Smuzhiyun /* pci_disable_device(dev); */
1068*4882a593Smuzhiyun err_enable_device:
1069*4882a593Smuzhiyun framebuffer_release(info);
1070*4882a593Smuzhiyun return rc;
1071*4882a593Smuzhiyun }
1072*4882a593Smuzhiyun
1073*4882a593Smuzhiyun /* PCI remove */
1074*4882a593Smuzhiyun
ark_pci_remove(struct pci_dev * dev)1075*4882a593Smuzhiyun static void ark_pci_remove(struct pci_dev *dev)
1076*4882a593Smuzhiyun {
1077*4882a593Smuzhiyun struct fb_info *info = pci_get_drvdata(dev);
1078*4882a593Smuzhiyun
1079*4882a593Smuzhiyun if (info) {
1080*4882a593Smuzhiyun struct arkfb_info *par = info->par;
1081*4882a593Smuzhiyun arch_phys_wc_del(par->wc_cookie);
1082*4882a593Smuzhiyun dac_release(par->dac);
1083*4882a593Smuzhiyun unregister_framebuffer(info);
1084*4882a593Smuzhiyun fb_dealloc_cmap(&info->cmap);
1085*4882a593Smuzhiyun
1086*4882a593Smuzhiyun pci_iounmap(dev, info->screen_base);
1087*4882a593Smuzhiyun pci_release_regions(dev);
1088*4882a593Smuzhiyun /* pci_disable_device(dev); */
1089*4882a593Smuzhiyun
1090*4882a593Smuzhiyun framebuffer_release(info);
1091*4882a593Smuzhiyun }
1092*4882a593Smuzhiyun }
1093*4882a593Smuzhiyun
1094*4882a593Smuzhiyun
1095*4882a593Smuzhiyun /* PCI suspend */
1096*4882a593Smuzhiyun
ark_pci_suspend(struct device * dev)1097*4882a593Smuzhiyun static int __maybe_unused ark_pci_suspend(struct device *dev)
1098*4882a593Smuzhiyun {
1099*4882a593Smuzhiyun struct fb_info *info = dev_get_drvdata(dev);
1100*4882a593Smuzhiyun struct arkfb_info *par = info->par;
1101*4882a593Smuzhiyun
1102*4882a593Smuzhiyun dev_info(info->device, "suspend\n");
1103*4882a593Smuzhiyun
1104*4882a593Smuzhiyun console_lock();
1105*4882a593Smuzhiyun mutex_lock(&(par->open_lock));
1106*4882a593Smuzhiyun
1107*4882a593Smuzhiyun if (par->ref_count == 0) {
1108*4882a593Smuzhiyun mutex_unlock(&(par->open_lock));
1109*4882a593Smuzhiyun console_unlock();
1110*4882a593Smuzhiyun return 0;
1111*4882a593Smuzhiyun }
1112*4882a593Smuzhiyun
1113*4882a593Smuzhiyun fb_set_suspend(info, 1);
1114*4882a593Smuzhiyun
1115*4882a593Smuzhiyun mutex_unlock(&(par->open_lock));
1116*4882a593Smuzhiyun console_unlock();
1117*4882a593Smuzhiyun
1118*4882a593Smuzhiyun return 0;
1119*4882a593Smuzhiyun }
1120*4882a593Smuzhiyun
1121*4882a593Smuzhiyun
1122*4882a593Smuzhiyun /* PCI resume */
1123*4882a593Smuzhiyun
ark_pci_resume(struct device * dev)1124*4882a593Smuzhiyun static int __maybe_unused ark_pci_resume(struct device *dev)
1125*4882a593Smuzhiyun {
1126*4882a593Smuzhiyun struct fb_info *info = dev_get_drvdata(dev);
1127*4882a593Smuzhiyun struct arkfb_info *par = info->par;
1128*4882a593Smuzhiyun
1129*4882a593Smuzhiyun dev_info(info->device, "resume\n");
1130*4882a593Smuzhiyun
1131*4882a593Smuzhiyun console_lock();
1132*4882a593Smuzhiyun mutex_lock(&(par->open_lock));
1133*4882a593Smuzhiyun
1134*4882a593Smuzhiyun if (par->ref_count == 0)
1135*4882a593Smuzhiyun goto fail;
1136*4882a593Smuzhiyun
1137*4882a593Smuzhiyun arkfb_set_par(info);
1138*4882a593Smuzhiyun fb_set_suspend(info, 0);
1139*4882a593Smuzhiyun
1140*4882a593Smuzhiyun fail:
1141*4882a593Smuzhiyun mutex_unlock(&(par->open_lock));
1142*4882a593Smuzhiyun console_unlock();
1143*4882a593Smuzhiyun return 0;
1144*4882a593Smuzhiyun }
1145*4882a593Smuzhiyun
1146*4882a593Smuzhiyun static const struct dev_pm_ops ark_pci_pm_ops = {
1147*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
1148*4882a593Smuzhiyun .suspend = ark_pci_suspend,
1149*4882a593Smuzhiyun .resume = ark_pci_resume,
1150*4882a593Smuzhiyun .freeze = NULL,
1151*4882a593Smuzhiyun .thaw = ark_pci_resume,
1152*4882a593Smuzhiyun .poweroff = ark_pci_suspend,
1153*4882a593Smuzhiyun .restore = ark_pci_resume,
1154*4882a593Smuzhiyun #endif
1155*4882a593Smuzhiyun };
1156*4882a593Smuzhiyun
1157*4882a593Smuzhiyun /* List of boards that we are trying to support */
1158*4882a593Smuzhiyun
1159*4882a593Smuzhiyun static const struct pci_device_id ark_devices[] = {
1160*4882a593Smuzhiyun {PCI_DEVICE(0xEDD8, 0xA099)},
1161*4882a593Smuzhiyun {0, 0, 0, 0, 0, 0, 0}
1162*4882a593Smuzhiyun };
1163*4882a593Smuzhiyun
1164*4882a593Smuzhiyun
1165*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, ark_devices);
1166*4882a593Smuzhiyun
1167*4882a593Smuzhiyun static struct pci_driver arkfb_pci_driver = {
1168*4882a593Smuzhiyun .name = "arkfb",
1169*4882a593Smuzhiyun .id_table = ark_devices,
1170*4882a593Smuzhiyun .probe = ark_pci_probe,
1171*4882a593Smuzhiyun .remove = ark_pci_remove,
1172*4882a593Smuzhiyun .driver.pm = &ark_pci_pm_ops,
1173*4882a593Smuzhiyun };
1174*4882a593Smuzhiyun
1175*4882a593Smuzhiyun /* Cleanup */
1176*4882a593Smuzhiyun
arkfb_cleanup(void)1177*4882a593Smuzhiyun static void __exit arkfb_cleanup(void)
1178*4882a593Smuzhiyun {
1179*4882a593Smuzhiyun pr_debug("arkfb: cleaning up\n");
1180*4882a593Smuzhiyun pci_unregister_driver(&arkfb_pci_driver);
1181*4882a593Smuzhiyun }
1182*4882a593Smuzhiyun
1183*4882a593Smuzhiyun /* Driver Initialisation */
1184*4882a593Smuzhiyun
arkfb_init(void)1185*4882a593Smuzhiyun static int __init arkfb_init(void)
1186*4882a593Smuzhiyun {
1187*4882a593Smuzhiyun
1188*4882a593Smuzhiyun #ifndef MODULE
1189*4882a593Smuzhiyun char *option = NULL;
1190*4882a593Smuzhiyun
1191*4882a593Smuzhiyun if (fb_get_options("arkfb", &option))
1192*4882a593Smuzhiyun return -ENODEV;
1193*4882a593Smuzhiyun
1194*4882a593Smuzhiyun if (option && *option)
1195*4882a593Smuzhiyun mode_option = option;
1196*4882a593Smuzhiyun #endif
1197*4882a593Smuzhiyun
1198*4882a593Smuzhiyun pr_debug("arkfb: initializing\n");
1199*4882a593Smuzhiyun return pci_register_driver(&arkfb_pci_driver);
1200*4882a593Smuzhiyun }
1201*4882a593Smuzhiyun
1202*4882a593Smuzhiyun module_init(arkfb_init);
1203*4882a593Smuzhiyun module_exit(arkfb_cleanup);
1204