xref: /OK3568_Linux_fs/kernel/drivers/video/fbdev/amba-clcd.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  *  linux/drivers/video/amba-clcd.c
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (C) 2001 ARM Limited, by David A Rusling
5*4882a593Smuzhiyun  * Updated to 2.5, Deep Blue Solutions Ltd.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * This file is subject to the terms and conditions of the GNU General Public
8*4882a593Smuzhiyun  * License.  See the file COPYING in the main directory of this archive
9*4882a593Smuzhiyun  * for more details.
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  *  ARM PrimeCell PL110 Color LCD Controller
12*4882a593Smuzhiyun  */
13*4882a593Smuzhiyun #include <linux/amba/bus.h>
14*4882a593Smuzhiyun #include <linux/amba/clcd.h>
15*4882a593Smuzhiyun #include <linux/backlight.h>
16*4882a593Smuzhiyun #include <linux/clk.h>
17*4882a593Smuzhiyun #include <linux/delay.h>
18*4882a593Smuzhiyun #include <linux/dma-mapping.h>
19*4882a593Smuzhiyun #include <linux/fb.h>
20*4882a593Smuzhiyun #include <linux/init.h>
21*4882a593Smuzhiyun #include <linux/ioport.h>
22*4882a593Smuzhiyun #include <linux/list.h>
23*4882a593Smuzhiyun #include <linux/mm.h>
24*4882a593Smuzhiyun #include <linux/module.h>
25*4882a593Smuzhiyun #include <linux/of_address.h>
26*4882a593Smuzhiyun #include <linux/of_graph.h>
27*4882a593Smuzhiyun #include <linux/slab.h>
28*4882a593Smuzhiyun #include <linux/string.h>
29*4882a593Smuzhiyun #include <video/display_timing.h>
30*4882a593Smuzhiyun #include <video/of_display_timing.h>
31*4882a593Smuzhiyun #include <video/videomode.h>
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #define to_clcd(info)	container_of(info, struct clcd_fb, fb)
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun /* This is limited to 16 characters when displayed by X startup */
36*4882a593Smuzhiyun static const char *clcd_name = "CLCD FB";
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun /*
39*4882a593Smuzhiyun  * Unfortunately, the enable/disable functions may be called either from
40*4882a593Smuzhiyun  * process or IRQ context, and we _need_ to delay.  This is _not_ good.
41*4882a593Smuzhiyun  */
clcdfb_sleep(unsigned int ms)42*4882a593Smuzhiyun static inline void clcdfb_sleep(unsigned int ms)
43*4882a593Smuzhiyun {
44*4882a593Smuzhiyun 	if (in_atomic()) {
45*4882a593Smuzhiyun 		mdelay(ms);
46*4882a593Smuzhiyun 	} else {
47*4882a593Smuzhiyun 		msleep(ms);
48*4882a593Smuzhiyun 	}
49*4882a593Smuzhiyun }
50*4882a593Smuzhiyun 
clcdfb_set_start(struct clcd_fb * fb)51*4882a593Smuzhiyun static inline void clcdfb_set_start(struct clcd_fb *fb)
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun 	unsigned long ustart = fb->fb.fix.smem_start;
54*4882a593Smuzhiyun 	unsigned long lstart;
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 	ustart += fb->fb.var.yoffset * fb->fb.fix.line_length;
57*4882a593Smuzhiyun 	lstart = ustart + fb->fb.var.yres * fb->fb.fix.line_length / 2;
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 	writel(ustart, fb->regs + CLCD_UBAS);
60*4882a593Smuzhiyun 	writel(lstart, fb->regs + CLCD_LBAS);
61*4882a593Smuzhiyun }
62*4882a593Smuzhiyun 
clcdfb_disable(struct clcd_fb * fb)63*4882a593Smuzhiyun static void clcdfb_disable(struct clcd_fb *fb)
64*4882a593Smuzhiyun {
65*4882a593Smuzhiyun 	u32 val;
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	if (fb->board->disable)
68*4882a593Smuzhiyun 		fb->board->disable(fb);
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 	if (fb->panel->backlight) {
71*4882a593Smuzhiyun 		fb->panel->backlight->props.power = FB_BLANK_POWERDOWN;
72*4882a593Smuzhiyun 		backlight_update_status(fb->panel->backlight);
73*4882a593Smuzhiyun 	}
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	val = readl(fb->regs + fb->off_cntl);
76*4882a593Smuzhiyun 	if (val & CNTL_LCDPWR) {
77*4882a593Smuzhiyun 		val &= ~CNTL_LCDPWR;
78*4882a593Smuzhiyun 		writel(val, fb->regs + fb->off_cntl);
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 		clcdfb_sleep(20);
81*4882a593Smuzhiyun 	}
82*4882a593Smuzhiyun 	if (val & CNTL_LCDEN) {
83*4882a593Smuzhiyun 		val &= ~CNTL_LCDEN;
84*4882a593Smuzhiyun 		writel(val, fb->regs + fb->off_cntl);
85*4882a593Smuzhiyun 	}
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 	/*
88*4882a593Smuzhiyun 	 * Disable CLCD clock source.
89*4882a593Smuzhiyun 	 */
90*4882a593Smuzhiyun 	if (fb->clk_enabled) {
91*4882a593Smuzhiyun 		fb->clk_enabled = false;
92*4882a593Smuzhiyun 		clk_disable(fb->clk);
93*4882a593Smuzhiyun 	}
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun 
clcdfb_enable(struct clcd_fb * fb,u32 cntl)96*4882a593Smuzhiyun static void clcdfb_enable(struct clcd_fb *fb, u32 cntl)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun 	/*
99*4882a593Smuzhiyun 	 * Enable the CLCD clock source.
100*4882a593Smuzhiyun 	 */
101*4882a593Smuzhiyun 	if (!fb->clk_enabled) {
102*4882a593Smuzhiyun 		fb->clk_enabled = true;
103*4882a593Smuzhiyun 		clk_enable(fb->clk);
104*4882a593Smuzhiyun 	}
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	/*
107*4882a593Smuzhiyun 	 * Bring up by first enabling..
108*4882a593Smuzhiyun 	 */
109*4882a593Smuzhiyun 	cntl |= CNTL_LCDEN;
110*4882a593Smuzhiyun 	writel(cntl, fb->regs + fb->off_cntl);
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	clcdfb_sleep(20);
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	/*
115*4882a593Smuzhiyun 	 * and now apply power.
116*4882a593Smuzhiyun 	 */
117*4882a593Smuzhiyun 	cntl |= CNTL_LCDPWR;
118*4882a593Smuzhiyun 	writel(cntl, fb->regs + fb->off_cntl);
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	/*
121*4882a593Smuzhiyun 	 * Turn on backlight
122*4882a593Smuzhiyun 	 */
123*4882a593Smuzhiyun 	if (fb->panel->backlight) {
124*4882a593Smuzhiyun 		fb->panel->backlight->props.power = FB_BLANK_UNBLANK;
125*4882a593Smuzhiyun 		backlight_update_status(fb->panel->backlight);
126*4882a593Smuzhiyun 	}
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	/*
129*4882a593Smuzhiyun 	 * finally, enable the interface.
130*4882a593Smuzhiyun 	 */
131*4882a593Smuzhiyun 	if (fb->board->enable)
132*4882a593Smuzhiyun 		fb->board->enable(fb);
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun static int
clcdfb_set_bitfields(struct clcd_fb * fb,struct fb_var_screeninfo * var)136*4882a593Smuzhiyun clcdfb_set_bitfields(struct clcd_fb *fb, struct fb_var_screeninfo *var)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun 	u32 caps;
139*4882a593Smuzhiyun 	int ret = 0;
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	if (fb->panel->caps && fb->board->caps)
142*4882a593Smuzhiyun 		caps = fb->panel->caps & fb->board->caps;
143*4882a593Smuzhiyun 	else {
144*4882a593Smuzhiyun 		/* Old way of specifying what can be used */
145*4882a593Smuzhiyun 		caps = fb->panel->cntl & CNTL_BGR ?
146*4882a593Smuzhiyun 			CLCD_CAP_BGR : CLCD_CAP_RGB;
147*4882a593Smuzhiyun 		/* But mask out 444 modes as they weren't supported */
148*4882a593Smuzhiyun 		caps &= ~CLCD_CAP_444;
149*4882a593Smuzhiyun 	}
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	/* Only TFT panels can do RGB888/BGR888 */
152*4882a593Smuzhiyun 	if (!(fb->panel->cntl & CNTL_LCDTFT))
153*4882a593Smuzhiyun 		caps &= ~CLCD_CAP_888;
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	memset(&var->transp, 0, sizeof(var->transp));
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	var->red.msb_right = 0;
158*4882a593Smuzhiyun 	var->green.msb_right = 0;
159*4882a593Smuzhiyun 	var->blue.msb_right = 0;
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	switch (var->bits_per_pixel) {
162*4882a593Smuzhiyun 	case 1:
163*4882a593Smuzhiyun 	case 2:
164*4882a593Smuzhiyun 	case 4:
165*4882a593Smuzhiyun 	case 8:
166*4882a593Smuzhiyun 		/* If we can't do 5551, reject */
167*4882a593Smuzhiyun 		caps &= CLCD_CAP_5551;
168*4882a593Smuzhiyun 		if (!caps) {
169*4882a593Smuzhiyun 			ret = -EINVAL;
170*4882a593Smuzhiyun 			break;
171*4882a593Smuzhiyun 		}
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 		var->red.length		= var->bits_per_pixel;
174*4882a593Smuzhiyun 		var->red.offset		= 0;
175*4882a593Smuzhiyun 		var->green.length	= var->bits_per_pixel;
176*4882a593Smuzhiyun 		var->green.offset	= 0;
177*4882a593Smuzhiyun 		var->blue.length	= var->bits_per_pixel;
178*4882a593Smuzhiyun 		var->blue.offset	= 0;
179*4882a593Smuzhiyun 		break;
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	case 16:
182*4882a593Smuzhiyun 		/* If we can't do 444, 5551 or 565, reject */
183*4882a593Smuzhiyun 		if (!(caps & (CLCD_CAP_444 | CLCD_CAP_5551 | CLCD_CAP_565))) {
184*4882a593Smuzhiyun 			ret = -EINVAL;
185*4882a593Smuzhiyun 			break;
186*4882a593Smuzhiyun 		}
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 		/*
189*4882a593Smuzhiyun 		 * Green length can be 4, 5 or 6 depending whether
190*4882a593Smuzhiyun 		 * we're operating in 444, 5551 or 565 mode.
191*4882a593Smuzhiyun 		 */
192*4882a593Smuzhiyun 		if (var->green.length == 4 && caps & CLCD_CAP_444)
193*4882a593Smuzhiyun 			caps &= CLCD_CAP_444;
194*4882a593Smuzhiyun 		if (var->green.length == 5 && caps & CLCD_CAP_5551)
195*4882a593Smuzhiyun 			caps &= CLCD_CAP_5551;
196*4882a593Smuzhiyun 		else if (var->green.length == 6 && caps & CLCD_CAP_565)
197*4882a593Smuzhiyun 			caps &= CLCD_CAP_565;
198*4882a593Smuzhiyun 		else {
199*4882a593Smuzhiyun 			/*
200*4882a593Smuzhiyun 			 * PL110 officially only supports RGB555,
201*4882a593Smuzhiyun 			 * but may be wired up to allow RGB565.
202*4882a593Smuzhiyun 			 */
203*4882a593Smuzhiyun 			if (caps & CLCD_CAP_565) {
204*4882a593Smuzhiyun 				var->green.length = 6;
205*4882a593Smuzhiyun 				caps &= CLCD_CAP_565;
206*4882a593Smuzhiyun 			} else if (caps & CLCD_CAP_5551) {
207*4882a593Smuzhiyun 				var->green.length = 5;
208*4882a593Smuzhiyun 				caps &= CLCD_CAP_5551;
209*4882a593Smuzhiyun 			} else {
210*4882a593Smuzhiyun 				var->green.length = 4;
211*4882a593Smuzhiyun 				caps &= CLCD_CAP_444;
212*4882a593Smuzhiyun 			}
213*4882a593Smuzhiyun 		}
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 		if (var->green.length >= 5) {
216*4882a593Smuzhiyun 			var->red.length = 5;
217*4882a593Smuzhiyun 			var->blue.length = 5;
218*4882a593Smuzhiyun 		} else {
219*4882a593Smuzhiyun 			var->red.length = 4;
220*4882a593Smuzhiyun 			var->blue.length = 4;
221*4882a593Smuzhiyun 		}
222*4882a593Smuzhiyun 		break;
223*4882a593Smuzhiyun 	case 32:
224*4882a593Smuzhiyun 		/* If we can't do 888, reject */
225*4882a593Smuzhiyun 		caps &= CLCD_CAP_888;
226*4882a593Smuzhiyun 		if (!caps) {
227*4882a593Smuzhiyun 			ret = -EINVAL;
228*4882a593Smuzhiyun 			break;
229*4882a593Smuzhiyun 		}
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 		var->red.length = 8;
232*4882a593Smuzhiyun 		var->green.length = 8;
233*4882a593Smuzhiyun 		var->blue.length = 8;
234*4882a593Smuzhiyun 		break;
235*4882a593Smuzhiyun 	default:
236*4882a593Smuzhiyun 		ret = -EINVAL;
237*4882a593Smuzhiyun 		break;
238*4882a593Smuzhiyun 	}
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	/*
241*4882a593Smuzhiyun 	 * >= 16bpp displays have separate colour component bitfields
242*4882a593Smuzhiyun 	 * encoded in the pixel data.  Calculate their position from
243*4882a593Smuzhiyun 	 * the bitfield length defined above.
244*4882a593Smuzhiyun 	 */
245*4882a593Smuzhiyun 	if (ret == 0 && var->bits_per_pixel >= 16) {
246*4882a593Smuzhiyun 		bool bgr, rgb;
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 		bgr = caps & CLCD_CAP_BGR && var->blue.offset == 0;
249*4882a593Smuzhiyun 		rgb = caps & CLCD_CAP_RGB && var->red.offset == 0;
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 		if (!bgr && !rgb)
252*4882a593Smuzhiyun 			/*
253*4882a593Smuzhiyun 			 * The requested format was not possible, try just
254*4882a593Smuzhiyun 			 * our capabilities.  One of BGR or RGB must be
255*4882a593Smuzhiyun 			 * supported.
256*4882a593Smuzhiyun 			 */
257*4882a593Smuzhiyun 			bgr = caps & CLCD_CAP_BGR;
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 		if (bgr) {
260*4882a593Smuzhiyun 			var->blue.offset = 0;
261*4882a593Smuzhiyun 			var->green.offset = var->blue.offset + var->blue.length;
262*4882a593Smuzhiyun 			var->red.offset = var->green.offset + var->green.length;
263*4882a593Smuzhiyun 		} else {
264*4882a593Smuzhiyun 			var->red.offset = 0;
265*4882a593Smuzhiyun 			var->green.offset = var->red.offset + var->red.length;
266*4882a593Smuzhiyun 			var->blue.offset = var->green.offset + var->green.length;
267*4882a593Smuzhiyun 		}
268*4882a593Smuzhiyun 	}
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	return ret;
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun 
clcdfb_check_var(struct fb_var_screeninfo * var,struct fb_info * info)273*4882a593Smuzhiyun static int clcdfb_check_var(struct fb_var_screeninfo *var, struct fb_info *info)
274*4882a593Smuzhiyun {
275*4882a593Smuzhiyun 	struct clcd_fb *fb = to_clcd(info);
276*4882a593Smuzhiyun 	int ret = -EINVAL;
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	if (fb->board->check)
279*4882a593Smuzhiyun 		ret = fb->board->check(fb, var);
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	if (ret == 0 &&
282*4882a593Smuzhiyun 	    var->xres_virtual * var->bits_per_pixel / 8 *
283*4882a593Smuzhiyun 	    var->yres_virtual > fb->fb.fix.smem_len)
284*4882a593Smuzhiyun 		ret = -EINVAL;
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 	if (ret == 0)
287*4882a593Smuzhiyun 		ret = clcdfb_set_bitfields(fb, var);
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	return ret;
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun 
clcdfb_set_par(struct fb_info * info)292*4882a593Smuzhiyun static int clcdfb_set_par(struct fb_info *info)
293*4882a593Smuzhiyun {
294*4882a593Smuzhiyun 	struct clcd_fb *fb = to_clcd(info);
295*4882a593Smuzhiyun 	struct clcd_regs regs;
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	fb->fb.fix.line_length = fb->fb.var.xres_virtual *
298*4882a593Smuzhiyun 				 fb->fb.var.bits_per_pixel / 8;
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	if (fb->fb.var.bits_per_pixel <= 8)
301*4882a593Smuzhiyun 		fb->fb.fix.visual = FB_VISUAL_PSEUDOCOLOR;
302*4882a593Smuzhiyun 	else
303*4882a593Smuzhiyun 		fb->fb.fix.visual = FB_VISUAL_TRUECOLOR;
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 	fb->board->decode(fb, &regs);
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	clcdfb_disable(fb);
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 	writel(regs.tim0, fb->regs + CLCD_TIM0);
310*4882a593Smuzhiyun 	writel(regs.tim1, fb->regs + CLCD_TIM1);
311*4882a593Smuzhiyun 	writel(regs.tim2, fb->regs + CLCD_TIM2);
312*4882a593Smuzhiyun 	writel(regs.tim3, fb->regs + CLCD_TIM3);
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 	clcdfb_set_start(fb);
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	clk_set_rate(fb->clk, (1000000000 / regs.pixclock) * 1000);
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	fb->clcd_cntl = regs.cntl;
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	clcdfb_enable(fb, regs.cntl);
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun #ifdef DEBUG
323*4882a593Smuzhiyun 	printk(KERN_INFO
324*4882a593Smuzhiyun 	       "CLCD: Registers set to\n"
325*4882a593Smuzhiyun 	       "  %08x %08x %08x %08x\n"
326*4882a593Smuzhiyun 	       "  %08x %08x %08x %08x\n",
327*4882a593Smuzhiyun 		readl(fb->regs + CLCD_TIM0), readl(fb->regs + CLCD_TIM1),
328*4882a593Smuzhiyun 		readl(fb->regs + CLCD_TIM2), readl(fb->regs + CLCD_TIM3),
329*4882a593Smuzhiyun 		readl(fb->regs + CLCD_UBAS), readl(fb->regs + CLCD_LBAS),
330*4882a593Smuzhiyun 		readl(fb->regs + fb->off_ienb), readl(fb->regs + fb->off_cntl));
331*4882a593Smuzhiyun #endif
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	return 0;
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun 
convert_bitfield(int val,struct fb_bitfield * bf)336*4882a593Smuzhiyun static inline u32 convert_bitfield(int val, struct fb_bitfield *bf)
337*4882a593Smuzhiyun {
338*4882a593Smuzhiyun 	unsigned int mask = (1 << bf->length) - 1;
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	return (val >> (16 - bf->length) & mask) << bf->offset;
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun /*
344*4882a593Smuzhiyun  *  Set a single color register. The values supplied have a 16 bit
345*4882a593Smuzhiyun  *  magnitude.  Return != 0 for invalid regno.
346*4882a593Smuzhiyun  */
347*4882a593Smuzhiyun static int
clcdfb_setcolreg(unsigned int regno,unsigned int red,unsigned int green,unsigned int blue,unsigned int transp,struct fb_info * info)348*4882a593Smuzhiyun clcdfb_setcolreg(unsigned int regno, unsigned int red, unsigned int green,
349*4882a593Smuzhiyun 		 unsigned int blue, unsigned int transp, struct fb_info *info)
350*4882a593Smuzhiyun {
351*4882a593Smuzhiyun 	struct clcd_fb *fb = to_clcd(info);
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 	if (regno < 16)
354*4882a593Smuzhiyun 		fb->cmap[regno] = convert_bitfield(transp, &fb->fb.var.transp) |
355*4882a593Smuzhiyun 				  convert_bitfield(blue, &fb->fb.var.blue) |
356*4882a593Smuzhiyun 				  convert_bitfield(green, &fb->fb.var.green) |
357*4882a593Smuzhiyun 				  convert_bitfield(red, &fb->fb.var.red);
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 	if (fb->fb.fix.visual == FB_VISUAL_PSEUDOCOLOR && regno < 256) {
360*4882a593Smuzhiyun 		int hw_reg = CLCD_PALETTE + ((regno * 2) & ~3);
361*4882a593Smuzhiyun 		u32 val, mask, newval;
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 		newval  = (red >> 11)  & 0x001f;
364*4882a593Smuzhiyun 		newval |= (green >> 6) & 0x03e0;
365*4882a593Smuzhiyun 		newval |= (blue >> 1)  & 0x7c00;
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 		/*
368*4882a593Smuzhiyun 		 * 3.2.11: if we're configured for big endian
369*4882a593Smuzhiyun 		 * byte order, the palette entries are swapped.
370*4882a593Smuzhiyun 		 */
371*4882a593Smuzhiyun 		if (fb->clcd_cntl & CNTL_BEBO)
372*4882a593Smuzhiyun 			regno ^= 1;
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 		if (regno & 1) {
375*4882a593Smuzhiyun 			newval <<= 16;
376*4882a593Smuzhiyun 			mask = 0x0000ffff;
377*4882a593Smuzhiyun 		} else {
378*4882a593Smuzhiyun 			mask = 0xffff0000;
379*4882a593Smuzhiyun 		}
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 		val = readl(fb->regs + hw_reg) & mask;
382*4882a593Smuzhiyun 		writel(val | newval, fb->regs + hw_reg);
383*4882a593Smuzhiyun 	}
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	return regno > 255;
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun /*
389*4882a593Smuzhiyun  *  Blank the screen if blank_mode != 0, else unblank. If blank == NULL
390*4882a593Smuzhiyun  *  then the caller blanks by setting the CLUT (Color Look Up Table) to all
391*4882a593Smuzhiyun  *  black. Return 0 if blanking succeeded, != 0 if un-/blanking failed due
392*4882a593Smuzhiyun  *  to e.g. a video mode which doesn't support it. Implements VESA suspend
393*4882a593Smuzhiyun  *  and powerdown modes on hardware that supports disabling hsync/vsync:
394*4882a593Smuzhiyun  *    blank_mode == 2: suspend vsync
395*4882a593Smuzhiyun  *    blank_mode == 3: suspend hsync
396*4882a593Smuzhiyun  *    blank_mode == 4: powerdown
397*4882a593Smuzhiyun  */
clcdfb_blank(int blank_mode,struct fb_info * info)398*4882a593Smuzhiyun static int clcdfb_blank(int blank_mode, struct fb_info *info)
399*4882a593Smuzhiyun {
400*4882a593Smuzhiyun 	struct clcd_fb *fb = to_clcd(info);
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	if (blank_mode != 0) {
403*4882a593Smuzhiyun 		clcdfb_disable(fb);
404*4882a593Smuzhiyun 	} else {
405*4882a593Smuzhiyun 		clcdfb_enable(fb, fb->clcd_cntl);
406*4882a593Smuzhiyun 	}
407*4882a593Smuzhiyun 	return 0;
408*4882a593Smuzhiyun }
409*4882a593Smuzhiyun 
clcdfb_mmap(struct fb_info * info,struct vm_area_struct * vma)410*4882a593Smuzhiyun static int clcdfb_mmap(struct fb_info *info,
411*4882a593Smuzhiyun 		       struct vm_area_struct *vma)
412*4882a593Smuzhiyun {
413*4882a593Smuzhiyun 	struct clcd_fb *fb = to_clcd(info);
414*4882a593Smuzhiyun 	unsigned long len, off = vma->vm_pgoff << PAGE_SHIFT;
415*4882a593Smuzhiyun 	int ret = -EINVAL;
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun 	len = info->fix.smem_len;
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	if (off <= len && vma->vm_end - vma->vm_start <= len - off &&
420*4882a593Smuzhiyun 	    fb->board->mmap)
421*4882a593Smuzhiyun 		ret = fb->board->mmap(fb, vma);
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 	return ret;
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun static const struct fb_ops clcdfb_ops = {
427*4882a593Smuzhiyun 	.owner		= THIS_MODULE,
428*4882a593Smuzhiyun 	.fb_check_var	= clcdfb_check_var,
429*4882a593Smuzhiyun 	.fb_set_par	= clcdfb_set_par,
430*4882a593Smuzhiyun 	.fb_setcolreg	= clcdfb_setcolreg,
431*4882a593Smuzhiyun 	.fb_blank	= clcdfb_blank,
432*4882a593Smuzhiyun 	.fb_fillrect	= cfb_fillrect,
433*4882a593Smuzhiyun 	.fb_copyarea	= cfb_copyarea,
434*4882a593Smuzhiyun 	.fb_imageblit	= cfb_imageblit,
435*4882a593Smuzhiyun 	.fb_mmap	= clcdfb_mmap,
436*4882a593Smuzhiyun };
437*4882a593Smuzhiyun 
clcdfb_register(struct clcd_fb * fb)438*4882a593Smuzhiyun static int clcdfb_register(struct clcd_fb *fb)
439*4882a593Smuzhiyun {
440*4882a593Smuzhiyun 	int ret;
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 	/*
443*4882a593Smuzhiyun 	 * ARM PL111 always has IENB at 0x1c; it's only PL110
444*4882a593Smuzhiyun 	 * which is reversed on some platforms.
445*4882a593Smuzhiyun 	 */
446*4882a593Smuzhiyun 	if (amba_manf(fb->dev) == 0x41 && amba_part(fb->dev) == 0x111) {
447*4882a593Smuzhiyun 		fb->off_ienb = CLCD_PL111_IENB;
448*4882a593Smuzhiyun 		fb->off_cntl = CLCD_PL111_CNTL;
449*4882a593Smuzhiyun 	} else {
450*4882a593Smuzhiyun 		fb->off_ienb = CLCD_PL110_IENB;
451*4882a593Smuzhiyun 		fb->off_cntl = CLCD_PL110_CNTL;
452*4882a593Smuzhiyun 	}
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun 	fb->clk = clk_get(&fb->dev->dev, NULL);
455*4882a593Smuzhiyun 	if (IS_ERR(fb->clk)) {
456*4882a593Smuzhiyun 		ret = PTR_ERR(fb->clk);
457*4882a593Smuzhiyun 		goto out;
458*4882a593Smuzhiyun 	}
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 	ret = clk_prepare(fb->clk);
461*4882a593Smuzhiyun 	if (ret)
462*4882a593Smuzhiyun 		goto free_clk;
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 	fb->fb.device		= &fb->dev->dev;
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 	fb->fb.fix.mmio_start	= fb->dev->res.start;
467*4882a593Smuzhiyun 	fb->fb.fix.mmio_len	= resource_size(&fb->dev->res);
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 	fb->regs = ioremap(fb->fb.fix.mmio_start, fb->fb.fix.mmio_len);
470*4882a593Smuzhiyun 	if (!fb->regs) {
471*4882a593Smuzhiyun 		printk(KERN_ERR "CLCD: unable to remap registers\n");
472*4882a593Smuzhiyun 		ret = -ENOMEM;
473*4882a593Smuzhiyun 		goto clk_unprep;
474*4882a593Smuzhiyun 	}
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun 	fb->fb.fbops		= &clcdfb_ops;
477*4882a593Smuzhiyun 	fb->fb.flags		= FBINFO_FLAG_DEFAULT;
478*4882a593Smuzhiyun 	fb->fb.pseudo_palette	= fb->cmap;
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 	strncpy(fb->fb.fix.id, clcd_name, sizeof(fb->fb.fix.id));
481*4882a593Smuzhiyun 	fb->fb.fix.type		= FB_TYPE_PACKED_PIXELS;
482*4882a593Smuzhiyun 	fb->fb.fix.type_aux	= 0;
483*4882a593Smuzhiyun 	fb->fb.fix.xpanstep	= 0;
484*4882a593Smuzhiyun 	fb->fb.fix.ypanstep	= 0;
485*4882a593Smuzhiyun 	fb->fb.fix.ywrapstep	= 0;
486*4882a593Smuzhiyun 	fb->fb.fix.accel	= FB_ACCEL_NONE;
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun 	fb->fb.var.xres		= fb->panel->mode.xres;
489*4882a593Smuzhiyun 	fb->fb.var.yres		= fb->panel->mode.yres;
490*4882a593Smuzhiyun 	fb->fb.var.xres_virtual	= fb->panel->mode.xres;
491*4882a593Smuzhiyun 	fb->fb.var.yres_virtual	= fb->panel->mode.yres;
492*4882a593Smuzhiyun 	fb->fb.var.bits_per_pixel = fb->panel->bpp;
493*4882a593Smuzhiyun 	fb->fb.var.grayscale	= fb->panel->grayscale;
494*4882a593Smuzhiyun 	fb->fb.var.pixclock	= fb->panel->mode.pixclock;
495*4882a593Smuzhiyun 	fb->fb.var.left_margin	= fb->panel->mode.left_margin;
496*4882a593Smuzhiyun 	fb->fb.var.right_margin	= fb->panel->mode.right_margin;
497*4882a593Smuzhiyun 	fb->fb.var.upper_margin	= fb->panel->mode.upper_margin;
498*4882a593Smuzhiyun 	fb->fb.var.lower_margin	= fb->panel->mode.lower_margin;
499*4882a593Smuzhiyun 	fb->fb.var.hsync_len	= fb->panel->mode.hsync_len;
500*4882a593Smuzhiyun 	fb->fb.var.vsync_len	= fb->panel->mode.vsync_len;
501*4882a593Smuzhiyun 	fb->fb.var.sync		= fb->panel->mode.sync;
502*4882a593Smuzhiyun 	fb->fb.var.vmode	= fb->panel->mode.vmode;
503*4882a593Smuzhiyun 	fb->fb.var.activate	= FB_ACTIVATE_NOW;
504*4882a593Smuzhiyun 	fb->fb.var.nonstd	= 0;
505*4882a593Smuzhiyun 	fb->fb.var.height	= fb->panel->height;
506*4882a593Smuzhiyun 	fb->fb.var.width	= fb->panel->width;
507*4882a593Smuzhiyun 	fb->fb.var.accel_flags	= 0;
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun 	fb->fb.monspecs.hfmin	= 0;
510*4882a593Smuzhiyun 	fb->fb.monspecs.hfmax   = 100000;
511*4882a593Smuzhiyun 	fb->fb.monspecs.vfmin	= 0;
512*4882a593Smuzhiyun 	fb->fb.monspecs.vfmax	= 400;
513*4882a593Smuzhiyun 	fb->fb.monspecs.dclkmin = 1000000;
514*4882a593Smuzhiyun 	fb->fb.monspecs.dclkmax	= 100000000;
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun 	/*
517*4882a593Smuzhiyun 	 * Make sure that the bitfields are set appropriately.
518*4882a593Smuzhiyun 	 */
519*4882a593Smuzhiyun 	clcdfb_set_bitfields(fb, &fb->fb.var);
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 	/*
522*4882a593Smuzhiyun 	 * Allocate colourmap.
523*4882a593Smuzhiyun 	 */
524*4882a593Smuzhiyun 	ret = fb_alloc_cmap(&fb->fb.cmap, 256, 0);
525*4882a593Smuzhiyun 	if (ret)
526*4882a593Smuzhiyun 		goto unmap;
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun 	/*
529*4882a593Smuzhiyun 	 * Ensure interrupts are disabled.
530*4882a593Smuzhiyun 	 */
531*4882a593Smuzhiyun 	writel(0, fb->regs + fb->off_ienb);
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun 	fb_set_var(&fb->fb, &fb->fb.var);
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun 	dev_info(&fb->dev->dev, "%s hardware, %s display\n",
536*4882a593Smuzhiyun 	         fb->board->name, fb->panel->mode.name);
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun 	ret = register_framebuffer(&fb->fb);
539*4882a593Smuzhiyun 	if (ret == 0)
540*4882a593Smuzhiyun 		goto out;
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun 	printk(KERN_ERR "CLCD: cannot register framebuffer (%d)\n", ret);
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun 	fb_dealloc_cmap(&fb->fb.cmap);
545*4882a593Smuzhiyun  unmap:
546*4882a593Smuzhiyun 	iounmap(fb->regs);
547*4882a593Smuzhiyun  clk_unprep:
548*4882a593Smuzhiyun 	clk_unprepare(fb->clk);
549*4882a593Smuzhiyun  free_clk:
550*4882a593Smuzhiyun 	clk_put(fb->clk);
551*4882a593Smuzhiyun  out:
552*4882a593Smuzhiyun 	return ret;
553*4882a593Smuzhiyun }
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun #ifdef CONFIG_OF
clcdfb_of_get_dpi_panel_mode(struct device_node * node,struct clcd_panel * clcd_panel)556*4882a593Smuzhiyun static int clcdfb_of_get_dpi_panel_mode(struct device_node *node,
557*4882a593Smuzhiyun 		struct clcd_panel *clcd_panel)
558*4882a593Smuzhiyun {
559*4882a593Smuzhiyun 	int err;
560*4882a593Smuzhiyun 	struct display_timing timing;
561*4882a593Smuzhiyun 	struct videomode video;
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun 	err = of_get_display_timing(node, "panel-timing", &timing);
564*4882a593Smuzhiyun 	if (err) {
565*4882a593Smuzhiyun 		pr_err("%pOF: problems parsing panel-timing (%d)\n", node, err);
566*4882a593Smuzhiyun 		return err;
567*4882a593Smuzhiyun 	}
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun 	videomode_from_timing(&timing, &video);
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun 	err = fb_videomode_from_videomode(&video, &clcd_panel->mode);
572*4882a593Smuzhiyun 	if (err)
573*4882a593Smuzhiyun 		return err;
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun 	/* Set up some inversion flags */
576*4882a593Smuzhiyun 	if (timing.flags & DISPLAY_FLAGS_PIXDATA_NEGEDGE)
577*4882a593Smuzhiyun 		clcd_panel->tim2 |= TIM2_IPC;
578*4882a593Smuzhiyun 	else if (!(timing.flags & DISPLAY_FLAGS_PIXDATA_POSEDGE))
579*4882a593Smuzhiyun 		/*
580*4882a593Smuzhiyun 		 * To preserve backwards compatibility, the IPC (inverted
581*4882a593Smuzhiyun 		 * pixel clock) flag needs to be set on any display that
582*4882a593Smuzhiyun 		 * doesn't explicitly specify that the pixel clock is
583*4882a593Smuzhiyun 		 * active on the negative or positive edge.
584*4882a593Smuzhiyun 		 */
585*4882a593Smuzhiyun 		clcd_panel->tim2 |= TIM2_IPC;
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun 	if (timing.flags & DISPLAY_FLAGS_HSYNC_LOW)
588*4882a593Smuzhiyun 		clcd_panel->tim2 |= TIM2_IHS;
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun 	if (timing.flags & DISPLAY_FLAGS_VSYNC_LOW)
591*4882a593Smuzhiyun 		clcd_panel->tim2 |= TIM2_IVS;
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 	if (timing.flags & DISPLAY_FLAGS_DE_LOW)
594*4882a593Smuzhiyun 		clcd_panel->tim2 |= TIM2_IOE;
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun 	return 0;
597*4882a593Smuzhiyun }
598*4882a593Smuzhiyun 
clcdfb_snprintf_mode(char * buf,int size,struct fb_videomode * mode)599*4882a593Smuzhiyun static int clcdfb_snprintf_mode(char *buf, int size, struct fb_videomode *mode)
600*4882a593Smuzhiyun {
601*4882a593Smuzhiyun 	return snprintf(buf, size, "%ux%u@%u", mode->xres, mode->yres,
602*4882a593Smuzhiyun 			mode->refresh);
603*4882a593Smuzhiyun }
604*4882a593Smuzhiyun 
clcdfb_of_get_backlight(struct device * dev,struct clcd_panel * clcd_panel)605*4882a593Smuzhiyun static int clcdfb_of_get_backlight(struct device *dev,
606*4882a593Smuzhiyun 				   struct clcd_panel *clcd_panel)
607*4882a593Smuzhiyun {
608*4882a593Smuzhiyun 	struct backlight_device *backlight;
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun 	/* Look up the optional backlight device */
611*4882a593Smuzhiyun 	backlight = devm_of_find_backlight(dev);
612*4882a593Smuzhiyun 	if (IS_ERR(backlight))
613*4882a593Smuzhiyun 		return PTR_ERR(backlight);
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun 	clcd_panel->backlight = backlight;
616*4882a593Smuzhiyun 	return 0;
617*4882a593Smuzhiyun }
618*4882a593Smuzhiyun 
clcdfb_of_get_mode(struct device * dev,struct device_node * panel,struct clcd_panel * clcd_panel)619*4882a593Smuzhiyun static int clcdfb_of_get_mode(struct device *dev, struct device_node *panel,
620*4882a593Smuzhiyun 			      struct clcd_panel *clcd_panel)
621*4882a593Smuzhiyun {
622*4882a593Smuzhiyun 	int err;
623*4882a593Smuzhiyun 	struct fb_videomode *mode;
624*4882a593Smuzhiyun 	char *name;
625*4882a593Smuzhiyun 	int len;
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun 	/* Only directly connected DPI panels supported for now */
628*4882a593Smuzhiyun 	if (of_device_is_compatible(panel, "panel-dpi"))
629*4882a593Smuzhiyun 		err = clcdfb_of_get_dpi_panel_mode(panel, clcd_panel);
630*4882a593Smuzhiyun 	else
631*4882a593Smuzhiyun 		err = -ENOENT;
632*4882a593Smuzhiyun 	if (err)
633*4882a593Smuzhiyun 		return err;
634*4882a593Smuzhiyun 	mode = &clcd_panel->mode;
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun 	len = clcdfb_snprintf_mode(NULL, 0, mode);
637*4882a593Smuzhiyun 	name = devm_kzalloc(dev, len + 1, GFP_KERNEL);
638*4882a593Smuzhiyun 	if (!name)
639*4882a593Smuzhiyun 		return -ENOMEM;
640*4882a593Smuzhiyun 
641*4882a593Smuzhiyun 	clcdfb_snprintf_mode(name, len + 1, mode);
642*4882a593Smuzhiyun 	mode->name = name;
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun 	return 0;
645*4882a593Smuzhiyun }
646*4882a593Smuzhiyun 
clcdfb_of_init_tft_panel(struct clcd_fb * fb,u32 r0,u32 g0,u32 b0)647*4882a593Smuzhiyun static int clcdfb_of_init_tft_panel(struct clcd_fb *fb, u32 r0, u32 g0, u32 b0)
648*4882a593Smuzhiyun {
649*4882a593Smuzhiyun 	static struct {
650*4882a593Smuzhiyun 		unsigned int part;
651*4882a593Smuzhiyun 		u32 r0, g0, b0;
652*4882a593Smuzhiyun 		u32 caps;
653*4882a593Smuzhiyun 	} panels[] = {
654*4882a593Smuzhiyun 		{ 0x110, 1,  7, 13, CLCD_CAP_5551 },
655*4882a593Smuzhiyun 		{ 0x110, 0,  8, 16, CLCD_CAP_888 },
656*4882a593Smuzhiyun 		{ 0x110, 16, 8, 0,  CLCD_CAP_888 },
657*4882a593Smuzhiyun 		{ 0x111, 4, 14, 20, CLCD_CAP_444 },
658*4882a593Smuzhiyun 		{ 0x111, 3, 11, 19, CLCD_CAP_444 | CLCD_CAP_5551 },
659*4882a593Smuzhiyun 		{ 0x111, 3, 10, 19, CLCD_CAP_444 | CLCD_CAP_5551 |
660*4882a593Smuzhiyun 				    CLCD_CAP_565 },
661*4882a593Smuzhiyun 		{ 0x111, 0,  8, 16, CLCD_CAP_444 | CLCD_CAP_5551 |
662*4882a593Smuzhiyun 				    CLCD_CAP_565 | CLCD_CAP_888 },
663*4882a593Smuzhiyun 	};
664*4882a593Smuzhiyun 	int i;
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun 	/* Bypass pixel clock divider */
667*4882a593Smuzhiyun 	fb->panel->tim2 |= TIM2_BCD;
668*4882a593Smuzhiyun 
669*4882a593Smuzhiyun 	/* TFT display, vert. comp. interrupt at the start of the back porch */
670*4882a593Smuzhiyun 	fb->panel->cntl |= CNTL_LCDTFT | CNTL_LCDVCOMP(1);
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun 	fb->panel->caps = 0;
673*4882a593Smuzhiyun 
674*4882a593Smuzhiyun 	/* Match the setup with known variants */
675*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(panels) && !fb->panel->caps; i++) {
676*4882a593Smuzhiyun 		if (amba_part(fb->dev) != panels[i].part)
677*4882a593Smuzhiyun 			continue;
678*4882a593Smuzhiyun 		if (g0 != panels[i].g0)
679*4882a593Smuzhiyun 			continue;
680*4882a593Smuzhiyun 		if (r0 == panels[i].r0 && b0 == panels[i].b0)
681*4882a593Smuzhiyun 			fb->panel->caps = panels[i].caps;
682*4882a593Smuzhiyun 	}
683*4882a593Smuzhiyun 
684*4882a593Smuzhiyun 	/*
685*4882a593Smuzhiyun 	 * If we actually physically connected the R lines to B and
686*4882a593Smuzhiyun 	 * vice versa
687*4882a593Smuzhiyun 	 */
688*4882a593Smuzhiyun 	if (r0 != 0 && b0 == 0)
689*4882a593Smuzhiyun 		fb->panel->bgr_connection = true;
690*4882a593Smuzhiyun 
691*4882a593Smuzhiyun 	return fb->panel->caps ? 0 : -EINVAL;
692*4882a593Smuzhiyun }
693*4882a593Smuzhiyun 
clcdfb_of_init_display(struct clcd_fb * fb)694*4882a593Smuzhiyun static int clcdfb_of_init_display(struct clcd_fb *fb)
695*4882a593Smuzhiyun {
696*4882a593Smuzhiyun 	struct device_node *endpoint, *panel;
697*4882a593Smuzhiyun 	int err;
698*4882a593Smuzhiyun 	unsigned int bpp;
699*4882a593Smuzhiyun 	u32 max_bandwidth;
700*4882a593Smuzhiyun 	u32 tft_r0b0g0[3];
701*4882a593Smuzhiyun 
702*4882a593Smuzhiyun 	fb->panel = devm_kzalloc(&fb->dev->dev, sizeof(*fb->panel), GFP_KERNEL);
703*4882a593Smuzhiyun 	if (!fb->panel)
704*4882a593Smuzhiyun 		return -ENOMEM;
705*4882a593Smuzhiyun 
706*4882a593Smuzhiyun 	/*
707*4882a593Smuzhiyun 	 * Fetch the panel endpoint.
708*4882a593Smuzhiyun 	 */
709*4882a593Smuzhiyun 	endpoint = of_graph_get_next_endpoint(fb->dev->dev.of_node, NULL);
710*4882a593Smuzhiyun 	if (!endpoint)
711*4882a593Smuzhiyun 		return -ENODEV;
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun 	panel = of_graph_get_remote_port_parent(endpoint);
714*4882a593Smuzhiyun 	if (!panel) {
715*4882a593Smuzhiyun 		err = -ENODEV;
716*4882a593Smuzhiyun 		goto out_endpoint_put;
717*4882a593Smuzhiyun 	}
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun 	err = clcdfb_of_get_backlight(&fb->dev->dev, fb->panel);
720*4882a593Smuzhiyun 	if (err)
721*4882a593Smuzhiyun 		goto out_panel_put;
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun 	err = clcdfb_of_get_mode(&fb->dev->dev, panel, fb->panel);
724*4882a593Smuzhiyun 	if (err)
725*4882a593Smuzhiyun 		goto out_panel_put;
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun 	err = of_property_read_u32(fb->dev->dev.of_node, "max-memory-bandwidth",
728*4882a593Smuzhiyun 			&max_bandwidth);
729*4882a593Smuzhiyun 	if (!err) {
730*4882a593Smuzhiyun 		/*
731*4882a593Smuzhiyun 		 * max_bandwidth is in bytes per second and pixclock in
732*4882a593Smuzhiyun 		 * pico-seconds, so the maximum allowed bits per pixel is
733*4882a593Smuzhiyun 		 *   8 * max_bandwidth / (PICOS2KHZ(pixclock) * 1000)
734*4882a593Smuzhiyun 		 * Rearrange this calculation to avoid overflow and then ensure
735*4882a593Smuzhiyun 		 * result is a valid format.
736*4882a593Smuzhiyun 		 */
737*4882a593Smuzhiyun 		bpp = max_bandwidth / (1000 / 8)
738*4882a593Smuzhiyun 			/ PICOS2KHZ(fb->panel->mode.pixclock);
739*4882a593Smuzhiyun 		bpp = rounddown_pow_of_two(bpp);
740*4882a593Smuzhiyun 		if (bpp > 32)
741*4882a593Smuzhiyun 			bpp = 32;
742*4882a593Smuzhiyun 	} else
743*4882a593Smuzhiyun 		bpp = 32;
744*4882a593Smuzhiyun 	fb->panel->bpp = bpp;
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun #ifdef CONFIG_CPU_BIG_ENDIAN
747*4882a593Smuzhiyun 	fb->panel->cntl |= CNTL_BEBO;
748*4882a593Smuzhiyun #endif
749*4882a593Smuzhiyun 	fb->panel->width = -1;
750*4882a593Smuzhiyun 	fb->panel->height = -1;
751*4882a593Smuzhiyun 
752*4882a593Smuzhiyun 	if (of_property_read_u32_array(endpoint,
753*4882a593Smuzhiyun 			"arm,pl11x,tft-r0g0b0-pads",
754*4882a593Smuzhiyun 			tft_r0b0g0, ARRAY_SIZE(tft_r0b0g0)) != 0) {
755*4882a593Smuzhiyun 		err = -ENOENT;
756*4882a593Smuzhiyun 		goto out_panel_put;
757*4882a593Smuzhiyun 	}
758*4882a593Smuzhiyun 
759*4882a593Smuzhiyun 	of_node_put(panel);
760*4882a593Smuzhiyun 	of_node_put(endpoint);
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun 	return clcdfb_of_init_tft_panel(fb, tft_r0b0g0[0],
763*4882a593Smuzhiyun 					tft_r0b0g0[1],  tft_r0b0g0[2]);
764*4882a593Smuzhiyun out_panel_put:
765*4882a593Smuzhiyun 	of_node_put(panel);
766*4882a593Smuzhiyun out_endpoint_put:
767*4882a593Smuzhiyun 	of_node_put(endpoint);
768*4882a593Smuzhiyun 	return err;
769*4882a593Smuzhiyun }
770*4882a593Smuzhiyun 
clcdfb_of_vram_setup(struct clcd_fb * fb)771*4882a593Smuzhiyun static int clcdfb_of_vram_setup(struct clcd_fb *fb)
772*4882a593Smuzhiyun {
773*4882a593Smuzhiyun 	int err;
774*4882a593Smuzhiyun 	struct device_node *memory;
775*4882a593Smuzhiyun 	u64 size;
776*4882a593Smuzhiyun 
777*4882a593Smuzhiyun 	err = clcdfb_of_init_display(fb);
778*4882a593Smuzhiyun 	if (err)
779*4882a593Smuzhiyun 		return err;
780*4882a593Smuzhiyun 
781*4882a593Smuzhiyun 	memory = of_parse_phandle(fb->dev->dev.of_node, "memory-region", 0);
782*4882a593Smuzhiyun 	if (!memory)
783*4882a593Smuzhiyun 		return -ENODEV;
784*4882a593Smuzhiyun 
785*4882a593Smuzhiyun 	fb->fb.screen_base = of_iomap(memory, 0);
786*4882a593Smuzhiyun 	if (!fb->fb.screen_base) {
787*4882a593Smuzhiyun 		of_node_put(memory);
788*4882a593Smuzhiyun 		return -ENOMEM;
789*4882a593Smuzhiyun 	}
790*4882a593Smuzhiyun 
791*4882a593Smuzhiyun 	fb->fb.fix.smem_start = of_translate_address(memory,
792*4882a593Smuzhiyun 			of_get_address(memory, 0, &size, NULL));
793*4882a593Smuzhiyun 	fb->fb.fix.smem_len = size;
794*4882a593Smuzhiyun 	of_node_put(memory);
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun 	return 0;
797*4882a593Smuzhiyun }
798*4882a593Smuzhiyun 
clcdfb_of_vram_mmap(struct clcd_fb * fb,struct vm_area_struct * vma)799*4882a593Smuzhiyun static int clcdfb_of_vram_mmap(struct clcd_fb *fb, struct vm_area_struct *vma)
800*4882a593Smuzhiyun {
801*4882a593Smuzhiyun 	unsigned long off, user_size, kernel_size;
802*4882a593Smuzhiyun 
803*4882a593Smuzhiyun 
804*4882a593Smuzhiyun 	off = vma->vm_pgoff << PAGE_SHIFT;
805*4882a593Smuzhiyun 	user_size = vma->vm_end - vma->vm_start;
806*4882a593Smuzhiyun 	kernel_size = fb->fb.fix.smem_len;
807*4882a593Smuzhiyun 
808*4882a593Smuzhiyun 	if (off >= kernel_size || user_size > (kernel_size - off))
809*4882a593Smuzhiyun 		return -ENXIO;
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun 	return remap_pfn_range(vma, vma->vm_start,
812*4882a593Smuzhiyun 			__phys_to_pfn(fb->fb.fix.smem_start) + vma->vm_pgoff,
813*4882a593Smuzhiyun 			user_size,
814*4882a593Smuzhiyun 			pgprot_writecombine(vma->vm_page_prot));
815*4882a593Smuzhiyun }
816*4882a593Smuzhiyun 
clcdfb_of_vram_remove(struct clcd_fb * fb)817*4882a593Smuzhiyun static void clcdfb_of_vram_remove(struct clcd_fb *fb)
818*4882a593Smuzhiyun {
819*4882a593Smuzhiyun 	iounmap(fb->fb.screen_base);
820*4882a593Smuzhiyun }
821*4882a593Smuzhiyun 
clcdfb_of_dma_setup(struct clcd_fb * fb)822*4882a593Smuzhiyun static int clcdfb_of_dma_setup(struct clcd_fb *fb)
823*4882a593Smuzhiyun {
824*4882a593Smuzhiyun 	unsigned long framesize;
825*4882a593Smuzhiyun 	dma_addr_t dma;
826*4882a593Smuzhiyun 	int err;
827*4882a593Smuzhiyun 
828*4882a593Smuzhiyun 	err = clcdfb_of_init_display(fb);
829*4882a593Smuzhiyun 	if (err)
830*4882a593Smuzhiyun 		return err;
831*4882a593Smuzhiyun 
832*4882a593Smuzhiyun 	framesize = PAGE_ALIGN(fb->panel->mode.xres * fb->panel->mode.yres *
833*4882a593Smuzhiyun 			fb->panel->bpp / 8);
834*4882a593Smuzhiyun 	fb->fb.screen_base = dma_alloc_coherent(&fb->dev->dev, framesize,
835*4882a593Smuzhiyun 			&dma, GFP_KERNEL);
836*4882a593Smuzhiyun 	if (!fb->fb.screen_base)
837*4882a593Smuzhiyun 		return -ENOMEM;
838*4882a593Smuzhiyun 
839*4882a593Smuzhiyun 	fb->fb.fix.smem_start = dma;
840*4882a593Smuzhiyun 	fb->fb.fix.smem_len = framesize;
841*4882a593Smuzhiyun 
842*4882a593Smuzhiyun 	return 0;
843*4882a593Smuzhiyun }
844*4882a593Smuzhiyun 
clcdfb_of_dma_mmap(struct clcd_fb * fb,struct vm_area_struct * vma)845*4882a593Smuzhiyun static int clcdfb_of_dma_mmap(struct clcd_fb *fb, struct vm_area_struct *vma)
846*4882a593Smuzhiyun {
847*4882a593Smuzhiyun 	return dma_mmap_wc(&fb->dev->dev, vma, fb->fb.screen_base,
848*4882a593Smuzhiyun 			   fb->fb.fix.smem_start, fb->fb.fix.smem_len);
849*4882a593Smuzhiyun }
850*4882a593Smuzhiyun 
clcdfb_of_dma_remove(struct clcd_fb * fb)851*4882a593Smuzhiyun static void clcdfb_of_dma_remove(struct clcd_fb *fb)
852*4882a593Smuzhiyun {
853*4882a593Smuzhiyun 	dma_free_coherent(&fb->dev->dev, fb->fb.fix.smem_len,
854*4882a593Smuzhiyun 			fb->fb.screen_base, fb->fb.fix.smem_start);
855*4882a593Smuzhiyun }
856*4882a593Smuzhiyun 
clcdfb_of_get_board(struct amba_device * dev)857*4882a593Smuzhiyun static struct clcd_board *clcdfb_of_get_board(struct amba_device *dev)
858*4882a593Smuzhiyun {
859*4882a593Smuzhiyun 	struct clcd_board *board = devm_kzalloc(&dev->dev, sizeof(*board),
860*4882a593Smuzhiyun 			GFP_KERNEL);
861*4882a593Smuzhiyun 	struct device_node *node = dev->dev.of_node;
862*4882a593Smuzhiyun 
863*4882a593Smuzhiyun 	if (!board)
864*4882a593Smuzhiyun 		return NULL;
865*4882a593Smuzhiyun 
866*4882a593Smuzhiyun 	board->name = of_node_full_name(node);
867*4882a593Smuzhiyun 	board->caps = CLCD_CAP_ALL;
868*4882a593Smuzhiyun 	board->check = clcdfb_check;
869*4882a593Smuzhiyun 	board->decode = clcdfb_decode;
870*4882a593Smuzhiyun 	if (of_find_property(node, "memory-region", NULL)) {
871*4882a593Smuzhiyun 		board->setup = clcdfb_of_vram_setup;
872*4882a593Smuzhiyun 		board->mmap = clcdfb_of_vram_mmap;
873*4882a593Smuzhiyun 		board->remove = clcdfb_of_vram_remove;
874*4882a593Smuzhiyun 	} else {
875*4882a593Smuzhiyun 		board->setup = clcdfb_of_dma_setup;
876*4882a593Smuzhiyun 		board->mmap = clcdfb_of_dma_mmap;
877*4882a593Smuzhiyun 		board->remove = clcdfb_of_dma_remove;
878*4882a593Smuzhiyun 	}
879*4882a593Smuzhiyun 
880*4882a593Smuzhiyun 	return board;
881*4882a593Smuzhiyun }
882*4882a593Smuzhiyun #else
clcdfb_of_get_board(struct amba_device * dev)883*4882a593Smuzhiyun static struct clcd_board *clcdfb_of_get_board(struct amba_device *dev)
884*4882a593Smuzhiyun {
885*4882a593Smuzhiyun 	return NULL;
886*4882a593Smuzhiyun }
887*4882a593Smuzhiyun #endif
888*4882a593Smuzhiyun 
clcdfb_probe(struct amba_device * dev,const struct amba_id * id)889*4882a593Smuzhiyun static int clcdfb_probe(struct amba_device *dev, const struct amba_id *id)
890*4882a593Smuzhiyun {
891*4882a593Smuzhiyun 	struct clcd_board *board = dev_get_platdata(&dev->dev);
892*4882a593Smuzhiyun 	struct clcd_fb *fb;
893*4882a593Smuzhiyun 	int ret;
894*4882a593Smuzhiyun 
895*4882a593Smuzhiyun 	if (!board)
896*4882a593Smuzhiyun 		board = clcdfb_of_get_board(dev);
897*4882a593Smuzhiyun 
898*4882a593Smuzhiyun 	if (!board)
899*4882a593Smuzhiyun 		return -EINVAL;
900*4882a593Smuzhiyun 
901*4882a593Smuzhiyun 	ret = dma_set_mask_and_coherent(&dev->dev, DMA_BIT_MASK(32));
902*4882a593Smuzhiyun 	if (ret)
903*4882a593Smuzhiyun 		goto out;
904*4882a593Smuzhiyun 
905*4882a593Smuzhiyun 	ret = amba_request_regions(dev, NULL);
906*4882a593Smuzhiyun 	if (ret) {
907*4882a593Smuzhiyun 		printk(KERN_ERR "CLCD: unable to reserve regs region\n");
908*4882a593Smuzhiyun 		goto out;
909*4882a593Smuzhiyun 	}
910*4882a593Smuzhiyun 
911*4882a593Smuzhiyun 	fb = kzalloc(sizeof(*fb), GFP_KERNEL);
912*4882a593Smuzhiyun 	if (!fb) {
913*4882a593Smuzhiyun 		ret = -ENOMEM;
914*4882a593Smuzhiyun 		goto free_region;
915*4882a593Smuzhiyun 	}
916*4882a593Smuzhiyun 
917*4882a593Smuzhiyun 	fb->dev = dev;
918*4882a593Smuzhiyun 	fb->board = board;
919*4882a593Smuzhiyun 
920*4882a593Smuzhiyun 	dev_info(&fb->dev->dev, "PL%03x designer %02x rev%u at 0x%08llx\n",
921*4882a593Smuzhiyun 		amba_part(dev), amba_manf(dev), amba_rev(dev),
922*4882a593Smuzhiyun 		(unsigned long long)dev->res.start);
923*4882a593Smuzhiyun 
924*4882a593Smuzhiyun 	ret = fb->board->setup(fb);
925*4882a593Smuzhiyun 	if (ret)
926*4882a593Smuzhiyun 		goto free_fb;
927*4882a593Smuzhiyun 
928*4882a593Smuzhiyun 	ret = clcdfb_register(fb);
929*4882a593Smuzhiyun 	if (ret == 0) {
930*4882a593Smuzhiyun 		amba_set_drvdata(dev, fb);
931*4882a593Smuzhiyun 		goto out;
932*4882a593Smuzhiyun 	}
933*4882a593Smuzhiyun 
934*4882a593Smuzhiyun 	fb->board->remove(fb);
935*4882a593Smuzhiyun  free_fb:
936*4882a593Smuzhiyun 	kfree(fb);
937*4882a593Smuzhiyun  free_region:
938*4882a593Smuzhiyun 	amba_release_regions(dev);
939*4882a593Smuzhiyun  out:
940*4882a593Smuzhiyun 	return ret;
941*4882a593Smuzhiyun }
942*4882a593Smuzhiyun 
clcdfb_remove(struct amba_device * dev)943*4882a593Smuzhiyun static void clcdfb_remove(struct amba_device *dev)
944*4882a593Smuzhiyun {
945*4882a593Smuzhiyun 	struct clcd_fb *fb = amba_get_drvdata(dev);
946*4882a593Smuzhiyun 
947*4882a593Smuzhiyun 	clcdfb_disable(fb);
948*4882a593Smuzhiyun 	unregister_framebuffer(&fb->fb);
949*4882a593Smuzhiyun 	if (fb->fb.cmap.len)
950*4882a593Smuzhiyun 		fb_dealloc_cmap(&fb->fb.cmap);
951*4882a593Smuzhiyun 	iounmap(fb->regs);
952*4882a593Smuzhiyun 	clk_unprepare(fb->clk);
953*4882a593Smuzhiyun 	clk_put(fb->clk);
954*4882a593Smuzhiyun 
955*4882a593Smuzhiyun 	fb->board->remove(fb);
956*4882a593Smuzhiyun 
957*4882a593Smuzhiyun 	kfree(fb);
958*4882a593Smuzhiyun 
959*4882a593Smuzhiyun 	amba_release_regions(dev);
960*4882a593Smuzhiyun }
961*4882a593Smuzhiyun 
962*4882a593Smuzhiyun static const struct amba_id clcdfb_id_table[] = {
963*4882a593Smuzhiyun 	{
964*4882a593Smuzhiyun 		.id	= 0x00041110,
965*4882a593Smuzhiyun 		.mask	= 0x000ffffe,
966*4882a593Smuzhiyun 	},
967*4882a593Smuzhiyun 	{ 0, 0 },
968*4882a593Smuzhiyun };
969*4882a593Smuzhiyun 
970*4882a593Smuzhiyun MODULE_DEVICE_TABLE(amba, clcdfb_id_table);
971*4882a593Smuzhiyun 
972*4882a593Smuzhiyun static struct amba_driver clcd_driver = {
973*4882a593Smuzhiyun 	.drv 		= {
974*4882a593Smuzhiyun 		.name	= "clcd-pl11x",
975*4882a593Smuzhiyun 	},
976*4882a593Smuzhiyun 	.probe		= clcdfb_probe,
977*4882a593Smuzhiyun 	.remove		= clcdfb_remove,
978*4882a593Smuzhiyun 	.id_table	= clcdfb_id_table,
979*4882a593Smuzhiyun };
980*4882a593Smuzhiyun 
amba_clcdfb_init(void)981*4882a593Smuzhiyun static int __init amba_clcdfb_init(void)
982*4882a593Smuzhiyun {
983*4882a593Smuzhiyun 	if (fb_get_options("ambafb", NULL))
984*4882a593Smuzhiyun 		return -ENODEV;
985*4882a593Smuzhiyun 
986*4882a593Smuzhiyun 	return amba_driver_register(&clcd_driver);
987*4882a593Smuzhiyun }
988*4882a593Smuzhiyun 
989*4882a593Smuzhiyun module_init(amba_clcdfb_init);
990*4882a593Smuzhiyun 
amba_clcdfb_exit(void)991*4882a593Smuzhiyun static void __exit amba_clcdfb_exit(void)
992*4882a593Smuzhiyun {
993*4882a593Smuzhiyun 	amba_driver_unregister(&clcd_driver);
994*4882a593Smuzhiyun }
995*4882a593Smuzhiyun 
996*4882a593Smuzhiyun module_exit(amba_clcdfb_exit);
997*4882a593Smuzhiyun 
998*4882a593Smuzhiyun MODULE_DESCRIPTION("ARM PrimeCell PL110 CLCD core driver");
999*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1000