xref: /OK3568_Linux_fs/kernel/drivers/video/fbdev/acornfb.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *  linux/drivers/video/acornfb.h
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  *  Copyright (C) 1998,1999 Russell King
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  *  Frame buffer code for Acorn platforms
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun #if defined(HAS_VIDC20)
10*4882a593Smuzhiyun #include <asm/hardware/iomd.h>
11*4882a593Smuzhiyun #define VIDC_PALETTE_SIZE	256
12*4882a593Smuzhiyun #define VIDC_NAME		"VIDC20"
13*4882a593Smuzhiyun #endif
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #define EXTEND8(x) ((x)|(x)<<8)
16*4882a593Smuzhiyun #define EXTEND4(x) ((x)|(x)<<4|(x)<<8|(x)<<12)
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun struct vidc20_palette {
19*4882a593Smuzhiyun 	u_int red:8;
20*4882a593Smuzhiyun 	u_int green:8;
21*4882a593Smuzhiyun 	u_int blue:8;
22*4882a593Smuzhiyun 	u_int ext:4;
23*4882a593Smuzhiyun 	u_int unused:4;
24*4882a593Smuzhiyun };
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun struct vidc_palette {
27*4882a593Smuzhiyun 	u_int red:4;
28*4882a593Smuzhiyun 	u_int green:4;
29*4882a593Smuzhiyun 	u_int blue:4;
30*4882a593Smuzhiyun 	u_int trans:1;
31*4882a593Smuzhiyun 	u_int sbz1:13;
32*4882a593Smuzhiyun 	u_int reg:4;
33*4882a593Smuzhiyun 	u_int sbz2:2;
34*4882a593Smuzhiyun };
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun union palette {
37*4882a593Smuzhiyun 	struct vidc20_palette	vidc20;
38*4882a593Smuzhiyun 	struct vidc_palette	vidc;
39*4882a593Smuzhiyun 	u_int	p;
40*4882a593Smuzhiyun };
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun struct acornfb_par {
43*4882a593Smuzhiyun 	struct device	*dev;
44*4882a593Smuzhiyun 	unsigned long	screen_end;
45*4882a593Smuzhiyun 	unsigned int	dram_size;
46*4882a593Smuzhiyun 	unsigned int	vram_half_sam;
47*4882a593Smuzhiyun 	unsigned int	palette_size;
48*4882a593Smuzhiyun 	  signed int	montype;
49*4882a593Smuzhiyun 	unsigned int	using_vram	: 1;
50*4882a593Smuzhiyun 	unsigned int	dpms		: 1;
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun 	union palette palette[VIDC_PALETTE_SIZE];
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun 	u32		pseudo_palette[16];
55*4882a593Smuzhiyun };
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun struct vidc_timing {
58*4882a593Smuzhiyun 	u_int	h_cycle;
59*4882a593Smuzhiyun 	u_int	h_sync_width;
60*4882a593Smuzhiyun 	u_int	h_border_start;
61*4882a593Smuzhiyun 	u_int	h_display_start;
62*4882a593Smuzhiyun 	u_int	h_display_end;
63*4882a593Smuzhiyun 	u_int	h_border_end;
64*4882a593Smuzhiyun 	u_int	h_interlace;
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun 	u_int	v_cycle;
67*4882a593Smuzhiyun 	u_int	v_sync_width;
68*4882a593Smuzhiyun 	u_int	v_border_start;
69*4882a593Smuzhiyun 	u_int	v_display_start;
70*4882a593Smuzhiyun 	u_int	v_display_end;
71*4882a593Smuzhiyun 	u_int	v_border_end;
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun 	u_int	control;
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	/* VIDC20 only */
76*4882a593Smuzhiyun 	u_int	pll_ctl;
77*4882a593Smuzhiyun };
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun struct modey_params {
80*4882a593Smuzhiyun 	u_int	y_res;
81*4882a593Smuzhiyun 	u_int	u_margin;
82*4882a593Smuzhiyun 	u_int	b_margin;
83*4882a593Smuzhiyun 	u_int	vsync_len;
84*4882a593Smuzhiyun 	u_int	vf;
85*4882a593Smuzhiyun };
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun struct modex_params {
88*4882a593Smuzhiyun 	u_int	x_res;
89*4882a593Smuzhiyun 	u_int	l_margin;
90*4882a593Smuzhiyun 	u_int	r_margin;
91*4882a593Smuzhiyun 	u_int	hsync_len;
92*4882a593Smuzhiyun 	u_int	clock;
93*4882a593Smuzhiyun 	u_int	hf;
94*4882a593Smuzhiyun 	const struct modey_params *modey;
95*4882a593Smuzhiyun };
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun #ifdef HAS_VIDC20
98*4882a593Smuzhiyun /*
99*4882a593Smuzhiyun  * VIDC20 registers
100*4882a593Smuzhiyun  */
101*4882a593Smuzhiyun #define VIDC20_CTRL		0xe0000000
102*4882a593Smuzhiyun #define VIDC20_CTRL_PIX_VCLK	(0 << 0)
103*4882a593Smuzhiyun #define VIDC20_CTRL_PIX_HCLK	(1 << 0)
104*4882a593Smuzhiyun #define VIDC20_CTRL_PIX_RCLK	(2 << 0)
105*4882a593Smuzhiyun #define VIDC20_CTRL_PIX_CK	(0 << 2)
106*4882a593Smuzhiyun #define VIDC20_CTRL_PIX_CK2	(1 << 2)
107*4882a593Smuzhiyun #define VIDC20_CTRL_PIX_CK3	(2 << 2)
108*4882a593Smuzhiyun #define VIDC20_CTRL_PIX_CK4	(3 << 2)
109*4882a593Smuzhiyun #define VIDC20_CTRL_PIX_CK5	(4 << 2)
110*4882a593Smuzhiyun #define VIDC20_CTRL_PIX_CK6	(5 << 2)
111*4882a593Smuzhiyun #define VIDC20_CTRL_PIX_CK7	(6 << 2)
112*4882a593Smuzhiyun #define VIDC20_CTRL_PIX_CK8	(7 << 2)
113*4882a593Smuzhiyun #define VIDC20_CTRL_1BPP	(0 << 5)
114*4882a593Smuzhiyun #define VIDC20_CTRL_2BPP	(1 << 5)
115*4882a593Smuzhiyun #define VIDC20_CTRL_4BPP	(2 << 5)
116*4882a593Smuzhiyun #define VIDC20_CTRL_8BPP	(3 << 5)
117*4882a593Smuzhiyun #define VIDC20_CTRL_16BPP	(4 << 5)
118*4882a593Smuzhiyun #define VIDC20_CTRL_32BPP	(6 << 5)
119*4882a593Smuzhiyun #define VIDC20_CTRL_FIFO_NS	(0 << 8)
120*4882a593Smuzhiyun #define VIDC20_CTRL_FIFO_4	(1 << 8)
121*4882a593Smuzhiyun #define VIDC20_CTRL_FIFO_8	(2 << 8)
122*4882a593Smuzhiyun #define VIDC20_CTRL_FIFO_12	(3 << 8)
123*4882a593Smuzhiyun #define VIDC20_CTRL_FIFO_16	(4 << 8)
124*4882a593Smuzhiyun #define VIDC20_CTRL_FIFO_20	(5 << 8)
125*4882a593Smuzhiyun #define VIDC20_CTRL_FIFO_24	(6 << 8)
126*4882a593Smuzhiyun #define VIDC20_CTRL_FIFO_28	(7 << 8)
127*4882a593Smuzhiyun #define VIDC20_CTRL_INT		(1 << 12)
128*4882a593Smuzhiyun #define VIDC20_CTRL_DUP		(1 << 13)
129*4882a593Smuzhiyun #define VIDC20_CTRL_PDOWN	(1 << 14)
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun #define VIDC20_ECTL		0xc0000000
132*4882a593Smuzhiyun #define VIDC20_ECTL_REG(x)	((x) & 0xf3)
133*4882a593Smuzhiyun #define VIDC20_ECTL_ECK		(1 << 2)
134*4882a593Smuzhiyun #define VIDC20_ECTL_REDPED	(1 << 8)
135*4882a593Smuzhiyun #define VIDC20_ECTL_GREENPED	(1 << 9)
136*4882a593Smuzhiyun #define VIDC20_ECTL_BLUEPED	(1 << 10)
137*4882a593Smuzhiyun #define VIDC20_ECTL_DAC		(1 << 12)
138*4882a593Smuzhiyun #define VIDC20_ECTL_LCDGS	(1 << 13)
139*4882a593Smuzhiyun #define VIDC20_ECTL_HRM		(1 << 14)
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun #define VIDC20_ECTL_HS_MASK	(3 << 16)
142*4882a593Smuzhiyun #define VIDC20_ECTL_HS_HSYNC	(0 << 16)
143*4882a593Smuzhiyun #define VIDC20_ECTL_HS_NHSYNC	(1 << 16)
144*4882a593Smuzhiyun #define VIDC20_ECTL_HS_CSYNC	(2 << 16)
145*4882a593Smuzhiyun #define VIDC20_ECTL_HS_NCSYNC	(3 << 16)
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun #define VIDC20_ECTL_VS_MASK	(3 << 18)
148*4882a593Smuzhiyun #define VIDC20_ECTL_VS_VSYNC	(0 << 18)
149*4882a593Smuzhiyun #define VIDC20_ECTL_VS_NVSYNC	(1 << 18)
150*4882a593Smuzhiyun #define VIDC20_ECTL_VS_CSYNC	(2 << 18)
151*4882a593Smuzhiyun #define VIDC20_ECTL_VS_NCSYNC	(3 << 18)
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun #define VIDC20_DCTL		0xf0000000
154*4882a593Smuzhiyun /* 0-9 = number of words in scanline */
155*4882a593Smuzhiyun #define VIDC20_DCTL_SNA		(1 << 12)
156*4882a593Smuzhiyun #define VIDC20_DCTL_HDIS	(1 << 13)
157*4882a593Smuzhiyun #define VIDC20_DCTL_BUS_NS	(0 << 16)
158*4882a593Smuzhiyun #define VIDC20_DCTL_BUS_D31_0	(1 << 16)
159*4882a593Smuzhiyun #define VIDC20_DCTL_BUS_D63_32	(2 << 16)
160*4882a593Smuzhiyun #define VIDC20_DCTL_BUS_D63_0	(3 << 16)
161*4882a593Smuzhiyun #define VIDC20_DCTL_VRAM_DIS	(0 << 18)
162*4882a593Smuzhiyun #define VIDC20_DCTL_VRAM_PXCLK	(1 << 18)
163*4882a593Smuzhiyun #define VIDC20_DCTL_VRAM_PXCLK2	(2 << 18)
164*4882a593Smuzhiyun #define VIDC20_DCTL_VRAM_PXCLK4	(3 << 18)
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun #endif
167