1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0 OR Linux-OpenIB
2*4882a593Smuzhiyun /* Copyright (c) 2020 Mellanox Technologies Ltd. */
3*4882a593Smuzhiyun
4*4882a593Smuzhiyun #include <linux/vdpa.h>
5*4882a593Smuzhiyun #include <uapi/linux/virtio_ids.h>
6*4882a593Smuzhiyun #include <linux/virtio_config.h>
7*4882a593Smuzhiyun #include <linux/mlx5/qp.h>
8*4882a593Smuzhiyun #include <linux/mlx5/device.h>
9*4882a593Smuzhiyun #include <linux/mlx5/vport.h>
10*4882a593Smuzhiyun #include <linux/mlx5/fs.h>
11*4882a593Smuzhiyun #include <linux/mlx5/device.h>
12*4882a593Smuzhiyun #include <linux/mlx5/mpfs.h>
13*4882a593Smuzhiyun #include "mlx5_vnet.h"
14*4882a593Smuzhiyun #include "mlx5_vdpa_ifc.h"
15*4882a593Smuzhiyun #include "mlx5_vdpa.h"
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #define to_mvdev(__vdev) container_of((__vdev), struct mlx5_vdpa_dev, vdev)
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #define VALID_FEATURES_MASK \
20*4882a593Smuzhiyun (BIT_ULL(VIRTIO_NET_F_CSUM) | BIT_ULL(VIRTIO_NET_F_GUEST_CSUM) | \
21*4882a593Smuzhiyun BIT_ULL(VIRTIO_NET_F_CTRL_GUEST_OFFLOADS) | BIT_ULL(VIRTIO_NET_F_MTU) | BIT_ULL(VIRTIO_NET_F_MAC) | \
22*4882a593Smuzhiyun BIT_ULL(VIRTIO_NET_F_GUEST_TSO4) | BIT_ULL(VIRTIO_NET_F_GUEST_TSO6) | \
23*4882a593Smuzhiyun BIT_ULL(VIRTIO_NET_F_GUEST_ECN) | BIT_ULL(VIRTIO_NET_F_GUEST_UFO) | BIT_ULL(VIRTIO_NET_F_HOST_TSO4) | \
24*4882a593Smuzhiyun BIT_ULL(VIRTIO_NET_F_HOST_TSO6) | BIT_ULL(VIRTIO_NET_F_HOST_ECN) | BIT_ULL(VIRTIO_NET_F_HOST_UFO) | \
25*4882a593Smuzhiyun BIT_ULL(VIRTIO_NET_F_MRG_RXBUF) | BIT_ULL(VIRTIO_NET_F_STATUS) | BIT_ULL(VIRTIO_NET_F_CTRL_VQ) | \
26*4882a593Smuzhiyun BIT_ULL(VIRTIO_NET_F_CTRL_RX) | BIT_ULL(VIRTIO_NET_F_CTRL_VLAN) | \
27*4882a593Smuzhiyun BIT_ULL(VIRTIO_NET_F_CTRL_RX_EXTRA) | BIT_ULL(VIRTIO_NET_F_GUEST_ANNOUNCE) | \
28*4882a593Smuzhiyun BIT_ULL(VIRTIO_NET_F_MQ) | BIT_ULL(VIRTIO_NET_F_CTRL_MAC_ADDR) | BIT_ULL(VIRTIO_NET_F_HASH_REPORT) | \
29*4882a593Smuzhiyun BIT_ULL(VIRTIO_NET_F_RSS) | BIT_ULL(VIRTIO_NET_F_RSC_EXT) | BIT_ULL(VIRTIO_NET_F_STANDBY) | \
30*4882a593Smuzhiyun BIT_ULL(VIRTIO_NET_F_SPEED_DUPLEX) | BIT_ULL(VIRTIO_F_NOTIFY_ON_EMPTY) | \
31*4882a593Smuzhiyun BIT_ULL(VIRTIO_F_ANY_LAYOUT) | BIT_ULL(VIRTIO_F_VERSION_1) | BIT_ULL(VIRTIO_F_ACCESS_PLATFORM) | \
32*4882a593Smuzhiyun BIT_ULL(VIRTIO_F_RING_PACKED) | BIT_ULL(VIRTIO_F_ORDER_PLATFORM) | BIT_ULL(VIRTIO_F_SR_IOV))
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #define VALID_STATUS_MASK \
35*4882a593Smuzhiyun (VIRTIO_CONFIG_S_ACKNOWLEDGE | VIRTIO_CONFIG_S_DRIVER | VIRTIO_CONFIG_S_DRIVER_OK | \
36*4882a593Smuzhiyun VIRTIO_CONFIG_S_FEATURES_OK | VIRTIO_CONFIG_S_NEEDS_RESET | VIRTIO_CONFIG_S_FAILED)
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun struct mlx5_vdpa_net_resources {
39*4882a593Smuzhiyun u32 tisn;
40*4882a593Smuzhiyun u32 tdn;
41*4882a593Smuzhiyun u32 tirn;
42*4882a593Smuzhiyun u32 rqtn;
43*4882a593Smuzhiyun bool valid;
44*4882a593Smuzhiyun };
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun struct mlx5_vdpa_cq_buf {
47*4882a593Smuzhiyun struct mlx5_frag_buf_ctrl fbc;
48*4882a593Smuzhiyun struct mlx5_frag_buf frag_buf;
49*4882a593Smuzhiyun int cqe_size;
50*4882a593Smuzhiyun int nent;
51*4882a593Smuzhiyun };
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun struct mlx5_vdpa_cq {
54*4882a593Smuzhiyun struct mlx5_core_cq mcq;
55*4882a593Smuzhiyun struct mlx5_vdpa_cq_buf buf;
56*4882a593Smuzhiyun struct mlx5_db db;
57*4882a593Smuzhiyun int cqe;
58*4882a593Smuzhiyun };
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun struct mlx5_vdpa_umem {
61*4882a593Smuzhiyun struct mlx5_frag_buf_ctrl fbc;
62*4882a593Smuzhiyun struct mlx5_frag_buf frag_buf;
63*4882a593Smuzhiyun int size;
64*4882a593Smuzhiyun u32 id;
65*4882a593Smuzhiyun };
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun struct mlx5_vdpa_qp {
68*4882a593Smuzhiyun struct mlx5_core_qp mqp;
69*4882a593Smuzhiyun struct mlx5_frag_buf frag_buf;
70*4882a593Smuzhiyun struct mlx5_db db;
71*4882a593Smuzhiyun u16 head;
72*4882a593Smuzhiyun bool fw;
73*4882a593Smuzhiyun };
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun struct mlx5_vq_restore_info {
76*4882a593Smuzhiyun u32 num_ent;
77*4882a593Smuzhiyun u64 desc_addr;
78*4882a593Smuzhiyun u64 device_addr;
79*4882a593Smuzhiyun u64 driver_addr;
80*4882a593Smuzhiyun u16 avail_index;
81*4882a593Smuzhiyun u16 used_index;
82*4882a593Smuzhiyun bool ready;
83*4882a593Smuzhiyun struct vdpa_callback cb;
84*4882a593Smuzhiyun bool restore;
85*4882a593Smuzhiyun };
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun struct mlx5_vdpa_virtqueue {
88*4882a593Smuzhiyun bool ready;
89*4882a593Smuzhiyun u64 desc_addr;
90*4882a593Smuzhiyun u64 device_addr;
91*4882a593Smuzhiyun u64 driver_addr;
92*4882a593Smuzhiyun u32 num_ent;
93*4882a593Smuzhiyun struct vdpa_callback event_cb;
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun /* Resources for implementing the notification channel from the device
96*4882a593Smuzhiyun * to the driver. fwqp is the firmware end of an RC connection; the
97*4882a593Smuzhiyun * other end is vqqp used by the driver. cq is is where completions are
98*4882a593Smuzhiyun * reported.
99*4882a593Smuzhiyun */
100*4882a593Smuzhiyun struct mlx5_vdpa_cq cq;
101*4882a593Smuzhiyun struct mlx5_vdpa_qp fwqp;
102*4882a593Smuzhiyun struct mlx5_vdpa_qp vqqp;
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun /* umem resources are required for the virtqueue operation. They're use
105*4882a593Smuzhiyun * is internal and they must be provided by the driver.
106*4882a593Smuzhiyun */
107*4882a593Smuzhiyun struct mlx5_vdpa_umem umem1;
108*4882a593Smuzhiyun struct mlx5_vdpa_umem umem2;
109*4882a593Smuzhiyun struct mlx5_vdpa_umem umem3;
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun bool initialized;
112*4882a593Smuzhiyun int index;
113*4882a593Smuzhiyun u32 virtq_id;
114*4882a593Smuzhiyun struct mlx5_vdpa_net *ndev;
115*4882a593Smuzhiyun u16 avail_idx;
116*4882a593Smuzhiyun u16 used_idx;
117*4882a593Smuzhiyun int fw_state;
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun /* keep last in the struct */
120*4882a593Smuzhiyun struct mlx5_vq_restore_info ri;
121*4882a593Smuzhiyun };
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun /* We will remove this limitation once mlx5_vdpa_alloc_resources()
124*4882a593Smuzhiyun * provides for driver space allocation
125*4882a593Smuzhiyun */
126*4882a593Smuzhiyun #define MLX5_MAX_SUPPORTED_VQS 16
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun struct mlx5_vdpa_net {
129*4882a593Smuzhiyun struct mlx5_vdpa_dev mvdev;
130*4882a593Smuzhiyun struct mlx5_vdpa_net_resources res;
131*4882a593Smuzhiyun struct virtio_net_config config;
132*4882a593Smuzhiyun struct mlx5_vdpa_virtqueue vqs[MLX5_MAX_SUPPORTED_VQS];
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun /* Serialize vq resources creation and destruction. This is required
135*4882a593Smuzhiyun * since memory map might change and we need to destroy and create
136*4882a593Smuzhiyun * resources while driver in operational.
137*4882a593Smuzhiyun */
138*4882a593Smuzhiyun struct mutex reslock;
139*4882a593Smuzhiyun struct mlx5_flow_table *rxft;
140*4882a593Smuzhiyun struct mlx5_fc *rx_counter;
141*4882a593Smuzhiyun struct mlx5_flow_handle *rx_rule;
142*4882a593Smuzhiyun bool setup;
143*4882a593Smuzhiyun u16 mtu;
144*4882a593Smuzhiyun };
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun static void free_resources(struct mlx5_vdpa_net *ndev);
147*4882a593Smuzhiyun static void init_mvqs(struct mlx5_vdpa_net *ndev);
148*4882a593Smuzhiyun static int setup_driver(struct mlx5_vdpa_net *ndev);
149*4882a593Smuzhiyun static void teardown_driver(struct mlx5_vdpa_net *ndev);
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun static bool mlx5_vdpa_debug;
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun #define MLX5_LOG_VIO_FLAG(_feature) \
154*4882a593Smuzhiyun do { \
155*4882a593Smuzhiyun if (features & BIT_ULL(_feature)) \
156*4882a593Smuzhiyun mlx5_vdpa_info(mvdev, "%s\n", #_feature); \
157*4882a593Smuzhiyun } while (0)
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun #define MLX5_LOG_VIO_STAT(_status) \
160*4882a593Smuzhiyun do { \
161*4882a593Smuzhiyun if (status & (_status)) \
162*4882a593Smuzhiyun mlx5_vdpa_info(mvdev, "%s\n", #_status); \
163*4882a593Smuzhiyun } while (0)
164*4882a593Smuzhiyun
print_status(struct mlx5_vdpa_dev * mvdev,u8 status,bool set)165*4882a593Smuzhiyun static void print_status(struct mlx5_vdpa_dev *mvdev, u8 status, bool set)
166*4882a593Smuzhiyun {
167*4882a593Smuzhiyun if (status & ~VALID_STATUS_MASK)
168*4882a593Smuzhiyun mlx5_vdpa_warn(mvdev, "Warning: there are invalid status bits 0x%x\n",
169*4882a593Smuzhiyun status & ~VALID_STATUS_MASK);
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun if (!mlx5_vdpa_debug)
172*4882a593Smuzhiyun return;
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun mlx5_vdpa_info(mvdev, "driver status %s", set ? "set" : "get");
175*4882a593Smuzhiyun if (set && !status) {
176*4882a593Smuzhiyun mlx5_vdpa_info(mvdev, "driver resets the device\n");
177*4882a593Smuzhiyun return;
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun MLX5_LOG_VIO_STAT(VIRTIO_CONFIG_S_ACKNOWLEDGE);
181*4882a593Smuzhiyun MLX5_LOG_VIO_STAT(VIRTIO_CONFIG_S_DRIVER);
182*4882a593Smuzhiyun MLX5_LOG_VIO_STAT(VIRTIO_CONFIG_S_DRIVER_OK);
183*4882a593Smuzhiyun MLX5_LOG_VIO_STAT(VIRTIO_CONFIG_S_FEATURES_OK);
184*4882a593Smuzhiyun MLX5_LOG_VIO_STAT(VIRTIO_CONFIG_S_NEEDS_RESET);
185*4882a593Smuzhiyun MLX5_LOG_VIO_STAT(VIRTIO_CONFIG_S_FAILED);
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun
print_features(struct mlx5_vdpa_dev * mvdev,u64 features,bool set)188*4882a593Smuzhiyun static void print_features(struct mlx5_vdpa_dev *mvdev, u64 features, bool set)
189*4882a593Smuzhiyun {
190*4882a593Smuzhiyun if (features & ~VALID_FEATURES_MASK)
191*4882a593Smuzhiyun mlx5_vdpa_warn(mvdev, "There are invalid feature bits 0x%llx\n",
192*4882a593Smuzhiyun features & ~VALID_FEATURES_MASK);
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun if (!mlx5_vdpa_debug)
195*4882a593Smuzhiyun return;
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun mlx5_vdpa_info(mvdev, "driver %s feature bits:\n", set ? "sets" : "reads");
198*4882a593Smuzhiyun if (!features)
199*4882a593Smuzhiyun mlx5_vdpa_info(mvdev, "all feature bits are cleared\n");
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun MLX5_LOG_VIO_FLAG(VIRTIO_NET_F_CSUM);
202*4882a593Smuzhiyun MLX5_LOG_VIO_FLAG(VIRTIO_NET_F_GUEST_CSUM);
203*4882a593Smuzhiyun MLX5_LOG_VIO_FLAG(VIRTIO_NET_F_CTRL_GUEST_OFFLOADS);
204*4882a593Smuzhiyun MLX5_LOG_VIO_FLAG(VIRTIO_NET_F_MTU);
205*4882a593Smuzhiyun MLX5_LOG_VIO_FLAG(VIRTIO_NET_F_MAC);
206*4882a593Smuzhiyun MLX5_LOG_VIO_FLAG(VIRTIO_NET_F_GUEST_TSO4);
207*4882a593Smuzhiyun MLX5_LOG_VIO_FLAG(VIRTIO_NET_F_GUEST_TSO6);
208*4882a593Smuzhiyun MLX5_LOG_VIO_FLAG(VIRTIO_NET_F_GUEST_ECN);
209*4882a593Smuzhiyun MLX5_LOG_VIO_FLAG(VIRTIO_NET_F_GUEST_UFO);
210*4882a593Smuzhiyun MLX5_LOG_VIO_FLAG(VIRTIO_NET_F_HOST_TSO4);
211*4882a593Smuzhiyun MLX5_LOG_VIO_FLAG(VIRTIO_NET_F_HOST_TSO6);
212*4882a593Smuzhiyun MLX5_LOG_VIO_FLAG(VIRTIO_NET_F_HOST_ECN);
213*4882a593Smuzhiyun MLX5_LOG_VIO_FLAG(VIRTIO_NET_F_HOST_UFO);
214*4882a593Smuzhiyun MLX5_LOG_VIO_FLAG(VIRTIO_NET_F_MRG_RXBUF);
215*4882a593Smuzhiyun MLX5_LOG_VIO_FLAG(VIRTIO_NET_F_STATUS);
216*4882a593Smuzhiyun MLX5_LOG_VIO_FLAG(VIRTIO_NET_F_CTRL_VQ);
217*4882a593Smuzhiyun MLX5_LOG_VIO_FLAG(VIRTIO_NET_F_CTRL_RX);
218*4882a593Smuzhiyun MLX5_LOG_VIO_FLAG(VIRTIO_NET_F_CTRL_VLAN);
219*4882a593Smuzhiyun MLX5_LOG_VIO_FLAG(VIRTIO_NET_F_CTRL_RX_EXTRA);
220*4882a593Smuzhiyun MLX5_LOG_VIO_FLAG(VIRTIO_NET_F_GUEST_ANNOUNCE);
221*4882a593Smuzhiyun MLX5_LOG_VIO_FLAG(VIRTIO_NET_F_MQ);
222*4882a593Smuzhiyun MLX5_LOG_VIO_FLAG(VIRTIO_NET_F_CTRL_MAC_ADDR);
223*4882a593Smuzhiyun MLX5_LOG_VIO_FLAG(VIRTIO_NET_F_HASH_REPORT);
224*4882a593Smuzhiyun MLX5_LOG_VIO_FLAG(VIRTIO_NET_F_RSS);
225*4882a593Smuzhiyun MLX5_LOG_VIO_FLAG(VIRTIO_NET_F_RSC_EXT);
226*4882a593Smuzhiyun MLX5_LOG_VIO_FLAG(VIRTIO_NET_F_STANDBY);
227*4882a593Smuzhiyun MLX5_LOG_VIO_FLAG(VIRTIO_NET_F_SPEED_DUPLEX);
228*4882a593Smuzhiyun MLX5_LOG_VIO_FLAG(VIRTIO_F_NOTIFY_ON_EMPTY);
229*4882a593Smuzhiyun MLX5_LOG_VIO_FLAG(VIRTIO_F_ANY_LAYOUT);
230*4882a593Smuzhiyun MLX5_LOG_VIO_FLAG(VIRTIO_F_VERSION_1);
231*4882a593Smuzhiyun MLX5_LOG_VIO_FLAG(VIRTIO_F_ACCESS_PLATFORM);
232*4882a593Smuzhiyun MLX5_LOG_VIO_FLAG(VIRTIO_F_RING_PACKED);
233*4882a593Smuzhiyun MLX5_LOG_VIO_FLAG(VIRTIO_F_ORDER_PLATFORM);
234*4882a593Smuzhiyun MLX5_LOG_VIO_FLAG(VIRTIO_F_SR_IOV);
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun
create_tis(struct mlx5_vdpa_net * ndev)237*4882a593Smuzhiyun static int create_tis(struct mlx5_vdpa_net *ndev)
238*4882a593Smuzhiyun {
239*4882a593Smuzhiyun struct mlx5_vdpa_dev *mvdev = &ndev->mvdev;
240*4882a593Smuzhiyun u32 in[MLX5_ST_SZ_DW(create_tis_in)] = {};
241*4882a593Smuzhiyun void *tisc;
242*4882a593Smuzhiyun int err;
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun tisc = MLX5_ADDR_OF(create_tis_in, in, ctx);
245*4882a593Smuzhiyun MLX5_SET(tisc, tisc, transport_domain, ndev->res.tdn);
246*4882a593Smuzhiyun err = mlx5_vdpa_create_tis(mvdev, in, &ndev->res.tisn);
247*4882a593Smuzhiyun if (err)
248*4882a593Smuzhiyun mlx5_vdpa_warn(mvdev, "create TIS (%d)\n", err);
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun return err;
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun
destroy_tis(struct mlx5_vdpa_net * ndev)253*4882a593Smuzhiyun static void destroy_tis(struct mlx5_vdpa_net *ndev)
254*4882a593Smuzhiyun {
255*4882a593Smuzhiyun mlx5_vdpa_destroy_tis(&ndev->mvdev, ndev->res.tisn);
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun #define MLX5_VDPA_CQE_SIZE 64
259*4882a593Smuzhiyun #define MLX5_VDPA_LOG_CQE_SIZE ilog2(MLX5_VDPA_CQE_SIZE)
260*4882a593Smuzhiyun
cq_frag_buf_alloc(struct mlx5_vdpa_net * ndev,struct mlx5_vdpa_cq_buf * buf,int nent)261*4882a593Smuzhiyun static int cq_frag_buf_alloc(struct mlx5_vdpa_net *ndev, struct mlx5_vdpa_cq_buf *buf, int nent)
262*4882a593Smuzhiyun {
263*4882a593Smuzhiyun struct mlx5_frag_buf *frag_buf = &buf->frag_buf;
264*4882a593Smuzhiyun u8 log_wq_stride = MLX5_VDPA_LOG_CQE_SIZE;
265*4882a593Smuzhiyun u8 log_wq_sz = MLX5_VDPA_LOG_CQE_SIZE;
266*4882a593Smuzhiyun int err;
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun err = mlx5_frag_buf_alloc_node(ndev->mvdev.mdev, nent * MLX5_VDPA_CQE_SIZE, frag_buf,
269*4882a593Smuzhiyun ndev->mvdev.mdev->priv.numa_node);
270*4882a593Smuzhiyun if (err)
271*4882a593Smuzhiyun return err;
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun mlx5_init_fbc(frag_buf->frags, log_wq_stride, log_wq_sz, &buf->fbc);
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun buf->cqe_size = MLX5_VDPA_CQE_SIZE;
276*4882a593Smuzhiyun buf->nent = nent;
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun return 0;
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun
umem_frag_buf_alloc(struct mlx5_vdpa_net * ndev,struct mlx5_vdpa_umem * umem,int size)281*4882a593Smuzhiyun static int umem_frag_buf_alloc(struct mlx5_vdpa_net *ndev, struct mlx5_vdpa_umem *umem, int size)
282*4882a593Smuzhiyun {
283*4882a593Smuzhiyun struct mlx5_frag_buf *frag_buf = &umem->frag_buf;
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun return mlx5_frag_buf_alloc_node(ndev->mvdev.mdev, size, frag_buf,
286*4882a593Smuzhiyun ndev->mvdev.mdev->priv.numa_node);
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun
cq_frag_buf_free(struct mlx5_vdpa_net * ndev,struct mlx5_vdpa_cq_buf * buf)289*4882a593Smuzhiyun static void cq_frag_buf_free(struct mlx5_vdpa_net *ndev, struct mlx5_vdpa_cq_buf *buf)
290*4882a593Smuzhiyun {
291*4882a593Smuzhiyun mlx5_frag_buf_free(ndev->mvdev.mdev, &buf->frag_buf);
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun
get_cqe(struct mlx5_vdpa_cq * vcq,int n)294*4882a593Smuzhiyun static void *get_cqe(struct mlx5_vdpa_cq *vcq, int n)
295*4882a593Smuzhiyun {
296*4882a593Smuzhiyun return mlx5_frag_buf_get_wqe(&vcq->buf.fbc, n);
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun
cq_frag_buf_init(struct mlx5_vdpa_cq * vcq,struct mlx5_vdpa_cq_buf * buf)299*4882a593Smuzhiyun static void cq_frag_buf_init(struct mlx5_vdpa_cq *vcq, struct mlx5_vdpa_cq_buf *buf)
300*4882a593Smuzhiyun {
301*4882a593Smuzhiyun struct mlx5_cqe64 *cqe64;
302*4882a593Smuzhiyun void *cqe;
303*4882a593Smuzhiyun int i;
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun for (i = 0; i < buf->nent; i++) {
306*4882a593Smuzhiyun cqe = get_cqe(vcq, i);
307*4882a593Smuzhiyun cqe64 = cqe;
308*4882a593Smuzhiyun cqe64->op_own = MLX5_CQE_INVALID << 4;
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun
get_sw_cqe(struct mlx5_vdpa_cq * cq,int n)312*4882a593Smuzhiyun static void *get_sw_cqe(struct mlx5_vdpa_cq *cq, int n)
313*4882a593Smuzhiyun {
314*4882a593Smuzhiyun struct mlx5_cqe64 *cqe64 = get_cqe(cq, n & (cq->cqe - 1));
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun if (likely(get_cqe_opcode(cqe64) != MLX5_CQE_INVALID) &&
317*4882a593Smuzhiyun !((cqe64->op_own & MLX5_CQE_OWNER_MASK) ^ !!(n & cq->cqe)))
318*4882a593Smuzhiyun return cqe64;
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun return NULL;
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun
rx_post(struct mlx5_vdpa_qp * vqp,int n)323*4882a593Smuzhiyun static void rx_post(struct mlx5_vdpa_qp *vqp, int n)
324*4882a593Smuzhiyun {
325*4882a593Smuzhiyun vqp->head += n;
326*4882a593Smuzhiyun vqp->db.db[0] = cpu_to_be32(vqp->head);
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun
qp_prepare(struct mlx5_vdpa_net * ndev,bool fw,void * in,struct mlx5_vdpa_virtqueue * mvq,u32 num_ent)329*4882a593Smuzhiyun static void qp_prepare(struct mlx5_vdpa_net *ndev, bool fw, void *in,
330*4882a593Smuzhiyun struct mlx5_vdpa_virtqueue *mvq, u32 num_ent)
331*4882a593Smuzhiyun {
332*4882a593Smuzhiyun struct mlx5_vdpa_qp *vqp;
333*4882a593Smuzhiyun __be64 *pas;
334*4882a593Smuzhiyun void *qpc;
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun vqp = fw ? &mvq->fwqp : &mvq->vqqp;
337*4882a593Smuzhiyun MLX5_SET(create_qp_in, in, uid, ndev->mvdev.res.uid);
338*4882a593Smuzhiyun qpc = MLX5_ADDR_OF(create_qp_in, in, qpc);
339*4882a593Smuzhiyun if (vqp->fw) {
340*4882a593Smuzhiyun /* Firmware QP is allocated by the driver for the firmware's
341*4882a593Smuzhiyun * use so we can skip part of the params as they will be chosen by firmware
342*4882a593Smuzhiyun */
343*4882a593Smuzhiyun qpc = MLX5_ADDR_OF(create_qp_in, in, qpc);
344*4882a593Smuzhiyun MLX5_SET(qpc, qpc, rq_type, MLX5_ZERO_LEN_RQ);
345*4882a593Smuzhiyun MLX5_SET(qpc, qpc, no_sq, 1);
346*4882a593Smuzhiyun return;
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun MLX5_SET(qpc, qpc, st, MLX5_QP_ST_RC);
350*4882a593Smuzhiyun MLX5_SET(qpc, qpc, pm_state, MLX5_QP_PM_MIGRATED);
351*4882a593Smuzhiyun MLX5_SET(qpc, qpc, pd, ndev->mvdev.res.pdn);
352*4882a593Smuzhiyun MLX5_SET(qpc, qpc, mtu, MLX5_QPC_MTU_256_BYTES);
353*4882a593Smuzhiyun MLX5_SET(qpc, qpc, uar_page, ndev->mvdev.res.uar->index);
354*4882a593Smuzhiyun MLX5_SET(qpc, qpc, log_page_size, vqp->frag_buf.page_shift - MLX5_ADAPTER_PAGE_SHIFT);
355*4882a593Smuzhiyun MLX5_SET(qpc, qpc, no_sq, 1);
356*4882a593Smuzhiyun MLX5_SET(qpc, qpc, cqn_rcv, mvq->cq.mcq.cqn);
357*4882a593Smuzhiyun MLX5_SET(qpc, qpc, log_rq_size, ilog2(num_ent));
358*4882a593Smuzhiyun MLX5_SET(qpc, qpc, rq_type, MLX5_NON_ZERO_RQ);
359*4882a593Smuzhiyun pas = (__be64 *)MLX5_ADDR_OF(create_qp_in, in, pas);
360*4882a593Smuzhiyun mlx5_fill_page_frag_array(&vqp->frag_buf, pas);
361*4882a593Smuzhiyun }
362*4882a593Smuzhiyun
rq_buf_alloc(struct mlx5_vdpa_net * ndev,struct mlx5_vdpa_qp * vqp,u32 num_ent)363*4882a593Smuzhiyun static int rq_buf_alloc(struct mlx5_vdpa_net *ndev, struct mlx5_vdpa_qp *vqp, u32 num_ent)
364*4882a593Smuzhiyun {
365*4882a593Smuzhiyun return mlx5_frag_buf_alloc_node(ndev->mvdev.mdev,
366*4882a593Smuzhiyun num_ent * sizeof(struct mlx5_wqe_data_seg), &vqp->frag_buf,
367*4882a593Smuzhiyun ndev->mvdev.mdev->priv.numa_node);
368*4882a593Smuzhiyun }
369*4882a593Smuzhiyun
rq_buf_free(struct mlx5_vdpa_net * ndev,struct mlx5_vdpa_qp * vqp)370*4882a593Smuzhiyun static void rq_buf_free(struct mlx5_vdpa_net *ndev, struct mlx5_vdpa_qp *vqp)
371*4882a593Smuzhiyun {
372*4882a593Smuzhiyun mlx5_frag_buf_free(ndev->mvdev.mdev, &vqp->frag_buf);
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun
qp_create(struct mlx5_vdpa_net * ndev,struct mlx5_vdpa_virtqueue * mvq,struct mlx5_vdpa_qp * vqp)375*4882a593Smuzhiyun static int qp_create(struct mlx5_vdpa_net *ndev, struct mlx5_vdpa_virtqueue *mvq,
376*4882a593Smuzhiyun struct mlx5_vdpa_qp *vqp)
377*4882a593Smuzhiyun {
378*4882a593Smuzhiyun struct mlx5_core_dev *mdev = ndev->mvdev.mdev;
379*4882a593Smuzhiyun int inlen = MLX5_ST_SZ_BYTES(create_qp_in);
380*4882a593Smuzhiyun u32 out[MLX5_ST_SZ_DW(create_qp_out)] = {};
381*4882a593Smuzhiyun void *qpc;
382*4882a593Smuzhiyun void *in;
383*4882a593Smuzhiyun int err;
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun if (!vqp->fw) {
386*4882a593Smuzhiyun vqp = &mvq->vqqp;
387*4882a593Smuzhiyun err = rq_buf_alloc(ndev, vqp, mvq->num_ent);
388*4882a593Smuzhiyun if (err)
389*4882a593Smuzhiyun return err;
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun err = mlx5_db_alloc(ndev->mvdev.mdev, &vqp->db);
392*4882a593Smuzhiyun if (err)
393*4882a593Smuzhiyun goto err_db;
394*4882a593Smuzhiyun inlen += vqp->frag_buf.npages * sizeof(__be64);
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun in = kzalloc(inlen, GFP_KERNEL);
398*4882a593Smuzhiyun if (!in) {
399*4882a593Smuzhiyun err = -ENOMEM;
400*4882a593Smuzhiyun goto err_kzalloc;
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun qp_prepare(ndev, vqp->fw, in, mvq, mvq->num_ent);
404*4882a593Smuzhiyun qpc = MLX5_ADDR_OF(create_qp_in, in, qpc);
405*4882a593Smuzhiyun MLX5_SET(qpc, qpc, st, MLX5_QP_ST_RC);
406*4882a593Smuzhiyun MLX5_SET(qpc, qpc, pm_state, MLX5_QP_PM_MIGRATED);
407*4882a593Smuzhiyun MLX5_SET(qpc, qpc, pd, ndev->mvdev.res.pdn);
408*4882a593Smuzhiyun MLX5_SET(qpc, qpc, mtu, MLX5_QPC_MTU_256_BYTES);
409*4882a593Smuzhiyun if (!vqp->fw)
410*4882a593Smuzhiyun MLX5_SET64(qpc, qpc, dbr_addr, vqp->db.dma);
411*4882a593Smuzhiyun MLX5_SET(create_qp_in, in, opcode, MLX5_CMD_OP_CREATE_QP);
412*4882a593Smuzhiyun err = mlx5_cmd_exec(mdev, in, inlen, out, sizeof(out));
413*4882a593Smuzhiyun kfree(in);
414*4882a593Smuzhiyun if (err)
415*4882a593Smuzhiyun goto err_kzalloc;
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun vqp->mqp.uid = ndev->mvdev.res.uid;
418*4882a593Smuzhiyun vqp->mqp.qpn = MLX5_GET(create_qp_out, out, qpn);
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun if (!vqp->fw)
421*4882a593Smuzhiyun rx_post(vqp, mvq->num_ent);
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun return 0;
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun err_kzalloc:
426*4882a593Smuzhiyun if (!vqp->fw)
427*4882a593Smuzhiyun mlx5_db_free(ndev->mvdev.mdev, &vqp->db);
428*4882a593Smuzhiyun err_db:
429*4882a593Smuzhiyun if (!vqp->fw)
430*4882a593Smuzhiyun rq_buf_free(ndev, vqp);
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun return err;
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun
qp_destroy(struct mlx5_vdpa_net * ndev,struct mlx5_vdpa_qp * vqp)435*4882a593Smuzhiyun static void qp_destroy(struct mlx5_vdpa_net *ndev, struct mlx5_vdpa_qp *vqp)
436*4882a593Smuzhiyun {
437*4882a593Smuzhiyun u32 in[MLX5_ST_SZ_DW(destroy_qp_in)] = {};
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun MLX5_SET(destroy_qp_in, in, opcode, MLX5_CMD_OP_DESTROY_QP);
440*4882a593Smuzhiyun MLX5_SET(destroy_qp_in, in, qpn, vqp->mqp.qpn);
441*4882a593Smuzhiyun MLX5_SET(destroy_qp_in, in, uid, ndev->mvdev.res.uid);
442*4882a593Smuzhiyun if (mlx5_cmd_exec_in(ndev->mvdev.mdev, destroy_qp, in))
443*4882a593Smuzhiyun mlx5_vdpa_warn(&ndev->mvdev, "destroy qp 0x%x\n", vqp->mqp.qpn);
444*4882a593Smuzhiyun if (!vqp->fw) {
445*4882a593Smuzhiyun mlx5_db_free(ndev->mvdev.mdev, &vqp->db);
446*4882a593Smuzhiyun rq_buf_free(ndev, vqp);
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun }
449*4882a593Smuzhiyun
next_cqe_sw(struct mlx5_vdpa_cq * cq)450*4882a593Smuzhiyun static void *next_cqe_sw(struct mlx5_vdpa_cq *cq)
451*4882a593Smuzhiyun {
452*4882a593Smuzhiyun return get_sw_cqe(cq, cq->mcq.cons_index);
453*4882a593Smuzhiyun }
454*4882a593Smuzhiyun
mlx5_vdpa_poll_one(struct mlx5_vdpa_cq * vcq)455*4882a593Smuzhiyun static int mlx5_vdpa_poll_one(struct mlx5_vdpa_cq *vcq)
456*4882a593Smuzhiyun {
457*4882a593Smuzhiyun struct mlx5_cqe64 *cqe64;
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun cqe64 = next_cqe_sw(vcq);
460*4882a593Smuzhiyun if (!cqe64)
461*4882a593Smuzhiyun return -EAGAIN;
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun vcq->mcq.cons_index++;
464*4882a593Smuzhiyun return 0;
465*4882a593Smuzhiyun }
466*4882a593Smuzhiyun
mlx5_vdpa_handle_completions(struct mlx5_vdpa_virtqueue * mvq,int num)467*4882a593Smuzhiyun static void mlx5_vdpa_handle_completions(struct mlx5_vdpa_virtqueue *mvq, int num)
468*4882a593Smuzhiyun {
469*4882a593Smuzhiyun mlx5_cq_set_ci(&mvq->cq.mcq);
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun /* make sure CQ cosumer update is visible to the hardware before updating
472*4882a593Smuzhiyun * RX doorbell record.
473*4882a593Smuzhiyun */
474*4882a593Smuzhiyun dma_wmb();
475*4882a593Smuzhiyun rx_post(&mvq->vqqp, num);
476*4882a593Smuzhiyun if (mvq->event_cb.callback)
477*4882a593Smuzhiyun mvq->event_cb.callback(mvq->event_cb.private);
478*4882a593Smuzhiyun }
479*4882a593Smuzhiyun
mlx5_vdpa_cq_comp(struct mlx5_core_cq * mcq,struct mlx5_eqe * eqe)480*4882a593Smuzhiyun static void mlx5_vdpa_cq_comp(struct mlx5_core_cq *mcq, struct mlx5_eqe *eqe)
481*4882a593Smuzhiyun {
482*4882a593Smuzhiyun struct mlx5_vdpa_virtqueue *mvq = container_of(mcq, struct mlx5_vdpa_virtqueue, cq.mcq);
483*4882a593Smuzhiyun struct mlx5_vdpa_net *ndev = mvq->ndev;
484*4882a593Smuzhiyun void __iomem *uar_page = ndev->mvdev.res.uar->map;
485*4882a593Smuzhiyun int num = 0;
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun while (!mlx5_vdpa_poll_one(&mvq->cq)) {
488*4882a593Smuzhiyun num++;
489*4882a593Smuzhiyun if (num > mvq->num_ent / 2) {
490*4882a593Smuzhiyun /* If completions keep coming while we poll, we want to
491*4882a593Smuzhiyun * let the hardware know that we consumed them by
492*4882a593Smuzhiyun * updating the doorbell record. We also let vdpa core
493*4882a593Smuzhiyun * know about this so it passes it on the virtio driver
494*4882a593Smuzhiyun * on the guest.
495*4882a593Smuzhiyun */
496*4882a593Smuzhiyun mlx5_vdpa_handle_completions(mvq, num);
497*4882a593Smuzhiyun num = 0;
498*4882a593Smuzhiyun }
499*4882a593Smuzhiyun }
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun if (num)
502*4882a593Smuzhiyun mlx5_vdpa_handle_completions(mvq, num);
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun mlx5_cq_arm(&mvq->cq.mcq, MLX5_CQ_DB_REQ_NOT, uar_page, mvq->cq.mcq.cons_index);
505*4882a593Smuzhiyun }
506*4882a593Smuzhiyun
cq_create(struct mlx5_vdpa_net * ndev,u16 idx,u32 num_ent)507*4882a593Smuzhiyun static int cq_create(struct mlx5_vdpa_net *ndev, u16 idx, u32 num_ent)
508*4882a593Smuzhiyun {
509*4882a593Smuzhiyun struct mlx5_vdpa_virtqueue *mvq = &ndev->vqs[idx];
510*4882a593Smuzhiyun struct mlx5_core_dev *mdev = ndev->mvdev.mdev;
511*4882a593Smuzhiyun void __iomem *uar_page = ndev->mvdev.res.uar->map;
512*4882a593Smuzhiyun u32 out[MLX5_ST_SZ_DW(create_cq_out)];
513*4882a593Smuzhiyun struct mlx5_vdpa_cq *vcq = &mvq->cq;
514*4882a593Smuzhiyun __be64 *pas;
515*4882a593Smuzhiyun int inlen;
516*4882a593Smuzhiyun void *cqc;
517*4882a593Smuzhiyun void *in;
518*4882a593Smuzhiyun int err;
519*4882a593Smuzhiyun int eqn;
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun err = mlx5_db_alloc(mdev, &vcq->db);
522*4882a593Smuzhiyun if (err)
523*4882a593Smuzhiyun return err;
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun vcq->mcq.set_ci_db = vcq->db.db;
526*4882a593Smuzhiyun vcq->mcq.arm_db = vcq->db.db + 1;
527*4882a593Smuzhiyun vcq->mcq.cqe_sz = 64;
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun err = cq_frag_buf_alloc(ndev, &vcq->buf, num_ent);
530*4882a593Smuzhiyun if (err)
531*4882a593Smuzhiyun goto err_db;
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun cq_frag_buf_init(vcq, &vcq->buf);
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun inlen = MLX5_ST_SZ_BYTES(create_cq_in) +
536*4882a593Smuzhiyun MLX5_FLD_SZ_BYTES(create_cq_in, pas[0]) * vcq->buf.frag_buf.npages;
537*4882a593Smuzhiyun in = kzalloc(inlen, GFP_KERNEL);
538*4882a593Smuzhiyun if (!in) {
539*4882a593Smuzhiyun err = -ENOMEM;
540*4882a593Smuzhiyun goto err_vzalloc;
541*4882a593Smuzhiyun }
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun MLX5_SET(create_cq_in, in, uid, ndev->mvdev.res.uid);
544*4882a593Smuzhiyun pas = (__be64 *)MLX5_ADDR_OF(create_cq_in, in, pas);
545*4882a593Smuzhiyun mlx5_fill_page_frag_array(&vcq->buf.frag_buf, pas);
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun cqc = MLX5_ADDR_OF(create_cq_in, in, cq_context);
548*4882a593Smuzhiyun MLX5_SET(cqc, cqc, log_page_size, vcq->buf.frag_buf.page_shift - MLX5_ADAPTER_PAGE_SHIFT);
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun /* Use vector 0 by default. Consider adding code to choose least used
551*4882a593Smuzhiyun * vector.
552*4882a593Smuzhiyun */
553*4882a593Smuzhiyun err = mlx5_vector2eqn(mdev, 0, &eqn);
554*4882a593Smuzhiyun if (err)
555*4882a593Smuzhiyun goto err_vec;
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun cqc = MLX5_ADDR_OF(create_cq_in, in, cq_context);
558*4882a593Smuzhiyun MLX5_SET(cqc, cqc, log_cq_size, ilog2(num_ent));
559*4882a593Smuzhiyun MLX5_SET(cqc, cqc, uar_page, ndev->mvdev.res.uar->index);
560*4882a593Smuzhiyun MLX5_SET(cqc, cqc, c_eqn, eqn);
561*4882a593Smuzhiyun MLX5_SET64(cqc, cqc, dbr_addr, vcq->db.dma);
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun err = mlx5_core_create_cq(mdev, &vcq->mcq, in, inlen, out, sizeof(out));
564*4882a593Smuzhiyun if (err)
565*4882a593Smuzhiyun goto err_vec;
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun vcq->mcq.comp = mlx5_vdpa_cq_comp;
568*4882a593Smuzhiyun vcq->cqe = num_ent;
569*4882a593Smuzhiyun vcq->mcq.set_ci_db = vcq->db.db;
570*4882a593Smuzhiyun vcq->mcq.arm_db = vcq->db.db + 1;
571*4882a593Smuzhiyun mlx5_cq_arm(&mvq->cq.mcq, MLX5_CQ_DB_REQ_NOT, uar_page, mvq->cq.mcq.cons_index);
572*4882a593Smuzhiyun kfree(in);
573*4882a593Smuzhiyun return 0;
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun err_vec:
576*4882a593Smuzhiyun kfree(in);
577*4882a593Smuzhiyun err_vzalloc:
578*4882a593Smuzhiyun cq_frag_buf_free(ndev, &vcq->buf);
579*4882a593Smuzhiyun err_db:
580*4882a593Smuzhiyun mlx5_db_free(ndev->mvdev.mdev, &vcq->db);
581*4882a593Smuzhiyun return err;
582*4882a593Smuzhiyun }
583*4882a593Smuzhiyun
cq_destroy(struct mlx5_vdpa_net * ndev,u16 idx)584*4882a593Smuzhiyun static void cq_destroy(struct mlx5_vdpa_net *ndev, u16 idx)
585*4882a593Smuzhiyun {
586*4882a593Smuzhiyun struct mlx5_vdpa_virtqueue *mvq = &ndev->vqs[idx];
587*4882a593Smuzhiyun struct mlx5_core_dev *mdev = ndev->mvdev.mdev;
588*4882a593Smuzhiyun struct mlx5_vdpa_cq *vcq = &mvq->cq;
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun if (mlx5_core_destroy_cq(mdev, &vcq->mcq)) {
591*4882a593Smuzhiyun mlx5_vdpa_warn(&ndev->mvdev, "destroy CQ 0x%x\n", vcq->mcq.cqn);
592*4882a593Smuzhiyun return;
593*4882a593Smuzhiyun }
594*4882a593Smuzhiyun cq_frag_buf_free(ndev, &vcq->buf);
595*4882a593Smuzhiyun mlx5_db_free(ndev->mvdev.mdev, &vcq->db);
596*4882a593Smuzhiyun }
597*4882a593Smuzhiyun
set_umem_size(struct mlx5_vdpa_net * ndev,struct mlx5_vdpa_virtqueue * mvq,int num,struct mlx5_vdpa_umem ** umemp)598*4882a593Smuzhiyun static void set_umem_size(struct mlx5_vdpa_net *ndev, struct mlx5_vdpa_virtqueue *mvq, int num,
599*4882a593Smuzhiyun struct mlx5_vdpa_umem **umemp)
600*4882a593Smuzhiyun {
601*4882a593Smuzhiyun struct mlx5_core_dev *mdev = ndev->mvdev.mdev;
602*4882a593Smuzhiyun int p_a;
603*4882a593Smuzhiyun int p_b;
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun switch (num) {
606*4882a593Smuzhiyun case 1:
607*4882a593Smuzhiyun p_a = MLX5_CAP_DEV_VDPA_EMULATION(mdev, umem_1_buffer_param_a);
608*4882a593Smuzhiyun p_b = MLX5_CAP_DEV_VDPA_EMULATION(mdev, umem_1_buffer_param_b);
609*4882a593Smuzhiyun *umemp = &mvq->umem1;
610*4882a593Smuzhiyun break;
611*4882a593Smuzhiyun case 2:
612*4882a593Smuzhiyun p_a = MLX5_CAP_DEV_VDPA_EMULATION(mdev, umem_2_buffer_param_a);
613*4882a593Smuzhiyun p_b = MLX5_CAP_DEV_VDPA_EMULATION(mdev, umem_2_buffer_param_b);
614*4882a593Smuzhiyun *umemp = &mvq->umem2;
615*4882a593Smuzhiyun break;
616*4882a593Smuzhiyun case 3:
617*4882a593Smuzhiyun p_a = MLX5_CAP_DEV_VDPA_EMULATION(mdev, umem_3_buffer_param_a);
618*4882a593Smuzhiyun p_b = MLX5_CAP_DEV_VDPA_EMULATION(mdev, umem_3_buffer_param_b);
619*4882a593Smuzhiyun *umemp = &mvq->umem3;
620*4882a593Smuzhiyun break;
621*4882a593Smuzhiyun }
622*4882a593Smuzhiyun (*umemp)->size = p_a * mvq->num_ent + p_b;
623*4882a593Smuzhiyun }
624*4882a593Smuzhiyun
umem_frag_buf_free(struct mlx5_vdpa_net * ndev,struct mlx5_vdpa_umem * umem)625*4882a593Smuzhiyun static void umem_frag_buf_free(struct mlx5_vdpa_net *ndev, struct mlx5_vdpa_umem *umem)
626*4882a593Smuzhiyun {
627*4882a593Smuzhiyun mlx5_frag_buf_free(ndev->mvdev.mdev, &umem->frag_buf);
628*4882a593Smuzhiyun }
629*4882a593Smuzhiyun
create_umem(struct mlx5_vdpa_net * ndev,struct mlx5_vdpa_virtqueue * mvq,int num)630*4882a593Smuzhiyun static int create_umem(struct mlx5_vdpa_net *ndev, struct mlx5_vdpa_virtqueue *mvq, int num)
631*4882a593Smuzhiyun {
632*4882a593Smuzhiyun int inlen;
633*4882a593Smuzhiyun u32 out[MLX5_ST_SZ_DW(create_umem_out)] = {};
634*4882a593Smuzhiyun void *um;
635*4882a593Smuzhiyun void *in;
636*4882a593Smuzhiyun int err;
637*4882a593Smuzhiyun __be64 *pas;
638*4882a593Smuzhiyun struct mlx5_vdpa_umem *umem;
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun set_umem_size(ndev, mvq, num, &umem);
641*4882a593Smuzhiyun err = umem_frag_buf_alloc(ndev, umem, umem->size);
642*4882a593Smuzhiyun if (err)
643*4882a593Smuzhiyun return err;
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun inlen = MLX5_ST_SZ_BYTES(create_umem_in) + MLX5_ST_SZ_BYTES(mtt) * umem->frag_buf.npages;
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun in = kzalloc(inlen, GFP_KERNEL);
648*4882a593Smuzhiyun if (!in) {
649*4882a593Smuzhiyun err = -ENOMEM;
650*4882a593Smuzhiyun goto err_in;
651*4882a593Smuzhiyun }
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun MLX5_SET(create_umem_in, in, opcode, MLX5_CMD_OP_CREATE_UMEM);
654*4882a593Smuzhiyun MLX5_SET(create_umem_in, in, uid, ndev->mvdev.res.uid);
655*4882a593Smuzhiyun um = MLX5_ADDR_OF(create_umem_in, in, umem);
656*4882a593Smuzhiyun MLX5_SET(umem, um, log_page_size, umem->frag_buf.page_shift - MLX5_ADAPTER_PAGE_SHIFT);
657*4882a593Smuzhiyun MLX5_SET64(umem, um, num_of_mtt, umem->frag_buf.npages);
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun pas = (__be64 *)MLX5_ADDR_OF(umem, um, mtt[0]);
660*4882a593Smuzhiyun mlx5_fill_page_frag_array_perm(&umem->frag_buf, pas, MLX5_MTT_PERM_RW);
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun err = mlx5_cmd_exec(ndev->mvdev.mdev, in, inlen, out, sizeof(out));
663*4882a593Smuzhiyun if (err) {
664*4882a593Smuzhiyun mlx5_vdpa_warn(&ndev->mvdev, "create umem(%d)\n", err);
665*4882a593Smuzhiyun goto err_cmd;
666*4882a593Smuzhiyun }
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun kfree(in);
669*4882a593Smuzhiyun umem->id = MLX5_GET(create_umem_out, out, umem_id);
670*4882a593Smuzhiyun
671*4882a593Smuzhiyun return 0;
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun err_cmd:
674*4882a593Smuzhiyun kfree(in);
675*4882a593Smuzhiyun err_in:
676*4882a593Smuzhiyun umem_frag_buf_free(ndev, umem);
677*4882a593Smuzhiyun return err;
678*4882a593Smuzhiyun }
679*4882a593Smuzhiyun
umem_destroy(struct mlx5_vdpa_net * ndev,struct mlx5_vdpa_virtqueue * mvq,int num)680*4882a593Smuzhiyun static void umem_destroy(struct mlx5_vdpa_net *ndev, struct mlx5_vdpa_virtqueue *mvq, int num)
681*4882a593Smuzhiyun {
682*4882a593Smuzhiyun u32 in[MLX5_ST_SZ_DW(destroy_umem_in)] = {};
683*4882a593Smuzhiyun u32 out[MLX5_ST_SZ_DW(destroy_umem_out)] = {};
684*4882a593Smuzhiyun struct mlx5_vdpa_umem *umem;
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun switch (num) {
687*4882a593Smuzhiyun case 1:
688*4882a593Smuzhiyun umem = &mvq->umem1;
689*4882a593Smuzhiyun break;
690*4882a593Smuzhiyun case 2:
691*4882a593Smuzhiyun umem = &mvq->umem2;
692*4882a593Smuzhiyun break;
693*4882a593Smuzhiyun case 3:
694*4882a593Smuzhiyun umem = &mvq->umem3;
695*4882a593Smuzhiyun break;
696*4882a593Smuzhiyun }
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun MLX5_SET(destroy_umem_in, in, opcode, MLX5_CMD_OP_DESTROY_UMEM);
699*4882a593Smuzhiyun MLX5_SET(destroy_umem_in, in, umem_id, umem->id);
700*4882a593Smuzhiyun if (mlx5_cmd_exec(ndev->mvdev.mdev, in, sizeof(in), out, sizeof(out)))
701*4882a593Smuzhiyun return;
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun umem_frag_buf_free(ndev, umem);
704*4882a593Smuzhiyun }
705*4882a593Smuzhiyun
umems_create(struct mlx5_vdpa_net * ndev,struct mlx5_vdpa_virtqueue * mvq)706*4882a593Smuzhiyun static int umems_create(struct mlx5_vdpa_net *ndev, struct mlx5_vdpa_virtqueue *mvq)
707*4882a593Smuzhiyun {
708*4882a593Smuzhiyun int num;
709*4882a593Smuzhiyun int err;
710*4882a593Smuzhiyun
711*4882a593Smuzhiyun for (num = 1; num <= 3; num++) {
712*4882a593Smuzhiyun err = create_umem(ndev, mvq, num);
713*4882a593Smuzhiyun if (err)
714*4882a593Smuzhiyun goto err_umem;
715*4882a593Smuzhiyun }
716*4882a593Smuzhiyun return 0;
717*4882a593Smuzhiyun
718*4882a593Smuzhiyun err_umem:
719*4882a593Smuzhiyun for (num--; num > 0; num--)
720*4882a593Smuzhiyun umem_destroy(ndev, mvq, num);
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun return err;
723*4882a593Smuzhiyun }
724*4882a593Smuzhiyun
umems_destroy(struct mlx5_vdpa_net * ndev,struct mlx5_vdpa_virtqueue * mvq)725*4882a593Smuzhiyun static void umems_destroy(struct mlx5_vdpa_net *ndev, struct mlx5_vdpa_virtqueue *mvq)
726*4882a593Smuzhiyun {
727*4882a593Smuzhiyun int num;
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun for (num = 3; num > 0; num--)
730*4882a593Smuzhiyun umem_destroy(ndev, mvq, num);
731*4882a593Smuzhiyun }
732*4882a593Smuzhiyun
get_queue_type(struct mlx5_vdpa_net * ndev)733*4882a593Smuzhiyun static int get_queue_type(struct mlx5_vdpa_net *ndev)
734*4882a593Smuzhiyun {
735*4882a593Smuzhiyun u32 type_mask;
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun type_mask = MLX5_CAP_DEV_VDPA_EMULATION(ndev->mvdev.mdev, virtio_queue_type);
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun /* prefer split queue */
740*4882a593Smuzhiyun if (type_mask & MLX5_VIRTIO_EMULATION_CAP_VIRTIO_QUEUE_TYPE_PACKED)
741*4882a593Smuzhiyun return MLX5_VIRTIO_EMULATION_VIRTIO_QUEUE_TYPE_PACKED;
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun WARN_ON(!(type_mask & MLX5_VIRTIO_EMULATION_CAP_VIRTIO_QUEUE_TYPE_SPLIT));
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun return MLX5_VIRTIO_EMULATION_VIRTIO_QUEUE_TYPE_SPLIT;
746*4882a593Smuzhiyun }
747*4882a593Smuzhiyun
vq_is_tx(u16 idx)748*4882a593Smuzhiyun static bool vq_is_tx(u16 idx)
749*4882a593Smuzhiyun {
750*4882a593Smuzhiyun return idx % 2;
751*4882a593Smuzhiyun }
752*4882a593Smuzhiyun
get_features_12_3(u64 features)753*4882a593Smuzhiyun static u16 get_features_12_3(u64 features)
754*4882a593Smuzhiyun {
755*4882a593Smuzhiyun return (!!(features & BIT_ULL(VIRTIO_NET_F_HOST_TSO4)) << 9) |
756*4882a593Smuzhiyun (!!(features & BIT_ULL(VIRTIO_NET_F_HOST_TSO6)) << 8) |
757*4882a593Smuzhiyun (!!(features & BIT_ULL(VIRTIO_NET_F_CSUM)) << 7) |
758*4882a593Smuzhiyun (!!(features & BIT_ULL(VIRTIO_NET_F_GUEST_CSUM)) << 6);
759*4882a593Smuzhiyun }
760*4882a593Smuzhiyun
create_virtqueue(struct mlx5_vdpa_net * ndev,struct mlx5_vdpa_virtqueue * mvq)761*4882a593Smuzhiyun static int create_virtqueue(struct mlx5_vdpa_net *ndev, struct mlx5_vdpa_virtqueue *mvq)
762*4882a593Smuzhiyun {
763*4882a593Smuzhiyun int inlen = MLX5_ST_SZ_BYTES(create_virtio_net_q_in);
764*4882a593Smuzhiyun u32 out[MLX5_ST_SZ_DW(create_virtio_net_q_out)] = {};
765*4882a593Smuzhiyun void *obj_context;
766*4882a593Smuzhiyun void *cmd_hdr;
767*4882a593Smuzhiyun void *vq_ctx;
768*4882a593Smuzhiyun void *in;
769*4882a593Smuzhiyun int err;
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun err = umems_create(ndev, mvq);
772*4882a593Smuzhiyun if (err)
773*4882a593Smuzhiyun return err;
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun in = kzalloc(inlen, GFP_KERNEL);
776*4882a593Smuzhiyun if (!in) {
777*4882a593Smuzhiyun err = -ENOMEM;
778*4882a593Smuzhiyun goto err_alloc;
779*4882a593Smuzhiyun }
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun cmd_hdr = MLX5_ADDR_OF(create_virtio_net_q_in, in, general_obj_in_cmd_hdr);
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun MLX5_SET(general_obj_in_cmd_hdr, cmd_hdr, opcode, MLX5_CMD_OP_CREATE_GENERAL_OBJECT);
784*4882a593Smuzhiyun MLX5_SET(general_obj_in_cmd_hdr, cmd_hdr, obj_type, MLX5_OBJ_TYPE_VIRTIO_NET_Q);
785*4882a593Smuzhiyun MLX5_SET(general_obj_in_cmd_hdr, cmd_hdr, uid, ndev->mvdev.res.uid);
786*4882a593Smuzhiyun
787*4882a593Smuzhiyun obj_context = MLX5_ADDR_OF(create_virtio_net_q_in, in, obj_context);
788*4882a593Smuzhiyun MLX5_SET(virtio_net_q_object, obj_context, hw_available_index, mvq->avail_idx);
789*4882a593Smuzhiyun MLX5_SET(virtio_net_q_object, obj_context, hw_used_index, mvq->used_idx);
790*4882a593Smuzhiyun MLX5_SET(virtio_net_q_object, obj_context, queue_feature_bit_mask_12_3,
791*4882a593Smuzhiyun get_features_12_3(ndev->mvdev.actual_features));
792*4882a593Smuzhiyun vq_ctx = MLX5_ADDR_OF(virtio_net_q_object, obj_context, virtio_q_context);
793*4882a593Smuzhiyun MLX5_SET(virtio_q, vq_ctx, virtio_q_type, get_queue_type(ndev));
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun if (vq_is_tx(mvq->index))
796*4882a593Smuzhiyun MLX5_SET(virtio_net_q_object, obj_context, tisn_or_qpn, ndev->res.tisn);
797*4882a593Smuzhiyun
798*4882a593Smuzhiyun MLX5_SET(virtio_q, vq_ctx, event_mode, MLX5_VIRTIO_Q_EVENT_MODE_QP_MODE);
799*4882a593Smuzhiyun MLX5_SET(virtio_q, vq_ctx, queue_index, mvq->index);
800*4882a593Smuzhiyun MLX5_SET(virtio_q, vq_ctx, event_qpn_or_msix, mvq->fwqp.mqp.qpn);
801*4882a593Smuzhiyun MLX5_SET(virtio_q, vq_ctx, queue_size, mvq->num_ent);
802*4882a593Smuzhiyun MLX5_SET(virtio_q, vq_ctx, virtio_version_1_0,
803*4882a593Smuzhiyun !!(ndev->mvdev.actual_features & BIT_ULL(VIRTIO_F_VERSION_1)));
804*4882a593Smuzhiyun MLX5_SET64(virtio_q, vq_ctx, desc_addr, mvq->desc_addr);
805*4882a593Smuzhiyun MLX5_SET64(virtio_q, vq_ctx, used_addr, mvq->device_addr);
806*4882a593Smuzhiyun MLX5_SET64(virtio_q, vq_ctx, available_addr, mvq->driver_addr);
807*4882a593Smuzhiyun MLX5_SET(virtio_q, vq_ctx, virtio_q_mkey, ndev->mvdev.mr.mkey.key);
808*4882a593Smuzhiyun MLX5_SET(virtio_q, vq_ctx, umem_1_id, mvq->umem1.id);
809*4882a593Smuzhiyun MLX5_SET(virtio_q, vq_ctx, umem_1_size, mvq->umem1.size);
810*4882a593Smuzhiyun MLX5_SET(virtio_q, vq_ctx, umem_2_id, mvq->umem2.id);
811*4882a593Smuzhiyun MLX5_SET(virtio_q, vq_ctx, umem_2_size, mvq->umem2.size);
812*4882a593Smuzhiyun MLX5_SET(virtio_q, vq_ctx, umem_3_id, mvq->umem3.id);
813*4882a593Smuzhiyun MLX5_SET(virtio_q, vq_ctx, umem_3_size, mvq->umem3.size);
814*4882a593Smuzhiyun MLX5_SET(virtio_q, vq_ctx, pd, ndev->mvdev.res.pdn);
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun err = mlx5_cmd_exec(ndev->mvdev.mdev, in, inlen, out, sizeof(out));
817*4882a593Smuzhiyun if (err)
818*4882a593Smuzhiyun goto err_cmd;
819*4882a593Smuzhiyun
820*4882a593Smuzhiyun kfree(in);
821*4882a593Smuzhiyun mvq->virtq_id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id);
822*4882a593Smuzhiyun
823*4882a593Smuzhiyun return 0;
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun err_cmd:
826*4882a593Smuzhiyun kfree(in);
827*4882a593Smuzhiyun err_alloc:
828*4882a593Smuzhiyun umems_destroy(ndev, mvq);
829*4882a593Smuzhiyun return err;
830*4882a593Smuzhiyun }
831*4882a593Smuzhiyun
destroy_virtqueue(struct mlx5_vdpa_net * ndev,struct mlx5_vdpa_virtqueue * mvq)832*4882a593Smuzhiyun static void destroy_virtqueue(struct mlx5_vdpa_net *ndev, struct mlx5_vdpa_virtqueue *mvq)
833*4882a593Smuzhiyun {
834*4882a593Smuzhiyun u32 in[MLX5_ST_SZ_DW(destroy_virtio_net_q_in)] = {};
835*4882a593Smuzhiyun u32 out[MLX5_ST_SZ_DW(destroy_virtio_net_q_out)] = {};
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun MLX5_SET(destroy_virtio_net_q_in, in, general_obj_out_cmd_hdr.opcode,
838*4882a593Smuzhiyun MLX5_CMD_OP_DESTROY_GENERAL_OBJECT);
839*4882a593Smuzhiyun MLX5_SET(destroy_virtio_net_q_in, in, general_obj_out_cmd_hdr.obj_id, mvq->virtq_id);
840*4882a593Smuzhiyun MLX5_SET(destroy_virtio_net_q_in, in, general_obj_out_cmd_hdr.uid, ndev->mvdev.res.uid);
841*4882a593Smuzhiyun MLX5_SET(destroy_virtio_net_q_in, in, general_obj_out_cmd_hdr.obj_type,
842*4882a593Smuzhiyun MLX5_OBJ_TYPE_VIRTIO_NET_Q);
843*4882a593Smuzhiyun if (mlx5_cmd_exec(ndev->mvdev.mdev, in, sizeof(in), out, sizeof(out))) {
844*4882a593Smuzhiyun mlx5_vdpa_warn(&ndev->mvdev, "destroy virtqueue 0x%x\n", mvq->virtq_id);
845*4882a593Smuzhiyun return;
846*4882a593Smuzhiyun }
847*4882a593Smuzhiyun umems_destroy(ndev, mvq);
848*4882a593Smuzhiyun }
849*4882a593Smuzhiyun
get_rqpn(struct mlx5_vdpa_virtqueue * mvq,bool fw)850*4882a593Smuzhiyun static u32 get_rqpn(struct mlx5_vdpa_virtqueue *mvq, bool fw)
851*4882a593Smuzhiyun {
852*4882a593Smuzhiyun return fw ? mvq->vqqp.mqp.qpn : mvq->fwqp.mqp.qpn;
853*4882a593Smuzhiyun }
854*4882a593Smuzhiyun
get_qpn(struct mlx5_vdpa_virtqueue * mvq,bool fw)855*4882a593Smuzhiyun static u32 get_qpn(struct mlx5_vdpa_virtqueue *mvq, bool fw)
856*4882a593Smuzhiyun {
857*4882a593Smuzhiyun return fw ? mvq->fwqp.mqp.qpn : mvq->vqqp.mqp.qpn;
858*4882a593Smuzhiyun }
859*4882a593Smuzhiyun
alloc_inout(struct mlx5_vdpa_net * ndev,int cmd,void ** in,int * inlen,void ** out,int * outlen,u32 qpn,u32 rqpn)860*4882a593Smuzhiyun static void alloc_inout(struct mlx5_vdpa_net *ndev, int cmd, void **in, int *inlen, void **out,
861*4882a593Smuzhiyun int *outlen, u32 qpn, u32 rqpn)
862*4882a593Smuzhiyun {
863*4882a593Smuzhiyun void *qpc;
864*4882a593Smuzhiyun void *pp;
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun switch (cmd) {
867*4882a593Smuzhiyun case MLX5_CMD_OP_2RST_QP:
868*4882a593Smuzhiyun *inlen = MLX5_ST_SZ_BYTES(qp_2rst_in);
869*4882a593Smuzhiyun *outlen = MLX5_ST_SZ_BYTES(qp_2rst_out);
870*4882a593Smuzhiyun *in = kzalloc(*inlen, GFP_KERNEL);
871*4882a593Smuzhiyun *out = kzalloc(*outlen, GFP_KERNEL);
872*4882a593Smuzhiyun if (!*in || !*out)
873*4882a593Smuzhiyun goto outerr;
874*4882a593Smuzhiyun
875*4882a593Smuzhiyun MLX5_SET(qp_2rst_in, *in, opcode, cmd);
876*4882a593Smuzhiyun MLX5_SET(qp_2rst_in, *in, uid, ndev->mvdev.res.uid);
877*4882a593Smuzhiyun MLX5_SET(qp_2rst_in, *in, qpn, qpn);
878*4882a593Smuzhiyun break;
879*4882a593Smuzhiyun case MLX5_CMD_OP_RST2INIT_QP:
880*4882a593Smuzhiyun *inlen = MLX5_ST_SZ_BYTES(rst2init_qp_in);
881*4882a593Smuzhiyun *outlen = MLX5_ST_SZ_BYTES(rst2init_qp_out);
882*4882a593Smuzhiyun *in = kzalloc(*inlen, GFP_KERNEL);
883*4882a593Smuzhiyun *out = kzalloc(MLX5_ST_SZ_BYTES(rst2init_qp_out), GFP_KERNEL);
884*4882a593Smuzhiyun if (!*in || !*out)
885*4882a593Smuzhiyun goto outerr;
886*4882a593Smuzhiyun
887*4882a593Smuzhiyun MLX5_SET(rst2init_qp_in, *in, opcode, cmd);
888*4882a593Smuzhiyun MLX5_SET(rst2init_qp_in, *in, uid, ndev->mvdev.res.uid);
889*4882a593Smuzhiyun MLX5_SET(rst2init_qp_in, *in, qpn, qpn);
890*4882a593Smuzhiyun qpc = MLX5_ADDR_OF(rst2init_qp_in, *in, qpc);
891*4882a593Smuzhiyun MLX5_SET(qpc, qpc, remote_qpn, rqpn);
892*4882a593Smuzhiyun MLX5_SET(qpc, qpc, rwe, 1);
893*4882a593Smuzhiyun pp = MLX5_ADDR_OF(qpc, qpc, primary_address_path);
894*4882a593Smuzhiyun MLX5_SET(ads, pp, vhca_port_num, 1);
895*4882a593Smuzhiyun break;
896*4882a593Smuzhiyun case MLX5_CMD_OP_INIT2RTR_QP:
897*4882a593Smuzhiyun *inlen = MLX5_ST_SZ_BYTES(init2rtr_qp_in);
898*4882a593Smuzhiyun *outlen = MLX5_ST_SZ_BYTES(init2rtr_qp_out);
899*4882a593Smuzhiyun *in = kzalloc(*inlen, GFP_KERNEL);
900*4882a593Smuzhiyun *out = kzalloc(MLX5_ST_SZ_BYTES(init2rtr_qp_out), GFP_KERNEL);
901*4882a593Smuzhiyun if (!*in || !*out)
902*4882a593Smuzhiyun goto outerr;
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun MLX5_SET(init2rtr_qp_in, *in, opcode, cmd);
905*4882a593Smuzhiyun MLX5_SET(init2rtr_qp_in, *in, uid, ndev->mvdev.res.uid);
906*4882a593Smuzhiyun MLX5_SET(init2rtr_qp_in, *in, qpn, qpn);
907*4882a593Smuzhiyun qpc = MLX5_ADDR_OF(rst2init_qp_in, *in, qpc);
908*4882a593Smuzhiyun MLX5_SET(qpc, qpc, mtu, MLX5_QPC_MTU_256_BYTES);
909*4882a593Smuzhiyun MLX5_SET(qpc, qpc, log_msg_max, 30);
910*4882a593Smuzhiyun MLX5_SET(qpc, qpc, remote_qpn, rqpn);
911*4882a593Smuzhiyun pp = MLX5_ADDR_OF(qpc, qpc, primary_address_path);
912*4882a593Smuzhiyun MLX5_SET(ads, pp, fl, 1);
913*4882a593Smuzhiyun break;
914*4882a593Smuzhiyun case MLX5_CMD_OP_RTR2RTS_QP:
915*4882a593Smuzhiyun *inlen = MLX5_ST_SZ_BYTES(rtr2rts_qp_in);
916*4882a593Smuzhiyun *outlen = MLX5_ST_SZ_BYTES(rtr2rts_qp_out);
917*4882a593Smuzhiyun *in = kzalloc(*inlen, GFP_KERNEL);
918*4882a593Smuzhiyun *out = kzalloc(MLX5_ST_SZ_BYTES(rtr2rts_qp_out), GFP_KERNEL);
919*4882a593Smuzhiyun if (!*in || !*out)
920*4882a593Smuzhiyun goto outerr;
921*4882a593Smuzhiyun
922*4882a593Smuzhiyun MLX5_SET(rtr2rts_qp_in, *in, opcode, cmd);
923*4882a593Smuzhiyun MLX5_SET(rtr2rts_qp_in, *in, uid, ndev->mvdev.res.uid);
924*4882a593Smuzhiyun MLX5_SET(rtr2rts_qp_in, *in, qpn, qpn);
925*4882a593Smuzhiyun qpc = MLX5_ADDR_OF(rst2init_qp_in, *in, qpc);
926*4882a593Smuzhiyun pp = MLX5_ADDR_OF(qpc, qpc, primary_address_path);
927*4882a593Smuzhiyun MLX5_SET(ads, pp, ack_timeout, 14);
928*4882a593Smuzhiyun MLX5_SET(qpc, qpc, retry_count, 7);
929*4882a593Smuzhiyun MLX5_SET(qpc, qpc, rnr_retry, 7);
930*4882a593Smuzhiyun break;
931*4882a593Smuzhiyun default:
932*4882a593Smuzhiyun goto outerr_nullify;
933*4882a593Smuzhiyun }
934*4882a593Smuzhiyun
935*4882a593Smuzhiyun return;
936*4882a593Smuzhiyun
937*4882a593Smuzhiyun outerr:
938*4882a593Smuzhiyun kfree(*in);
939*4882a593Smuzhiyun kfree(*out);
940*4882a593Smuzhiyun outerr_nullify:
941*4882a593Smuzhiyun *in = NULL;
942*4882a593Smuzhiyun *out = NULL;
943*4882a593Smuzhiyun }
944*4882a593Smuzhiyun
free_inout(void * in,void * out)945*4882a593Smuzhiyun static void free_inout(void *in, void *out)
946*4882a593Smuzhiyun {
947*4882a593Smuzhiyun kfree(in);
948*4882a593Smuzhiyun kfree(out);
949*4882a593Smuzhiyun }
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun /* Two QPs are used by each virtqueue. One is used by the driver and one by
952*4882a593Smuzhiyun * firmware. The fw argument indicates whether the subjected QP is the one used
953*4882a593Smuzhiyun * by firmware.
954*4882a593Smuzhiyun */
modify_qp(struct mlx5_vdpa_net * ndev,struct mlx5_vdpa_virtqueue * mvq,bool fw,int cmd)955*4882a593Smuzhiyun static int modify_qp(struct mlx5_vdpa_net *ndev, struct mlx5_vdpa_virtqueue *mvq, bool fw, int cmd)
956*4882a593Smuzhiyun {
957*4882a593Smuzhiyun int outlen;
958*4882a593Smuzhiyun int inlen;
959*4882a593Smuzhiyun void *out;
960*4882a593Smuzhiyun void *in;
961*4882a593Smuzhiyun int err;
962*4882a593Smuzhiyun
963*4882a593Smuzhiyun alloc_inout(ndev, cmd, &in, &inlen, &out, &outlen, get_qpn(mvq, fw), get_rqpn(mvq, fw));
964*4882a593Smuzhiyun if (!in || !out)
965*4882a593Smuzhiyun return -ENOMEM;
966*4882a593Smuzhiyun
967*4882a593Smuzhiyun err = mlx5_cmd_exec(ndev->mvdev.mdev, in, inlen, out, outlen);
968*4882a593Smuzhiyun free_inout(in, out);
969*4882a593Smuzhiyun return err;
970*4882a593Smuzhiyun }
971*4882a593Smuzhiyun
connect_qps(struct mlx5_vdpa_net * ndev,struct mlx5_vdpa_virtqueue * mvq)972*4882a593Smuzhiyun static int connect_qps(struct mlx5_vdpa_net *ndev, struct mlx5_vdpa_virtqueue *mvq)
973*4882a593Smuzhiyun {
974*4882a593Smuzhiyun int err;
975*4882a593Smuzhiyun
976*4882a593Smuzhiyun err = modify_qp(ndev, mvq, true, MLX5_CMD_OP_2RST_QP);
977*4882a593Smuzhiyun if (err)
978*4882a593Smuzhiyun return err;
979*4882a593Smuzhiyun
980*4882a593Smuzhiyun err = modify_qp(ndev, mvq, false, MLX5_CMD_OP_2RST_QP);
981*4882a593Smuzhiyun if (err)
982*4882a593Smuzhiyun return err;
983*4882a593Smuzhiyun
984*4882a593Smuzhiyun err = modify_qp(ndev, mvq, true, MLX5_CMD_OP_RST2INIT_QP);
985*4882a593Smuzhiyun if (err)
986*4882a593Smuzhiyun return err;
987*4882a593Smuzhiyun
988*4882a593Smuzhiyun err = modify_qp(ndev, mvq, false, MLX5_CMD_OP_RST2INIT_QP);
989*4882a593Smuzhiyun if (err)
990*4882a593Smuzhiyun return err;
991*4882a593Smuzhiyun
992*4882a593Smuzhiyun err = modify_qp(ndev, mvq, true, MLX5_CMD_OP_INIT2RTR_QP);
993*4882a593Smuzhiyun if (err)
994*4882a593Smuzhiyun return err;
995*4882a593Smuzhiyun
996*4882a593Smuzhiyun err = modify_qp(ndev, mvq, false, MLX5_CMD_OP_INIT2RTR_QP);
997*4882a593Smuzhiyun if (err)
998*4882a593Smuzhiyun return err;
999*4882a593Smuzhiyun
1000*4882a593Smuzhiyun return modify_qp(ndev, mvq, true, MLX5_CMD_OP_RTR2RTS_QP);
1001*4882a593Smuzhiyun }
1002*4882a593Smuzhiyun
1003*4882a593Smuzhiyun struct mlx5_virtq_attr {
1004*4882a593Smuzhiyun u8 state;
1005*4882a593Smuzhiyun u16 available_index;
1006*4882a593Smuzhiyun u16 used_index;
1007*4882a593Smuzhiyun };
1008*4882a593Smuzhiyun
query_virtqueue(struct mlx5_vdpa_net * ndev,struct mlx5_vdpa_virtqueue * mvq,struct mlx5_virtq_attr * attr)1009*4882a593Smuzhiyun static int query_virtqueue(struct mlx5_vdpa_net *ndev, struct mlx5_vdpa_virtqueue *mvq,
1010*4882a593Smuzhiyun struct mlx5_virtq_attr *attr)
1011*4882a593Smuzhiyun {
1012*4882a593Smuzhiyun int outlen = MLX5_ST_SZ_BYTES(query_virtio_net_q_out);
1013*4882a593Smuzhiyun u32 in[MLX5_ST_SZ_DW(query_virtio_net_q_in)] = {};
1014*4882a593Smuzhiyun void *out;
1015*4882a593Smuzhiyun void *obj_context;
1016*4882a593Smuzhiyun void *cmd_hdr;
1017*4882a593Smuzhiyun int err;
1018*4882a593Smuzhiyun
1019*4882a593Smuzhiyun out = kzalloc(outlen, GFP_KERNEL);
1020*4882a593Smuzhiyun if (!out)
1021*4882a593Smuzhiyun return -ENOMEM;
1022*4882a593Smuzhiyun
1023*4882a593Smuzhiyun cmd_hdr = MLX5_ADDR_OF(query_virtio_net_q_in, in, general_obj_in_cmd_hdr);
1024*4882a593Smuzhiyun
1025*4882a593Smuzhiyun MLX5_SET(general_obj_in_cmd_hdr, cmd_hdr, opcode, MLX5_CMD_OP_QUERY_GENERAL_OBJECT);
1026*4882a593Smuzhiyun MLX5_SET(general_obj_in_cmd_hdr, cmd_hdr, obj_type, MLX5_OBJ_TYPE_VIRTIO_NET_Q);
1027*4882a593Smuzhiyun MLX5_SET(general_obj_in_cmd_hdr, cmd_hdr, obj_id, mvq->virtq_id);
1028*4882a593Smuzhiyun MLX5_SET(general_obj_in_cmd_hdr, cmd_hdr, uid, ndev->mvdev.res.uid);
1029*4882a593Smuzhiyun err = mlx5_cmd_exec(ndev->mvdev.mdev, in, sizeof(in), out, outlen);
1030*4882a593Smuzhiyun if (err)
1031*4882a593Smuzhiyun goto err_cmd;
1032*4882a593Smuzhiyun
1033*4882a593Smuzhiyun obj_context = MLX5_ADDR_OF(query_virtio_net_q_out, out, obj_context);
1034*4882a593Smuzhiyun memset(attr, 0, sizeof(*attr));
1035*4882a593Smuzhiyun attr->state = MLX5_GET(virtio_net_q_object, obj_context, state);
1036*4882a593Smuzhiyun attr->available_index = MLX5_GET(virtio_net_q_object, obj_context, hw_available_index);
1037*4882a593Smuzhiyun attr->used_index = MLX5_GET(virtio_net_q_object, obj_context, hw_used_index);
1038*4882a593Smuzhiyun kfree(out);
1039*4882a593Smuzhiyun return 0;
1040*4882a593Smuzhiyun
1041*4882a593Smuzhiyun err_cmd:
1042*4882a593Smuzhiyun kfree(out);
1043*4882a593Smuzhiyun return err;
1044*4882a593Smuzhiyun }
1045*4882a593Smuzhiyun
modify_virtqueue(struct mlx5_vdpa_net * ndev,struct mlx5_vdpa_virtqueue * mvq,int state)1046*4882a593Smuzhiyun static int modify_virtqueue(struct mlx5_vdpa_net *ndev, struct mlx5_vdpa_virtqueue *mvq, int state)
1047*4882a593Smuzhiyun {
1048*4882a593Smuzhiyun int inlen = MLX5_ST_SZ_BYTES(modify_virtio_net_q_in);
1049*4882a593Smuzhiyun u32 out[MLX5_ST_SZ_DW(modify_virtio_net_q_out)] = {};
1050*4882a593Smuzhiyun void *obj_context;
1051*4882a593Smuzhiyun void *cmd_hdr;
1052*4882a593Smuzhiyun void *in;
1053*4882a593Smuzhiyun int err;
1054*4882a593Smuzhiyun
1055*4882a593Smuzhiyun in = kzalloc(inlen, GFP_KERNEL);
1056*4882a593Smuzhiyun if (!in)
1057*4882a593Smuzhiyun return -ENOMEM;
1058*4882a593Smuzhiyun
1059*4882a593Smuzhiyun cmd_hdr = MLX5_ADDR_OF(modify_virtio_net_q_in, in, general_obj_in_cmd_hdr);
1060*4882a593Smuzhiyun
1061*4882a593Smuzhiyun MLX5_SET(general_obj_in_cmd_hdr, cmd_hdr, opcode, MLX5_CMD_OP_MODIFY_GENERAL_OBJECT);
1062*4882a593Smuzhiyun MLX5_SET(general_obj_in_cmd_hdr, cmd_hdr, obj_type, MLX5_OBJ_TYPE_VIRTIO_NET_Q);
1063*4882a593Smuzhiyun MLX5_SET(general_obj_in_cmd_hdr, cmd_hdr, obj_id, mvq->virtq_id);
1064*4882a593Smuzhiyun MLX5_SET(general_obj_in_cmd_hdr, cmd_hdr, uid, ndev->mvdev.res.uid);
1065*4882a593Smuzhiyun
1066*4882a593Smuzhiyun obj_context = MLX5_ADDR_OF(modify_virtio_net_q_in, in, obj_context);
1067*4882a593Smuzhiyun MLX5_SET64(virtio_net_q_object, obj_context, modify_field_select,
1068*4882a593Smuzhiyun MLX5_VIRTQ_MODIFY_MASK_STATE);
1069*4882a593Smuzhiyun MLX5_SET(virtio_net_q_object, obj_context, state, state);
1070*4882a593Smuzhiyun err = mlx5_cmd_exec(ndev->mvdev.mdev, in, inlen, out, sizeof(out));
1071*4882a593Smuzhiyun kfree(in);
1072*4882a593Smuzhiyun if (!err)
1073*4882a593Smuzhiyun mvq->fw_state = state;
1074*4882a593Smuzhiyun
1075*4882a593Smuzhiyun return err;
1076*4882a593Smuzhiyun }
1077*4882a593Smuzhiyun
setup_vq(struct mlx5_vdpa_net * ndev,struct mlx5_vdpa_virtqueue * mvq)1078*4882a593Smuzhiyun static int setup_vq(struct mlx5_vdpa_net *ndev, struct mlx5_vdpa_virtqueue *mvq)
1079*4882a593Smuzhiyun {
1080*4882a593Smuzhiyun u16 idx = mvq->index;
1081*4882a593Smuzhiyun int err;
1082*4882a593Smuzhiyun
1083*4882a593Smuzhiyun if (!mvq->num_ent)
1084*4882a593Smuzhiyun return 0;
1085*4882a593Smuzhiyun
1086*4882a593Smuzhiyun if (mvq->initialized) {
1087*4882a593Smuzhiyun mlx5_vdpa_warn(&ndev->mvdev, "attempt re init\n");
1088*4882a593Smuzhiyun return -EINVAL;
1089*4882a593Smuzhiyun }
1090*4882a593Smuzhiyun
1091*4882a593Smuzhiyun err = cq_create(ndev, idx, mvq->num_ent);
1092*4882a593Smuzhiyun if (err)
1093*4882a593Smuzhiyun return err;
1094*4882a593Smuzhiyun
1095*4882a593Smuzhiyun err = qp_create(ndev, mvq, &mvq->fwqp);
1096*4882a593Smuzhiyun if (err)
1097*4882a593Smuzhiyun goto err_fwqp;
1098*4882a593Smuzhiyun
1099*4882a593Smuzhiyun err = qp_create(ndev, mvq, &mvq->vqqp);
1100*4882a593Smuzhiyun if (err)
1101*4882a593Smuzhiyun goto err_vqqp;
1102*4882a593Smuzhiyun
1103*4882a593Smuzhiyun err = connect_qps(ndev, mvq);
1104*4882a593Smuzhiyun if (err)
1105*4882a593Smuzhiyun goto err_connect;
1106*4882a593Smuzhiyun
1107*4882a593Smuzhiyun err = create_virtqueue(ndev, mvq);
1108*4882a593Smuzhiyun if (err)
1109*4882a593Smuzhiyun goto err_connect;
1110*4882a593Smuzhiyun
1111*4882a593Smuzhiyun if (mvq->ready) {
1112*4882a593Smuzhiyun err = modify_virtqueue(ndev, mvq, MLX5_VIRTIO_NET_Q_OBJECT_STATE_RDY);
1113*4882a593Smuzhiyun if (err) {
1114*4882a593Smuzhiyun mlx5_vdpa_warn(&ndev->mvdev, "failed to modify to ready vq idx %d(%d)\n",
1115*4882a593Smuzhiyun idx, err);
1116*4882a593Smuzhiyun goto err_connect;
1117*4882a593Smuzhiyun }
1118*4882a593Smuzhiyun }
1119*4882a593Smuzhiyun
1120*4882a593Smuzhiyun mvq->initialized = true;
1121*4882a593Smuzhiyun return 0;
1122*4882a593Smuzhiyun
1123*4882a593Smuzhiyun err_connect:
1124*4882a593Smuzhiyun qp_destroy(ndev, &mvq->vqqp);
1125*4882a593Smuzhiyun err_vqqp:
1126*4882a593Smuzhiyun qp_destroy(ndev, &mvq->fwqp);
1127*4882a593Smuzhiyun err_fwqp:
1128*4882a593Smuzhiyun cq_destroy(ndev, idx);
1129*4882a593Smuzhiyun return err;
1130*4882a593Smuzhiyun }
1131*4882a593Smuzhiyun
suspend_vq(struct mlx5_vdpa_net * ndev,struct mlx5_vdpa_virtqueue * mvq)1132*4882a593Smuzhiyun static void suspend_vq(struct mlx5_vdpa_net *ndev, struct mlx5_vdpa_virtqueue *mvq)
1133*4882a593Smuzhiyun {
1134*4882a593Smuzhiyun struct mlx5_virtq_attr attr;
1135*4882a593Smuzhiyun
1136*4882a593Smuzhiyun if (!mvq->initialized)
1137*4882a593Smuzhiyun return;
1138*4882a593Smuzhiyun
1139*4882a593Smuzhiyun if (mvq->fw_state != MLX5_VIRTIO_NET_Q_OBJECT_STATE_RDY)
1140*4882a593Smuzhiyun return;
1141*4882a593Smuzhiyun
1142*4882a593Smuzhiyun if (modify_virtqueue(ndev, mvq, MLX5_VIRTIO_NET_Q_OBJECT_STATE_SUSPEND))
1143*4882a593Smuzhiyun mlx5_vdpa_warn(&ndev->mvdev, "modify to suspend failed\n");
1144*4882a593Smuzhiyun
1145*4882a593Smuzhiyun if (query_virtqueue(ndev, mvq, &attr)) {
1146*4882a593Smuzhiyun mlx5_vdpa_warn(&ndev->mvdev, "failed to query virtqueue\n");
1147*4882a593Smuzhiyun return;
1148*4882a593Smuzhiyun }
1149*4882a593Smuzhiyun mvq->avail_idx = attr.available_index;
1150*4882a593Smuzhiyun mvq->used_idx = attr.used_index;
1151*4882a593Smuzhiyun }
1152*4882a593Smuzhiyun
suspend_vqs(struct mlx5_vdpa_net * ndev)1153*4882a593Smuzhiyun static void suspend_vqs(struct mlx5_vdpa_net *ndev)
1154*4882a593Smuzhiyun {
1155*4882a593Smuzhiyun int i;
1156*4882a593Smuzhiyun
1157*4882a593Smuzhiyun for (i = 0; i < MLX5_MAX_SUPPORTED_VQS; i++)
1158*4882a593Smuzhiyun suspend_vq(ndev, &ndev->vqs[i]);
1159*4882a593Smuzhiyun }
1160*4882a593Smuzhiyun
teardown_vq(struct mlx5_vdpa_net * ndev,struct mlx5_vdpa_virtqueue * mvq)1161*4882a593Smuzhiyun static void teardown_vq(struct mlx5_vdpa_net *ndev, struct mlx5_vdpa_virtqueue *mvq)
1162*4882a593Smuzhiyun {
1163*4882a593Smuzhiyun if (!mvq->initialized)
1164*4882a593Smuzhiyun return;
1165*4882a593Smuzhiyun
1166*4882a593Smuzhiyun suspend_vq(ndev, mvq);
1167*4882a593Smuzhiyun destroy_virtqueue(ndev, mvq);
1168*4882a593Smuzhiyun qp_destroy(ndev, &mvq->vqqp);
1169*4882a593Smuzhiyun qp_destroy(ndev, &mvq->fwqp);
1170*4882a593Smuzhiyun cq_destroy(ndev, mvq->index);
1171*4882a593Smuzhiyun mvq->initialized = false;
1172*4882a593Smuzhiyun }
1173*4882a593Smuzhiyun
create_rqt(struct mlx5_vdpa_net * ndev)1174*4882a593Smuzhiyun static int create_rqt(struct mlx5_vdpa_net *ndev)
1175*4882a593Smuzhiyun {
1176*4882a593Smuzhiyun int log_max_rqt;
1177*4882a593Smuzhiyun __be32 *list;
1178*4882a593Smuzhiyun void *rqtc;
1179*4882a593Smuzhiyun int inlen;
1180*4882a593Smuzhiyun void *in;
1181*4882a593Smuzhiyun int i, j;
1182*4882a593Smuzhiyun int err;
1183*4882a593Smuzhiyun
1184*4882a593Smuzhiyun log_max_rqt = min_t(int, 1, MLX5_CAP_GEN(ndev->mvdev.mdev, log_max_rqt_size));
1185*4882a593Smuzhiyun if (log_max_rqt < 1)
1186*4882a593Smuzhiyun return -EOPNOTSUPP;
1187*4882a593Smuzhiyun
1188*4882a593Smuzhiyun inlen = MLX5_ST_SZ_BYTES(create_rqt_in) + (1 << log_max_rqt) * MLX5_ST_SZ_BYTES(rq_num);
1189*4882a593Smuzhiyun in = kzalloc(inlen, GFP_KERNEL);
1190*4882a593Smuzhiyun if (!in)
1191*4882a593Smuzhiyun return -ENOMEM;
1192*4882a593Smuzhiyun
1193*4882a593Smuzhiyun MLX5_SET(create_rqt_in, in, uid, ndev->mvdev.res.uid);
1194*4882a593Smuzhiyun rqtc = MLX5_ADDR_OF(create_rqt_in, in, rqt_context);
1195*4882a593Smuzhiyun
1196*4882a593Smuzhiyun MLX5_SET(rqtc, rqtc, list_q_type, MLX5_RQTC_LIST_Q_TYPE_VIRTIO_NET_Q);
1197*4882a593Smuzhiyun MLX5_SET(rqtc, rqtc, rqt_max_size, 1 << log_max_rqt);
1198*4882a593Smuzhiyun MLX5_SET(rqtc, rqtc, rqt_actual_size, 1);
1199*4882a593Smuzhiyun list = MLX5_ADDR_OF(rqtc, rqtc, rq_num[0]);
1200*4882a593Smuzhiyun for (i = 0, j = 0; j < ndev->mvdev.max_vqs; j++) {
1201*4882a593Smuzhiyun if (!ndev->vqs[j].initialized)
1202*4882a593Smuzhiyun continue;
1203*4882a593Smuzhiyun
1204*4882a593Smuzhiyun if (!vq_is_tx(ndev->vqs[j].index)) {
1205*4882a593Smuzhiyun list[i] = cpu_to_be32(ndev->vqs[j].virtq_id);
1206*4882a593Smuzhiyun i++;
1207*4882a593Smuzhiyun }
1208*4882a593Smuzhiyun }
1209*4882a593Smuzhiyun
1210*4882a593Smuzhiyun err = mlx5_vdpa_create_rqt(&ndev->mvdev, in, inlen, &ndev->res.rqtn);
1211*4882a593Smuzhiyun kfree(in);
1212*4882a593Smuzhiyun if (err)
1213*4882a593Smuzhiyun return err;
1214*4882a593Smuzhiyun
1215*4882a593Smuzhiyun return 0;
1216*4882a593Smuzhiyun }
1217*4882a593Smuzhiyun
destroy_rqt(struct mlx5_vdpa_net * ndev)1218*4882a593Smuzhiyun static void destroy_rqt(struct mlx5_vdpa_net *ndev)
1219*4882a593Smuzhiyun {
1220*4882a593Smuzhiyun mlx5_vdpa_destroy_rqt(&ndev->mvdev, ndev->res.rqtn);
1221*4882a593Smuzhiyun }
1222*4882a593Smuzhiyun
create_tir(struct mlx5_vdpa_net * ndev)1223*4882a593Smuzhiyun static int create_tir(struct mlx5_vdpa_net *ndev)
1224*4882a593Smuzhiyun {
1225*4882a593Smuzhiyun #define HASH_IP_L4PORTS \
1226*4882a593Smuzhiyun (MLX5_HASH_FIELD_SEL_SRC_IP | MLX5_HASH_FIELD_SEL_DST_IP | MLX5_HASH_FIELD_SEL_L4_SPORT | \
1227*4882a593Smuzhiyun MLX5_HASH_FIELD_SEL_L4_DPORT)
1228*4882a593Smuzhiyun static const u8 rx_hash_toeplitz_key[] = { 0x2c, 0xc6, 0x81, 0xd1, 0x5b, 0xdb, 0xf4, 0xf7,
1229*4882a593Smuzhiyun 0xfc, 0xa2, 0x83, 0x19, 0xdb, 0x1a, 0x3e, 0x94,
1230*4882a593Smuzhiyun 0x6b, 0x9e, 0x38, 0xd9, 0x2c, 0x9c, 0x03, 0xd1,
1231*4882a593Smuzhiyun 0xad, 0x99, 0x44, 0xa7, 0xd9, 0x56, 0x3d, 0x59,
1232*4882a593Smuzhiyun 0x06, 0x3c, 0x25, 0xf3, 0xfc, 0x1f, 0xdc, 0x2a };
1233*4882a593Smuzhiyun void *rss_key;
1234*4882a593Smuzhiyun void *outer;
1235*4882a593Smuzhiyun void *tirc;
1236*4882a593Smuzhiyun void *in;
1237*4882a593Smuzhiyun int err;
1238*4882a593Smuzhiyun
1239*4882a593Smuzhiyun in = kzalloc(MLX5_ST_SZ_BYTES(create_tir_in), GFP_KERNEL);
1240*4882a593Smuzhiyun if (!in)
1241*4882a593Smuzhiyun return -ENOMEM;
1242*4882a593Smuzhiyun
1243*4882a593Smuzhiyun MLX5_SET(create_tir_in, in, uid, ndev->mvdev.res.uid);
1244*4882a593Smuzhiyun tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
1245*4882a593Smuzhiyun MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_INDIRECT);
1246*4882a593Smuzhiyun
1247*4882a593Smuzhiyun MLX5_SET(tirc, tirc, rx_hash_symmetric, 1);
1248*4882a593Smuzhiyun MLX5_SET(tirc, tirc, rx_hash_fn, MLX5_RX_HASH_FN_TOEPLITZ);
1249*4882a593Smuzhiyun rss_key = MLX5_ADDR_OF(tirc, tirc, rx_hash_toeplitz_key);
1250*4882a593Smuzhiyun memcpy(rss_key, rx_hash_toeplitz_key, sizeof(rx_hash_toeplitz_key));
1251*4882a593Smuzhiyun
1252*4882a593Smuzhiyun outer = MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_outer);
1253*4882a593Smuzhiyun MLX5_SET(rx_hash_field_select, outer, l3_prot_type, MLX5_L3_PROT_TYPE_IPV4);
1254*4882a593Smuzhiyun MLX5_SET(rx_hash_field_select, outer, l4_prot_type, MLX5_L4_PROT_TYPE_TCP);
1255*4882a593Smuzhiyun MLX5_SET(rx_hash_field_select, outer, selected_fields, HASH_IP_L4PORTS);
1256*4882a593Smuzhiyun
1257*4882a593Smuzhiyun MLX5_SET(tirc, tirc, indirect_table, ndev->res.rqtn);
1258*4882a593Smuzhiyun MLX5_SET(tirc, tirc, transport_domain, ndev->res.tdn);
1259*4882a593Smuzhiyun
1260*4882a593Smuzhiyun err = mlx5_vdpa_create_tir(&ndev->mvdev, in, &ndev->res.tirn);
1261*4882a593Smuzhiyun kfree(in);
1262*4882a593Smuzhiyun return err;
1263*4882a593Smuzhiyun }
1264*4882a593Smuzhiyun
destroy_tir(struct mlx5_vdpa_net * ndev)1265*4882a593Smuzhiyun static void destroy_tir(struct mlx5_vdpa_net *ndev)
1266*4882a593Smuzhiyun {
1267*4882a593Smuzhiyun mlx5_vdpa_destroy_tir(&ndev->mvdev, ndev->res.tirn);
1268*4882a593Smuzhiyun }
1269*4882a593Smuzhiyun
add_fwd_to_tir(struct mlx5_vdpa_net * ndev)1270*4882a593Smuzhiyun static int add_fwd_to_tir(struct mlx5_vdpa_net *ndev)
1271*4882a593Smuzhiyun {
1272*4882a593Smuzhiyun struct mlx5_flow_destination dest[2] = {};
1273*4882a593Smuzhiyun struct mlx5_flow_table_attr ft_attr = {};
1274*4882a593Smuzhiyun struct mlx5_flow_act flow_act = {};
1275*4882a593Smuzhiyun struct mlx5_flow_namespace *ns;
1276*4882a593Smuzhiyun int err;
1277*4882a593Smuzhiyun
1278*4882a593Smuzhiyun /* for now, one entry, match all, forward to tir */
1279*4882a593Smuzhiyun ft_attr.max_fte = 1;
1280*4882a593Smuzhiyun ft_attr.autogroup.max_num_groups = 1;
1281*4882a593Smuzhiyun
1282*4882a593Smuzhiyun ns = mlx5_get_flow_namespace(ndev->mvdev.mdev, MLX5_FLOW_NAMESPACE_BYPASS);
1283*4882a593Smuzhiyun if (!ns) {
1284*4882a593Smuzhiyun mlx5_vdpa_warn(&ndev->mvdev, "get flow namespace\n");
1285*4882a593Smuzhiyun return -EOPNOTSUPP;
1286*4882a593Smuzhiyun }
1287*4882a593Smuzhiyun
1288*4882a593Smuzhiyun ndev->rxft = mlx5_create_auto_grouped_flow_table(ns, &ft_attr);
1289*4882a593Smuzhiyun if (IS_ERR(ndev->rxft))
1290*4882a593Smuzhiyun return PTR_ERR(ndev->rxft);
1291*4882a593Smuzhiyun
1292*4882a593Smuzhiyun ndev->rx_counter = mlx5_fc_create(ndev->mvdev.mdev, false);
1293*4882a593Smuzhiyun if (IS_ERR(ndev->rx_counter)) {
1294*4882a593Smuzhiyun err = PTR_ERR(ndev->rx_counter);
1295*4882a593Smuzhiyun goto err_fc;
1296*4882a593Smuzhiyun }
1297*4882a593Smuzhiyun
1298*4882a593Smuzhiyun flow_act.action = MLX5_FLOW_CONTEXT_ACTION_FWD_DEST | MLX5_FLOW_CONTEXT_ACTION_COUNT;
1299*4882a593Smuzhiyun dest[0].type = MLX5_FLOW_DESTINATION_TYPE_TIR;
1300*4882a593Smuzhiyun dest[0].tir_num = ndev->res.tirn;
1301*4882a593Smuzhiyun dest[1].type = MLX5_FLOW_DESTINATION_TYPE_COUNTER;
1302*4882a593Smuzhiyun dest[1].counter_id = mlx5_fc_id(ndev->rx_counter);
1303*4882a593Smuzhiyun ndev->rx_rule = mlx5_add_flow_rules(ndev->rxft, NULL, &flow_act, dest, 2);
1304*4882a593Smuzhiyun if (IS_ERR(ndev->rx_rule)) {
1305*4882a593Smuzhiyun err = PTR_ERR(ndev->rx_rule);
1306*4882a593Smuzhiyun ndev->rx_rule = NULL;
1307*4882a593Smuzhiyun goto err_rule;
1308*4882a593Smuzhiyun }
1309*4882a593Smuzhiyun
1310*4882a593Smuzhiyun return 0;
1311*4882a593Smuzhiyun
1312*4882a593Smuzhiyun err_rule:
1313*4882a593Smuzhiyun mlx5_fc_destroy(ndev->mvdev.mdev, ndev->rx_counter);
1314*4882a593Smuzhiyun err_fc:
1315*4882a593Smuzhiyun mlx5_destroy_flow_table(ndev->rxft);
1316*4882a593Smuzhiyun return err;
1317*4882a593Smuzhiyun }
1318*4882a593Smuzhiyun
remove_fwd_to_tir(struct mlx5_vdpa_net * ndev)1319*4882a593Smuzhiyun static void remove_fwd_to_tir(struct mlx5_vdpa_net *ndev)
1320*4882a593Smuzhiyun {
1321*4882a593Smuzhiyun if (!ndev->rx_rule)
1322*4882a593Smuzhiyun return;
1323*4882a593Smuzhiyun
1324*4882a593Smuzhiyun mlx5_del_flow_rules(ndev->rx_rule);
1325*4882a593Smuzhiyun mlx5_fc_destroy(ndev->mvdev.mdev, ndev->rx_counter);
1326*4882a593Smuzhiyun mlx5_destroy_flow_table(ndev->rxft);
1327*4882a593Smuzhiyun
1328*4882a593Smuzhiyun ndev->rx_rule = NULL;
1329*4882a593Smuzhiyun }
1330*4882a593Smuzhiyun
mlx5_vdpa_kick_vq(struct vdpa_device * vdev,u16 idx)1331*4882a593Smuzhiyun static void mlx5_vdpa_kick_vq(struct vdpa_device *vdev, u16 idx)
1332*4882a593Smuzhiyun {
1333*4882a593Smuzhiyun struct mlx5_vdpa_dev *mvdev = to_mvdev(vdev);
1334*4882a593Smuzhiyun struct mlx5_vdpa_net *ndev = to_mlx5_vdpa_ndev(mvdev);
1335*4882a593Smuzhiyun struct mlx5_vdpa_virtqueue *mvq = &ndev->vqs[idx];
1336*4882a593Smuzhiyun
1337*4882a593Smuzhiyun if (unlikely(!mvq->ready))
1338*4882a593Smuzhiyun return;
1339*4882a593Smuzhiyun
1340*4882a593Smuzhiyun iowrite16(idx, ndev->mvdev.res.kick_addr);
1341*4882a593Smuzhiyun }
1342*4882a593Smuzhiyun
mlx5_vdpa_set_vq_address(struct vdpa_device * vdev,u16 idx,u64 desc_area,u64 driver_area,u64 device_area)1343*4882a593Smuzhiyun static int mlx5_vdpa_set_vq_address(struct vdpa_device *vdev, u16 idx, u64 desc_area,
1344*4882a593Smuzhiyun u64 driver_area, u64 device_area)
1345*4882a593Smuzhiyun {
1346*4882a593Smuzhiyun struct mlx5_vdpa_dev *mvdev = to_mvdev(vdev);
1347*4882a593Smuzhiyun struct mlx5_vdpa_net *ndev = to_mlx5_vdpa_ndev(mvdev);
1348*4882a593Smuzhiyun struct mlx5_vdpa_virtqueue *mvq = &ndev->vqs[idx];
1349*4882a593Smuzhiyun
1350*4882a593Smuzhiyun mvq->desc_addr = desc_area;
1351*4882a593Smuzhiyun mvq->device_addr = device_area;
1352*4882a593Smuzhiyun mvq->driver_addr = driver_area;
1353*4882a593Smuzhiyun return 0;
1354*4882a593Smuzhiyun }
1355*4882a593Smuzhiyun
mlx5_vdpa_set_vq_num(struct vdpa_device * vdev,u16 idx,u32 num)1356*4882a593Smuzhiyun static void mlx5_vdpa_set_vq_num(struct vdpa_device *vdev, u16 idx, u32 num)
1357*4882a593Smuzhiyun {
1358*4882a593Smuzhiyun struct mlx5_vdpa_dev *mvdev = to_mvdev(vdev);
1359*4882a593Smuzhiyun struct mlx5_vdpa_net *ndev = to_mlx5_vdpa_ndev(mvdev);
1360*4882a593Smuzhiyun struct mlx5_vdpa_virtqueue *mvq;
1361*4882a593Smuzhiyun
1362*4882a593Smuzhiyun mvq = &ndev->vqs[idx];
1363*4882a593Smuzhiyun mvq->num_ent = num;
1364*4882a593Smuzhiyun }
1365*4882a593Smuzhiyun
mlx5_vdpa_set_vq_cb(struct vdpa_device * vdev,u16 idx,struct vdpa_callback * cb)1366*4882a593Smuzhiyun static void mlx5_vdpa_set_vq_cb(struct vdpa_device *vdev, u16 idx, struct vdpa_callback *cb)
1367*4882a593Smuzhiyun {
1368*4882a593Smuzhiyun struct mlx5_vdpa_dev *mvdev = to_mvdev(vdev);
1369*4882a593Smuzhiyun struct mlx5_vdpa_net *ndev = to_mlx5_vdpa_ndev(mvdev);
1370*4882a593Smuzhiyun struct mlx5_vdpa_virtqueue *vq = &ndev->vqs[idx];
1371*4882a593Smuzhiyun
1372*4882a593Smuzhiyun vq->event_cb = *cb;
1373*4882a593Smuzhiyun }
1374*4882a593Smuzhiyun
mlx5_vdpa_set_vq_ready(struct vdpa_device * vdev,u16 idx,bool ready)1375*4882a593Smuzhiyun static void mlx5_vdpa_set_vq_ready(struct vdpa_device *vdev, u16 idx, bool ready)
1376*4882a593Smuzhiyun {
1377*4882a593Smuzhiyun struct mlx5_vdpa_dev *mvdev = to_mvdev(vdev);
1378*4882a593Smuzhiyun struct mlx5_vdpa_net *ndev = to_mlx5_vdpa_ndev(mvdev);
1379*4882a593Smuzhiyun struct mlx5_vdpa_virtqueue *mvq = &ndev->vqs[idx];
1380*4882a593Smuzhiyun
1381*4882a593Smuzhiyun if (!ready)
1382*4882a593Smuzhiyun suspend_vq(ndev, mvq);
1383*4882a593Smuzhiyun
1384*4882a593Smuzhiyun mvq->ready = ready;
1385*4882a593Smuzhiyun }
1386*4882a593Smuzhiyun
mlx5_vdpa_get_vq_ready(struct vdpa_device * vdev,u16 idx)1387*4882a593Smuzhiyun static bool mlx5_vdpa_get_vq_ready(struct vdpa_device *vdev, u16 idx)
1388*4882a593Smuzhiyun {
1389*4882a593Smuzhiyun struct mlx5_vdpa_dev *mvdev = to_mvdev(vdev);
1390*4882a593Smuzhiyun struct mlx5_vdpa_net *ndev = to_mlx5_vdpa_ndev(mvdev);
1391*4882a593Smuzhiyun struct mlx5_vdpa_virtqueue *mvq = &ndev->vqs[idx];
1392*4882a593Smuzhiyun
1393*4882a593Smuzhiyun return mvq->ready;
1394*4882a593Smuzhiyun }
1395*4882a593Smuzhiyun
mlx5_vdpa_set_vq_state(struct vdpa_device * vdev,u16 idx,const struct vdpa_vq_state * state)1396*4882a593Smuzhiyun static int mlx5_vdpa_set_vq_state(struct vdpa_device *vdev, u16 idx,
1397*4882a593Smuzhiyun const struct vdpa_vq_state *state)
1398*4882a593Smuzhiyun {
1399*4882a593Smuzhiyun struct mlx5_vdpa_dev *mvdev = to_mvdev(vdev);
1400*4882a593Smuzhiyun struct mlx5_vdpa_net *ndev = to_mlx5_vdpa_ndev(mvdev);
1401*4882a593Smuzhiyun struct mlx5_vdpa_virtqueue *mvq = &ndev->vqs[idx];
1402*4882a593Smuzhiyun
1403*4882a593Smuzhiyun if (mvq->fw_state == MLX5_VIRTIO_NET_Q_OBJECT_STATE_RDY) {
1404*4882a593Smuzhiyun mlx5_vdpa_warn(mvdev, "can't modify available index\n");
1405*4882a593Smuzhiyun return -EINVAL;
1406*4882a593Smuzhiyun }
1407*4882a593Smuzhiyun
1408*4882a593Smuzhiyun mvq->used_idx = state->avail_index;
1409*4882a593Smuzhiyun mvq->avail_idx = state->avail_index;
1410*4882a593Smuzhiyun return 0;
1411*4882a593Smuzhiyun }
1412*4882a593Smuzhiyun
mlx5_vdpa_get_vq_state(struct vdpa_device * vdev,u16 idx,struct vdpa_vq_state * state)1413*4882a593Smuzhiyun static int mlx5_vdpa_get_vq_state(struct vdpa_device *vdev, u16 idx, struct vdpa_vq_state *state)
1414*4882a593Smuzhiyun {
1415*4882a593Smuzhiyun struct mlx5_vdpa_dev *mvdev = to_mvdev(vdev);
1416*4882a593Smuzhiyun struct mlx5_vdpa_net *ndev = to_mlx5_vdpa_ndev(mvdev);
1417*4882a593Smuzhiyun struct mlx5_vdpa_virtqueue *mvq = &ndev->vqs[idx];
1418*4882a593Smuzhiyun struct mlx5_virtq_attr attr;
1419*4882a593Smuzhiyun int err;
1420*4882a593Smuzhiyun
1421*4882a593Smuzhiyun /* If the virtq object was destroyed, use the value saved at
1422*4882a593Smuzhiyun * the last minute of suspend_vq. This caters for userspace
1423*4882a593Smuzhiyun * that cares about emulating the index after vq is stopped.
1424*4882a593Smuzhiyun */
1425*4882a593Smuzhiyun if (!mvq->initialized) {
1426*4882a593Smuzhiyun /* Firmware returns a wrong value for the available index.
1427*4882a593Smuzhiyun * Since both values should be identical, we take the value of
1428*4882a593Smuzhiyun * used_idx which is reported correctly.
1429*4882a593Smuzhiyun */
1430*4882a593Smuzhiyun state->avail_index = mvq->used_idx;
1431*4882a593Smuzhiyun return 0;
1432*4882a593Smuzhiyun }
1433*4882a593Smuzhiyun
1434*4882a593Smuzhiyun err = query_virtqueue(ndev, mvq, &attr);
1435*4882a593Smuzhiyun if (err) {
1436*4882a593Smuzhiyun mlx5_vdpa_warn(mvdev, "failed to query virtqueue\n");
1437*4882a593Smuzhiyun return err;
1438*4882a593Smuzhiyun }
1439*4882a593Smuzhiyun state->avail_index = attr.used_index;
1440*4882a593Smuzhiyun return 0;
1441*4882a593Smuzhiyun }
1442*4882a593Smuzhiyun
mlx5_vdpa_get_vq_align(struct vdpa_device * vdev)1443*4882a593Smuzhiyun static u32 mlx5_vdpa_get_vq_align(struct vdpa_device *vdev)
1444*4882a593Smuzhiyun {
1445*4882a593Smuzhiyun return PAGE_SIZE;
1446*4882a593Smuzhiyun }
1447*4882a593Smuzhiyun
1448*4882a593Smuzhiyun enum { MLX5_VIRTIO_NET_F_GUEST_CSUM = 1 << 9,
1449*4882a593Smuzhiyun MLX5_VIRTIO_NET_F_CSUM = 1 << 10,
1450*4882a593Smuzhiyun MLX5_VIRTIO_NET_F_HOST_TSO6 = 1 << 11,
1451*4882a593Smuzhiyun MLX5_VIRTIO_NET_F_HOST_TSO4 = 1 << 12,
1452*4882a593Smuzhiyun };
1453*4882a593Smuzhiyun
mlx_to_vritio_features(u16 dev_features)1454*4882a593Smuzhiyun static u64 mlx_to_vritio_features(u16 dev_features)
1455*4882a593Smuzhiyun {
1456*4882a593Smuzhiyun u64 result = 0;
1457*4882a593Smuzhiyun
1458*4882a593Smuzhiyun if (dev_features & MLX5_VIRTIO_NET_F_GUEST_CSUM)
1459*4882a593Smuzhiyun result |= BIT_ULL(VIRTIO_NET_F_GUEST_CSUM);
1460*4882a593Smuzhiyun if (dev_features & MLX5_VIRTIO_NET_F_CSUM)
1461*4882a593Smuzhiyun result |= BIT_ULL(VIRTIO_NET_F_CSUM);
1462*4882a593Smuzhiyun if (dev_features & MLX5_VIRTIO_NET_F_HOST_TSO6)
1463*4882a593Smuzhiyun result |= BIT_ULL(VIRTIO_NET_F_HOST_TSO6);
1464*4882a593Smuzhiyun if (dev_features & MLX5_VIRTIO_NET_F_HOST_TSO4)
1465*4882a593Smuzhiyun result |= BIT_ULL(VIRTIO_NET_F_HOST_TSO4);
1466*4882a593Smuzhiyun
1467*4882a593Smuzhiyun return result;
1468*4882a593Smuzhiyun }
1469*4882a593Smuzhiyun
mlx5_vdpa_get_features(struct vdpa_device * vdev)1470*4882a593Smuzhiyun static u64 mlx5_vdpa_get_features(struct vdpa_device *vdev)
1471*4882a593Smuzhiyun {
1472*4882a593Smuzhiyun struct mlx5_vdpa_dev *mvdev = to_mvdev(vdev);
1473*4882a593Smuzhiyun struct mlx5_vdpa_net *ndev = to_mlx5_vdpa_ndev(mvdev);
1474*4882a593Smuzhiyun u16 dev_features;
1475*4882a593Smuzhiyun
1476*4882a593Smuzhiyun dev_features = MLX5_CAP_DEV_VDPA_EMULATION(mvdev->mdev, device_features_bits_mask);
1477*4882a593Smuzhiyun ndev->mvdev.mlx_features = mlx_to_vritio_features(dev_features);
1478*4882a593Smuzhiyun if (MLX5_CAP_DEV_VDPA_EMULATION(mvdev->mdev, virtio_version_1_0))
1479*4882a593Smuzhiyun ndev->mvdev.mlx_features |= BIT_ULL(VIRTIO_F_VERSION_1);
1480*4882a593Smuzhiyun ndev->mvdev.mlx_features |= BIT_ULL(VIRTIO_F_ACCESS_PLATFORM);
1481*4882a593Smuzhiyun print_features(mvdev, ndev->mvdev.mlx_features, false);
1482*4882a593Smuzhiyun return ndev->mvdev.mlx_features;
1483*4882a593Smuzhiyun }
1484*4882a593Smuzhiyun
verify_driver_features(struct mlx5_vdpa_dev * mvdev,u64 features)1485*4882a593Smuzhiyun static int verify_driver_features(struct mlx5_vdpa_dev *mvdev, u64 features)
1486*4882a593Smuzhiyun {
1487*4882a593Smuzhiyun /* Minimum features to expect */
1488*4882a593Smuzhiyun if (!(features & BIT_ULL(VIRTIO_F_ACCESS_PLATFORM)))
1489*4882a593Smuzhiyun return -EOPNOTSUPP;
1490*4882a593Smuzhiyun
1491*4882a593Smuzhiyun /* Double check features combination sent down by the driver.
1492*4882a593Smuzhiyun * Fail invalid features due to absence of the depended feature.
1493*4882a593Smuzhiyun *
1494*4882a593Smuzhiyun * Per VIRTIO v1.1 specification, section 5.1.3.1 Feature bit
1495*4882a593Smuzhiyun * requirements: "VIRTIO_NET_F_MQ Requires VIRTIO_NET_F_CTRL_VQ".
1496*4882a593Smuzhiyun * By failing the invalid features sent down by untrusted drivers,
1497*4882a593Smuzhiyun * we're assured the assumption made upon is_index_valid() and
1498*4882a593Smuzhiyun * is_ctrl_vq_idx() will not be compromised.
1499*4882a593Smuzhiyun */
1500*4882a593Smuzhiyun if ((features & (BIT_ULL(VIRTIO_NET_F_MQ) | BIT_ULL(VIRTIO_NET_F_CTRL_VQ))) ==
1501*4882a593Smuzhiyun BIT_ULL(VIRTIO_NET_F_MQ))
1502*4882a593Smuzhiyun return -EINVAL;
1503*4882a593Smuzhiyun
1504*4882a593Smuzhiyun return 0;
1505*4882a593Smuzhiyun }
1506*4882a593Smuzhiyun
setup_virtqueues(struct mlx5_vdpa_net * ndev)1507*4882a593Smuzhiyun static int setup_virtqueues(struct mlx5_vdpa_net *ndev)
1508*4882a593Smuzhiyun {
1509*4882a593Smuzhiyun int err;
1510*4882a593Smuzhiyun int i;
1511*4882a593Smuzhiyun
1512*4882a593Smuzhiyun for (i = 0; i < 2 * mlx5_vdpa_max_qps(ndev->mvdev.max_vqs); i++) {
1513*4882a593Smuzhiyun err = setup_vq(ndev, &ndev->vqs[i]);
1514*4882a593Smuzhiyun if (err)
1515*4882a593Smuzhiyun goto err_vq;
1516*4882a593Smuzhiyun }
1517*4882a593Smuzhiyun
1518*4882a593Smuzhiyun return 0;
1519*4882a593Smuzhiyun
1520*4882a593Smuzhiyun err_vq:
1521*4882a593Smuzhiyun for (--i; i >= 0; i--)
1522*4882a593Smuzhiyun teardown_vq(ndev, &ndev->vqs[i]);
1523*4882a593Smuzhiyun
1524*4882a593Smuzhiyun return err;
1525*4882a593Smuzhiyun }
1526*4882a593Smuzhiyun
teardown_virtqueues(struct mlx5_vdpa_net * ndev)1527*4882a593Smuzhiyun static void teardown_virtqueues(struct mlx5_vdpa_net *ndev)
1528*4882a593Smuzhiyun {
1529*4882a593Smuzhiyun struct mlx5_vdpa_virtqueue *mvq;
1530*4882a593Smuzhiyun int i;
1531*4882a593Smuzhiyun
1532*4882a593Smuzhiyun for (i = ndev->mvdev.max_vqs - 1; i >= 0; i--) {
1533*4882a593Smuzhiyun mvq = &ndev->vqs[i];
1534*4882a593Smuzhiyun if (!mvq->initialized)
1535*4882a593Smuzhiyun continue;
1536*4882a593Smuzhiyun
1537*4882a593Smuzhiyun teardown_vq(ndev, mvq);
1538*4882a593Smuzhiyun }
1539*4882a593Smuzhiyun }
1540*4882a593Smuzhiyun
1541*4882a593Smuzhiyun /* TODO: cross-endian support */
mlx5_vdpa_is_little_endian(struct mlx5_vdpa_dev * mvdev)1542*4882a593Smuzhiyun static inline bool mlx5_vdpa_is_little_endian(struct mlx5_vdpa_dev *mvdev)
1543*4882a593Smuzhiyun {
1544*4882a593Smuzhiyun return virtio_legacy_is_little_endian() ||
1545*4882a593Smuzhiyun (mvdev->actual_features & BIT_ULL(VIRTIO_F_VERSION_1));
1546*4882a593Smuzhiyun }
1547*4882a593Smuzhiyun
cpu_to_mlx5vdpa16(struct mlx5_vdpa_dev * mvdev,u16 val)1548*4882a593Smuzhiyun static __virtio16 cpu_to_mlx5vdpa16(struct mlx5_vdpa_dev *mvdev, u16 val)
1549*4882a593Smuzhiyun {
1550*4882a593Smuzhiyun return __cpu_to_virtio16(mlx5_vdpa_is_little_endian(mvdev), val);
1551*4882a593Smuzhiyun }
1552*4882a593Smuzhiyun
mlx5_vdpa_set_features(struct vdpa_device * vdev,u64 features)1553*4882a593Smuzhiyun static int mlx5_vdpa_set_features(struct vdpa_device *vdev, u64 features)
1554*4882a593Smuzhiyun {
1555*4882a593Smuzhiyun struct mlx5_vdpa_dev *mvdev = to_mvdev(vdev);
1556*4882a593Smuzhiyun struct mlx5_vdpa_net *ndev = to_mlx5_vdpa_ndev(mvdev);
1557*4882a593Smuzhiyun int err;
1558*4882a593Smuzhiyun
1559*4882a593Smuzhiyun print_features(mvdev, features, true);
1560*4882a593Smuzhiyun
1561*4882a593Smuzhiyun err = verify_driver_features(mvdev, features);
1562*4882a593Smuzhiyun if (err)
1563*4882a593Smuzhiyun return err;
1564*4882a593Smuzhiyun
1565*4882a593Smuzhiyun ndev->mvdev.actual_features = features & ndev->mvdev.mlx_features;
1566*4882a593Smuzhiyun ndev->config.mtu = cpu_to_mlx5vdpa16(mvdev, ndev->mtu);
1567*4882a593Smuzhiyun ndev->config.status |= cpu_to_mlx5vdpa16(mvdev, VIRTIO_NET_S_LINK_UP);
1568*4882a593Smuzhiyun return err;
1569*4882a593Smuzhiyun }
1570*4882a593Smuzhiyun
mlx5_vdpa_set_config_cb(struct vdpa_device * vdev,struct vdpa_callback * cb)1571*4882a593Smuzhiyun static void mlx5_vdpa_set_config_cb(struct vdpa_device *vdev, struct vdpa_callback *cb)
1572*4882a593Smuzhiyun {
1573*4882a593Smuzhiyun /* not implemented */
1574*4882a593Smuzhiyun mlx5_vdpa_warn(to_mvdev(vdev), "set config callback not supported\n");
1575*4882a593Smuzhiyun }
1576*4882a593Smuzhiyun
1577*4882a593Smuzhiyun #define MLX5_VDPA_MAX_VQ_ENTRIES 256
mlx5_vdpa_get_vq_num_max(struct vdpa_device * vdev)1578*4882a593Smuzhiyun static u16 mlx5_vdpa_get_vq_num_max(struct vdpa_device *vdev)
1579*4882a593Smuzhiyun {
1580*4882a593Smuzhiyun return MLX5_VDPA_MAX_VQ_ENTRIES;
1581*4882a593Smuzhiyun }
1582*4882a593Smuzhiyun
mlx5_vdpa_get_device_id(struct vdpa_device * vdev)1583*4882a593Smuzhiyun static u32 mlx5_vdpa_get_device_id(struct vdpa_device *vdev)
1584*4882a593Smuzhiyun {
1585*4882a593Smuzhiyun return VIRTIO_ID_NET;
1586*4882a593Smuzhiyun }
1587*4882a593Smuzhiyun
mlx5_vdpa_get_vendor_id(struct vdpa_device * vdev)1588*4882a593Smuzhiyun static u32 mlx5_vdpa_get_vendor_id(struct vdpa_device *vdev)
1589*4882a593Smuzhiyun {
1590*4882a593Smuzhiyun return PCI_VENDOR_ID_MELLANOX;
1591*4882a593Smuzhiyun }
1592*4882a593Smuzhiyun
mlx5_vdpa_get_status(struct vdpa_device * vdev)1593*4882a593Smuzhiyun static u8 mlx5_vdpa_get_status(struct vdpa_device *vdev)
1594*4882a593Smuzhiyun {
1595*4882a593Smuzhiyun struct mlx5_vdpa_dev *mvdev = to_mvdev(vdev);
1596*4882a593Smuzhiyun struct mlx5_vdpa_net *ndev = to_mlx5_vdpa_ndev(mvdev);
1597*4882a593Smuzhiyun
1598*4882a593Smuzhiyun print_status(mvdev, ndev->mvdev.status, false);
1599*4882a593Smuzhiyun return ndev->mvdev.status;
1600*4882a593Smuzhiyun }
1601*4882a593Smuzhiyun
save_channel_info(struct mlx5_vdpa_net * ndev,struct mlx5_vdpa_virtqueue * mvq)1602*4882a593Smuzhiyun static int save_channel_info(struct mlx5_vdpa_net *ndev, struct mlx5_vdpa_virtqueue *mvq)
1603*4882a593Smuzhiyun {
1604*4882a593Smuzhiyun struct mlx5_vq_restore_info *ri = &mvq->ri;
1605*4882a593Smuzhiyun struct mlx5_virtq_attr attr;
1606*4882a593Smuzhiyun int err;
1607*4882a593Smuzhiyun
1608*4882a593Smuzhiyun if (!mvq->initialized)
1609*4882a593Smuzhiyun return 0;
1610*4882a593Smuzhiyun
1611*4882a593Smuzhiyun err = query_virtqueue(ndev, mvq, &attr);
1612*4882a593Smuzhiyun if (err)
1613*4882a593Smuzhiyun return err;
1614*4882a593Smuzhiyun
1615*4882a593Smuzhiyun ri->avail_index = attr.available_index;
1616*4882a593Smuzhiyun ri->used_index = attr.used_index;
1617*4882a593Smuzhiyun ri->ready = mvq->ready;
1618*4882a593Smuzhiyun ri->num_ent = mvq->num_ent;
1619*4882a593Smuzhiyun ri->desc_addr = mvq->desc_addr;
1620*4882a593Smuzhiyun ri->device_addr = mvq->device_addr;
1621*4882a593Smuzhiyun ri->driver_addr = mvq->driver_addr;
1622*4882a593Smuzhiyun ri->cb = mvq->event_cb;
1623*4882a593Smuzhiyun ri->restore = true;
1624*4882a593Smuzhiyun return 0;
1625*4882a593Smuzhiyun }
1626*4882a593Smuzhiyun
save_channels_info(struct mlx5_vdpa_net * ndev)1627*4882a593Smuzhiyun static int save_channels_info(struct mlx5_vdpa_net *ndev)
1628*4882a593Smuzhiyun {
1629*4882a593Smuzhiyun int i;
1630*4882a593Smuzhiyun
1631*4882a593Smuzhiyun for (i = 0; i < ndev->mvdev.max_vqs; i++) {
1632*4882a593Smuzhiyun memset(&ndev->vqs[i].ri, 0, sizeof(ndev->vqs[i].ri));
1633*4882a593Smuzhiyun save_channel_info(ndev, &ndev->vqs[i]);
1634*4882a593Smuzhiyun }
1635*4882a593Smuzhiyun return 0;
1636*4882a593Smuzhiyun }
1637*4882a593Smuzhiyun
mlx5_clear_vqs(struct mlx5_vdpa_net * ndev)1638*4882a593Smuzhiyun static void mlx5_clear_vqs(struct mlx5_vdpa_net *ndev)
1639*4882a593Smuzhiyun {
1640*4882a593Smuzhiyun int i;
1641*4882a593Smuzhiyun
1642*4882a593Smuzhiyun for (i = 0; i < ndev->mvdev.max_vqs; i++)
1643*4882a593Smuzhiyun memset(&ndev->vqs[i], 0, offsetof(struct mlx5_vdpa_virtqueue, ri));
1644*4882a593Smuzhiyun }
1645*4882a593Smuzhiyun
restore_channels_info(struct mlx5_vdpa_net * ndev)1646*4882a593Smuzhiyun static void restore_channels_info(struct mlx5_vdpa_net *ndev)
1647*4882a593Smuzhiyun {
1648*4882a593Smuzhiyun struct mlx5_vdpa_virtqueue *mvq;
1649*4882a593Smuzhiyun struct mlx5_vq_restore_info *ri;
1650*4882a593Smuzhiyun int i;
1651*4882a593Smuzhiyun
1652*4882a593Smuzhiyun mlx5_clear_vqs(ndev);
1653*4882a593Smuzhiyun init_mvqs(ndev);
1654*4882a593Smuzhiyun for (i = 0; i < ndev->mvdev.max_vqs; i++) {
1655*4882a593Smuzhiyun mvq = &ndev->vqs[i];
1656*4882a593Smuzhiyun ri = &mvq->ri;
1657*4882a593Smuzhiyun if (!ri->restore)
1658*4882a593Smuzhiyun continue;
1659*4882a593Smuzhiyun
1660*4882a593Smuzhiyun mvq->avail_idx = ri->avail_index;
1661*4882a593Smuzhiyun mvq->used_idx = ri->used_index;
1662*4882a593Smuzhiyun mvq->ready = ri->ready;
1663*4882a593Smuzhiyun mvq->num_ent = ri->num_ent;
1664*4882a593Smuzhiyun mvq->desc_addr = ri->desc_addr;
1665*4882a593Smuzhiyun mvq->device_addr = ri->device_addr;
1666*4882a593Smuzhiyun mvq->driver_addr = ri->driver_addr;
1667*4882a593Smuzhiyun mvq->event_cb = ri->cb;
1668*4882a593Smuzhiyun }
1669*4882a593Smuzhiyun }
1670*4882a593Smuzhiyun
mlx5_vdpa_change_map(struct mlx5_vdpa_net * ndev,struct vhost_iotlb * iotlb)1671*4882a593Smuzhiyun static int mlx5_vdpa_change_map(struct mlx5_vdpa_net *ndev, struct vhost_iotlb *iotlb)
1672*4882a593Smuzhiyun {
1673*4882a593Smuzhiyun int err;
1674*4882a593Smuzhiyun
1675*4882a593Smuzhiyun suspend_vqs(ndev);
1676*4882a593Smuzhiyun err = save_channels_info(ndev);
1677*4882a593Smuzhiyun if (err)
1678*4882a593Smuzhiyun goto err_mr;
1679*4882a593Smuzhiyun
1680*4882a593Smuzhiyun teardown_driver(ndev);
1681*4882a593Smuzhiyun mlx5_vdpa_destroy_mr(&ndev->mvdev);
1682*4882a593Smuzhiyun err = mlx5_vdpa_create_mr(&ndev->mvdev, iotlb);
1683*4882a593Smuzhiyun if (err)
1684*4882a593Smuzhiyun goto err_mr;
1685*4882a593Smuzhiyun
1686*4882a593Smuzhiyun if (!(ndev->mvdev.status & VIRTIO_CONFIG_S_DRIVER_OK))
1687*4882a593Smuzhiyun return 0;
1688*4882a593Smuzhiyun
1689*4882a593Smuzhiyun restore_channels_info(ndev);
1690*4882a593Smuzhiyun err = setup_driver(ndev);
1691*4882a593Smuzhiyun if (err)
1692*4882a593Smuzhiyun goto err_setup;
1693*4882a593Smuzhiyun
1694*4882a593Smuzhiyun return 0;
1695*4882a593Smuzhiyun
1696*4882a593Smuzhiyun err_setup:
1697*4882a593Smuzhiyun mlx5_vdpa_destroy_mr(&ndev->mvdev);
1698*4882a593Smuzhiyun err_mr:
1699*4882a593Smuzhiyun return err;
1700*4882a593Smuzhiyun }
1701*4882a593Smuzhiyun
setup_driver(struct mlx5_vdpa_net * ndev)1702*4882a593Smuzhiyun static int setup_driver(struct mlx5_vdpa_net *ndev)
1703*4882a593Smuzhiyun {
1704*4882a593Smuzhiyun int err;
1705*4882a593Smuzhiyun
1706*4882a593Smuzhiyun mutex_lock(&ndev->reslock);
1707*4882a593Smuzhiyun if (ndev->setup) {
1708*4882a593Smuzhiyun mlx5_vdpa_warn(&ndev->mvdev, "setup driver called for already setup driver\n");
1709*4882a593Smuzhiyun err = 0;
1710*4882a593Smuzhiyun goto out;
1711*4882a593Smuzhiyun }
1712*4882a593Smuzhiyun err = setup_virtqueues(ndev);
1713*4882a593Smuzhiyun if (err) {
1714*4882a593Smuzhiyun mlx5_vdpa_warn(&ndev->mvdev, "setup_virtqueues\n");
1715*4882a593Smuzhiyun goto out;
1716*4882a593Smuzhiyun }
1717*4882a593Smuzhiyun
1718*4882a593Smuzhiyun err = create_rqt(ndev);
1719*4882a593Smuzhiyun if (err) {
1720*4882a593Smuzhiyun mlx5_vdpa_warn(&ndev->mvdev, "create_rqt\n");
1721*4882a593Smuzhiyun goto err_rqt;
1722*4882a593Smuzhiyun }
1723*4882a593Smuzhiyun
1724*4882a593Smuzhiyun err = create_tir(ndev);
1725*4882a593Smuzhiyun if (err) {
1726*4882a593Smuzhiyun mlx5_vdpa_warn(&ndev->mvdev, "create_tir\n");
1727*4882a593Smuzhiyun goto err_tir;
1728*4882a593Smuzhiyun }
1729*4882a593Smuzhiyun
1730*4882a593Smuzhiyun err = add_fwd_to_tir(ndev);
1731*4882a593Smuzhiyun if (err) {
1732*4882a593Smuzhiyun mlx5_vdpa_warn(&ndev->mvdev, "add_fwd_to_tir\n");
1733*4882a593Smuzhiyun goto err_fwd;
1734*4882a593Smuzhiyun }
1735*4882a593Smuzhiyun ndev->setup = true;
1736*4882a593Smuzhiyun mutex_unlock(&ndev->reslock);
1737*4882a593Smuzhiyun
1738*4882a593Smuzhiyun return 0;
1739*4882a593Smuzhiyun
1740*4882a593Smuzhiyun err_fwd:
1741*4882a593Smuzhiyun destroy_tir(ndev);
1742*4882a593Smuzhiyun err_tir:
1743*4882a593Smuzhiyun destroy_rqt(ndev);
1744*4882a593Smuzhiyun err_rqt:
1745*4882a593Smuzhiyun teardown_virtqueues(ndev);
1746*4882a593Smuzhiyun out:
1747*4882a593Smuzhiyun mutex_unlock(&ndev->reslock);
1748*4882a593Smuzhiyun return err;
1749*4882a593Smuzhiyun }
1750*4882a593Smuzhiyun
teardown_driver(struct mlx5_vdpa_net * ndev)1751*4882a593Smuzhiyun static void teardown_driver(struct mlx5_vdpa_net *ndev)
1752*4882a593Smuzhiyun {
1753*4882a593Smuzhiyun mutex_lock(&ndev->reslock);
1754*4882a593Smuzhiyun if (!ndev->setup)
1755*4882a593Smuzhiyun goto out;
1756*4882a593Smuzhiyun
1757*4882a593Smuzhiyun remove_fwd_to_tir(ndev);
1758*4882a593Smuzhiyun destroy_tir(ndev);
1759*4882a593Smuzhiyun destroy_rqt(ndev);
1760*4882a593Smuzhiyun teardown_virtqueues(ndev);
1761*4882a593Smuzhiyun ndev->setup = false;
1762*4882a593Smuzhiyun out:
1763*4882a593Smuzhiyun mutex_unlock(&ndev->reslock);
1764*4882a593Smuzhiyun }
1765*4882a593Smuzhiyun
clear_vqs_ready(struct mlx5_vdpa_net * ndev)1766*4882a593Smuzhiyun static void clear_vqs_ready(struct mlx5_vdpa_net *ndev)
1767*4882a593Smuzhiyun {
1768*4882a593Smuzhiyun int i;
1769*4882a593Smuzhiyun
1770*4882a593Smuzhiyun for (i = 0; i < ndev->mvdev.max_vqs; i++)
1771*4882a593Smuzhiyun ndev->vqs[i].ready = false;
1772*4882a593Smuzhiyun }
1773*4882a593Smuzhiyun
mlx5_vdpa_set_status(struct vdpa_device * vdev,u8 status)1774*4882a593Smuzhiyun static void mlx5_vdpa_set_status(struct vdpa_device *vdev, u8 status)
1775*4882a593Smuzhiyun {
1776*4882a593Smuzhiyun struct mlx5_vdpa_dev *mvdev = to_mvdev(vdev);
1777*4882a593Smuzhiyun struct mlx5_vdpa_net *ndev = to_mlx5_vdpa_ndev(mvdev);
1778*4882a593Smuzhiyun int err;
1779*4882a593Smuzhiyun
1780*4882a593Smuzhiyun print_status(mvdev, status, true);
1781*4882a593Smuzhiyun if (!status) {
1782*4882a593Smuzhiyun mlx5_vdpa_info(mvdev, "performing device reset\n");
1783*4882a593Smuzhiyun teardown_driver(ndev);
1784*4882a593Smuzhiyun clear_vqs_ready(ndev);
1785*4882a593Smuzhiyun mlx5_vdpa_destroy_mr(&ndev->mvdev);
1786*4882a593Smuzhiyun ndev->mvdev.status = 0;
1787*4882a593Smuzhiyun ndev->mvdev.mlx_features = 0;
1788*4882a593Smuzhiyun ++mvdev->generation;
1789*4882a593Smuzhiyun return;
1790*4882a593Smuzhiyun }
1791*4882a593Smuzhiyun
1792*4882a593Smuzhiyun if ((status ^ ndev->mvdev.status) & VIRTIO_CONFIG_S_DRIVER_OK) {
1793*4882a593Smuzhiyun if (status & VIRTIO_CONFIG_S_DRIVER_OK) {
1794*4882a593Smuzhiyun err = setup_driver(ndev);
1795*4882a593Smuzhiyun if (err) {
1796*4882a593Smuzhiyun mlx5_vdpa_warn(mvdev, "failed to setup driver\n");
1797*4882a593Smuzhiyun goto err_setup;
1798*4882a593Smuzhiyun }
1799*4882a593Smuzhiyun } else {
1800*4882a593Smuzhiyun mlx5_vdpa_warn(mvdev, "did not expect DRIVER_OK to be cleared\n");
1801*4882a593Smuzhiyun return;
1802*4882a593Smuzhiyun }
1803*4882a593Smuzhiyun }
1804*4882a593Smuzhiyun
1805*4882a593Smuzhiyun ndev->mvdev.status = status;
1806*4882a593Smuzhiyun return;
1807*4882a593Smuzhiyun
1808*4882a593Smuzhiyun err_setup:
1809*4882a593Smuzhiyun mlx5_vdpa_destroy_mr(&ndev->mvdev);
1810*4882a593Smuzhiyun ndev->mvdev.status |= VIRTIO_CONFIG_S_FAILED;
1811*4882a593Smuzhiyun }
1812*4882a593Smuzhiyun
mlx5_vdpa_get_config(struct vdpa_device * vdev,unsigned int offset,void * buf,unsigned int len)1813*4882a593Smuzhiyun static void mlx5_vdpa_get_config(struct vdpa_device *vdev, unsigned int offset, void *buf,
1814*4882a593Smuzhiyun unsigned int len)
1815*4882a593Smuzhiyun {
1816*4882a593Smuzhiyun struct mlx5_vdpa_dev *mvdev = to_mvdev(vdev);
1817*4882a593Smuzhiyun struct mlx5_vdpa_net *ndev = to_mlx5_vdpa_ndev(mvdev);
1818*4882a593Smuzhiyun
1819*4882a593Smuzhiyun if (offset + len <= sizeof(struct virtio_net_config))
1820*4882a593Smuzhiyun memcpy(buf, (u8 *)&ndev->config + offset, len);
1821*4882a593Smuzhiyun }
1822*4882a593Smuzhiyun
mlx5_vdpa_set_config(struct vdpa_device * vdev,unsigned int offset,const void * buf,unsigned int len)1823*4882a593Smuzhiyun static void mlx5_vdpa_set_config(struct vdpa_device *vdev, unsigned int offset, const void *buf,
1824*4882a593Smuzhiyun unsigned int len)
1825*4882a593Smuzhiyun {
1826*4882a593Smuzhiyun /* not supported */
1827*4882a593Smuzhiyun }
1828*4882a593Smuzhiyun
mlx5_vdpa_get_generation(struct vdpa_device * vdev)1829*4882a593Smuzhiyun static u32 mlx5_vdpa_get_generation(struct vdpa_device *vdev)
1830*4882a593Smuzhiyun {
1831*4882a593Smuzhiyun struct mlx5_vdpa_dev *mvdev = to_mvdev(vdev);
1832*4882a593Smuzhiyun
1833*4882a593Smuzhiyun return mvdev->generation;
1834*4882a593Smuzhiyun }
1835*4882a593Smuzhiyun
mlx5_vdpa_set_map(struct vdpa_device * vdev,struct vhost_iotlb * iotlb)1836*4882a593Smuzhiyun static int mlx5_vdpa_set_map(struct vdpa_device *vdev, struct vhost_iotlb *iotlb)
1837*4882a593Smuzhiyun {
1838*4882a593Smuzhiyun struct mlx5_vdpa_dev *mvdev = to_mvdev(vdev);
1839*4882a593Smuzhiyun struct mlx5_vdpa_net *ndev = to_mlx5_vdpa_ndev(mvdev);
1840*4882a593Smuzhiyun bool change_map;
1841*4882a593Smuzhiyun int err;
1842*4882a593Smuzhiyun
1843*4882a593Smuzhiyun err = mlx5_vdpa_handle_set_map(mvdev, iotlb, &change_map);
1844*4882a593Smuzhiyun if (err) {
1845*4882a593Smuzhiyun mlx5_vdpa_warn(mvdev, "set map failed(%d)\n", err);
1846*4882a593Smuzhiyun return err;
1847*4882a593Smuzhiyun }
1848*4882a593Smuzhiyun
1849*4882a593Smuzhiyun if (change_map)
1850*4882a593Smuzhiyun return mlx5_vdpa_change_map(ndev, iotlb);
1851*4882a593Smuzhiyun
1852*4882a593Smuzhiyun return 0;
1853*4882a593Smuzhiyun }
1854*4882a593Smuzhiyun
mlx5_vdpa_free(struct vdpa_device * vdev)1855*4882a593Smuzhiyun static void mlx5_vdpa_free(struct vdpa_device *vdev)
1856*4882a593Smuzhiyun {
1857*4882a593Smuzhiyun struct mlx5_vdpa_dev *mvdev = to_mvdev(vdev);
1858*4882a593Smuzhiyun struct mlx5_core_dev *pfmdev;
1859*4882a593Smuzhiyun struct mlx5_vdpa_net *ndev;
1860*4882a593Smuzhiyun
1861*4882a593Smuzhiyun ndev = to_mlx5_vdpa_ndev(mvdev);
1862*4882a593Smuzhiyun
1863*4882a593Smuzhiyun free_resources(ndev);
1864*4882a593Smuzhiyun if (!is_zero_ether_addr(ndev->config.mac)) {
1865*4882a593Smuzhiyun pfmdev = pci_get_drvdata(pci_physfn(mvdev->mdev->pdev));
1866*4882a593Smuzhiyun mlx5_mpfs_del_mac(pfmdev, ndev->config.mac);
1867*4882a593Smuzhiyun }
1868*4882a593Smuzhiyun mlx5_vdpa_free_resources(&ndev->mvdev);
1869*4882a593Smuzhiyun mutex_destroy(&ndev->reslock);
1870*4882a593Smuzhiyun }
1871*4882a593Smuzhiyun
mlx5_get_vq_notification(struct vdpa_device * vdev,u16 idx)1872*4882a593Smuzhiyun static struct vdpa_notification_area mlx5_get_vq_notification(struct vdpa_device *vdev, u16 idx)
1873*4882a593Smuzhiyun {
1874*4882a593Smuzhiyun struct vdpa_notification_area ret = {};
1875*4882a593Smuzhiyun
1876*4882a593Smuzhiyun return ret;
1877*4882a593Smuzhiyun }
1878*4882a593Smuzhiyun
mlx5_get_vq_irq(struct vdpa_device * vdv,u16 idx)1879*4882a593Smuzhiyun static int mlx5_get_vq_irq(struct vdpa_device *vdv, u16 idx)
1880*4882a593Smuzhiyun {
1881*4882a593Smuzhiyun return -EOPNOTSUPP;
1882*4882a593Smuzhiyun }
1883*4882a593Smuzhiyun
1884*4882a593Smuzhiyun static const struct vdpa_config_ops mlx5_vdpa_ops = {
1885*4882a593Smuzhiyun .set_vq_address = mlx5_vdpa_set_vq_address,
1886*4882a593Smuzhiyun .set_vq_num = mlx5_vdpa_set_vq_num,
1887*4882a593Smuzhiyun .kick_vq = mlx5_vdpa_kick_vq,
1888*4882a593Smuzhiyun .set_vq_cb = mlx5_vdpa_set_vq_cb,
1889*4882a593Smuzhiyun .set_vq_ready = mlx5_vdpa_set_vq_ready,
1890*4882a593Smuzhiyun .get_vq_ready = mlx5_vdpa_get_vq_ready,
1891*4882a593Smuzhiyun .set_vq_state = mlx5_vdpa_set_vq_state,
1892*4882a593Smuzhiyun .get_vq_state = mlx5_vdpa_get_vq_state,
1893*4882a593Smuzhiyun .get_vq_notification = mlx5_get_vq_notification,
1894*4882a593Smuzhiyun .get_vq_irq = mlx5_get_vq_irq,
1895*4882a593Smuzhiyun .get_vq_align = mlx5_vdpa_get_vq_align,
1896*4882a593Smuzhiyun .get_features = mlx5_vdpa_get_features,
1897*4882a593Smuzhiyun .set_features = mlx5_vdpa_set_features,
1898*4882a593Smuzhiyun .set_config_cb = mlx5_vdpa_set_config_cb,
1899*4882a593Smuzhiyun .get_vq_num_max = mlx5_vdpa_get_vq_num_max,
1900*4882a593Smuzhiyun .get_device_id = mlx5_vdpa_get_device_id,
1901*4882a593Smuzhiyun .get_vendor_id = mlx5_vdpa_get_vendor_id,
1902*4882a593Smuzhiyun .get_status = mlx5_vdpa_get_status,
1903*4882a593Smuzhiyun .set_status = mlx5_vdpa_set_status,
1904*4882a593Smuzhiyun .get_config = mlx5_vdpa_get_config,
1905*4882a593Smuzhiyun .set_config = mlx5_vdpa_set_config,
1906*4882a593Smuzhiyun .get_generation = mlx5_vdpa_get_generation,
1907*4882a593Smuzhiyun .set_map = mlx5_vdpa_set_map,
1908*4882a593Smuzhiyun .free = mlx5_vdpa_free,
1909*4882a593Smuzhiyun };
1910*4882a593Smuzhiyun
query_mtu(struct mlx5_core_dev * mdev,u16 * mtu)1911*4882a593Smuzhiyun static int query_mtu(struct mlx5_core_dev *mdev, u16 *mtu)
1912*4882a593Smuzhiyun {
1913*4882a593Smuzhiyun u16 hw_mtu;
1914*4882a593Smuzhiyun int err;
1915*4882a593Smuzhiyun
1916*4882a593Smuzhiyun err = mlx5_query_nic_vport_mtu(mdev, &hw_mtu);
1917*4882a593Smuzhiyun if (err)
1918*4882a593Smuzhiyun return err;
1919*4882a593Smuzhiyun
1920*4882a593Smuzhiyun *mtu = hw_mtu - MLX5V_ETH_HARD_MTU;
1921*4882a593Smuzhiyun return 0;
1922*4882a593Smuzhiyun }
1923*4882a593Smuzhiyun
alloc_resources(struct mlx5_vdpa_net * ndev)1924*4882a593Smuzhiyun static int alloc_resources(struct mlx5_vdpa_net *ndev)
1925*4882a593Smuzhiyun {
1926*4882a593Smuzhiyun struct mlx5_vdpa_net_resources *res = &ndev->res;
1927*4882a593Smuzhiyun int err;
1928*4882a593Smuzhiyun
1929*4882a593Smuzhiyun if (res->valid) {
1930*4882a593Smuzhiyun mlx5_vdpa_warn(&ndev->mvdev, "resources already allocated\n");
1931*4882a593Smuzhiyun return -EEXIST;
1932*4882a593Smuzhiyun }
1933*4882a593Smuzhiyun
1934*4882a593Smuzhiyun err = mlx5_vdpa_alloc_transport_domain(&ndev->mvdev, &res->tdn);
1935*4882a593Smuzhiyun if (err)
1936*4882a593Smuzhiyun return err;
1937*4882a593Smuzhiyun
1938*4882a593Smuzhiyun err = create_tis(ndev);
1939*4882a593Smuzhiyun if (err)
1940*4882a593Smuzhiyun goto err_tis;
1941*4882a593Smuzhiyun
1942*4882a593Smuzhiyun res->valid = true;
1943*4882a593Smuzhiyun
1944*4882a593Smuzhiyun return 0;
1945*4882a593Smuzhiyun
1946*4882a593Smuzhiyun err_tis:
1947*4882a593Smuzhiyun mlx5_vdpa_dealloc_transport_domain(&ndev->mvdev, res->tdn);
1948*4882a593Smuzhiyun return err;
1949*4882a593Smuzhiyun }
1950*4882a593Smuzhiyun
free_resources(struct mlx5_vdpa_net * ndev)1951*4882a593Smuzhiyun static void free_resources(struct mlx5_vdpa_net *ndev)
1952*4882a593Smuzhiyun {
1953*4882a593Smuzhiyun struct mlx5_vdpa_net_resources *res = &ndev->res;
1954*4882a593Smuzhiyun
1955*4882a593Smuzhiyun if (!res->valid)
1956*4882a593Smuzhiyun return;
1957*4882a593Smuzhiyun
1958*4882a593Smuzhiyun destroy_tis(ndev);
1959*4882a593Smuzhiyun mlx5_vdpa_dealloc_transport_domain(&ndev->mvdev, res->tdn);
1960*4882a593Smuzhiyun res->valid = false;
1961*4882a593Smuzhiyun }
1962*4882a593Smuzhiyun
init_mvqs(struct mlx5_vdpa_net * ndev)1963*4882a593Smuzhiyun static void init_mvqs(struct mlx5_vdpa_net *ndev)
1964*4882a593Smuzhiyun {
1965*4882a593Smuzhiyun struct mlx5_vdpa_virtqueue *mvq;
1966*4882a593Smuzhiyun int i;
1967*4882a593Smuzhiyun
1968*4882a593Smuzhiyun for (i = 0; i < 2 * mlx5_vdpa_max_qps(ndev->mvdev.max_vqs); ++i) {
1969*4882a593Smuzhiyun mvq = &ndev->vqs[i];
1970*4882a593Smuzhiyun memset(mvq, 0, offsetof(struct mlx5_vdpa_virtqueue, ri));
1971*4882a593Smuzhiyun mvq->index = i;
1972*4882a593Smuzhiyun mvq->ndev = ndev;
1973*4882a593Smuzhiyun mvq->fwqp.fw = true;
1974*4882a593Smuzhiyun }
1975*4882a593Smuzhiyun for (; i < ndev->mvdev.max_vqs; i++) {
1976*4882a593Smuzhiyun mvq = &ndev->vqs[i];
1977*4882a593Smuzhiyun memset(mvq, 0, offsetof(struct mlx5_vdpa_virtqueue, ri));
1978*4882a593Smuzhiyun mvq->index = i;
1979*4882a593Smuzhiyun mvq->ndev = ndev;
1980*4882a593Smuzhiyun }
1981*4882a593Smuzhiyun }
1982*4882a593Smuzhiyun
mlx5_vdpa_add_dev(struct mlx5_core_dev * mdev)1983*4882a593Smuzhiyun void *mlx5_vdpa_add_dev(struct mlx5_core_dev *mdev)
1984*4882a593Smuzhiyun {
1985*4882a593Smuzhiyun struct virtio_net_config *config;
1986*4882a593Smuzhiyun struct mlx5_core_dev *pfmdev;
1987*4882a593Smuzhiyun struct mlx5_vdpa_dev *mvdev;
1988*4882a593Smuzhiyun struct mlx5_vdpa_net *ndev;
1989*4882a593Smuzhiyun u32 max_vqs;
1990*4882a593Smuzhiyun int err;
1991*4882a593Smuzhiyun
1992*4882a593Smuzhiyun /* we save one virtqueue for control virtqueue should we require it */
1993*4882a593Smuzhiyun max_vqs = MLX5_CAP_DEV_VDPA_EMULATION(mdev, max_num_virtio_queues);
1994*4882a593Smuzhiyun max_vqs = min_t(u32, max_vqs, MLX5_MAX_SUPPORTED_VQS);
1995*4882a593Smuzhiyun
1996*4882a593Smuzhiyun ndev = vdpa_alloc_device(struct mlx5_vdpa_net, mvdev.vdev, mdev->device, &mlx5_vdpa_ops,
1997*4882a593Smuzhiyun 2 * mlx5_vdpa_max_qps(max_vqs));
1998*4882a593Smuzhiyun if (IS_ERR(ndev))
1999*4882a593Smuzhiyun return ndev;
2000*4882a593Smuzhiyun
2001*4882a593Smuzhiyun ndev->mvdev.max_vqs = max_vqs;
2002*4882a593Smuzhiyun mvdev = &ndev->mvdev;
2003*4882a593Smuzhiyun mvdev->mdev = mdev;
2004*4882a593Smuzhiyun init_mvqs(ndev);
2005*4882a593Smuzhiyun mutex_init(&ndev->reslock);
2006*4882a593Smuzhiyun config = &ndev->config;
2007*4882a593Smuzhiyun err = query_mtu(mdev, &ndev->mtu);
2008*4882a593Smuzhiyun if (err)
2009*4882a593Smuzhiyun goto err_mtu;
2010*4882a593Smuzhiyun
2011*4882a593Smuzhiyun err = mlx5_query_nic_vport_mac_address(mdev, 0, 0, config->mac);
2012*4882a593Smuzhiyun if (err)
2013*4882a593Smuzhiyun goto err_mtu;
2014*4882a593Smuzhiyun
2015*4882a593Smuzhiyun if (!is_zero_ether_addr(config->mac)) {
2016*4882a593Smuzhiyun pfmdev = pci_get_drvdata(pci_physfn(mdev->pdev));
2017*4882a593Smuzhiyun err = mlx5_mpfs_add_mac(pfmdev, config->mac);
2018*4882a593Smuzhiyun if (err)
2019*4882a593Smuzhiyun goto err_mtu;
2020*4882a593Smuzhiyun }
2021*4882a593Smuzhiyun
2022*4882a593Smuzhiyun mvdev->vdev.dma_dev = mdev->device;
2023*4882a593Smuzhiyun err = mlx5_vdpa_alloc_resources(&ndev->mvdev);
2024*4882a593Smuzhiyun if (err)
2025*4882a593Smuzhiyun goto err_mpfs;
2026*4882a593Smuzhiyun
2027*4882a593Smuzhiyun err = alloc_resources(ndev);
2028*4882a593Smuzhiyun if (err)
2029*4882a593Smuzhiyun goto err_res;
2030*4882a593Smuzhiyun
2031*4882a593Smuzhiyun err = vdpa_register_device(&mvdev->vdev);
2032*4882a593Smuzhiyun if (err)
2033*4882a593Smuzhiyun goto err_reg;
2034*4882a593Smuzhiyun
2035*4882a593Smuzhiyun return ndev;
2036*4882a593Smuzhiyun
2037*4882a593Smuzhiyun err_reg:
2038*4882a593Smuzhiyun free_resources(ndev);
2039*4882a593Smuzhiyun err_res:
2040*4882a593Smuzhiyun mlx5_vdpa_free_resources(&ndev->mvdev);
2041*4882a593Smuzhiyun err_mpfs:
2042*4882a593Smuzhiyun if (!is_zero_ether_addr(config->mac))
2043*4882a593Smuzhiyun mlx5_mpfs_del_mac(pfmdev, config->mac);
2044*4882a593Smuzhiyun err_mtu:
2045*4882a593Smuzhiyun mutex_destroy(&ndev->reslock);
2046*4882a593Smuzhiyun put_device(&mvdev->vdev.dev);
2047*4882a593Smuzhiyun return ERR_PTR(err);
2048*4882a593Smuzhiyun }
2049*4882a593Smuzhiyun
mlx5_vdpa_remove_dev(struct mlx5_vdpa_dev * mvdev)2050*4882a593Smuzhiyun void mlx5_vdpa_remove_dev(struct mlx5_vdpa_dev *mvdev)
2051*4882a593Smuzhiyun {
2052*4882a593Smuzhiyun vdpa_unregister_device(&mvdev->vdev);
2053*4882a593Smuzhiyun }
2054