1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Renesas USB driver R-Car Gen. 3 initialization and power control
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2016-2019 Renesas Electronics Corporation
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/delay.h>
9*4882a593Smuzhiyun #include <linux/io.h>
10*4882a593Smuzhiyun #include "common.h"
11*4882a593Smuzhiyun #include "rcar3.h"
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #define LPSTS 0x102
14*4882a593Smuzhiyun #define UGCTRL 0x180 /* 32-bit register */
15*4882a593Smuzhiyun #define UGCTRL2 0x184 /* 32-bit register */
16*4882a593Smuzhiyun #define UGSTS 0x188 /* 32-bit register */
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun /* Low Power Status register (LPSTS) */
19*4882a593Smuzhiyun #define LPSTS_SUSPM 0x4000
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun /* R-Car D3 only: USB General control register (UGCTRL) */
22*4882a593Smuzhiyun #define UGCTRL_PLLRESET 0x00000001
23*4882a593Smuzhiyun #define UGCTRL_CONNECT 0x00000004
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun /*
26*4882a593Smuzhiyun * USB General control register 2 (UGCTRL2)
27*4882a593Smuzhiyun * Remarks: bit[31:11] and bit[9:6] should be 0
28*4882a593Smuzhiyun */
29*4882a593Smuzhiyun #define UGCTRL2_RESERVED_3 0x00000001 /* bit[3:0] should be B'0001 */
30*4882a593Smuzhiyun #define UGCTRL2_USB0SEL_HSUSB 0x00000020
31*4882a593Smuzhiyun #define UGCTRL2_USB0SEL_OTG 0x00000030
32*4882a593Smuzhiyun #define UGCTRL2_VBUSSEL 0x00000400
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun /* R-Car D3 only: USB General status register (UGSTS) */
35*4882a593Smuzhiyun #define UGSTS_LOCK 0x00000100
36*4882a593Smuzhiyun
usbhs_write32(struct usbhs_priv * priv,u32 reg,u32 data)37*4882a593Smuzhiyun static void usbhs_write32(struct usbhs_priv *priv, u32 reg, u32 data)
38*4882a593Smuzhiyun {
39*4882a593Smuzhiyun iowrite32(data, priv->base + reg);
40*4882a593Smuzhiyun }
41*4882a593Smuzhiyun
usbhs_read32(struct usbhs_priv * priv,u32 reg)42*4882a593Smuzhiyun static u32 usbhs_read32(struct usbhs_priv *priv, u32 reg)
43*4882a593Smuzhiyun {
44*4882a593Smuzhiyun return ioread32(priv->base + reg);
45*4882a593Smuzhiyun }
46*4882a593Smuzhiyun
usbhs_rcar3_set_ugctrl2(struct usbhs_priv * priv,u32 val)47*4882a593Smuzhiyun static void usbhs_rcar3_set_ugctrl2(struct usbhs_priv *priv, u32 val)
48*4882a593Smuzhiyun {
49*4882a593Smuzhiyun usbhs_write32(priv, UGCTRL2, val | UGCTRL2_RESERVED_3);
50*4882a593Smuzhiyun }
51*4882a593Smuzhiyun
usbhs_rcar3_power_ctrl(struct platform_device * pdev,void __iomem * base,int enable)52*4882a593Smuzhiyun static int usbhs_rcar3_power_ctrl(struct platform_device *pdev,
53*4882a593Smuzhiyun void __iomem *base, int enable)
54*4882a593Smuzhiyun {
55*4882a593Smuzhiyun struct usbhs_priv *priv = usbhs_pdev_to_priv(pdev);
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun usbhs_rcar3_set_ugctrl2(priv, UGCTRL2_USB0SEL_OTG | UGCTRL2_VBUSSEL);
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun if (enable) {
60*4882a593Smuzhiyun usbhs_bset(priv, LPSTS, LPSTS_SUSPM, LPSTS_SUSPM);
61*4882a593Smuzhiyun /* The controller on R-Car Gen3 needs to wait up to 45 usec */
62*4882a593Smuzhiyun usleep_range(45, 90);
63*4882a593Smuzhiyun } else {
64*4882a593Smuzhiyun usbhs_bset(priv, LPSTS, LPSTS_SUSPM, 0);
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun return 0;
68*4882a593Smuzhiyun }
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun /* R-Car D3 needs to release UGCTRL.PLLRESET */
usbhs_rcar3_power_and_pll_ctrl(struct platform_device * pdev,void __iomem * base,int enable)71*4882a593Smuzhiyun static int usbhs_rcar3_power_and_pll_ctrl(struct platform_device *pdev,
72*4882a593Smuzhiyun void __iomem *base, int enable)
73*4882a593Smuzhiyun {
74*4882a593Smuzhiyun struct usbhs_priv *priv = usbhs_pdev_to_priv(pdev);
75*4882a593Smuzhiyun u32 val;
76*4882a593Smuzhiyun int timeout = 1000;
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun if (enable) {
79*4882a593Smuzhiyun usbhs_write32(priv, UGCTRL, 0); /* release PLLRESET */
80*4882a593Smuzhiyun usbhs_rcar3_set_ugctrl2(priv,
81*4882a593Smuzhiyun UGCTRL2_USB0SEL_OTG | UGCTRL2_VBUSSEL);
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun usbhs_bset(priv, LPSTS, LPSTS_SUSPM, LPSTS_SUSPM);
84*4882a593Smuzhiyun do {
85*4882a593Smuzhiyun val = usbhs_read32(priv, UGSTS);
86*4882a593Smuzhiyun udelay(1);
87*4882a593Smuzhiyun } while (!(val & UGSTS_LOCK) && timeout--);
88*4882a593Smuzhiyun usbhs_write32(priv, UGCTRL, UGCTRL_CONNECT);
89*4882a593Smuzhiyun } else {
90*4882a593Smuzhiyun usbhs_write32(priv, UGCTRL, 0);
91*4882a593Smuzhiyun usbhs_bset(priv, LPSTS, LPSTS_SUSPM, 0);
92*4882a593Smuzhiyun usbhs_write32(priv, UGCTRL, UGCTRL_PLLRESET);
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun return 0;
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun const struct renesas_usbhs_platform_info usbhs_rcar_gen3_plat_info = {
99*4882a593Smuzhiyun .platform_callback = {
100*4882a593Smuzhiyun .power_ctrl = usbhs_rcar3_power_ctrl,
101*4882a593Smuzhiyun .get_id = usbhs_get_id_as_gadget,
102*4882a593Smuzhiyun },
103*4882a593Smuzhiyun .driver_param = {
104*4882a593Smuzhiyun .has_usb_dmac = 1,
105*4882a593Smuzhiyun .multi_clks = 1,
106*4882a593Smuzhiyun .has_new_pipe_configs = 1,
107*4882a593Smuzhiyun },
108*4882a593Smuzhiyun };
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun const struct renesas_usbhs_platform_info usbhs_rcar_gen3_with_pll_plat_info = {
111*4882a593Smuzhiyun .platform_callback = {
112*4882a593Smuzhiyun .power_ctrl = usbhs_rcar3_power_and_pll_ctrl,
113*4882a593Smuzhiyun .get_id = usbhs_get_id_as_gadget,
114*4882a593Smuzhiyun },
115*4882a593Smuzhiyun .driver_param = {
116*4882a593Smuzhiyun .has_usb_dmac = 1,
117*4882a593Smuzhiyun .multi_clks = 1,
118*4882a593Smuzhiyun .has_new_pipe_configs = 1,
119*4882a593Smuzhiyun },
120*4882a593Smuzhiyun };
121