xref: /OK3568_Linux_fs/kernel/drivers/usb/renesas_usbhs/common.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-1.0+ */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Renesas USB driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2011 Renesas Solutions Corp.
6*4882a593Smuzhiyun  * Copyright (C) 2019 Renesas Electronics Corporation
7*4882a593Smuzhiyun  * Kuninori Morimoto <kuninori.morimoto.gx@renesas.com>
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun #ifndef RENESAS_USB_DRIVER_H
10*4882a593Smuzhiyun #define RENESAS_USB_DRIVER_H
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/clk.h>
13*4882a593Smuzhiyun #include <linux/extcon.h>
14*4882a593Smuzhiyun #include <linux/platform_device.h>
15*4882a593Smuzhiyun #include <linux/reset.h>
16*4882a593Smuzhiyun #include <linux/usb/renesas_usbhs.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun struct usbhs_priv;
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #include "mod.h"
21*4882a593Smuzhiyun #include "pipe.h"
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun /*
24*4882a593Smuzhiyun  *
25*4882a593Smuzhiyun  *		register define
26*4882a593Smuzhiyun  *
27*4882a593Smuzhiyun  */
28*4882a593Smuzhiyun #define SYSCFG		0x0000
29*4882a593Smuzhiyun #define BUSWAIT		0x0002
30*4882a593Smuzhiyun #define DVSTCTR		0x0008
31*4882a593Smuzhiyun #define TESTMODE	0x000C
32*4882a593Smuzhiyun #define CFIFO		0x0014
33*4882a593Smuzhiyun #define CFIFOSEL	0x0020
34*4882a593Smuzhiyun #define CFIFOCTR	0x0022
35*4882a593Smuzhiyun #define D0FIFO		0x0100
36*4882a593Smuzhiyun #define D0FIFOSEL	0x0028
37*4882a593Smuzhiyun #define D0FIFOCTR	0x002A
38*4882a593Smuzhiyun #define D1FIFO		0x0120
39*4882a593Smuzhiyun #define D1FIFOSEL	0x002C
40*4882a593Smuzhiyun #define D1FIFOCTR	0x002E
41*4882a593Smuzhiyun #define INTENB0		0x0030
42*4882a593Smuzhiyun #define INTENB1		0x0032
43*4882a593Smuzhiyun #define BRDYENB		0x0036
44*4882a593Smuzhiyun #define NRDYENB		0x0038
45*4882a593Smuzhiyun #define BEMPENB		0x003A
46*4882a593Smuzhiyun #define INTSTS0		0x0040
47*4882a593Smuzhiyun #define INTSTS1		0x0042
48*4882a593Smuzhiyun #define BRDYSTS		0x0046
49*4882a593Smuzhiyun #define NRDYSTS		0x0048
50*4882a593Smuzhiyun #define BEMPSTS		0x004A
51*4882a593Smuzhiyun #define FRMNUM		0x004C
52*4882a593Smuzhiyun #define USBREQ		0x0054	/* USB request type register */
53*4882a593Smuzhiyun #define USBVAL		0x0056	/* USB request value register */
54*4882a593Smuzhiyun #define USBINDX		0x0058	/* USB request index register */
55*4882a593Smuzhiyun #define USBLENG		0x005A	/* USB request length register */
56*4882a593Smuzhiyun #define DCPCFG		0x005C
57*4882a593Smuzhiyun #define DCPMAXP		0x005E
58*4882a593Smuzhiyun #define DCPCTR		0x0060
59*4882a593Smuzhiyun #define PIPESEL		0x0064
60*4882a593Smuzhiyun #define PIPECFG		0x0068
61*4882a593Smuzhiyun #define PIPEBUF		0x006A
62*4882a593Smuzhiyun #define PIPEMAXP	0x006C
63*4882a593Smuzhiyun #define PIPEPERI	0x006E
64*4882a593Smuzhiyun #define PIPEnCTR	0x0070
65*4882a593Smuzhiyun #define PIPE1TRE	0x0090
66*4882a593Smuzhiyun #define PIPE1TRN	0x0092
67*4882a593Smuzhiyun #define PIPE2TRE	0x0094
68*4882a593Smuzhiyun #define PIPE2TRN	0x0096
69*4882a593Smuzhiyun #define PIPE3TRE	0x0098
70*4882a593Smuzhiyun #define PIPE3TRN	0x009A
71*4882a593Smuzhiyun #define PIPE4TRE	0x009C
72*4882a593Smuzhiyun #define PIPE4TRN	0x009E
73*4882a593Smuzhiyun #define PIPE5TRE	0x00A0
74*4882a593Smuzhiyun #define PIPE5TRN	0x00A2
75*4882a593Smuzhiyun #define PIPEBTRE	0x00A4
76*4882a593Smuzhiyun #define PIPEBTRN	0x00A6
77*4882a593Smuzhiyun #define PIPECTRE	0x00A8
78*4882a593Smuzhiyun #define PIPECTRN	0x00AA
79*4882a593Smuzhiyun #define PIPEDTRE	0x00AC
80*4882a593Smuzhiyun #define PIPEDTRN	0x00AE
81*4882a593Smuzhiyun #define PIPEETRE	0x00B0
82*4882a593Smuzhiyun #define PIPEETRN	0x00B2
83*4882a593Smuzhiyun #define PIPEFTRE	0x00B4
84*4882a593Smuzhiyun #define PIPEFTRN	0x00B6
85*4882a593Smuzhiyun #define PIPE9TRE	0x00B8
86*4882a593Smuzhiyun #define PIPE9TRN	0x00BA
87*4882a593Smuzhiyun #define PIPEATRE	0x00BC
88*4882a593Smuzhiyun #define PIPEATRN	0x00BE
89*4882a593Smuzhiyun #define DEVADD0		0x00D0 /* Device address n configuration */
90*4882a593Smuzhiyun #define DEVADD1		0x00D2
91*4882a593Smuzhiyun #define DEVADD2		0x00D4
92*4882a593Smuzhiyun #define DEVADD3		0x00D6
93*4882a593Smuzhiyun #define DEVADD4		0x00D8
94*4882a593Smuzhiyun #define DEVADD5		0x00DA
95*4882a593Smuzhiyun #define DEVADD6		0x00DC
96*4882a593Smuzhiyun #define DEVADD7		0x00DE
97*4882a593Smuzhiyun #define DEVADD8		0x00E0
98*4882a593Smuzhiyun #define DEVADD9		0x00E2
99*4882a593Smuzhiyun #define DEVADDA		0x00E4
100*4882a593Smuzhiyun #define D2FIFOSEL	0x00F0	/* for R-Car Gen2 */
101*4882a593Smuzhiyun #define D2FIFOCTR	0x00F2	/* for R-Car Gen2 */
102*4882a593Smuzhiyun #define D3FIFOSEL	0x00F4	/* for R-Car Gen2 */
103*4882a593Smuzhiyun #define D3FIFOCTR	0x00F6	/* for R-Car Gen2 */
104*4882a593Smuzhiyun #define SUSPMODE	0x0102	/* for RZ/A */
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun /* SYSCFG */
107*4882a593Smuzhiyun #define SCKE	(1 << 10)	/* USB Module Clock Enable */
108*4882a593Smuzhiyun #define CNEN	(1 << 8)	/* Single-ended receiver operation Enable */
109*4882a593Smuzhiyun #define HSE	(1 << 7)	/* High-Speed Operation Enable */
110*4882a593Smuzhiyun #define DCFM	(1 << 6)	/* Controller Function Select */
111*4882a593Smuzhiyun #define DRPD	(1 << 5)	/* D+ Line/D- Line Resistance Control */
112*4882a593Smuzhiyun #define DPRPU	(1 << 4)	/* D+ Line Resistance Control */
113*4882a593Smuzhiyun #define USBE	(1 << 0)	/* USB Module Operation Enable */
114*4882a593Smuzhiyun #define UCKSEL	(1 << 2)	/* Clock Select for RZ/A1 */
115*4882a593Smuzhiyun #define UPLLE	(1 << 1)	/* USB PLL Enable for RZ/A1 */
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun /* DVSTCTR */
118*4882a593Smuzhiyun #define EXTLP	(1 << 10)	/* Controls the EXTLP pin output state */
119*4882a593Smuzhiyun #define PWEN	(1 << 9)	/* Controls the PWEN pin output state */
120*4882a593Smuzhiyun #define USBRST	(1 << 6)	/* Bus Reset Output */
121*4882a593Smuzhiyun #define UACT	(1 << 4)	/* USB Bus Enable */
122*4882a593Smuzhiyun #define RHST	(0x7)		/* Reset Handshake */
123*4882a593Smuzhiyun #define  RHST_LOW_SPEED  1	/* Low-speed connection */
124*4882a593Smuzhiyun #define  RHST_FULL_SPEED 2	/* Full-speed connection */
125*4882a593Smuzhiyun #define  RHST_HIGH_SPEED 3	/* High-speed connection */
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun /* CFIFOSEL */
128*4882a593Smuzhiyun #define DREQE	(1 << 12)	/* DMA Transfer Request Enable */
129*4882a593Smuzhiyun #define MBW_32	(0x2 << 10)	/* CFIFO Port Access Bit Width */
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun /* CFIFOCTR */
132*4882a593Smuzhiyun #define BVAL	(1 << 15)	/* Buffer Memory Enable Flag */
133*4882a593Smuzhiyun #define BCLR	(1 << 14)	/* CPU buffer clear */
134*4882a593Smuzhiyun #define FRDY	(1 << 13)	/* FIFO Port Ready */
135*4882a593Smuzhiyun #define DTLN_MASK (0x0FFF)	/* Receive Data Length */
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun /* INTENB0 */
138*4882a593Smuzhiyun #define VBSE	(1 << 15)	/* Enable IRQ VBUS_0 and VBUSIN_0 */
139*4882a593Smuzhiyun #define RSME	(1 << 14)	/* Enable IRQ Resume */
140*4882a593Smuzhiyun #define SOFE	(1 << 13)	/* Enable IRQ Frame Number Update */
141*4882a593Smuzhiyun #define DVSE	(1 << 12)	/* Enable IRQ Device State Transition */
142*4882a593Smuzhiyun #define CTRE	(1 << 11)	/* Enable IRQ Control Stage Transition */
143*4882a593Smuzhiyun #define BEMPE	(1 << 10)	/* Enable IRQ Buffer Empty */
144*4882a593Smuzhiyun #define NRDYE	(1 << 9)	/* Enable IRQ Buffer Not Ready Response */
145*4882a593Smuzhiyun #define BRDYE	(1 << 8)	/* Enable IRQ Buffer Ready */
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun /* INTENB1 */
148*4882a593Smuzhiyun #define BCHGE	(1 << 14)	/* USB Bus Change Interrupt Enable */
149*4882a593Smuzhiyun #define DTCHE	(1 << 12)	/* Disconnection Detect Interrupt Enable */
150*4882a593Smuzhiyun #define ATTCHE	(1 << 11)	/* Connection Detect Interrupt Enable */
151*4882a593Smuzhiyun #define EOFERRE	(1 << 6)	/* EOF Error Detect Interrupt Enable */
152*4882a593Smuzhiyun #define SIGNE	(1 << 5)	/* Setup Transaction Error Interrupt Enable */
153*4882a593Smuzhiyun #define SACKE	(1 << 4)	/* Setup Transaction ACK Interrupt Enable */
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun /* INTSTS0 */
156*4882a593Smuzhiyun #define VBINT	(1 << 15)	/* VBUS0_0 and VBUS1_0 Interrupt Status */
157*4882a593Smuzhiyun #define DVST	(1 << 12)	/* Device State Transition Interrupt Status */
158*4882a593Smuzhiyun #define CTRT	(1 << 11)	/* Control Stage Interrupt Status */
159*4882a593Smuzhiyun #define BEMP	(1 << 10)	/* Buffer Empty Interrupt Status */
160*4882a593Smuzhiyun #define BRDY	(1 << 8)	/* Buffer Ready Interrupt Status */
161*4882a593Smuzhiyun #define VBSTS	(1 << 7)	/* VBUS_0 and VBUSIN_0 Input Status */
162*4882a593Smuzhiyun #define VALID	(1 << 3)	/* USB Request Receive */
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun #define DVSQ_MASK		(0x7 << 4)	/* Device State */
165*4882a593Smuzhiyun #define  POWER_STATE		(0 << 4)
166*4882a593Smuzhiyun #define  DEFAULT_STATE		(1 << 4)
167*4882a593Smuzhiyun #define  ADDRESS_STATE		(2 << 4)
168*4882a593Smuzhiyun #define  CONFIGURATION_STATE	(3 << 4)
169*4882a593Smuzhiyun #define  SUSPENDED_STATE	(4 << 4)
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun #define CTSQ_MASK		(0x7)	/* Control Transfer Stage */
172*4882a593Smuzhiyun #define  IDLE_SETUP_STAGE	0	/* Idle stage or setup stage */
173*4882a593Smuzhiyun #define  READ_DATA_STAGE	1	/* Control read data stage */
174*4882a593Smuzhiyun #define  READ_STATUS_STAGE	2	/* Control read status stage */
175*4882a593Smuzhiyun #define  WRITE_DATA_STAGE	3	/* Control write data stage */
176*4882a593Smuzhiyun #define  WRITE_STATUS_STAGE	4	/* Control write status stage */
177*4882a593Smuzhiyun #define  NODATA_STATUS_STAGE	5	/* Control write NoData status stage */
178*4882a593Smuzhiyun #define  SEQUENCE_ERROR		6	/* Control transfer sequence error */
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun /* INTSTS1 */
181*4882a593Smuzhiyun #define OVRCR	(1 << 15) /* OVRCR Interrupt Status */
182*4882a593Smuzhiyun #define BCHG	(1 << 14) /* USB Bus Change Interrupt Status */
183*4882a593Smuzhiyun #define DTCH	(1 << 12) /* USB Disconnection Detect Interrupt Status */
184*4882a593Smuzhiyun #define ATTCH	(1 << 11) /* ATTCH Interrupt Status */
185*4882a593Smuzhiyun #define EOFERR	(1 << 6)  /* EOF Error Detect Interrupt Status */
186*4882a593Smuzhiyun #define SIGN	(1 << 5)  /* Setup Transaction Error Interrupt Status */
187*4882a593Smuzhiyun #define SACK	(1 << 4)  /* Setup Transaction ACK Response Interrupt Status */
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun /* PIPECFG */
190*4882a593Smuzhiyun /* DCPCFG */
191*4882a593Smuzhiyun #define TYPE_NONE	(0 << 14)	/* Transfer Type */
192*4882a593Smuzhiyun #define TYPE_BULK	(1 << 14)
193*4882a593Smuzhiyun #define TYPE_INT	(2 << 14)
194*4882a593Smuzhiyun #define TYPE_ISO	(3 << 14)
195*4882a593Smuzhiyun #define BFRE		(1 << 10)	/* BRDY Interrupt Operation Spec. */
196*4882a593Smuzhiyun #define DBLB		(1 << 9)	/* Double Buffer Mode */
197*4882a593Smuzhiyun #define SHTNAK		(1 << 7)	/* Pipe Disable in Transfer End */
198*4882a593Smuzhiyun #define DIR_OUT		(1 << 4)	/* Transfer Direction */
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun /* PIPEMAXP */
201*4882a593Smuzhiyun /* DCPMAXP */
202*4882a593Smuzhiyun #define DEVSEL_MASK	(0xF << 12)	/* Device Select */
203*4882a593Smuzhiyun #define DCP_MAXP_MASK	(0x7F)
204*4882a593Smuzhiyun #define PIPE_MAXP_MASK	(0x7FF)
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun /* PIPEBUF */
207*4882a593Smuzhiyun #define BUFSIZE_SHIFT	10
208*4882a593Smuzhiyun #define BUFSIZE_MASK	(0x1F << BUFSIZE_SHIFT)
209*4882a593Smuzhiyun #define BUFNMB_MASK	(0xFF)
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun /* PIPEnCTR */
212*4882a593Smuzhiyun /* DCPCTR */
213*4882a593Smuzhiyun #define BSTS		(1 << 15)	/* Buffer Status */
214*4882a593Smuzhiyun #define SUREQ		(1 << 14)	/* Sending SETUP Token */
215*4882a593Smuzhiyun #define INBUFM		(1 << 14)	/* (PIPEnCTR) Transfer Buffer Monitor */
216*4882a593Smuzhiyun #define CSSTS		(1 << 12)	/* CSSTS Status */
217*4882a593Smuzhiyun #define	ACLRM		(1 << 9)	/* Buffer Auto-Clear Mode */
218*4882a593Smuzhiyun #define SQCLR		(1 << 8)	/* Toggle Bit Clear */
219*4882a593Smuzhiyun #define SQSET		(1 << 7)	/* Toggle Bit Set */
220*4882a593Smuzhiyun #define SQMON		(1 << 6)	/* Toggle Bit Check */
221*4882a593Smuzhiyun #define PBUSY		(1 << 5)	/* Pipe Busy */
222*4882a593Smuzhiyun #define PID_MASK	(0x3)		/* Response PID */
223*4882a593Smuzhiyun #define  PID_NAK	0
224*4882a593Smuzhiyun #define  PID_BUF	1
225*4882a593Smuzhiyun #define  PID_STALL10	2
226*4882a593Smuzhiyun #define  PID_STALL11	3
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun #define CCPL		(1 << 2)	/* Control Transfer End Enable */
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun /* PIPEnTRE */
231*4882a593Smuzhiyun #define TRENB		(1 << 9)	/* Transaction Counter Enable */
232*4882a593Smuzhiyun #define TRCLR		(1 << 8)	/* Transaction Counter Clear */
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun /* FRMNUM */
235*4882a593Smuzhiyun #define FRNM_MASK	(0x7FF)
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun /* DEVADDn */
238*4882a593Smuzhiyun #define UPPHUB(x)	(((x) & 0xF) << 11)	/* HUB Register */
239*4882a593Smuzhiyun #define HUBPORT(x)	(((x) & 0x7) << 8)	/* HUB Port for Target Device */
240*4882a593Smuzhiyun #define USBSPD(x)	(((x) & 0x3) << 6)	/* Device Transfer Rate */
241*4882a593Smuzhiyun #define USBSPD_SPEED_LOW	0x1
242*4882a593Smuzhiyun #define USBSPD_SPEED_FULL	0x2
243*4882a593Smuzhiyun #define USBSPD_SPEED_HIGH	0x3
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun /* SUSPMODE */
246*4882a593Smuzhiyun #define SUSPM		(1 << 14)	/* SuspendM Control */
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun /*
249*4882a593Smuzhiyun  *		struct
250*4882a593Smuzhiyun  */
251*4882a593Smuzhiyun struct usbhs_priv {
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	void __iomem *base;
254*4882a593Smuzhiyun 	unsigned int irq;
255*4882a593Smuzhiyun 	unsigned long irqflags;
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	const struct renesas_usbhs_platform_callback *pfunc;
258*4882a593Smuzhiyun 	struct renesas_usbhs_driver_param	dparam;
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	struct delayed_work notify_hotplug_work;
261*4882a593Smuzhiyun 	struct platform_device *pdev;
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	struct extcon_dev *edev;
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	spinlock_t		lock;
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	/*
268*4882a593Smuzhiyun 	 * module control
269*4882a593Smuzhiyun 	 */
270*4882a593Smuzhiyun 	struct usbhs_mod_info mod_info;
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	/*
273*4882a593Smuzhiyun 	 * pipe control
274*4882a593Smuzhiyun 	 */
275*4882a593Smuzhiyun 	struct usbhs_pipe_info pipe_info;
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	/*
278*4882a593Smuzhiyun 	 * fifo control
279*4882a593Smuzhiyun 	 */
280*4882a593Smuzhiyun 	struct usbhs_fifo_info fifo_info;
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 	struct phy *phy;
283*4882a593Smuzhiyun 	struct reset_control *rsts;
284*4882a593Smuzhiyun 	struct clk *clks[2];
285*4882a593Smuzhiyun };
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun /*
288*4882a593Smuzhiyun  * common
289*4882a593Smuzhiyun  */
290*4882a593Smuzhiyun u16 usbhs_read(struct usbhs_priv *priv, u32 reg);
291*4882a593Smuzhiyun void usbhs_write(struct usbhs_priv *priv, u32 reg, u16 data);
292*4882a593Smuzhiyun void usbhs_bset(struct usbhs_priv *priv, u32 reg, u16 mask, u16 data);
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun #define usbhs_lock(p, f) spin_lock_irqsave(usbhs_priv_to_lock(p), f)
295*4882a593Smuzhiyun #define usbhs_unlock(p, f) spin_unlock_irqrestore(usbhs_priv_to_lock(p), f)
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun int usbhs_get_id_as_gadget(struct platform_device *pdev);
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun /*
300*4882a593Smuzhiyun  * sysconfig
301*4882a593Smuzhiyun  */
302*4882a593Smuzhiyun void usbhs_sys_host_ctrl(struct usbhs_priv *priv, int enable);
303*4882a593Smuzhiyun void usbhs_sys_function_ctrl(struct usbhs_priv *priv, int enable);
304*4882a593Smuzhiyun void usbhs_sys_function_pullup(struct usbhs_priv *priv, int enable);
305*4882a593Smuzhiyun void usbhs_sys_set_test_mode(struct usbhs_priv *priv, u16 mode);
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun /*
308*4882a593Smuzhiyun  * usb request
309*4882a593Smuzhiyun  */
310*4882a593Smuzhiyun void usbhs_usbreq_get_val(struct usbhs_priv *priv, struct usb_ctrlrequest *req);
311*4882a593Smuzhiyun void usbhs_usbreq_set_val(struct usbhs_priv *priv, struct usb_ctrlrequest *req);
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun /*
314*4882a593Smuzhiyun  * bus
315*4882a593Smuzhiyun  */
316*4882a593Smuzhiyun void usbhs_bus_send_sof_enable(struct usbhs_priv *priv);
317*4882a593Smuzhiyun void usbhs_bus_send_reset(struct usbhs_priv *priv);
318*4882a593Smuzhiyun int usbhs_bus_get_speed(struct usbhs_priv *priv);
319*4882a593Smuzhiyun int usbhs_vbus_ctrl(struct usbhs_priv *priv, int enable);
320*4882a593Smuzhiyun int usbhsc_schedule_notify_hotplug(struct platform_device *pdev);
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun /*
323*4882a593Smuzhiyun  * frame
324*4882a593Smuzhiyun  */
325*4882a593Smuzhiyun int usbhs_frame_get_num(struct usbhs_priv *priv);
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun /*
328*4882a593Smuzhiyun  * device config
329*4882a593Smuzhiyun  */
330*4882a593Smuzhiyun int usbhs_set_device_config(struct usbhs_priv *priv, int devnum, u16 upphub,
331*4882a593Smuzhiyun 			   u16 hubport, u16 speed);
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun /*
334*4882a593Smuzhiyun  * interrupt functions
335*4882a593Smuzhiyun  */
336*4882a593Smuzhiyun void usbhs_xxxsts_clear(struct usbhs_priv *priv, u16 sts_reg, u16 bit);
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun /*
339*4882a593Smuzhiyun  * data
340*4882a593Smuzhiyun  */
341*4882a593Smuzhiyun struct usbhs_priv *usbhs_pdev_to_priv(struct platform_device *pdev);
342*4882a593Smuzhiyun #define usbhs_get_dparam(priv, param)	(priv->dparam.param)
343*4882a593Smuzhiyun #define usbhs_priv_to_pdev(priv)	(priv->pdev)
344*4882a593Smuzhiyun #define usbhs_priv_to_dev(priv)		(&priv->pdev->dev)
345*4882a593Smuzhiyun #define usbhs_priv_to_lock(priv)	(&priv->lock)
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun #endif /* RENESAS_USB_DRIVER_H */
348