1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright 2012-2014 Freescale Semiconductor, Inc.
4*4882a593Smuzhiyun * Copyright (C) 2012 Marek Vasut <marex@denx.de>
5*4882a593Smuzhiyun * on behalf of DENX Software Engineering GmbH
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/module.h>
9*4882a593Smuzhiyun #include <linux/kernel.h>
10*4882a593Smuzhiyun #include <linux/platform_device.h>
11*4882a593Smuzhiyun #include <linux/clk.h>
12*4882a593Smuzhiyun #include <linux/usb/otg.h>
13*4882a593Smuzhiyun #include <linux/stmp_device.h>
14*4882a593Smuzhiyun #include <linux/delay.h>
15*4882a593Smuzhiyun #include <linux/err.h>
16*4882a593Smuzhiyun #include <linux/io.h>
17*4882a593Smuzhiyun #include <linux/of_device.h>
18*4882a593Smuzhiyun #include <linux/regmap.h>
19*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
20*4882a593Smuzhiyun #include <linux/iopoll.h>
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #define DRIVER_NAME "mxs_phy"
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun /* Register Macro */
25*4882a593Smuzhiyun #define HW_USBPHY_PWD 0x00
26*4882a593Smuzhiyun #define HW_USBPHY_TX 0x10
27*4882a593Smuzhiyun #define HW_USBPHY_CTRL 0x30
28*4882a593Smuzhiyun #define HW_USBPHY_CTRL_SET 0x34
29*4882a593Smuzhiyun #define HW_USBPHY_CTRL_CLR 0x38
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #define HW_USBPHY_DEBUG_SET 0x54
32*4882a593Smuzhiyun #define HW_USBPHY_DEBUG_CLR 0x58
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #define HW_USBPHY_IP 0x90
35*4882a593Smuzhiyun #define HW_USBPHY_IP_SET 0x94
36*4882a593Smuzhiyun #define HW_USBPHY_IP_CLR 0x98
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #define GM_USBPHY_TX_TXCAL45DP(x) (((x) & 0xf) << 16)
39*4882a593Smuzhiyun #define GM_USBPHY_TX_TXCAL45DN(x) (((x) & 0xf) << 8)
40*4882a593Smuzhiyun #define GM_USBPHY_TX_D_CAL(x) (((x) & 0xf) << 0)
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun /* imx7ulp */
43*4882a593Smuzhiyun #define HW_USBPHY_PLL_SIC 0xa0
44*4882a593Smuzhiyun #define HW_USBPHY_PLL_SIC_SET 0xa4
45*4882a593Smuzhiyun #define HW_USBPHY_PLL_SIC_CLR 0xa8
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun #define BM_USBPHY_CTRL_SFTRST BIT(31)
48*4882a593Smuzhiyun #define BM_USBPHY_CTRL_CLKGATE BIT(30)
49*4882a593Smuzhiyun #define BM_USBPHY_CTRL_OTG_ID_VALUE BIT(27)
50*4882a593Smuzhiyun #define BM_USBPHY_CTRL_ENAUTOSET_USBCLKS BIT(26)
51*4882a593Smuzhiyun #define BM_USBPHY_CTRL_ENAUTOCLR_USBCLKGATE BIT(25)
52*4882a593Smuzhiyun #define BM_USBPHY_CTRL_ENVBUSCHG_WKUP BIT(23)
53*4882a593Smuzhiyun #define BM_USBPHY_CTRL_ENIDCHG_WKUP BIT(22)
54*4882a593Smuzhiyun #define BM_USBPHY_CTRL_ENDPDMCHG_WKUP BIT(21)
55*4882a593Smuzhiyun #define BM_USBPHY_CTRL_ENAUTOCLR_PHY_PWD BIT(20)
56*4882a593Smuzhiyun #define BM_USBPHY_CTRL_ENAUTOCLR_CLKGATE BIT(19)
57*4882a593Smuzhiyun #define BM_USBPHY_CTRL_ENAUTO_PWRON_PLL BIT(18)
58*4882a593Smuzhiyun #define BM_USBPHY_CTRL_ENUTMILEVEL3 BIT(15)
59*4882a593Smuzhiyun #define BM_USBPHY_CTRL_ENUTMILEVEL2 BIT(14)
60*4882a593Smuzhiyun #define BM_USBPHY_CTRL_ENHOSTDISCONDETECT BIT(1)
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun #define BM_USBPHY_IP_FIX (BIT(17) | BIT(18))
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun #define BM_USBPHY_DEBUG_CLKGATE BIT(30)
65*4882a593Smuzhiyun /* imx7ulp */
66*4882a593Smuzhiyun #define BM_USBPHY_PLL_LOCK BIT(31)
67*4882a593Smuzhiyun #define BM_USBPHY_PLL_REG_ENABLE BIT(21)
68*4882a593Smuzhiyun #define BM_USBPHY_PLL_BYPASS BIT(16)
69*4882a593Smuzhiyun #define BM_USBPHY_PLL_POWER BIT(12)
70*4882a593Smuzhiyun #define BM_USBPHY_PLL_EN_USB_CLKS BIT(6)
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun /* Anatop Registers */
73*4882a593Smuzhiyun #define ANADIG_ANA_MISC0 0x150
74*4882a593Smuzhiyun #define ANADIG_ANA_MISC0_SET 0x154
75*4882a593Smuzhiyun #define ANADIG_ANA_MISC0_CLR 0x158
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun #define ANADIG_USB1_CHRG_DETECT_SET 0x1b4
78*4882a593Smuzhiyun #define ANADIG_USB1_CHRG_DETECT_CLR 0x1b8
79*4882a593Smuzhiyun #define ANADIG_USB2_CHRG_DETECT_SET 0x214
80*4882a593Smuzhiyun #define ANADIG_USB1_CHRG_DETECT_EN_B BIT(20)
81*4882a593Smuzhiyun #define ANADIG_USB1_CHRG_DETECT_CHK_CHRG_B BIT(19)
82*4882a593Smuzhiyun #define ANADIG_USB1_CHRG_DETECT_CHK_CONTACT BIT(18)
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun #define ANADIG_USB1_VBUS_DET_STAT 0x1c0
85*4882a593Smuzhiyun #define ANADIG_USB1_VBUS_DET_STAT_VBUS_VALID BIT(3)
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun #define ANADIG_USB1_CHRG_DET_STAT 0x1d0
88*4882a593Smuzhiyun #define ANADIG_USB1_CHRG_DET_STAT_DM_STATE BIT(2)
89*4882a593Smuzhiyun #define ANADIG_USB1_CHRG_DET_STAT_CHRG_DETECTED BIT(1)
90*4882a593Smuzhiyun #define ANADIG_USB1_CHRG_DET_STAT_PLUG_CONTACT BIT(0)
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun #define ANADIG_USB2_VBUS_DET_STAT 0x220
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun #define ANADIG_USB1_LOOPBACK_SET 0x1e4
95*4882a593Smuzhiyun #define ANADIG_USB1_LOOPBACK_CLR 0x1e8
96*4882a593Smuzhiyun #define ANADIG_USB1_LOOPBACK_UTMI_TESTSTART BIT(0)
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun #define ANADIG_USB2_LOOPBACK_SET 0x244
99*4882a593Smuzhiyun #define ANADIG_USB2_LOOPBACK_CLR 0x248
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun #define ANADIG_USB1_MISC 0x1f0
102*4882a593Smuzhiyun #define ANADIG_USB2_MISC 0x250
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun #define BM_ANADIG_ANA_MISC0_STOP_MODE_CONFIG BIT(12)
105*4882a593Smuzhiyun #define BM_ANADIG_ANA_MISC0_STOP_MODE_CONFIG_SL BIT(11)
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun #define BM_ANADIG_USB1_VBUS_DET_STAT_VBUS_VALID BIT(3)
108*4882a593Smuzhiyun #define BM_ANADIG_USB2_VBUS_DET_STAT_VBUS_VALID BIT(3)
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun #define BM_ANADIG_USB1_LOOPBACK_UTMI_DIG_TST1 BIT(2)
111*4882a593Smuzhiyun #define BM_ANADIG_USB1_LOOPBACK_TSTI_TX_EN BIT(5)
112*4882a593Smuzhiyun #define BM_ANADIG_USB2_LOOPBACK_UTMI_DIG_TST1 BIT(2)
113*4882a593Smuzhiyun #define BM_ANADIG_USB2_LOOPBACK_TSTI_TX_EN BIT(5)
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun #define BM_ANADIG_USB1_MISC_RX_VPIN_FS BIT(29)
116*4882a593Smuzhiyun #define BM_ANADIG_USB1_MISC_RX_VMIN_FS BIT(28)
117*4882a593Smuzhiyun #define BM_ANADIG_USB2_MISC_RX_VPIN_FS BIT(29)
118*4882a593Smuzhiyun #define BM_ANADIG_USB2_MISC_RX_VMIN_FS BIT(28)
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun #define to_mxs_phy(p) container_of((p), struct mxs_phy, phy)
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun /* Do disconnection between PHY and controller without vbus */
123*4882a593Smuzhiyun #define MXS_PHY_DISCONNECT_LINE_WITHOUT_VBUS BIT(0)
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun /*
126*4882a593Smuzhiyun * The PHY will be in messy if there is a wakeup after putting
127*4882a593Smuzhiyun * bus to suspend (set portsc.suspendM) but before setting PHY to low
128*4882a593Smuzhiyun * power mode (set portsc.phcd).
129*4882a593Smuzhiyun */
130*4882a593Smuzhiyun #define MXS_PHY_ABNORMAL_IN_SUSPEND BIT(1)
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun /*
133*4882a593Smuzhiyun * The SOF sends too fast after resuming, it will cause disconnection
134*4882a593Smuzhiyun * between host and high speed device.
135*4882a593Smuzhiyun */
136*4882a593Smuzhiyun #define MXS_PHY_SENDING_SOF_TOO_FAST BIT(2)
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun /*
139*4882a593Smuzhiyun * IC has bug fixes logic, they include
140*4882a593Smuzhiyun * MXS_PHY_ABNORMAL_IN_SUSPEND and MXS_PHY_SENDING_SOF_TOO_FAST
141*4882a593Smuzhiyun * which are described at above flags, the RTL will handle it
142*4882a593Smuzhiyun * according to different versions.
143*4882a593Smuzhiyun */
144*4882a593Smuzhiyun #define MXS_PHY_NEED_IP_FIX BIT(3)
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun /* Minimum and maximum values for device tree entries */
147*4882a593Smuzhiyun #define MXS_PHY_TX_CAL45_MIN 30
148*4882a593Smuzhiyun #define MXS_PHY_TX_CAL45_MAX 55
149*4882a593Smuzhiyun #define MXS_PHY_TX_D_CAL_MIN 79
150*4882a593Smuzhiyun #define MXS_PHY_TX_D_CAL_MAX 119
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun struct mxs_phy_data {
153*4882a593Smuzhiyun unsigned int flags;
154*4882a593Smuzhiyun };
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun static const struct mxs_phy_data imx23_phy_data = {
157*4882a593Smuzhiyun .flags = MXS_PHY_ABNORMAL_IN_SUSPEND | MXS_PHY_SENDING_SOF_TOO_FAST,
158*4882a593Smuzhiyun };
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun static const struct mxs_phy_data imx6q_phy_data = {
161*4882a593Smuzhiyun .flags = MXS_PHY_SENDING_SOF_TOO_FAST |
162*4882a593Smuzhiyun MXS_PHY_DISCONNECT_LINE_WITHOUT_VBUS |
163*4882a593Smuzhiyun MXS_PHY_NEED_IP_FIX,
164*4882a593Smuzhiyun };
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun static const struct mxs_phy_data imx6sl_phy_data = {
167*4882a593Smuzhiyun .flags = MXS_PHY_DISCONNECT_LINE_WITHOUT_VBUS |
168*4882a593Smuzhiyun MXS_PHY_NEED_IP_FIX,
169*4882a593Smuzhiyun };
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun static const struct mxs_phy_data vf610_phy_data = {
172*4882a593Smuzhiyun .flags = MXS_PHY_DISCONNECT_LINE_WITHOUT_VBUS |
173*4882a593Smuzhiyun MXS_PHY_NEED_IP_FIX,
174*4882a593Smuzhiyun };
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun static const struct mxs_phy_data imx6sx_phy_data = {
177*4882a593Smuzhiyun .flags = MXS_PHY_DISCONNECT_LINE_WITHOUT_VBUS,
178*4882a593Smuzhiyun };
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun static const struct mxs_phy_data imx6ul_phy_data = {
181*4882a593Smuzhiyun .flags = MXS_PHY_DISCONNECT_LINE_WITHOUT_VBUS,
182*4882a593Smuzhiyun };
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun static const struct mxs_phy_data imx7ulp_phy_data = {
185*4882a593Smuzhiyun };
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun static const struct of_device_id mxs_phy_dt_ids[] = {
188*4882a593Smuzhiyun { .compatible = "fsl,imx6sx-usbphy", .data = &imx6sx_phy_data, },
189*4882a593Smuzhiyun { .compatible = "fsl,imx6sl-usbphy", .data = &imx6sl_phy_data, },
190*4882a593Smuzhiyun { .compatible = "fsl,imx6q-usbphy", .data = &imx6q_phy_data, },
191*4882a593Smuzhiyun { .compatible = "fsl,imx23-usbphy", .data = &imx23_phy_data, },
192*4882a593Smuzhiyun { .compatible = "fsl,vf610-usbphy", .data = &vf610_phy_data, },
193*4882a593Smuzhiyun { .compatible = "fsl,imx6ul-usbphy", .data = &imx6ul_phy_data, },
194*4882a593Smuzhiyun { .compatible = "fsl,imx7ulp-usbphy", .data = &imx7ulp_phy_data, },
195*4882a593Smuzhiyun { /* sentinel */ }
196*4882a593Smuzhiyun };
197*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, mxs_phy_dt_ids);
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun struct mxs_phy {
200*4882a593Smuzhiyun struct usb_phy phy;
201*4882a593Smuzhiyun struct clk *clk;
202*4882a593Smuzhiyun const struct mxs_phy_data *data;
203*4882a593Smuzhiyun struct regmap *regmap_anatop;
204*4882a593Smuzhiyun int port_id;
205*4882a593Smuzhiyun u32 tx_reg_set;
206*4882a593Smuzhiyun u32 tx_reg_mask;
207*4882a593Smuzhiyun };
208*4882a593Smuzhiyun
is_imx6q_phy(struct mxs_phy * mxs_phy)209*4882a593Smuzhiyun static inline bool is_imx6q_phy(struct mxs_phy *mxs_phy)
210*4882a593Smuzhiyun {
211*4882a593Smuzhiyun return mxs_phy->data == &imx6q_phy_data;
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun
is_imx6sl_phy(struct mxs_phy * mxs_phy)214*4882a593Smuzhiyun static inline bool is_imx6sl_phy(struct mxs_phy *mxs_phy)
215*4882a593Smuzhiyun {
216*4882a593Smuzhiyun return mxs_phy->data == &imx6sl_phy_data;
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun
is_imx7ulp_phy(struct mxs_phy * mxs_phy)219*4882a593Smuzhiyun static inline bool is_imx7ulp_phy(struct mxs_phy *mxs_phy)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun return mxs_phy->data == &imx7ulp_phy_data;
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun /*
225*4882a593Smuzhiyun * PHY needs some 32K cycles to switch from 32K clock to
226*4882a593Smuzhiyun * bus (such as AHB/AXI, etc) clock.
227*4882a593Smuzhiyun */
mxs_phy_clock_switch_delay(void)228*4882a593Smuzhiyun static void mxs_phy_clock_switch_delay(void)
229*4882a593Smuzhiyun {
230*4882a593Smuzhiyun usleep_range(300, 400);
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun
mxs_phy_tx_init(struct mxs_phy * mxs_phy)233*4882a593Smuzhiyun static void mxs_phy_tx_init(struct mxs_phy *mxs_phy)
234*4882a593Smuzhiyun {
235*4882a593Smuzhiyun void __iomem *base = mxs_phy->phy.io_priv;
236*4882a593Smuzhiyun u32 phytx;
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun /* Update TX register if there is anything to write */
239*4882a593Smuzhiyun if (mxs_phy->tx_reg_mask) {
240*4882a593Smuzhiyun phytx = readl(base + HW_USBPHY_TX);
241*4882a593Smuzhiyun phytx &= ~mxs_phy->tx_reg_mask;
242*4882a593Smuzhiyun phytx |= mxs_phy->tx_reg_set;
243*4882a593Smuzhiyun writel(phytx, base + HW_USBPHY_TX);
244*4882a593Smuzhiyun }
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun
mxs_phy_pll_enable(void __iomem * base,bool enable)247*4882a593Smuzhiyun static int mxs_phy_pll_enable(void __iomem *base, bool enable)
248*4882a593Smuzhiyun {
249*4882a593Smuzhiyun int ret = 0;
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun if (enable) {
252*4882a593Smuzhiyun u32 value;
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun writel(BM_USBPHY_PLL_REG_ENABLE, base + HW_USBPHY_PLL_SIC_SET);
255*4882a593Smuzhiyun writel(BM_USBPHY_PLL_BYPASS, base + HW_USBPHY_PLL_SIC_CLR);
256*4882a593Smuzhiyun writel(BM_USBPHY_PLL_POWER, base + HW_USBPHY_PLL_SIC_SET);
257*4882a593Smuzhiyun ret = readl_poll_timeout(base + HW_USBPHY_PLL_SIC,
258*4882a593Smuzhiyun value, (value & BM_USBPHY_PLL_LOCK) != 0,
259*4882a593Smuzhiyun 100, 10000);
260*4882a593Smuzhiyun if (ret)
261*4882a593Smuzhiyun return ret;
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun writel(BM_USBPHY_PLL_EN_USB_CLKS, base +
264*4882a593Smuzhiyun HW_USBPHY_PLL_SIC_SET);
265*4882a593Smuzhiyun } else {
266*4882a593Smuzhiyun writel(BM_USBPHY_PLL_EN_USB_CLKS, base +
267*4882a593Smuzhiyun HW_USBPHY_PLL_SIC_CLR);
268*4882a593Smuzhiyun writel(BM_USBPHY_PLL_POWER, base + HW_USBPHY_PLL_SIC_CLR);
269*4882a593Smuzhiyun writel(BM_USBPHY_PLL_BYPASS, base + HW_USBPHY_PLL_SIC_SET);
270*4882a593Smuzhiyun writel(BM_USBPHY_PLL_REG_ENABLE, base + HW_USBPHY_PLL_SIC_CLR);
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun return ret;
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun
mxs_phy_hw_init(struct mxs_phy * mxs_phy)276*4882a593Smuzhiyun static int mxs_phy_hw_init(struct mxs_phy *mxs_phy)
277*4882a593Smuzhiyun {
278*4882a593Smuzhiyun int ret;
279*4882a593Smuzhiyun void __iomem *base = mxs_phy->phy.io_priv;
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun if (is_imx7ulp_phy(mxs_phy)) {
282*4882a593Smuzhiyun ret = mxs_phy_pll_enable(base, true);
283*4882a593Smuzhiyun if (ret)
284*4882a593Smuzhiyun return ret;
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun ret = stmp_reset_block(base + HW_USBPHY_CTRL);
288*4882a593Smuzhiyun if (ret)
289*4882a593Smuzhiyun goto disable_pll;
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun /* Power up the PHY */
292*4882a593Smuzhiyun writel(0, base + HW_USBPHY_PWD);
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun /*
295*4882a593Smuzhiyun * USB PHY Ctrl Setting
296*4882a593Smuzhiyun * - Auto clock/power on
297*4882a593Smuzhiyun * - Enable full/low speed support
298*4882a593Smuzhiyun */
299*4882a593Smuzhiyun writel(BM_USBPHY_CTRL_ENAUTOSET_USBCLKS |
300*4882a593Smuzhiyun BM_USBPHY_CTRL_ENAUTOCLR_USBCLKGATE |
301*4882a593Smuzhiyun BM_USBPHY_CTRL_ENAUTOCLR_PHY_PWD |
302*4882a593Smuzhiyun BM_USBPHY_CTRL_ENAUTOCLR_CLKGATE |
303*4882a593Smuzhiyun BM_USBPHY_CTRL_ENAUTO_PWRON_PLL |
304*4882a593Smuzhiyun BM_USBPHY_CTRL_ENUTMILEVEL2 |
305*4882a593Smuzhiyun BM_USBPHY_CTRL_ENUTMILEVEL3,
306*4882a593Smuzhiyun base + HW_USBPHY_CTRL_SET);
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun if (mxs_phy->data->flags & MXS_PHY_NEED_IP_FIX)
309*4882a593Smuzhiyun writel(BM_USBPHY_IP_FIX, base + HW_USBPHY_IP_SET);
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun if (mxs_phy->regmap_anatop) {
312*4882a593Smuzhiyun unsigned int reg = mxs_phy->port_id ?
313*4882a593Smuzhiyun ANADIG_USB1_CHRG_DETECT_SET :
314*4882a593Smuzhiyun ANADIG_USB2_CHRG_DETECT_SET;
315*4882a593Smuzhiyun /*
316*4882a593Smuzhiyun * The external charger detector needs to be disabled,
317*4882a593Smuzhiyun * or the signal at DP will be poor
318*4882a593Smuzhiyun */
319*4882a593Smuzhiyun regmap_write(mxs_phy->regmap_anatop, reg,
320*4882a593Smuzhiyun ANADIG_USB1_CHRG_DETECT_EN_B |
321*4882a593Smuzhiyun ANADIG_USB1_CHRG_DETECT_CHK_CHRG_B);
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun mxs_phy_tx_init(mxs_phy);
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun return 0;
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun disable_pll:
329*4882a593Smuzhiyun if (is_imx7ulp_phy(mxs_phy))
330*4882a593Smuzhiyun mxs_phy_pll_enable(base, false);
331*4882a593Smuzhiyun return ret;
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun /* Return true if the vbus is there */
mxs_phy_get_vbus_status(struct mxs_phy * mxs_phy)335*4882a593Smuzhiyun static bool mxs_phy_get_vbus_status(struct mxs_phy *mxs_phy)
336*4882a593Smuzhiyun {
337*4882a593Smuzhiyun unsigned int vbus_value = 0;
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun if (!mxs_phy->regmap_anatop)
340*4882a593Smuzhiyun return false;
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun if (mxs_phy->port_id == 0)
343*4882a593Smuzhiyun regmap_read(mxs_phy->regmap_anatop,
344*4882a593Smuzhiyun ANADIG_USB1_VBUS_DET_STAT,
345*4882a593Smuzhiyun &vbus_value);
346*4882a593Smuzhiyun else if (mxs_phy->port_id == 1)
347*4882a593Smuzhiyun regmap_read(mxs_phy->regmap_anatop,
348*4882a593Smuzhiyun ANADIG_USB2_VBUS_DET_STAT,
349*4882a593Smuzhiyun &vbus_value);
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun if (vbus_value & BM_ANADIG_USB1_VBUS_DET_STAT_VBUS_VALID)
352*4882a593Smuzhiyun return true;
353*4882a593Smuzhiyun else
354*4882a593Smuzhiyun return false;
355*4882a593Smuzhiyun }
356*4882a593Smuzhiyun
__mxs_phy_disconnect_line(struct mxs_phy * mxs_phy,bool disconnect)357*4882a593Smuzhiyun static void __mxs_phy_disconnect_line(struct mxs_phy *mxs_phy, bool disconnect)
358*4882a593Smuzhiyun {
359*4882a593Smuzhiyun void __iomem *base = mxs_phy->phy.io_priv;
360*4882a593Smuzhiyun u32 reg;
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun if (disconnect)
363*4882a593Smuzhiyun writel_relaxed(BM_USBPHY_DEBUG_CLKGATE,
364*4882a593Smuzhiyun base + HW_USBPHY_DEBUG_CLR);
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun if (mxs_phy->port_id == 0) {
367*4882a593Smuzhiyun reg = disconnect ? ANADIG_USB1_LOOPBACK_SET
368*4882a593Smuzhiyun : ANADIG_USB1_LOOPBACK_CLR;
369*4882a593Smuzhiyun regmap_write(mxs_phy->regmap_anatop, reg,
370*4882a593Smuzhiyun BM_ANADIG_USB1_LOOPBACK_UTMI_DIG_TST1 |
371*4882a593Smuzhiyun BM_ANADIG_USB1_LOOPBACK_TSTI_TX_EN);
372*4882a593Smuzhiyun } else if (mxs_phy->port_id == 1) {
373*4882a593Smuzhiyun reg = disconnect ? ANADIG_USB2_LOOPBACK_SET
374*4882a593Smuzhiyun : ANADIG_USB2_LOOPBACK_CLR;
375*4882a593Smuzhiyun regmap_write(mxs_phy->regmap_anatop, reg,
376*4882a593Smuzhiyun BM_ANADIG_USB2_LOOPBACK_UTMI_DIG_TST1 |
377*4882a593Smuzhiyun BM_ANADIG_USB2_LOOPBACK_TSTI_TX_EN);
378*4882a593Smuzhiyun }
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun if (!disconnect)
381*4882a593Smuzhiyun writel_relaxed(BM_USBPHY_DEBUG_CLKGATE,
382*4882a593Smuzhiyun base + HW_USBPHY_DEBUG_SET);
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun /* Delay some time, and let Linestate be SE0 for controller */
385*4882a593Smuzhiyun if (disconnect)
386*4882a593Smuzhiyun usleep_range(500, 1000);
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun
mxs_phy_is_otg_host(struct mxs_phy * mxs_phy)389*4882a593Smuzhiyun static bool mxs_phy_is_otg_host(struct mxs_phy *mxs_phy)
390*4882a593Smuzhiyun {
391*4882a593Smuzhiyun void __iomem *base = mxs_phy->phy.io_priv;
392*4882a593Smuzhiyun u32 phyctrl = readl(base + HW_USBPHY_CTRL);
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun if (IS_ENABLED(CONFIG_USB_OTG) &&
395*4882a593Smuzhiyun !(phyctrl & BM_USBPHY_CTRL_OTG_ID_VALUE))
396*4882a593Smuzhiyun return true;
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun return false;
399*4882a593Smuzhiyun }
400*4882a593Smuzhiyun
mxs_phy_disconnect_line(struct mxs_phy * mxs_phy,bool on)401*4882a593Smuzhiyun static void mxs_phy_disconnect_line(struct mxs_phy *mxs_phy, bool on)
402*4882a593Smuzhiyun {
403*4882a593Smuzhiyun bool vbus_is_on = false;
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun /* If the SoCs don't need to disconnect line without vbus, quit */
406*4882a593Smuzhiyun if (!(mxs_phy->data->flags & MXS_PHY_DISCONNECT_LINE_WITHOUT_VBUS))
407*4882a593Smuzhiyun return;
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun /* If the SoCs don't have anatop, quit */
410*4882a593Smuzhiyun if (!mxs_phy->regmap_anatop)
411*4882a593Smuzhiyun return;
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun vbus_is_on = mxs_phy_get_vbus_status(mxs_phy);
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun if (on && !vbus_is_on && !mxs_phy_is_otg_host(mxs_phy))
416*4882a593Smuzhiyun __mxs_phy_disconnect_line(mxs_phy, true);
417*4882a593Smuzhiyun else
418*4882a593Smuzhiyun __mxs_phy_disconnect_line(mxs_phy, false);
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun
mxs_phy_init(struct usb_phy * phy)422*4882a593Smuzhiyun static int mxs_phy_init(struct usb_phy *phy)
423*4882a593Smuzhiyun {
424*4882a593Smuzhiyun int ret;
425*4882a593Smuzhiyun struct mxs_phy *mxs_phy = to_mxs_phy(phy);
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun mxs_phy_clock_switch_delay();
428*4882a593Smuzhiyun ret = clk_prepare_enable(mxs_phy->clk);
429*4882a593Smuzhiyun if (ret)
430*4882a593Smuzhiyun return ret;
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun return mxs_phy_hw_init(mxs_phy);
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun
mxs_phy_shutdown(struct usb_phy * phy)435*4882a593Smuzhiyun static void mxs_phy_shutdown(struct usb_phy *phy)
436*4882a593Smuzhiyun {
437*4882a593Smuzhiyun struct mxs_phy *mxs_phy = to_mxs_phy(phy);
438*4882a593Smuzhiyun u32 value = BM_USBPHY_CTRL_ENVBUSCHG_WKUP |
439*4882a593Smuzhiyun BM_USBPHY_CTRL_ENDPDMCHG_WKUP |
440*4882a593Smuzhiyun BM_USBPHY_CTRL_ENIDCHG_WKUP |
441*4882a593Smuzhiyun BM_USBPHY_CTRL_ENAUTOSET_USBCLKS |
442*4882a593Smuzhiyun BM_USBPHY_CTRL_ENAUTOCLR_USBCLKGATE |
443*4882a593Smuzhiyun BM_USBPHY_CTRL_ENAUTOCLR_PHY_PWD |
444*4882a593Smuzhiyun BM_USBPHY_CTRL_ENAUTOCLR_CLKGATE |
445*4882a593Smuzhiyun BM_USBPHY_CTRL_ENAUTO_PWRON_PLL;
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun writel(value, phy->io_priv + HW_USBPHY_CTRL_CLR);
448*4882a593Smuzhiyun writel(0xffffffff, phy->io_priv + HW_USBPHY_PWD);
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun writel(BM_USBPHY_CTRL_CLKGATE,
451*4882a593Smuzhiyun phy->io_priv + HW_USBPHY_CTRL_SET);
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun if (is_imx7ulp_phy(mxs_phy))
454*4882a593Smuzhiyun mxs_phy_pll_enable(phy->io_priv, false);
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun clk_disable_unprepare(mxs_phy->clk);
457*4882a593Smuzhiyun }
458*4882a593Smuzhiyun
mxs_phy_is_low_speed_connection(struct mxs_phy * mxs_phy)459*4882a593Smuzhiyun static bool mxs_phy_is_low_speed_connection(struct mxs_phy *mxs_phy)
460*4882a593Smuzhiyun {
461*4882a593Smuzhiyun unsigned int line_state;
462*4882a593Smuzhiyun /* bit definition is the same for all controllers */
463*4882a593Smuzhiyun unsigned int dp_bit = BM_ANADIG_USB1_MISC_RX_VPIN_FS,
464*4882a593Smuzhiyun dm_bit = BM_ANADIG_USB1_MISC_RX_VMIN_FS;
465*4882a593Smuzhiyun unsigned int reg = ANADIG_USB1_MISC;
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun /* If the SoCs don't have anatop, quit */
468*4882a593Smuzhiyun if (!mxs_phy->regmap_anatop)
469*4882a593Smuzhiyun return false;
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun if (mxs_phy->port_id == 0)
472*4882a593Smuzhiyun reg = ANADIG_USB1_MISC;
473*4882a593Smuzhiyun else if (mxs_phy->port_id == 1)
474*4882a593Smuzhiyun reg = ANADIG_USB2_MISC;
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun regmap_read(mxs_phy->regmap_anatop, reg, &line_state);
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun if ((line_state & (dp_bit | dm_bit)) == dm_bit)
479*4882a593Smuzhiyun return true;
480*4882a593Smuzhiyun else
481*4882a593Smuzhiyun return false;
482*4882a593Smuzhiyun }
483*4882a593Smuzhiyun
mxs_phy_suspend(struct usb_phy * x,int suspend)484*4882a593Smuzhiyun static int mxs_phy_suspend(struct usb_phy *x, int suspend)
485*4882a593Smuzhiyun {
486*4882a593Smuzhiyun int ret;
487*4882a593Smuzhiyun struct mxs_phy *mxs_phy = to_mxs_phy(x);
488*4882a593Smuzhiyun bool low_speed_connection, vbus_is_on;
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun low_speed_connection = mxs_phy_is_low_speed_connection(mxs_phy);
491*4882a593Smuzhiyun vbus_is_on = mxs_phy_get_vbus_status(mxs_phy);
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun if (suspend) {
494*4882a593Smuzhiyun /*
495*4882a593Smuzhiyun * FIXME: Do not power down RXPWD1PT1 bit for low speed
496*4882a593Smuzhiyun * connect. The low speed connection will have problem at
497*4882a593Smuzhiyun * very rare cases during usb suspend and resume process.
498*4882a593Smuzhiyun */
499*4882a593Smuzhiyun if (low_speed_connection & vbus_is_on) {
500*4882a593Smuzhiyun /*
501*4882a593Smuzhiyun * If value to be set as pwd value is not 0xffffffff,
502*4882a593Smuzhiyun * several 32Khz cycles are needed.
503*4882a593Smuzhiyun */
504*4882a593Smuzhiyun mxs_phy_clock_switch_delay();
505*4882a593Smuzhiyun writel(0xffbfffff, x->io_priv + HW_USBPHY_PWD);
506*4882a593Smuzhiyun } else {
507*4882a593Smuzhiyun writel(0xffffffff, x->io_priv + HW_USBPHY_PWD);
508*4882a593Smuzhiyun }
509*4882a593Smuzhiyun writel(BM_USBPHY_CTRL_CLKGATE,
510*4882a593Smuzhiyun x->io_priv + HW_USBPHY_CTRL_SET);
511*4882a593Smuzhiyun clk_disable_unprepare(mxs_phy->clk);
512*4882a593Smuzhiyun } else {
513*4882a593Smuzhiyun mxs_phy_clock_switch_delay();
514*4882a593Smuzhiyun ret = clk_prepare_enable(mxs_phy->clk);
515*4882a593Smuzhiyun if (ret)
516*4882a593Smuzhiyun return ret;
517*4882a593Smuzhiyun writel(BM_USBPHY_CTRL_CLKGATE,
518*4882a593Smuzhiyun x->io_priv + HW_USBPHY_CTRL_CLR);
519*4882a593Smuzhiyun writel(0, x->io_priv + HW_USBPHY_PWD);
520*4882a593Smuzhiyun }
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun return 0;
523*4882a593Smuzhiyun }
524*4882a593Smuzhiyun
mxs_phy_set_wakeup(struct usb_phy * x,bool enabled)525*4882a593Smuzhiyun static int mxs_phy_set_wakeup(struct usb_phy *x, bool enabled)
526*4882a593Smuzhiyun {
527*4882a593Smuzhiyun struct mxs_phy *mxs_phy = to_mxs_phy(x);
528*4882a593Smuzhiyun u32 value = BM_USBPHY_CTRL_ENVBUSCHG_WKUP |
529*4882a593Smuzhiyun BM_USBPHY_CTRL_ENDPDMCHG_WKUP |
530*4882a593Smuzhiyun BM_USBPHY_CTRL_ENIDCHG_WKUP;
531*4882a593Smuzhiyun if (enabled) {
532*4882a593Smuzhiyun mxs_phy_disconnect_line(mxs_phy, true);
533*4882a593Smuzhiyun writel_relaxed(value, x->io_priv + HW_USBPHY_CTRL_SET);
534*4882a593Smuzhiyun } else {
535*4882a593Smuzhiyun writel_relaxed(value, x->io_priv + HW_USBPHY_CTRL_CLR);
536*4882a593Smuzhiyun mxs_phy_disconnect_line(mxs_phy, false);
537*4882a593Smuzhiyun }
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun return 0;
540*4882a593Smuzhiyun }
541*4882a593Smuzhiyun
mxs_phy_on_connect(struct usb_phy * phy,enum usb_device_speed speed)542*4882a593Smuzhiyun static int mxs_phy_on_connect(struct usb_phy *phy,
543*4882a593Smuzhiyun enum usb_device_speed speed)
544*4882a593Smuzhiyun {
545*4882a593Smuzhiyun dev_dbg(phy->dev, "%s device has connected\n",
546*4882a593Smuzhiyun (speed == USB_SPEED_HIGH) ? "HS" : "FS/LS");
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun if (speed == USB_SPEED_HIGH)
549*4882a593Smuzhiyun writel(BM_USBPHY_CTRL_ENHOSTDISCONDETECT,
550*4882a593Smuzhiyun phy->io_priv + HW_USBPHY_CTRL_SET);
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun return 0;
553*4882a593Smuzhiyun }
554*4882a593Smuzhiyun
mxs_phy_on_disconnect(struct usb_phy * phy,enum usb_device_speed speed)555*4882a593Smuzhiyun static int mxs_phy_on_disconnect(struct usb_phy *phy,
556*4882a593Smuzhiyun enum usb_device_speed speed)
557*4882a593Smuzhiyun {
558*4882a593Smuzhiyun dev_dbg(phy->dev, "%s device has disconnected\n",
559*4882a593Smuzhiyun (speed == USB_SPEED_HIGH) ? "HS" : "FS/LS");
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun /* Sometimes, the speed is not high speed when the error occurs */
562*4882a593Smuzhiyun if (readl(phy->io_priv + HW_USBPHY_CTRL) &
563*4882a593Smuzhiyun BM_USBPHY_CTRL_ENHOSTDISCONDETECT)
564*4882a593Smuzhiyun writel(BM_USBPHY_CTRL_ENHOSTDISCONDETECT,
565*4882a593Smuzhiyun phy->io_priv + HW_USBPHY_CTRL_CLR);
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun return 0;
568*4882a593Smuzhiyun }
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun #define MXS_USB_CHARGER_DATA_CONTACT_TIMEOUT 100
mxs_charger_data_contact_detect(struct mxs_phy * x)571*4882a593Smuzhiyun static int mxs_charger_data_contact_detect(struct mxs_phy *x)
572*4882a593Smuzhiyun {
573*4882a593Smuzhiyun struct regmap *regmap = x->regmap_anatop;
574*4882a593Smuzhiyun int i, stable_contact_count = 0;
575*4882a593Smuzhiyun u32 val;
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun /* Check if vbus is valid */
578*4882a593Smuzhiyun regmap_read(regmap, ANADIG_USB1_VBUS_DET_STAT, &val);
579*4882a593Smuzhiyun if (!(val & ANADIG_USB1_VBUS_DET_STAT_VBUS_VALID)) {
580*4882a593Smuzhiyun dev_err(x->phy.dev, "vbus is not valid\n");
581*4882a593Smuzhiyun return -EINVAL;
582*4882a593Smuzhiyun }
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun /* Enable charger detector */
585*4882a593Smuzhiyun regmap_write(regmap, ANADIG_USB1_CHRG_DETECT_CLR,
586*4882a593Smuzhiyun ANADIG_USB1_CHRG_DETECT_EN_B);
587*4882a593Smuzhiyun /*
588*4882a593Smuzhiyun * - Do not check whether a charger is connected to the USB port
589*4882a593Smuzhiyun * - Check whether the USB plug has been in contact with each other
590*4882a593Smuzhiyun */
591*4882a593Smuzhiyun regmap_write(regmap, ANADIG_USB1_CHRG_DETECT_SET,
592*4882a593Smuzhiyun ANADIG_USB1_CHRG_DETECT_CHK_CONTACT |
593*4882a593Smuzhiyun ANADIG_USB1_CHRG_DETECT_CHK_CHRG_B);
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun /* Check if plug is connected */
596*4882a593Smuzhiyun for (i = 0; i < MXS_USB_CHARGER_DATA_CONTACT_TIMEOUT; i++) {
597*4882a593Smuzhiyun regmap_read(regmap, ANADIG_USB1_CHRG_DET_STAT, &val);
598*4882a593Smuzhiyun if (val & ANADIG_USB1_CHRG_DET_STAT_PLUG_CONTACT) {
599*4882a593Smuzhiyun stable_contact_count++;
600*4882a593Smuzhiyun if (stable_contact_count > 5)
601*4882a593Smuzhiyun /* Data pin makes contact */
602*4882a593Smuzhiyun break;
603*4882a593Smuzhiyun else
604*4882a593Smuzhiyun usleep_range(5000, 10000);
605*4882a593Smuzhiyun } else {
606*4882a593Smuzhiyun stable_contact_count = 0;
607*4882a593Smuzhiyun usleep_range(5000, 6000);
608*4882a593Smuzhiyun }
609*4882a593Smuzhiyun }
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun if (i == MXS_USB_CHARGER_DATA_CONTACT_TIMEOUT) {
612*4882a593Smuzhiyun dev_err(x->phy.dev,
613*4882a593Smuzhiyun "Data pin can't make good contact.\n");
614*4882a593Smuzhiyun /* Disable charger detector */
615*4882a593Smuzhiyun regmap_write(regmap, ANADIG_USB1_CHRG_DETECT_SET,
616*4882a593Smuzhiyun ANADIG_USB1_CHRG_DETECT_EN_B |
617*4882a593Smuzhiyun ANADIG_USB1_CHRG_DETECT_CHK_CHRG_B);
618*4882a593Smuzhiyun return -ENXIO;
619*4882a593Smuzhiyun }
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun return 0;
622*4882a593Smuzhiyun }
623*4882a593Smuzhiyun
mxs_charger_primary_detection(struct mxs_phy * x)624*4882a593Smuzhiyun static enum usb_charger_type mxs_charger_primary_detection(struct mxs_phy *x)
625*4882a593Smuzhiyun {
626*4882a593Smuzhiyun struct regmap *regmap = x->regmap_anatop;
627*4882a593Smuzhiyun enum usb_charger_type chgr_type = UNKNOWN_TYPE;
628*4882a593Smuzhiyun u32 val;
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun /*
631*4882a593Smuzhiyun * - Do check whether a charger is connected to the USB port
632*4882a593Smuzhiyun * - Do not Check whether the USB plug has been in contact with
633*4882a593Smuzhiyun * each other
634*4882a593Smuzhiyun */
635*4882a593Smuzhiyun regmap_write(regmap, ANADIG_USB1_CHRG_DETECT_CLR,
636*4882a593Smuzhiyun ANADIG_USB1_CHRG_DETECT_CHK_CONTACT |
637*4882a593Smuzhiyun ANADIG_USB1_CHRG_DETECT_CHK_CHRG_B);
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun msleep(100);
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun /* Check if it is a charger */
642*4882a593Smuzhiyun regmap_read(regmap, ANADIG_USB1_CHRG_DET_STAT, &val);
643*4882a593Smuzhiyun if (!(val & ANADIG_USB1_CHRG_DET_STAT_CHRG_DETECTED)) {
644*4882a593Smuzhiyun chgr_type = SDP_TYPE;
645*4882a593Smuzhiyun dev_dbg(x->phy.dev, "It is a standard downstream port\n");
646*4882a593Smuzhiyun }
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun /* Disable charger detector */
649*4882a593Smuzhiyun regmap_write(regmap, ANADIG_USB1_CHRG_DETECT_SET,
650*4882a593Smuzhiyun ANADIG_USB1_CHRG_DETECT_EN_B |
651*4882a593Smuzhiyun ANADIG_USB1_CHRG_DETECT_CHK_CHRG_B);
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun return chgr_type;
654*4882a593Smuzhiyun }
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun /*
657*4882a593Smuzhiyun * It must be called after DP is pulled up, which is used to
658*4882a593Smuzhiyun * differentiate DCP and CDP.
659*4882a593Smuzhiyun */
mxs_charger_secondary_detection(struct mxs_phy * x)660*4882a593Smuzhiyun static enum usb_charger_type mxs_charger_secondary_detection(struct mxs_phy *x)
661*4882a593Smuzhiyun {
662*4882a593Smuzhiyun struct regmap *regmap = x->regmap_anatop;
663*4882a593Smuzhiyun int val;
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun msleep(80);
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun regmap_read(regmap, ANADIG_USB1_CHRG_DET_STAT, &val);
668*4882a593Smuzhiyun if (val & ANADIG_USB1_CHRG_DET_STAT_DM_STATE) {
669*4882a593Smuzhiyun dev_dbg(x->phy.dev, "It is a dedicate charging port\n");
670*4882a593Smuzhiyun return DCP_TYPE;
671*4882a593Smuzhiyun } else {
672*4882a593Smuzhiyun dev_dbg(x->phy.dev, "It is a charging downstream port\n");
673*4882a593Smuzhiyun return CDP_TYPE;
674*4882a593Smuzhiyun }
675*4882a593Smuzhiyun }
676*4882a593Smuzhiyun
mxs_phy_charger_detect(struct usb_phy * phy)677*4882a593Smuzhiyun static enum usb_charger_type mxs_phy_charger_detect(struct usb_phy *phy)
678*4882a593Smuzhiyun {
679*4882a593Smuzhiyun struct mxs_phy *mxs_phy = to_mxs_phy(phy);
680*4882a593Smuzhiyun struct regmap *regmap = mxs_phy->regmap_anatop;
681*4882a593Smuzhiyun void __iomem *base = phy->io_priv;
682*4882a593Smuzhiyun enum usb_charger_type chgr_type = UNKNOWN_TYPE;
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun if (!regmap)
685*4882a593Smuzhiyun return UNKNOWN_TYPE;
686*4882a593Smuzhiyun
687*4882a593Smuzhiyun if (mxs_charger_data_contact_detect(mxs_phy))
688*4882a593Smuzhiyun return chgr_type;
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun chgr_type = mxs_charger_primary_detection(mxs_phy);
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun if (chgr_type != SDP_TYPE) {
693*4882a593Smuzhiyun /* Pull up DP via test */
694*4882a593Smuzhiyun writel_relaxed(BM_USBPHY_DEBUG_CLKGATE,
695*4882a593Smuzhiyun base + HW_USBPHY_DEBUG_CLR);
696*4882a593Smuzhiyun regmap_write(regmap, ANADIG_USB1_LOOPBACK_SET,
697*4882a593Smuzhiyun ANADIG_USB1_LOOPBACK_UTMI_TESTSTART);
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun chgr_type = mxs_charger_secondary_detection(mxs_phy);
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun /* Stop the test */
702*4882a593Smuzhiyun regmap_write(regmap, ANADIG_USB1_LOOPBACK_CLR,
703*4882a593Smuzhiyun ANADIG_USB1_LOOPBACK_UTMI_TESTSTART);
704*4882a593Smuzhiyun writel_relaxed(BM_USBPHY_DEBUG_CLKGATE,
705*4882a593Smuzhiyun base + HW_USBPHY_DEBUG_SET);
706*4882a593Smuzhiyun }
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun return chgr_type;
709*4882a593Smuzhiyun }
710*4882a593Smuzhiyun
mxs_phy_probe(struct platform_device * pdev)711*4882a593Smuzhiyun static int mxs_phy_probe(struct platform_device *pdev)
712*4882a593Smuzhiyun {
713*4882a593Smuzhiyun void __iomem *base;
714*4882a593Smuzhiyun struct clk *clk;
715*4882a593Smuzhiyun struct mxs_phy *mxs_phy;
716*4882a593Smuzhiyun int ret;
717*4882a593Smuzhiyun const struct of_device_id *of_id;
718*4882a593Smuzhiyun struct device_node *np = pdev->dev.of_node;
719*4882a593Smuzhiyun u32 val;
720*4882a593Smuzhiyun
721*4882a593Smuzhiyun of_id = of_match_device(mxs_phy_dt_ids, &pdev->dev);
722*4882a593Smuzhiyun if (!of_id)
723*4882a593Smuzhiyun return -ENODEV;
724*4882a593Smuzhiyun
725*4882a593Smuzhiyun base = devm_platform_ioremap_resource(pdev, 0);
726*4882a593Smuzhiyun if (IS_ERR(base))
727*4882a593Smuzhiyun return PTR_ERR(base);
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun clk = devm_clk_get(&pdev->dev, NULL);
730*4882a593Smuzhiyun if (IS_ERR(clk)) {
731*4882a593Smuzhiyun dev_err(&pdev->dev,
732*4882a593Smuzhiyun "can't get the clock, err=%ld", PTR_ERR(clk));
733*4882a593Smuzhiyun return PTR_ERR(clk);
734*4882a593Smuzhiyun }
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun mxs_phy = devm_kzalloc(&pdev->dev, sizeof(*mxs_phy), GFP_KERNEL);
737*4882a593Smuzhiyun if (!mxs_phy)
738*4882a593Smuzhiyun return -ENOMEM;
739*4882a593Smuzhiyun
740*4882a593Smuzhiyun /* Some SoCs don't have anatop registers */
741*4882a593Smuzhiyun if (of_get_property(np, "fsl,anatop", NULL)) {
742*4882a593Smuzhiyun mxs_phy->regmap_anatop = syscon_regmap_lookup_by_phandle
743*4882a593Smuzhiyun (np, "fsl,anatop");
744*4882a593Smuzhiyun if (IS_ERR(mxs_phy->regmap_anatop)) {
745*4882a593Smuzhiyun dev_dbg(&pdev->dev,
746*4882a593Smuzhiyun "failed to find regmap for anatop\n");
747*4882a593Smuzhiyun return PTR_ERR(mxs_phy->regmap_anatop);
748*4882a593Smuzhiyun }
749*4882a593Smuzhiyun }
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun /* Precompute which bits of the TX register are to be updated, if any */
752*4882a593Smuzhiyun if (!of_property_read_u32(np, "fsl,tx-cal-45-dn-ohms", &val) &&
753*4882a593Smuzhiyun val >= MXS_PHY_TX_CAL45_MIN && val <= MXS_PHY_TX_CAL45_MAX) {
754*4882a593Smuzhiyun /* Scale to a 4-bit value */
755*4882a593Smuzhiyun val = (MXS_PHY_TX_CAL45_MAX - val) * 0xF
756*4882a593Smuzhiyun / (MXS_PHY_TX_CAL45_MAX - MXS_PHY_TX_CAL45_MIN);
757*4882a593Smuzhiyun mxs_phy->tx_reg_mask |= GM_USBPHY_TX_TXCAL45DN(~0);
758*4882a593Smuzhiyun mxs_phy->tx_reg_set |= GM_USBPHY_TX_TXCAL45DN(val);
759*4882a593Smuzhiyun }
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun if (!of_property_read_u32(np, "fsl,tx-cal-45-dp-ohms", &val) &&
762*4882a593Smuzhiyun val >= MXS_PHY_TX_CAL45_MIN && val <= MXS_PHY_TX_CAL45_MAX) {
763*4882a593Smuzhiyun /* Scale to a 4-bit value. */
764*4882a593Smuzhiyun val = (MXS_PHY_TX_CAL45_MAX - val) * 0xF
765*4882a593Smuzhiyun / (MXS_PHY_TX_CAL45_MAX - MXS_PHY_TX_CAL45_MIN);
766*4882a593Smuzhiyun mxs_phy->tx_reg_mask |= GM_USBPHY_TX_TXCAL45DP(~0);
767*4882a593Smuzhiyun mxs_phy->tx_reg_set |= GM_USBPHY_TX_TXCAL45DP(val);
768*4882a593Smuzhiyun }
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun if (!of_property_read_u32(np, "fsl,tx-d-cal", &val) &&
771*4882a593Smuzhiyun val >= MXS_PHY_TX_D_CAL_MIN && val <= MXS_PHY_TX_D_CAL_MAX) {
772*4882a593Smuzhiyun /* Scale to a 4-bit value. Round up the values and heavily
773*4882a593Smuzhiyun * weight the rounding by adding 2/3 of the denominator.
774*4882a593Smuzhiyun */
775*4882a593Smuzhiyun val = ((MXS_PHY_TX_D_CAL_MAX - val) * 0xF
776*4882a593Smuzhiyun + (MXS_PHY_TX_D_CAL_MAX - MXS_PHY_TX_D_CAL_MIN) * 2/3)
777*4882a593Smuzhiyun / (MXS_PHY_TX_D_CAL_MAX - MXS_PHY_TX_D_CAL_MIN);
778*4882a593Smuzhiyun mxs_phy->tx_reg_mask |= GM_USBPHY_TX_D_CAL(~0);
779*4882a593Smuzhiyun mxs_phy->tx_reg_set |= GM_USBPHY_TX_D_CAL(val);
780*4882a593Smuzhiyun }
781*4882a593Smuzhiyun
782*4882a593Smuzhiyun ret = of_alias_get_id(np, "usbphy");
783*4882a593Smuzhiyun if (ret < 0)
784*4882a593Smuzhiyun dev_dbg(&pdev->dev, "failed to get alias id, errno %d\n", ret);
785*4882a593Smuzhiyun mxs_phy->port_id = ret;
786*4882a593Smuzhiyun
787*4882a593Smuzhiyun mxs_phy->phy.io_priv = base;
788*4882a593Smuzhiyun mxs_phy->phy.dev = &pdev->dev;
789*4882a593Smuzhiyun mxs_phy->phy.label = DRIVER_NAME;
790*4882a593Smuzhiyun mxs_phy->phy.init = mxs_phy_init;
791*4882a593Smuzhiyun mxs_phy->phy.shutdown = mxs_phy_shutdown;
792*4882a593Smuzhiyun mxs_phy->phy.set_suspend = mxs_phy_suspend;
793*4882a593Smuzhiyun mxs_phy->phy.notify_connect = mxs_phy_on_connect;
794*4882a593Smuzhiyun mxs_phy->phy.notify_disconnect = mxs_phy_on_disconnect;
795*4882a593Smuzhiyun mxs_phy->phy.type = USB_PHY_TYPE_USB2;
796*4882a593Smuzhiyun mxs_phy->phy.set_wakeup = mxs_phy_set_wakeup;
797*4882a593Smuzhiyun mxs_phy->phy.charger_detect = mxs_phy_charger_detect;
798*4882a593Smuzhiyun
799*4882a593Smuzhiyun mxs_phy->clk = clk;
800*4882a593Smuzhiyun mxs_phy->data = of_id->data;
801*4882a593Smuzhiyun
802*4882a593Smuzhiyun platform_set_drvdata(pdev, mxs_phy);
803*4882a593Smuzhiyun
804*4882a593Smuzhiyun device_set_wakeup_capable(&pdev->dev, true);
805*4882a593Smuzhiyun
806*4882a593Smuzhiyun return usb_add_phy_dev(&mxs_phy->phy);
807*4882a593Smuzhiyun }
808*4882a593Smuzhiyun
mxs_phy_remove(struct platform_device * pdev)809*4882a593Smuzhiyun static int mxs_phy_remove(struct platform_device *pdev)
810*4882a593Smuzhiyun {
811*4882a593Smuzhiyun struct mxs_phy *mxs_phy = platform_get_drvdata(pdev);
812*4882a593Smuzhiyun
813*4882a593Smuzhiyun usb_remove_phy(&mxs_phy->phy);
814*4882a593Smuzhiyun
815*4882a593Smuzhiyun return 0;
816*4882a593Smuzhiyun }
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
mxs_phy_enable_ldo_in_suspend(struct mxs_phy * mxs_phy,bool on)819*4882a593Smuzhiyun static void mxs_phy_enable_ldo_in_suspend(struct mxs_phy *mxs_phy, bool on)
820*4882a593Smuzhiyun {
821*4882a593Smuzhiyun unsigned int reg = on ? ANADIG_ANA_MISC0_SET : ANADIG_ANA_MISC0_CLR;
822*4882a593Smuzhiyun
823*4882a593Smuzhiyun /* If the SoCs don't have anatop, quit */
824*4882a593Smuzhiyun if (!mxs_phy->regmap_anatop)
825*4882a593Smuzhiyun return;
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun if (is_imx6q_phy(mxs_phy))
828*4882a593Smuzhiyun regmap_write(mxs_phy->regmap_anatop, reg,
829*4882a593Smuzhiyun BM_ANADIG_ANA_MISC0_STOP_MODE_CONFIG);
830*4882a593Smuzhiyun else if (is_imx6sl_phy(mxs_phy))
831*4882a593Smuzhiyun regmap_write(mxs_phy->regmap_anatop,
832*4882a593Smuzhiyun reg, BM_ANADIG_ANA_MISC0_STOP_MODE_CONFIG_SL);
833*4882a593Smuzhiyun }
834*4882a593Smuzhiyun
mxs_phy_system_suspend(struct device * dev)835*4882a593Smuzhiyun static int mxs_phy_system_suspend(struct device *dev)
836*4882a593Smuzhiyun {
837*4882a593Smuzhiyun struct mxs_phy *mxs_phy = dev_get_drvdata(dev);
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun if (device_may_wakeup(dev))
840*4882a593Smuzhiyun mxs_phy_enable_ldo_in_suspend(mxs_phy, true);
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun return 0;
843*4882a593Smuzhiyun }
844*4882a593Smuzhiyun
mxs_phy_system_resume(struct device * dev)845*4882a593Smuzhiyun static int mxs_phy_system_resume(struct device *dev)
846*4882a593Smuzhiyun {
847*4882a593Smuzhiyun struct mxs_phy *mxs_phy = dev_get_drvdata(dev);
848*4882a593Smuzhiyun
849*4882a593Smuzhiyun if (device_may_wakeup(dev))
850*4882a593Smuzhiyun mxs_phy_enable_ldo_in_suspend(mxs_phy, false);
851*4882a593Smuzhiyun
852*4882a593Smuzhiyun return 0;
853*4882a593Smuzhiyun }
854*4882a593Smuzhiyun #endif /* CONFIG_PM_SLEEP */
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(mxs_phy_pm, mxs_phy_system_suspend,
857*4882a593Smuzhiyun mxs_phy_system_resume);
858*4882a593Smuzhiyun
859*4882a593Smuzhiyun static struct platform_driver mxs_phy_driver = {
860*4882a593Smuzhiyun .probe = mxs_phy_probe,
861*4882a593Smuzhiyun .remove = mxs_phy_remove,
862*4882a593Smuzhiyun .driver = {
863*4882a593Smuzhiyun .name = DRIVER_NAME,
864*4882a593Smuzhiyun .of_match_table = mxs_phy_dt_ids,
865*4882a593Smuzhiyun .pm = &mxs_phy_pm,
866*4882a593Smuzhiyun },
867*4882a593Smuzhiyun };
868*4882a593Smuzhiyun
mxs_phy_module_init(void)869*4882a593Smuzhiyun static int __init mxs_phy_module_init(void)
870*4882a593Smuzhiyun {
871*4882a593Smuzhiyun return platform_driver_register(&mxs_phy_driver);
872*4882a593Smuzhiyun }
873*4882a593Smuzhiyun postcore_initcall(mxs_phy_module_init);
874*4882a593Smuzhiyun
mxs_phy_module_exit(void)875*4882a593Smuzhiyun static void __exit mxs_phy_module_exit(void)
876*4882a593Smuzhiyun {
877*4882a593Smuzhiyun platform_driver_unregister(&mxs_phy_driver);
878*4882a593Smuzhiyun }
879*4882a593Smuzhiyun module_exit(mxs_phy_module_exit);
880*4882a593Smuzhiyun
881*4882a593Smuzhiyun MODULE_ALIAS("platform:mxs-usb-phy");
882*4882a593Smuzhiyun MODULE_AUTHOR("Marek Vasut <marex@denx.de>");
883*4882a593Smuzhiyun MODULE_AUTHOR("Richard Zhao <richard.zhao@freescale.com>");
884*4882a593Smuzhiyun MODULE_DESCRIPTION("Freescale MXS USB PHY driver");
885*4882a593Smuzhiyun MODULE_LICENSE("GPL");
886