1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Ingenic SoCs USB PHY driver
4*4882a593Smuzhiyun * Copyright (c) Paul Cercueil <paul@crapouillou.net>
5*4882a593Smuzhiyun * Copyright (c) 漆鹏振 (Qi Pengzhen) <aric.pzqi@ingenic.com>
6*4882a593Smuzhiyun * Copyright (c) 周琰杰 (Zhou Yanjie) <zhouyanjie@wanyeetech.com>
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <linux/clk.h>
10*4882a593Smuzhiyun #include <linux/io.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/platform_device.h>
13*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
14*4882a593Smuzhiyun #include <linux/usb/otg.h>
15*4882a593Smuzhiyun #include <linux/usb/phy.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun /* OTGPHY register offsets */
18*4882a593Smuzhiyun #define REG_USBPCR_OFFSET 0x00
19*4882a593Smuzhiyun #define REG_USBRDT_OFFSET 0x04
20*4882a593Smuzhiyun #define REG_USBVBFIL_OFFSET 0x08
21*4882a593Smuzhiyun #define REG_USBPCR1_OFFSET 0x0c
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun /* bits within the USBPCR register */
24*4882a593Smuzhiyun #define USBPCR_USB_MODE BIT(31)
25*4882a593Smuzhiyun #define USBPCR_AVLD_REG BIT(30)
26*4882a593Smuzhiyun #define USBPCR_COMMONONN BIT(25)
27*4882a593Smuzhiyun #define USBPCR_VBUSVLDEXT BIT(24)
28*4882a593Smuzhiyun #define USBPCR_VBUSVLDEXTSEL BIT(23)
29*4882a593Smuzhiyun #define USBPCR_POR BIT(22)
30*4882a593Smuzhiyun #define USBPCR_SIDDQ BIT(21)
31*4882a593Smuzhiyun #define USBPCR_OTG_DISABLE BIT(20)
32*4882a593Smuzhiyun #define USBPCR_TXPREEMPHTUNE BIT(6)
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #define USBPCR_IDPULLUP_LSB 28
35*4882a593Smuzhiyun #define USBPCR_IDPULLUP_MASK GENMASK(29, USBPCR_IDPULLUP_LSB)
36*4882a593Smuzhiyun #define USBPCR_IDPULLUP_ALWAYS (0x2 << USBPCR_IDPULLUP_LSB)
37*4882a593Smuzhiyun #define USBPCR_IDPULLUP_SUSPEND (0x1 << USBPCR_IDPULLUP_LSB)
38*4882a593Smuzhiyun #define USBPCR_IDPULLUP_OTG (0x0 << USBPCR_IDPULLUP_LSB)
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun #define USBPCR_COMPDISTUNE_LSB 17
41*4882a593Smuzhiyun #define USBPCR_COMPDISTUNE_MASK GENMASK(19, USBPCR_COMPDISTUNE_LSB)
42*4882a593Smuzhiyun #define USBPCR_COMPDISTUNE_DFT (0x4 << USBPCR_COMPDISTUNE_LSB)
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #define USBPCR_OTGTUNE_LSB 14
45*4882a593Smuzhiyun #define USBPCR_OTGTUNE_MASK GENMASK(16, USBPCR_OTGTUNE_LSB)
46*4882a593Smuzhiyun #define USBPCR_OTGTUNE_DFT (0x4 << USBPCR_OTGTUNE_LSB)
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun #define USBPCR_SQRXTUNE_LSB 11
49*4882a593Smuzhiyun #define USBPCR_SQRXTUNE_MASK GENMASK(13, USBPCR_SQRXTUNE_LSB)
50*4882a593Smuzhiyun #define USBPCR_SQRXTUNE_DCR_20PCT (0x7 << USBPCR_SQRXTUNE_LSB)
51*4882a593Smuzhiyun #define USBPCR_SQRXTUNE_DFT (0x3 << USBPCR_SQRXTUNE_LSB)
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun #define USBPCR_TXFSLSTUNE_LSB 7
54*4882a593Smuzhiyun #define USBPCR_TXFSLSTUNE_MASK GENMASK(10, USBPCR_TXFSLSTUNE_LSB)
55*4882a593Smuzhiyun #define USBPCR_TXFSLSTUNE_DCR_50PPT (0xf << USBPCR_TXFSLSTUNE_LSB)
56*4882a593Smuzhiyun #define USBPCR_TXFSLSTUNE_DCR_25PPT (0x7 << USBPCR_TXFSLSTUNE_LSB)
57*4882a593Smuzhiyun #define USBPCR_TXFSLSTUNE_DFT (0x3 << USBPCR_TXFSLSTUNE_LSB)
58*4882a593Smuzhiyun #define USBPCR_TXFSLSTUNE_INC_25PPT (0x1 << USBPCR_TXFSLSTUNE_LSB)
59*4882a593Smuzhiyun #define USBPCR_TXFSLSTUNE_INC_50PPT (0x0 << USBPCR_TXFSLSTUNE_LSB)
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun #define USBPCR_TXHSXVTUNE_LSB 4
62*4882a593Smuzhiyun #define USBPCR_TXHSXVTUNE_MASK GENMASK(5, USBPCR_TXHSXVTUNE_LSB)
63*4882a593Smuzhiyun #define USBPCR_TXHSXVTUNE_DFT (0x3 << USBPCR_TXHSXVTUNE_LSB)
64*4882a593Smuzhiyun #define USBPCR_TXHSXVTUNE_DCR_15MV (0x1 << USBPCR_TXHSXVTUNE_LSB)
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun #define USBPCR_TXRISETUNE_LSB 4
67*4882a593Smuzhiyun #define USBPCR_TXRISETUNE_MASK GENMASK(5, USBPCR_TXRISETUNE_LSB)
68*4882a593Smuzhiyun #define USBPCR_TXRISETUNE_DFT (0x3 << USBPCR_TXRISETUNE_LSB)
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun #define USBPCR_TXVREFTUNE_LSB 0
71*4882a593Smuzhiyun #define USBPCR_TXVREFTUNE_MASK GENMASK(3, USBPCR_TXVREFTUNE_LSB)
72*4882a593Smuzhiyun #define USBPCR_TXVREFTUNE_INC_25PPT (0x7 << USBPCR_TXVREFTUNE_LSB)
73*4882a593Smuzhiyun #define USBPCR_TXVREFTUNE_DFT (0x5 << USBPCR_TXVREFTUNE_LSB)
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun /* bits within the USBRDTR register */
76*4882a593Smuzhiyun #define USBRDT_UTMI_RST BIT(27)
77*4882a593Smuzhiyun #define USBRDT_HB_MASK BIT(26)
78*4882a593Smuzhiyun #define USBRDT_VBFIL_LD_EN BIT(25)
79*4882a593Smuzhiyun #define USBRDT_IDDIG_EN BIT(24)
80*4882a593Smuzhiyun #define USBRDT_IDDIG_REG BIT(23)
81*4882a593Smuzhiyun #define USBRDT_VBFIL_EN BIT(2)
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun /* bits within the USBPCR1 register */
84*4882a593Smuzhiyun #define USBPCR1_BVLD_REG BIT(31)
85*4882a593Smuzhiyun #define USBPCR1_DPPD BIT(29)
86*4882a593Smuzhiyun #define USBPCR1_DMPD BIT(28)
87*4882a593Smuzhiyun #define USBPCR1_USB_SEL BIT(28)
88*4882a593Smuzhiyun #define USBPCR1_WORD_IF_16BIT BIT(19)
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun enum ingenic_usb_phy_version {
91*4882a593Smuzhiyun ID_JZ4770,
92*4882a593Smuzhiyun ID_JZ4780,
93*4882a593Smuzhiyun ID_X1000,
94*4882a593Smuzhiyun ID_X1830,
95*4882a593Smuzhiyun };
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun struct ingenic_soc_info {
98*4882a593Smuzhiyun enum ingenic_usb_phy_version version;
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun void (*usb_phy_init)(struct usb_phy *phy);
101*4882a593Smuzhiyun };
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun struct jz4770_phy {
104*4882a593Smuzhiyun const struct ingenic_soc_info *soc_info;
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun struct usb_phy phy;
107*4882a593Smuzhiyun struct usb_otg otg;
108*4882a593Smuzhiyun struct device *dev;
109*4882a593Smuzhiyun void __iomem *base;
110*4882a593Smuzhiyun struct clk *clk;
111*4882a593Smuzhiyun struct regulator *vcc_supply;
112*4882a593Smuzhiyun };
113*4882a593Smuzhiyun
otg_to_jz4770_phy(struct usb_otg * otg)114*4882a593Smuzhiyun static inline struct jz4770_phy *otg_to_jz4770_phy(struct usb_otg *otg)
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun return container_of(otg, struct jz4770_phy, otg);
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun
phy_to_jz4770_phy(struct usb_phy * phy)119*4882a593Smuzhiyun static inline struct jz4770_phy *phy_to_jz4770_phy(struct usb_phy *phy)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun return container_of(phy, struct jz4770_phy, phy);
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun
ingenic_usb_phy_set_peripheral(struct usb_otg * otg,struct usb_gadget * gadget)124*4882a593Smuzhiyun static int ingenic_usb_phy_set_peripheral(struct usb_otg *otg,
125*4882a593Smuzhiyun struct usb_gadget *gadget)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun struct jz4770_phy *priv = otg_to_jz4770_phy(otg);
128*4882a593Smuzhiyun u32 reg;
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun if (priv->soc_info->version >= ID_X1000) {
131*4882a593Smuzhiyun reg = readl(priv->base + REG_USBPCR1_OFFSET);
132*4882a593Smuzhiyun reg |= USBPCR1_BVLD_REG;
133*4882a593Smuzhiyun writel(reg, priv->base + REG_USBPCR1_OFFSET);
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun reg = readl(priv->base + REG_USBPCR_OFFSET);
137*4882a593Smuzhiyun reg &= ~USBPCR_USB_MODE;
138*4882a593Smuzhiyun reg |= USBPCR_VBUSVLDEXT | USBPCR_VBUSVLDEXTSEL | USBPCR_OTG_DISABLE;
139*4882a593Smuzhiyun writel(reg, priv->base + REG_USBPCR_OFFSET);
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun return 0;
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun
ingenic_usb_phy_set_host(struct usb_otg * otg,struct usb_bus * host)144*4882a593Smuzhiyun static int ingenic_usb_phy_set_host(struct usb_otg *otg, struct usb_bus *host)
145*4882a593Smuzhiyun {
146*4882a593Smuzhiyun struct jz4770_phy *priv = otg_to_jz4770_phy(otg);
147*4882a593Smuzhiyun u32 reg;
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun reg = readl(priv->base + REG_USBPCR_OFFSET);
150*4882a593Smuzhiyun reg &= ~(USBPCR_VBUSVLDEXT | USBPCR_VBUSVLDEXTSEL | USBPCR_OTG_DISABLE);
151*4882a593Smuzhiyun reg |= USBPCR_USB_MODE;
152*4882a593Smuzhiyun writel(reg, priv->base + REG_USBPCR_OFFSET);
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun return 0;
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun
ingenic_usb_phy_init(struct usb_phy * phy)157*4882a593Smuzhiyun static int ingenic_usb_phy_init(struct usb_phy *phy)
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun struct jz4770_phy *priv = phy_to_jz4770_phy(phy);
160*4882a593Smuzhiyun int err;
161*4882a593Smuzhiyun u32 reg;
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun err = regulator_enable(priv->vcc_supply);
164*4882a593Smuzhiyun if (err) {
165*4882a593Smuzhiyun dev_err(priv->dev, "Unable to enable VCC: %d\n", err);
166*4882a593Smuzhiyun return err;
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun err = clk_prepare_enable(priv->clk);
170*4882a593Smuzhiyun if (err) {
171*4882a593Smuzhiyun dev_err(priv->dev, "Unable to start clock: %d\n", err);
172*4882a593Smuzhiyun return err;
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun priv->soc_info->usb_phy_init(phy);
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun /* Wait for PHY to reset */
178*4882a593Smuzhiyun usleep_range(30, 300);
179*4882a593Smuzhiyun reg = readl(priv->base + REG_USBPCR_OFFSET);
180*4882a593Smuzhiyun writel(reg & ~USBPCR_POR, priv->base + REG_USBPCR_OFFSET);
181*4882a593Smuzhiyun usleep_range(300, 1000);
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun return 0;
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun
ingenic_usb_phy_shutdown(struct usb_phy * phy)186*4882a593Smuzhiyun static void ingenic_usb_phy_shutdown(struct usb_phy *phy)
187*4882a593Smuzhiyun {
188*4882a593Smuzhiyun struct jz4770_phy *priv = phy_to_jz4770_phy(phy);
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun clk_disable_unprepare(priv->clk);
191*4882a593Smuzhiyun regulator_disable(priv->vcc_supply);
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun
ingenic_usb_phy_remove(void * phy)194*4882a593Smuzhiyun static void ingenic_usb_phy_remove(void *phy)
195*4882a593Smuzhiyun {
196*4882a593Smuzhiyun usb_remove_phy(phy);
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun
jz4770_usb_phy_init(struct usb_phy * phy)199*4882a593Smuzhiyun static void jz4770_usb_phy_init(struct usb_phy *phy)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun struct jz4770_phy *priv = phy_to_jz4770_phy(phy);
202*4882a593Smuzhiyun u32 reg;
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun reg = USBPCR_AVLD_REG | USBPCR_COMMONONN | USBPCR_IDPULLUP_ALWAYS |
205*4882a593Smuzhiyun USBPCR_COMPDISTUNE_DFT | USBPCR_OTGTUNE_DFT | USBPCR_SQRXTUNE_DFT |
206*4882a593Smuzhiyun USBPCR_TXFSLSTUNE_DFT | USBPCR_TXRISETUNE_DFT | USBPCR_TXVREFTUNE_DFT |
207*4882a593Smuzhiyun USBPCR_POR;
208*4882a593Smuzhiyun writel(reg, priv->base + REG_USBPCR_OFFSET);
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun
jz4780_usb_phy_init(struct usb_phy * phy)211*4882a593Smuzhiyun static void jz4780_usb_phy_init(struct usb_phy *phy)
212*4882a593Smuzhiyun {
213*4882a593Smuzhiyun struct jz4770_phy *priv = phy_to_jz4770_phy(phy);
214*4882a593Smuzhiyun u32 reg;
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun reg = readl(priv->base + REG_USBPCR1_OFFSET) | USBPCR1_USB_SEL |
217*4882a593Smuzhiyun USBPCR1_WORD_IF_16BIT;
218*4882a593Smuzhiyun writel(reg, priv->base + REG_USBPCR1_OFFSET);
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun reg = USBPCR_TXPREEMPHTUNE | USBPCR_COMMONONN | USBPCR_POR;
221*4882a593Smuzhiyun writel(reg, priv->base + REG_USBPCR_OFFSET);
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun
x1000_usb_phy_init(struct usb_phy * phy)224*4882a593Smuzhiyun static void x1000_usb_phy_init(struct usb_phy *phy)
225*4882a593Smuzhiyun {
226*4882a593Smuzhiyun struct jz4770_phy *priv = phy_to_jz4770_phy(phy);
227*4882a593Smuzhiyun u32 reg;
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun reg = readl(priv->base + REG_USBPCR1_OFFSET) | USBPCR1_WORD_IF_16BIT;
230*4882a593Smuzhiyun writel(reg, priv->base + REG_USBPCR1_OFFSET);
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun reg = USBPCR_SQRXTUNE_DCR_20PCT | USBPCR_TXPREEMPHTUNE |
233*4882a593Smuzhiyun USBPCR_TXHSXVTUNE_DCR_15MV | USBPCR_TXVREFTUNE_INC_25PPT |
234*4882a593Smuzhiyun USBPCR_COMMONONN | USBPCR_POR;
235*4882a593Smuzhiyun writel(reg, priv->base + REG_USBPCR_OFFSET);
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun
x1830_usb_phy_init(struct usb_phy * phy)238*4882a593Smuzhiyun static void x1830_usb_phy_init(struct usb_phy *phy)
239*4882a593Smuzhiyun {
240*4882a593Smuzhiyun struct jz4770_phy *priv = phy_to_jz4770_phy(phy);
241*4882a593Smuzhiyun u32 reg;
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun /* rdt */
244*4882a593Smuzhiyun writel(USBRDT_VBFIL_EN | USBRDT_UTMI_RST, priv->base + REG_USBRDT_OFFSET);
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun reg = readl(priv->base + REG_USBPCR1_OFFSET) | USBPCR1_WORD_IF_16BIT |
247*4882a593Smuzhiyun USBPCR1_DMPD | USBPCR1_DPPD;
248*4882a593Smuzhiyun writel(reg, priv->base + REG_USBPCR1_OFFSET);
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun reg = USBPCR_IDPULLUP_OTG | USBPCR_VBUSVLDEXT | USBPCR_TXPREEMPHTUNE |
251*4882a593Smuzhiyun USBPCR_COMMONONN | USBPCR_POR;
252*4882a593Smuzhiyun writel(reg, priv->base + REG_USBPCR_OFFSET);
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun static const struct ingenic_soc_info jz4770_soc_info = {
256*4882a593Smuzhiyun .version = ID_JZ4770,
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun .usb_phy_init = jz4770_usb_phy_init,
259*4882a593Smuzhiyun };
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun static const struct ingenic_soc_info jz4780_soc_info = {
262*4882a593Smuzhiyun .version = ID_JZ4780,
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun .usb_phy_init = jz4780_usb_phy_init,
265*4882a593Smuzhiyun };
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun static const struct ingenic_soc_info x1000_soc_info = {
268*4882a593Smuzhiyun .version = ID_X1000,
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun .usb_phy_init = x1000_usb_phy_init,
271*4882a593Smuzhiyun };
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun static const struct ingenic_soc_info x1830_soc_info = {
274*4882a593Smuzhiyun .version = ID_X1830,
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun .usb_phy_init = x1830_usb_phy_init,
277*4882a593Smuzhiyun };
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun static const struct of_device_id ingenic_usb_phy_of_matches[] = {
280*4882a593Smuzhiyun { .compatible = "ingenic,jz4770-phy", .data = &jz4770_soc_info },
281*4882a593Smuzhiyun { .compatible = "ingenic,jz4780-phy", .data = &jz4780_soc_info },
282*4882a593Smuzhiyun { .compatible = "ingenic,x1000-phy", .data = &x1000_soc_info },
283*4882a593Smuzhiyun { .compatible = "ingenic,x1830-phy", .data = &x1830_soc_info },
284*4882a593Smuzhiyun { /* sentinel */ }
285*4882a593Smuzhiyun };
286*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, ingenic_usb_phy_of_matches);
287*4882a593Smuzhiyun
jz4770_phy_probe(struct platform_device * pdev)288*4882a593Smuzhiyun static int jz4770_phy_probe(struct platform_device *pdev)
289*4882a593Smuzhiyun {
290*4882a593Smuzhiyun struct device *dev = &pdev->dev;
291*4882a593Smuzhiyun struct jz4770_phy *priv;
292*4882a593Smuzhiyun int err;
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
295*4882a593Smuzhiyun if (!priv)
296*4882a593Smuzhiyun return -ENOMEM;
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun priv->soc_info = device_get_match_data(&pdev->dev);
299*4882a593Smuzhiyun if (!priv->soc_info) {
300*4882a593Smuzhiyun dev_err(&pdev->dev, "Error: No device match found\n");
301*4882a593Smuzhiyun return -ENODEV;
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun platform_set_drvdata(pdev, priv);
305*4882a593Smuzhiyun priv->dev = dev;
306*4882a593Smuzhiyun priv->phy.dev = dev;
307*4882a593Smuzhiyun priv->phy.otg = &priv->otg;
308*4882a593Smuzhiyun priv->phy.label = "ingenic-usb-phy";
309*4882a593Smuzhiyun priv->phy.init = ingenic_usb_phy_init;
310*4882a593Smuzhiyun priv->phy.shutdown = ingenic_usb_phy_shutdown;
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun priv->otg.state = OTG_STATE_UNDEFINED;
313*4882a593Smuzhiyun priv->otg.usb_phy = &priv->phy;
314*4882a593Smuzhiyun priv->otg.set_host = ingenic_usb_phy_set_host;
315*4882a593Smuzhiyun priv->otg.set_peripheral = ingenic_usb_phy_set_peripheral;
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun priv->base = devm_platform_ioremap_resource(pdev, 0);
318*4882a593Smuzhiyun if (IS_ERR(priv->base)) {
319*4882a593Smuzhiyun dev_err(dev, "Failed to map registers\n");
320*4882a593Smuzhiyun return PTR_ERR(priv->base);
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun priv->clk = devm_clk_get(dev, NULL);
324*4882a593Smuzhiyun if (IS_ERR(priv->clk)) {
325*4882a593Smuzhiyun err = PTR_ERR(priv->clk);
326*4882a593Smuzhiyun if (err != -EPROBE_DEFER)
327*4882a593Smuzhiyun dev_err(dev, "Failed to get clock\n");
328*4882a593Smuzhiyun return err;
329*4882a593Smuzhiyun }
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun priv->vcc_supply = devm_regulator_get(dev, "vcc");
332*4882a593Smuzhiyun if (IS_ERR(priv->vcc_supply)) {
333*4882a593Smuzhiyun err = PTR_ERR(priv->vcc_supply);
334*4882a593Smuzhiyun if (err != -EPROBE_DEFER)
335*4882a593Smuzhiyun dev_err(dev, "Failed to get regulator\n");
336*4882a593Smuzhiyun return err;
337*4882a593Smuzhiyun }
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun err = usb_add_phy(&priv->phy, USB_PHY_TYPE_USB2);
340*4882a593Smuzhiyun if (err) {
341*4882a593Smuzhiyun if (err != -EPROBE_DEFER)
342*4882a593Smuzhiyun dev_err(dev, "Unable to register PHY\n");
343*4882a593Smuzhiyun return err;
344*4882a593Smuzhiyun }
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun return devm_add_action_or_reset(dev, ingenic_usb_phy_remove, &priv->phy);
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun static struct platform_driver ingenic_phy_driver = {
350*4882a593Smuzhiyun .probe = jz4770_phy_probe,
351*4882a593Smuzhiyun .driver = {
352*4882a593Smuzhiyun .name = "jz4770-phy",
353*4882a593Smuzhiyun .of_match_table = of_match_ptr(ingenic_usb_phy_of_matches),
354*4882a593Smuzhiyun },
355*4882a593Smuzhiyun };
356*4882a593Smuzhiyun module_platform_driver(ingenic_phy_driver);
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun MODULE_AUTHOR("周琰杰 (Zhou Yanjie) <zhouyanjie@wanyeetech.com>");
359*4882a593Smuzhiyun MODULE_AUTHOR("漆鹏振 (Qi Pengzhen) <aric.pzqi@ingenic.com>");
360*4882a593Smuzhiyun MODULE_AUTHOR("Paul Cercueil <paul@crapouillou.net>");
361*4882a593Smuzhiyun MODULE_DESCRIPTION("Ingenic SoCs USB PHY driver");
362*4882a593Smuzhiyun MODULE_LICENSE("GPL");
363